Coverage Report

Created: 2025-07-18 06:43

/src/capstonev5/arch/X86/X86IntelInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
162k
{
66
162k
  if (MI->csh->detail != CS_OPT_ON)
67
0
    return;
68
69
162k
  MI->csh->doing_mem = status;
70
162k
  if (!status)
71
    // done, create the next operand slot
72
81.0k
    MI->flat_insn->detail->x86.op_count++;
73
74
162k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
15.1k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
15.1k
  switch(MI->flat_insn->id) {
81
4.70k
    default:
82
4.70k
      SStream_concat0(O, "ptr ");
83
4.70k
      break;
84
1.56k
    case X86_INS_SGDT:
85
3.01k
    case X86_INS_SIDT:
86
4.44k
    case X86_INS_LGDT:
87
6.20k
    case X86_INS_LIDT:
88
7.13k
    case X86_INS_FXRSTOR:
89
7.47k
    case X86_INS_FXSAVE:
90
9.18k
    case X86_INS_LJMP:
91
10.4k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
10.4k
      break;
94
15.1k
  }
95
96
15.1k
  switch(MI->csh->mode) {
97
5.05k
    case CS_MODE_16:
98
5.05k
      switch(MI->flat_insn->id) {
99
1.60k
        default:
100
1.60k
          MI->x86opsize = 2;
101
1.60k
          break;
102
583
        case X86_INS_LJMP:
103
1.04k
        case X86_INS_LCALL:
104
1.04k
          MI->x86opsize = 4;
105
1.04k
          break;
106
492
        case X86_INS_SGDT:
107
1.00k
        case X86_INS_SIDT:
108
1.50k
        case X86_INS_LGDT:
109
2.40k
        case X86_INS_LIDT:
110
2.40k
          MI->x86opsize = 6;
111
2.40k
          break;
112
5.05k
      }
113
5.05k
      break;
114
6.14k
    case CS_MODE_32:
115
6.14k
      switch(MI->flat_insn->id) {
116
2.64k
        default:
117
2.64k
          MI->x86opsize = 4;
118
2.64k
          break;
119
421
        case X86_INS_LJMP:
120
1.14k
        case X86_INS_JMP:
121
1.54k
        case X86_INS_LCALL:
122
2.12k
        case X86_INS_SGDT:
123
2.56k
        case X86_INS_SIDT:
124
3.06k
        case X86_INS_LGDT:
125
3.49k
        case X86_INS_LIDT:
126
3.49k
          MI->x86opsize = 6;
127
3.49k
          break;
128
6.14k
      }
129
6.14k
      break;
130
6.14k
    case CS_MODE_64:
131
3.97k
      switch(MI->flat_insn->id) {
132
1.00k
        default:
133
1.00k
          MI->x86opsize = 8;
134
1.00k
          break;
135
715
        case X86_INS_LJMP:
136
1.12k
        case X86_INS_LCALL:
137
1.62k
        case X86_INS_SGDT:
138
2.12k
        case X86_INS_SIDT:
139
2.55k
        case X86_INS_LGDT:
140
2.97k
        case X86_INS_LIDT:
141
2.97k
          MI->x86opsize = 10;
142
2.97k
          break;
143
3.97k
      }
144
3.97k
      break;
145
3.97k
    default:  // never reach
146
0
      break;
147
15.1k
  }
148
149
15.1k
  printMemReference(MI, OpNo, O);
150
15.1k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
133k
{
154
133k
  SStream_concat0(O, "byte ptr ");
155
133k
  MI->x86opsize = 1;
156
133k
  printMemReference(MI, OpNo, O);
157
133k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
30.0k
{
161
30.0k
  MI->x86opsize = 2;
162
30.0k
  SStream_concat0(O, "word ptr ");
163
30.0k
  printMemReference(MI, OpNo, O);
164
30.0k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
56.7k
{
168
56.7k
  MI->x86opsize = 4;
169
56.7k
  SStream_concat0(O, "dword ptr ");
170
56.7k
  printMemReference(MI, OpNo, O);
171
56.7k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
22.7k
{
175
22.7k
  SStream_concat0(O, "qword ptr ");
176
22.7k
  MI->x86opsize = 8;
177
22.7k
  printMemReference(MI, OpNo, O);
178
22.7k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
9.05k
{
182
9.05k
  SStream_concat0(O, "xmmword ptr ");
183
9.05k
  MI->x86opsize = 16;
184
9.05k
  printMemReference(MI, OpNo, O);
185
9.05k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
3.39k
{
189
3.39k
  SStream_concat0(O, "zmmword ptr ");
190
3.39k
  MI->x86opsize = 64;
191
3.39k
  printMemReference(MI, OpNo, O);
192
3.39k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
5.24k
{
197
5.24k
  SStream_concat0(O, "ymmword ptr ");
198
5.24k
  MI->x86opsize = 32;
199
5.24k
  printMemReference(MI, OpNo, O);
200
5.24k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
10.0k
{
204
10.0k
  switch(MCInst_getOpcode(MI)) {
205
7.90k
    default:
206
7.90k
      SStream_concat0(O, "dword ptr ");
207
7.90k
      MI->x86opsize = 4;
208
7.90k
      break;
209
1.17k
    case X86_FSTENVm:
210
2.19k
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
2.19k
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
442
        case CS_MODE_16:
216
442
          MI->x86opsize = 14;
217
442
          break;
218
1.11k
        case CS_MODE_32:
219
1.75k
        case CS_MODE_64:
220
1.75k
          MI->x86opsize = 28;
221
1.75k
          break;
222
2.19k
      }
223
2.19k
      break;
224
10.0k
  }
225
226
10.0k
  printMemReference(MI, OpNo, O);
227
10.0k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
3.08k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
3.08k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
1.36k
    switch(MCInst_getOpcode(MI)) {
235
1.28k
      default:
236
1.28k
        SStream_concat0(O, "qword ptr ");
237
1.28k
        MI->x86opsize = 8;
238
1.28k
        break;
239
0
      case X86_MOVPQI2QImr:
240
77
      case X86_COMISDrm:
241
77
        SStream_concat0(O, "xmmword ptr ");
242
77
        MI->x86opsize = 16;
243
77
        break;
244
1.36k
    }
245
1.72k
  } else {
246
1.72k
    SStream_concat0(O, "qword ptr ");
247
1.72k
    MI->x86opsize = 8;
248
1.72k
  }
249
250
3.08k
  printMemReference(MI, OpNo, O);
251
3.08k
}
252
253
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
254
899
{
255
899
  switch(MCInst_getOpcode(MI)) {
256
474
    default:
257
474
      SStream_concat0(O, "xword ptr ");
258
474
      break;
259
258
    case X86_FBLDm:
260
425
    case X86_FBSTPm:
261
425
      break;
262
899
  }
263
264
899
  MI->x86opsize = 10;
265
899
  printMemReference(MI, OpNo, O);
266
899
}
267
268
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
269
4.76k
{
270
4.76k
  SStream_concat0(O, "xmmword ptr ");
271
4.76k
  MI->x86opsize = 16;
272
4.76k
  printMemReference(MI, OpNo, O);
273
4.76k
}
274
275
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
276
3.40k
{
277
3.40k
  SStream_concat0(O, "ymmword ptr ");
278
3.40k
  MI->x86opsize = 32;
279
3.40k
  printMemReference(MI, OpNo, O);
280
3.40k
}
281
282
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
283
2.14k
{
284
2.14k
  SStream_concat0(O, "zmmword ptr ");
285
2.14k
  MI->x86opsize = 64;
286
2.14k
  printMemReference(MI, OpNo, O);
287
2.14k
}
288
#endif
289
290
static const char *getRegisterName(unsigned RegNo);
291
static void printRegName(SStream *OS, unsigned RegNo)
292
1.03M
{
293
1.03M
  SStream_concat0(OS, getRegisterName(RegNo));
294
1.03M
}
295
296
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
297
// this function tell us if we need to have prefix 0 in front of a number
298
static bool need_zero_prefix(uint64_t imm)
299
0
{
300
  // find the first hex letter representing imm
301
0
  while(imm >= 0x10)
302
0
    imm >>= 4;
303
304
0
  if (imm < 0xa)
305
0
    return false;
306
0
  else  // this need 0 prefix
307
0
    return true;
308
0
}
309
310
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
311
271k
{
312
271k
  if (positive) {
313
    // always print this number in positive form
314
228k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
315
0
      if (imm < 0) {
316
0
        if (MI->op1_size) {
317
0
          switch(MI->op1_size) {
318
0
            default:
319
0
              break;
320
0
            case 1:
321
0
              imm &= 0xff;
322
0
              break;
323
0
            case 2:
324
0
              imm &= 0xffff;
325
0
              break;
326
0
            case 4:
327
0
              imm &= 0xffffffff;
328
0
              break;
329
0
          }
330
0
        }
331
332
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
333
0
          SStream_concat0(O, "8000000000000000h");
334
0
        else if (need_zero_prefix(imm))
335
0
          SStream_concat(O, "0%"PRIx64"h", imm);
336
0
        else
337
0
          SStream_concat(O, "%"PRIx64"h", imm);
338
0
      } else {
339
0
        if (imm > HEX_THRESHOLD) {
340
0
          if (need_zero_prefix(imm))
341
0
            SStream_concat(O, "0%"PRIx64"h", imm);
342
0
          else
343
0
            SStream_concat(O, "%"PRIx64"h", imm);
344
0
        } else
345
0
          SStream_concat(O, "%"PRIu64, imm);
346
0
      }
347
228k
    } else { // Intel syntax
348
228k
      if (imm < 0) {
349
3.59k
        if (MI->op1_size) {
350
1.00k
          switch(MI->op1_size) {
351
1.00k
            default:
352
1.00k
              break;
353
1.00k
            case 1:
354
0
              imm &= 0xff;
355
0
              break;
356
0
            case 2:
357
0
              imm &= 0xffff;
358
0
              break;
359
0
            case 4:
360
0
              imm &= 0xffffffff;
361
0
              break;
362
1.00k
          }
363
1.00k
        }
364
365
3.59k
        SStream_concat(O, "0x%"PRIx64, imm);
366
225k
      } else {
367
225k
        if (imm > HEX_THRESHOLD)
368
208k
          SStream_concat(O, "0x%"PRIx64, imm);
369
16.3k
        else
370
16.3k
          SStream_concat(O, "%"PRIu64, imm);
371
225k
      }
372
228k
    }
373
228k
  } else {
374
42.8k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
375
0
      if (imm < 0) {
376
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
377
0
          SStream_concat0(O, "8000000000000000h");
378
0
        else if (imm < -HEX_THRESHOLD) {
379
0
          if (need_zero_prefix(imm))
380
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
381
0
          else
382
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
383
0
        } else
384
0
          SStream_concat(O, "-%"PRIu64, -imm);
385
0
      } else {
386
0
        if (imm > HEX_THRESHOLD) {
387
0
          if (need_zero_prefix(imm))
388
0
            SStream_concat(O, "0%"PRIx64"h", imm);
389
0
          else
390
0
            SStream_concat(O, "%"PRIx64"h", imm);
391
0
        } else
392
0
          SStream_concat(O, "%"PRIu64, imm);
393
0
      }
394
42.8k
    } else { // Intel syntax
395
42.8k
      if (imm < 0) {
396
5.54k
        if (imm == 0x8000000000000000LL)  // imm == -imm
397
0
          SStream_concat0(O, "0x8000000000000000");
398
5.54k
        else if (imm < -HEX_THRESHOLD)
399
4.77k
          SStream_concat(O, "-0x%"PRIx64, -imm);
400
767
        else
401
767
          SStream_concat(O, "-%"PRIu64, -imm);
402
403
37.3k
      } else {
404
37.3k
        if (imm > HEX_THRESHOLD)
405
30.9k
          SStream_concat(O, "0x%"PRIx64, imm);
406
6.39k
        else
407
6.39k
          SStream_concat(O, "%"PRIu64, imm);
408
37.3k
      }
409
42.8k
    }
410
42.8k
  }
411
271k
}
412
413
// local printOperand, without updating public operands
414
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
415
384k
{
416
384k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
417
384k
  if (MCOperand_isReg(Op)) {
418
384k
    printRegName(O, MCOperand_getReg(Op));
419
384k
  } else if (MCOperand_isImm(Op)) {
420
0
    int64_t imm = MCOperand_getImm(Op);
421
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
422
0
  }
423
384k
}
424
425
#ifndef CAPSTONE_DIET
426
// copy & normalize access info
427
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
428
1.86M
{
429
1.86M
#ifndef CAPSTONE_DIET
430
1.86M
  uint8_t i;
431
1.86M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
432
433
1.86M
  if (!arr) {
434
0
    access[0] = 0;
435
0
    return;
436
0
  }
437
438
  // copy to access but zero out CS_AC_IGNORE
439
5.36M
  for(i = 0; arr[i]; i++) {
440
3.49M
    if (arr[i] != CS_AC_IGNORE)
441
2.97M
      access[i] = arr[i];
442
522k
    else
443
522k
      access[i] = 0;
444
3.49M
  }
445
446
  // mark the end of array
447
1.86M
  access[i] = 0;
448
1.86M
#endif
449
1.86M
}
450
#endif
451
452
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
453
34.4k
{
454
34.4k
  MCOperand *SegReg;
455
34.4k
  int reg;
456
457
34.4k
  if (MI->csh->detail) {
458
34.4k
#ifndef CAPSTONE_DIET
459
34.4k
    uint8_t access[6];
460
34.4k
#endif
461
462
34.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
463
34.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
464
34.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
465
34.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
466
34.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
467
34.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
468
34.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
469
470
34.4k
#ifndef CAPSTONE_DIET
471
34.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
472
34.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
473
34.4k
#endif
474
34.4k
  }
475
476
34.4k
  SegReg = MCInst_getOperand(MI, Op + 1);
477
34.4k
  reg = MCOperand_getReg(SegReg);
478
479
  // If this has a segment register, print it.
480
34.4k
  if (reg) {
481
1.09k
    _printOperand(MI, Op + 1, O);
482
1.09k
    if (MI->csh->detail) {
483
1.09k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
484
1.09k
    }
485
1.09k
    SStream_concat0(O, ":");
486
1.09k
  }
487
488
34.4k
  SStream_concat0(O, "[");
489
34.4k
  set_mem_access(MI, true);
490
34.4k
  printOperand(MI, Op, O);
491
34.4k
  SStream_concat0(O, "]");
492
34.4k
  set_mem_access(MI, false);
493
34.4k
}
494
495
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
496
46.5k
{
497
46.5k
  if (MI->csh->detail) {
498
46.5k
#ifndef CAPSTONE_DIET
499
46.5k
    uint8_t access[6];
500
46.5k
#endif
501
502
46.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
503
46.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
504
46.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
505
46.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
506
46.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
507
46.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
508
46.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
509
510
46.5k
#ifndef CAPSTONE_DIET
511
46.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
512
46.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
513
46.5k
#endif
514
46.5k
  }
515
516
  // DI accesses are always ES-based on non-64bit mode
517
46.5k
  if (MI->csh->mode != CS_MODE_64) {
518
30.4k
    SStream_concat0(O, "es:[");
519
30.4k
    if (MI->csh->detail) {
520
30.4k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
521
30.4k
    }
522
30.4k
  } else
523
16.0k
    SStream_concat0(O, "[");
524
525
46.5k
  set_mem_access(MI, true);
526
46.5k
  printOperand(MI, Op, O);
527
46.5k
  SStream_concat0(O, "]");
528
46.5k
  set_mem_access(MI, false);
529
46.5k
}
530
531
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
532
14.9k
{
533
14.9k
  SStream_concat0(O, "byte ptr ");
534
14.9k
  MI->x86opsize = 1;
535
14.9k
  printSrcIdx(MI, OpNo, O);
536
14.9k
}
537
538
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
539
6.31k
{
540
6.31k
  SStream_concat0(O, "word ptr ");
541
6.31k
  MI->x86opsize = 2;
542
6.31k
  printSrcIdx(MI, OpNo, O);
543
6.31k
}
544
545
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
546
11.2k
{
547
11.2k
  SStream_concat0(O, "dword ptr ");
548
11.2k
  MI->x86opsize = 4;
549
11.2k
  printSrcIdx(MI, OpNo, O);
550
11.2k
}
551
552
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
553
1.97k
{
554
1.97k
  SStream_concat0(O, "qword ptr ");
555
1.97k
  MI->x86opsize = 8;
556
1.97k
  printSrcIdx(MI, OpNo, O);
557
1.97k
}
558
559
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
560
19.5k
{
561
19.5k
  SStream_concat0(O, "byte ptr ");
562
19.5k
  MI->x86opsize = 1;
563
19.5k
  printDstIdx(MI, OpNo, O);
564
19.5k
}
565
566
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
567
7.77k
{
568
7.77k
  SStream_concat0(O, "word ptr ");
569
7.77k
  MI->x86opsize = 2;
570
7.77k
  printDstIdx(MI, OpNo, O);
571
7.77k
}
572
573
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
574
16.5k
{
575
16.5k
  SStream_concat0(O, "dword ptr ");
576
16.5k
  MI->x86opsize = 4;
577
16.5k
  printDstIdx(MI, OpNo, O);
578
16.5k
}
579
580
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
581
2.69k
{
582
2.69k
  SStream_concat0(O, "qword ptr ");
583
2.69k
  MI->x86opsize = 8;
584
2.69k
  printDstIdx(MI, OpNo, O);
585
2.69k
}
586
587
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
588
8.97k
{
589
8.97k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
590
8.97k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
591
8.97k
  int reg;
592
593
8.97k
  if (MI->csh->detail) {
594
8.97k
#ifndef CAPSTONE_DIET
595
8.97k
    uint8_t access[6];
596
8.97k
#endif
597
598
8.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
599
8.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
600
8.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
601
8.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
602
8.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
603
8.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
604
8.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
605
606
8.97k
#ifndef CAPSTONE_DIET
607
8.97k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
608
8.97k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
609
8.97k
#endif
610
8.97k
  }
611
612
  // If this has a segment register, print it.
613
8.97k
  reg = MCOperand_getReg(SegReg);
614
8.97k
  if (reg) {
615
511
    _printOperand(MI, Op + 1, O);
616
511
    SStream_concat0(O, ":");
617
511
    if (MI->csh->detail) {
618
511
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
619
511
    }
620
511
  }
621
622
8.97k
  SStream_concat0(O, "[");
623
624
8.97k
  if (MCOperand_isImm(DispSpec)) {
625
8.97k
    int64_t imm = MCOperand_getImm(DispSpec);
626
8.97k
    if (MI->csh->detail)
627
8.97k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
628
629
8.97k
    if (imm < 0)
630
1.61k
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
631
7.36k
    else
632
7.36k
      printImm(MI, O, imm, true);
633
8.97k
  }
634
635
8.97k
  SStream_concat0(O, "]");
636
637
8.97k
  if (MI->csh->detail)
638
8.97k
    MI->flat_insn->detail->x86.op_count++;
639
640
8.97k
  if (MI->op1_size == 0)
641
8.97k
    MI->op1_size = MI->x86opsize;
642
8.97k
}
643
644
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
645
41.6k
{
646
41.6k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
647
648
41.6k
  printImm(MI, O, val, true);
649
650
41.6k
  if (MI->csh->detail) {
651
41.6k
#ifndef CAPSTONE_DIET
652
41.6k
    uint8_t access[6];
653
41.6k
#endif
654
655
41.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
656
41.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
657
41.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
658
659
41.6k
#ifndef CAPSTONE_DIET
660
41.6k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
661
41.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
662
41.6k
#endif
663
664
41.6k
    MI->flat_insn->detail->x86.op_count++;
665
41.6k
  }
666
41.6k
}
667
668
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
669
4.97k
{
670
4.97k
  SStream_concat0(O, "byte ptr ");
671
4.97k
  MI->x86opsize = 1;
672
4.97k
  printMemOffset(MI, OpNo, O);
673
4.97k
}
674
675
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
676
1.26k
{
677
1.26k
  SStream_concat0(O, "word ptr ");
678
1.26k
  MI->x86opsize = 2;
679
1.26k
  printMemOffset(MI, OpNo, O);
680
1.26k
}
681
682
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
683
2.34k
{
684
2.34k
  SStream_concat0(O, "dword ptr ");
685
2.34k
  MI->x86opsize = 4;
686
2.34k
  printMemOffset(MI, OpNo, O);
687
2.34k
}
688
689
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
690
392
{
691
392
  SStream_concat0(O, "qword ptr ");
692
392
  MI->x86opsize = 8;
693
392
  printMemOffset(MI, OpNo, O);
694
392
}
695
696
static void printInstruction(MCInst *MI, SStream *O);
697
698
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
699
726k
{
700
726k
  x86_reg reg, reg2;
701
726k
  enum cs_ac_type access1, access2;
702
703
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
704
705
  // perhaps this instruction does not need printer
706
726k
  if (MI->assembly[0]) {
707
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
708
0
    return;
709
0
  }
710
711
726k
  X86_lockrep(MI, O);
712
726k
  printInstruction(MI, O);
713
714
726k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
715
726k
  if (MI->csh->detail) {
716
726k
#ifndef CAPSTONE_DIET
717
726k
    uint8_t access[6] = {0};
718
726k
#endif
719
720
    // first op can be embedded in the asm by llvm.
721
    // so we have to add the missing register as the first operand
722
726k
    if (reg) {
723
      // shift all the ops right to leave 1st slot for this new register op
724
74.3k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
725
74.3k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
726
74.3k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
727
74.3k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
728
74.3k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
729
74.3k
      MI->flat_insn->detail->x86.operands[0].access = access1;
730
74.3k
      MI->flat_insn->detail->x86.op_count++;
731
652k
    } else {
732
652k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
733
13.1k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
734
13.1k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
735
13.1k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
736
13.1k
        MI->flat_insn->detail->x86.operands[0].access = access1;
737
13.1k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
738
13.1k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
739
13.1k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
740
13.1k
        MI->flat_insn->detail->x86.operands[1].access = access2;
741
13.1k
        MI->flat_insn->detail->x86.op_count = 2;
742
13.1k
      }
743
652k
    }
744
745
726k
#ifndef CAPSTONE_DIET
746
726k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
747
726k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
748
726k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
749
726k
#endif
750
726k
  }
751
752
726k
  if (MI->op1_size == 0 && reg)
753
57.4k
    MI->op1_size = MI->csh->regsize_map[reg];
754
726k
}
755
756
/// printPCRelImm - This is used to print an immediate value that ends up
757
/// being encoded as a pc-relative value.
758
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
759
43.8k
{
760
43.8k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
761
43.8k
  if (MCOperand_isImm(Op)) {
762
43.8k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
763
43.8k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
764
765
    // truncat imm for non-64bit
766
43.8k
    if (MI->csh->mode != CS_MODE_64) {
767
30.2k
      imm = imm & 0xffffffff;
768
30.2k
    }
769
770
43.8k
    printImm(MI, O, imm, true);
771
772
43.8k
    if (MI->csh->detail) {
773
43.8k
#ifndef CAPSTONE_DIET
774
43.8k
      uint8_t access[6];
775
43.8k
#endif
776
777
43.8k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
778
      // if op_count > 0, then this operand's size is taken from the destination op
779
43.8k
      if (MI->flat_insn->detail->x86.op_count > 0)
780
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
781
43.8k
      else if (opsize > 0)
782
1.80k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
783
42.0k
      else
784
42.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
785
43.8k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
786
787
43.8k
#ifndef CAPSTONE_DIET
788
43.8k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
789
43.8k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
790
43.8k
#endif
791
792
43.8k
      MI->flat_insn->detail->x86.op_count++;
793
43.8k
    }
794
795
43.8k
    if (MI->op1_size == 0)
796
43.8k
      MI->op1_size = MI->imm_size;
797
43.8k
  }
798
43.8k
}
799
800
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
801
732k
{
802
732k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
803
804
732k
  if (MCOperand_isReg(Op)) {
805
646k
    unsigned int reg = MCOperand_getReg(Op);
806
807
646k
    printRegName(O, reg);
808
646k
    if (MI->csh->detail) {
809
646k
      if (MI->csh->doing_mem) {
810
81.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
811
565k
      } else {
812
565k
#ifndef CAPSTONE_DIET
813
565k
        uint8_t access[6];
814
565k
#endif
815
816
565k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
817
565k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
818
565k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
819
820
565k
#ifndef CAPSTONE_DIET
821
565k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
822
565k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
823
565k
#endif
824
825
565k
        MI->flat_insn->detail->x86.op_count++;
826
565k
      }
827
646k
    }
828
829
646k
    if (MI->op1_size == 0)
830
323k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
831
646k
  } else if (MCOperand_isImm(Op)) {
832
85.8k
    uint8_t encsize;
833
85.8k
    int64_t imm = MCOperand_getImm(Op);
834
85.8k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
835
836
85.8k
    if (opsize == 1)    // print 1 byte immediate in positive form
837
38.7k
      imm = imm & 0xff;
838
839
    // printf(">>> id = %u\n", MI->flat_insn->id);
840
85.8k
    switch(MI->flat_insn->id) {
841
42.8k
      default:
842
42.8k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
843
42.8k
        break;
844
845
417
      case X86_INS_MOVABS:
846
12.1k
      case X86_INS_MOV:
847
        // do not print number in negative form
848
12.1k
        printImm(MI, O, imm, true);
849
12.1k
        break;
850
851
0
      case X86_INS_IN:
852
0
      case X86_INS_OUT:
853
0
      case X86_INS_INT:
854
        // do not print number in negative form
855
0
        imm = imm & 0xff;
856
0
        printImm(MI, O, imm, true);
857
0
        break;
858
859
1.67k
      case X86_INS_LCALL:
860
3.22k
      case X86_INS_LJMP:
861
3.22k
      case X86_INS_JMP:
862
        // always print address in positive form
863
3.22k
        if (OpNo == 1) { // ptr16 part
864
1.61k
          imm = imm & 0xffff;
865
1.61k
          opsize = 2;
866
1.61k
        } else
867
1.61k
          opsize = 4;
868
3.22k
        printImm(MI, O, imm, true);
869
3.22k
        break;
870
871
6.64k
      case X86_INS_AND:
872
13.0k
      case X86_INS_OR:
873
19.3k
      case X86_INS_XOR:
874
        // do not print number in negative form
875
19.3k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
876
2.61k
          printImm(MI, O, imm, true);
877
16.7k
        else {
878
16.7k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
879
16.7k
          printImm(MI, O, imm, true);
880
16.7k
        }
881
19.3k
        break;
882
883
6.70k
      case X86_INS_RET:
884
8.23k
      case X86_INS_RETF:
885
        // RET imm16
886
8.23k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
887
945
          printImm(MI, O, imm, true);
888
7.29k
        else {
889
7.29k
          imm = 0xffff & imm;
890
7.29k
          printImm(MI, O, imm, true);
891
7.29k
        }
892
8.23k
        break;
893
85.8k
    }
894
895
85.8k
    if (MI->csh->detail) {
896
85.8k
      if (MI->csh->doing_mem) {
897
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
898
85.8k
      } else {
899
85.8k
#ifndef CAPSTONE_DIET
900
85.8k
        uint8_t access[6];
901
85.8k
#endif
902
903
85.8k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
904
85.8k
        if (opsize > 0) {
905
73.5k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
906
73.5k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
907
73.5k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
908
2.62k
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
909
2.62k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
910
2.62k
              MI->flat_insn->detail->x86.operands[0].size;
911
2.62k
          } else
912
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
913
2.62k
        } else
914
9.68k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
915
85.8k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
916
917
85.8k
#ifndef CAPSTONE_DIET
918
85.8k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
919
85.8k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
920
85.8k
#endif
921
922
85.8k
        MI->flat_insn->detail->x86.op_count++;
923
85.8k
      }
924
85.8k
    }
925
85.8k
  }
926
732k
}
927
928
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
929
310k
{
930
310k
  bool NeedPlus = false;
931
310k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
932
310k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
933
310k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
934
310k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
935
310k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
936
310k
  int reg;
937
938
310k
  if (MI->csh->detail) {
939
310k
#ifndef CAPSTONE_DIET
940
310k
    uint8_t access[6];
941
310k
#endif
942
943
310k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
944
310k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
945
310k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
946
310k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
947
310k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
948
308k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
949
308k
        }
950
310k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
951
310k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
952
953
310k
#ifndef CAPSTONE_DIET
954
310k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
955
310k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
956
310k
#endif
957
310k
  }
958
959
  // If this has a segment register, print it.
960
310k
  reg = MCOperand_getReg(SegReg);
961
310k
  if (reg) {
962
8.74k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
963
8.74k
    if (MI->csh->detail) {
964
8.74k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
965
8.74k
    }
966
8.74k
    SStream_concat0(O, ":");
967
8.74k
  }
968
969
310k
  SStream_concat0(O, "[");
970
971
310k
  if (MCOperand_getReg(BaseReg)) {
972
304k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
973
304k
    NeedPlus = true;
974
304k
  }
975
976
310k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
977
69.8k
    if (NeedPlus) SStream_concat0(O, " + ");
978
69.8k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
979
69.8k
    if (ScaleVal != 1)
980
10.0k
      SStream_concat(O, "*%u", ScaleVal);
981
69.8k
    NeedPlus = true;
982
69.8k
  }
983
984
310k
  if (MCOperand_isImm(DispSpec)) {
985
310k
    int64_t DispVal = MCOperand_getImm(DispSpec);
986
310k
    if (MI->csh->detail)
987
310k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
988
310k
    if (DispVal) {
989
91.4k
      if (NeedPlus) {
990
86.9k
        if (DispVal < 0) {
991
34.7k
          SStream_concat0(O, " - ");
992
34.7k
          printImm(MI, O, -DispVal, true);
993
52.1k
        } else {
994
52.1k
          SStream_concat0(O, " + ");
995
52.1k
          printImm(MI, O, DispVal, true);
996
52.1k
        }
997
86.9k
      } else {
998
        // memory reference to an immediate address
999
4.48k
        if (MI->csh->mode == CS_MODE_64)
1000
449
          MI->op1_size = 8;
1001
4.48k
        if (DispVal < 0) {
1002
1.62k
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1003
2.85k
        } else {
1004
2.85k
          printImm(MI, O, DispVal, true);
1005
2.85k
        }
1006
4.48k
      }
1007
1008
219k
    } else {
1009
      // DispVal = 0
1010
219k
      if (!NeedPlus)  // [0]
1011
550
        SStream_concat0(O, "0");
1012
219k
    }
1013
310k
  }
1014
1015
310k
  SStream_concat0(O, "]");
1016
1017
310k
  if (MI->csh->detail)
1018
310k
    MI->flat_insn->detail->x86.op_count++;
1019
1020
310k
  if (MI->op1_size == 0)
1021
211k
    MI->op1_size = MI->x86opsize;
1022
310k
}
1023
1024
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1025
7.16k
{
1026
7.16k
  switch(MI->Opcode) {
1027
287
    default: break;
1028
658
    case X86_LEA16r:
1029
658
         MI->x86opsize = 2;
1030
658
         break;
1031
796
    case X86_LEA32r:
1032
1.49k
    case X86_LEA64_32r:
1033
1.49k
         MI->x86opsize = 4;
1034
1.49k
         break;
1035
417
    case X86_LEA64r:
1036
417
         MI->x86opsize = 8;
1037
417
         break;
1038
336
    case X86_BNDCL32rm:
1039
788
    case X86_BNDCN32rm:
1040
1.21k
    case X86_BNDCU32rm:
1041
1.92k
    case X86_BNDSTXmr:
1042
2.57k
    case X86_BNDLDXrm:
1043
2.87k
    case X86_BNDCL64rm:
1044
3.43k
    case X86_BNDCN64rm:
1045
4.30k
    case X86_BNDCU64rm:
1046
4.30k
         MI->x86opsize = 16;
1047
4.30k
         break;
1048
7.16k
  }
1049
1050
7.16k
  printMemReference(MI, OpNo, O);
1051
7.16k
}
1052
1053
#ifdef CAPSTONE_X86_REDUCE
1054
#include "X86GenAsmWriter1_reduce.inc"
1055
#else
1056
#include "X86GenAsmWriter1.inc"
1057
#endif
1058
1059
#include "X86GenRegisterName1.inc"
1060
1061
#endif