Coverage Report

Created: 2025-08-26 06:30

/src/capstonev5/arch/AArch64/AArch64Disassembler.c
Line
Count
Source (jump to first uncovered line)
1
//===- AArch64Disassembler.cpp - Disassembler for AArch64 ISA -------------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file contains the functions necessary to decode AArch64 instruction
11
// bitpatterns into MCInsts (with the help of TableGenerated information from
12
// the instruction definitions).
13
//
14
//===----------------------------------------------------------------------===//
15
16
/* Capstone Disassembly Engine */
17
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
18
19
#ifdef CAPSTONE_HAS_ARM64
20
21
#include <stdio.h>  // DEBUG
22
#include <stdlib.h>
23
24
#include "../../cs_priv.h"
25
#include "../../utils.h"
26
27
#include "AArch64Disassembler.h"
28
29
#include "../../MCDisassembler.h"
30
#include "../../MCFixedLenDisassembler.h"
31
#include "../../MCInst.h"
32
#include "../../MCInstrDesc.h"
33
#include "../../MCRegisterInfo.h"
34
35
#include "AArch64AddressingModes.h"
36
#include "AArch64BaseInfo.h"
37
38
// Forward declare these because the autogenerated code will reference them.
39
// Definitions are further down.
40
static DecodeStatus DecodeFPR128RegisterClass(MCInst *Inst,
41
    unsigned RegNo, uint64_t Address, const void *Decoder);
42
static DecodeStatus DecodeFPR64RegisterClass(MCInst *Inst, unsigned RegNo,
43
    uint64_t Address, const void *Decoder);
44
static DecodeStatus DecodeFPR32RegisterClass(MCInst *Inst, unsigned RegNo,
45
    uint64_t Address, const void *Decoder);
46
static DecodeStatus DecodeFPR16RegisterClass(MCInst *Inst, unsigned RegNo,
47
    uint64_t Address, const void *Decoder);
48
static DecodeStatus DecodeFPR8RegisterClass(MCInst *Inst, unsigned RegNo,
49
    uint64_t Address, const void *Decoder);
50
static DecodeStatus DecodeGPR64RegisterClass(MCInst *Inst, unsigned RegNo,
51
    uint64_t Address, const void *Decoder);
52
static DecodeStatus DecodeGPR64x8ClassRegisterClass(MCInst *Inst, unsigned RegNo, 
53
    uint64_t Address, const void *Decoder);
54
static DecodeStatus DecodeGPR64spRegisterClass(MCInst *Inst,
55
    unsigned RegNo, uint64_t Address, const void *Decoder);
56
static DecodeStatus DecodeMatrixIndexGPR32_12_15RegisterClass(MCInst *Inst,
57
        unsigned RegNo, uint64_t Address, const void *Decoder);
58
static DecodeStatus DecodeGPR32RegisterClass(MCInst *Inst, unsigned RegNo,
59
    uint64_t Address, const void *Decoder);
60
static DecodeStatus DecodeGPR32spRegisterClass(MCInst *Inst,
61
    unsigned RegNo, uint64_t Address, const void *Decoder);
62
static DecodeStatus DecodeQQRegisterClass(MCInst *Inst, unsigned RegNo,
63
    uint64_t Address, const void *Decoder);
64
static DecodeStatus DecodeQQQRegisterClass(MCInst *Inst, unsigned RegNo,
65
    uint64_t Address, const void *Decoder);
66
static DecodeStatus DecodeQQQQRegisterClass(MCInst *Inst, unsigned RegNo,
67
    uint64_t Address, const void *Decoder);
68
static DecodeStatus DecodeDDRegisterClass(MCInst *Inst, unsigned RegNo,
69
    uint64_t Address, const void *Decoder);
70
static DecodeStatus DecodeDDDRegisterClass(MCInst *Inst, unsigned RegNo,
71
    uint64_t Address, const void *Decoder);
72
static DecodeStatus DecodeDDDDRegisterClass(MCInst *Inst, unsigned RegNo,
73
    uint64_t Address, const void *Decoder);
74
static DecodeStatus DecodeZPRRegisterClass(MCInst *Inst, unsigned RegNo,
75
    uint64_t Address, const void *Decoder);
76
static DecodeStatus DecodeZPR_4bRegisterClass(MCInst *Inst, unsigned RegNo,
77
    uint64_t Address, const void *Decoder);
78
static DecodeStatus DecodeZPR_3bRegisterClass(MCInst *Inst, unsigned RegNo,
79
    uint64_t Address, const void *Decoder);
80
static DecodeStatus DecodeZPR2RegisterClass(MCInst *Inst, unsigned RegNo,
81
    uint64_t Address, const void *Decoder);
82
static DecodeStatus DecodeZPR3RegisterClass(MCInst *Inst, unsigned RegNo,
83
    uint64_t Address, const void *Decoder);
84
static DecodeStatus DecodeZPR4RegisterClass(MCInst *Inst, unsigned RegNo,
85
    uint64_t Address, const void *Decoder);
86
static DecodeStatus DecodeMatrixTile(MCInst *Inst, unsigned RegNo, 
87
    uint64_t Address, const void *Decoder, unsigned NumBitsForTile);
88
static DecodeStatus DecodeMatrixTileListRegisterClass(MCInst *Inst,
89
        unsigned RegMask, uint64_t Address, const void *Decoder);
90
static DecodeStatus DecodePPRRegisterClass(MCInst *Inst, unsigned RegNo,
91
    uint64_t Address, const void *Decoder);
92
static DecodeStatus DecodePPR_3bRegisterClass(MCInst *Inst, unsigned RegNo,
93
    uint64_t Address, const void *Decoder);
94
static DecodeStatus DecodeFixedPointScaleImm32(MCInst *Inst, unsigned Imm,
95
    uint64_t Address, const void *Decoder);
96
static DecodeStatus DecodeFixedPointScaleImm64(MCInst *Inst, unsigned Imm,
97
    uint64_t Address, const void *Decoder);
98
static DecodeStatus DecodePCRelLabel19(MCInst *Inst, unsigned Imm,
99
    uint64_t Address, const void *Decoder);
100
static DecodeStatus DecodeMemExtend(MCInst *Inst, unsigned Imm,
101
    uint64_t Address, const void *Decoder);
102
static DecodeStatus DecodeMRSSystemRegister(MCInst *Inst, unsigned Imm,
103
    uint64_t Address, const void *Decoder);
104
static DecodeStatus DecodeMSRSystemRegister(MCInst *Inst, unsigned Imm,
105
    uint64_t Address, const void *Decoder);
106
static DecodeStatus DecodeMoveImmInstruction(MCInst *Inst, uint32_t insn,
107
    uint64_t Address, const void *Decoder);
108
static DecodeStatus DecodeUnsignedLdStInstruction(MCInst *Inst,
109
    uint32_t insn, uint64_t Address, const void *Decoder);
110
static DecodeStatus DecodeSignedLdStInstruction(MCInst *Inst,
111
    uint32_t insn, uint64_t Address, const void *Decoder);
112
static DecodeStatus DecodeExclusiveLdStInstruction(MCInst *Inst,
113
    uint32_t insn, uint64_t Address, const void *Decoder);
114
static DecodeStatus DecodePairLdStInstruction(MCInst *Inst, uint32_t insn,
115
    uint64_t Address, const void *Decoder);
116
static DecodeStatus DecodeAuthLoadInstruction(MCInst *Inst, uint32_t insn, 
117
    uint64_t Address, const void *Decoder);
118
static DecodeStatus DecodeAddSubERegInstruction(MCInst *Inst,
119
    uint32_t insn, uint64_t Address, const void *Decoder);
120
static DecodeStatus DecodeLogicalImmInstruction(MCInst *Inst,
121
    uint32_t insn, uint64_t Address, const void *Decoder);
122
static DecodeStatus DecodeModImmInstruction(MCInst *Inst, uint32_t insn,
123
    uint64_t Address, const void *Decoder);
124
static DecodeStatus DecodeModImmTiedInstruction(MCInst *Inst,
125
    uint32_t insn, uint64_t Address, const void *Decoder);
126
static DecodeStatus DecodeAdrInstruction(MCInst *Inst, uint32_t insn,
127
    uint64_t Address, const void *Decoder);
128
static DecodeStatus DecodeAddSubImmShift(MCInst *Inst, uint32_t insn,
129
        uint64_t Address, const void *Decoder);
130
static DecodeStatus DecodeUnconditionalBranch(MCInst *Inst, uint32_t insn,
131
    uint64_t Address, const void *Decoder);
132
static DecodeStatus DecodeSystemPStateInstruction(MCInst *Inst,
133
    uint32_t insn, uint64_t Address, const void *Decoder);
134
static DecodeStatus DecodeTestAndBranch(MCInst *Inst, uint32_t insn,
135
    uint64_t Address, const void *Decoder);
136
static DecodeStatus DecodeFMOVLaneInstruction(MCInst *Inst, unsigned Insn,
137
    uint64_t Address, const void *Decoder);
138
static DecodeStatus DecodeVecShiftR64Imm(MCInst *Inst, unsigned Imm,
139
    uint64_t Addr, const void *Decoder);
140
static DecodeStatus DecodeVecShiftR64ImmNarrow(MCInst *Inst, unsigned Imm,
141
    uint64_t Addr, const void *Decoder);
142
static DecodeStatus DecodeVecShiftR32Imm(MCInst *Inst, unsigned Imm,
143
    uint64_t Addr, const void *Decoder);
144
static DecodeStatus DecodeVecShiftR32ImmNarrow(MCInst *Inst, unsigned Imm,
145
    uint64_t Addr, const void *Decoder);
146
static DecodeStatus DecodeVecShiftR16Imm(MCInst *Inst, unsigned Imm,
147
    uint64_t Addr, const void *Decoder);
148
static DecodeStatus DecodeVecShiftR16ImmNarrow(MCInst *Inst, unsigned Imm,
149
    uint64_t Addr, const void *Decoder);
150
static DecodeStatus DecodeVecShiftR8Imm(MCInst *Inst, unsigned Imm,
151
    uint64_t Addr, const void *Decoder);
152
static DecodeStatus DecodeVecShiftL64Imm(MCInst *Inst, unsigned Imm,
153
    uint64_t Addr, const void *Decoder);
154
static DecodeStatus DecodeVecShiftL32Imm(MCInst *Inst, unsigned Imm,
155
    uint64_t Addr, const void *Decoder);
156
static DecodeStatus DecodeVecShiftL16Imm(MCInst *Inst, unsigned Imm,
157
    uint64_t Addr, const void *Decoder);
158
static DecodeStatus DecodeVecShiftL8Imm(MCInst *Inst, unsigned Imm,
159
    uint64_t Addr, const void *Decoder);
160
static DecodeStatus DecodeWSeqPairsClassRegisterClass(MCInst *Inst,
161
    unsigned RegNo, uint64_t Addr, const void *Decoder);
162
static DecodeStatus DecodeXSeqPairsClassRegisterClass(MCInst *Inst,
163
    unsigned RegNo, uint64_t Addr, const void *Decoder);
164
static DecodeStatus DecodeSVELogicalImmInstruction(MCInst *Inst, uint32_t insn,
165
    uint64_t Address, const void *Decoder);
166
static DecodeStatus DecodeSImm(MCInst *Inst, uint64_t Imm, uint64_t Address,
167
    const void *Decoder, int Bits);
168
static DecodeStatus DecodeImm8OptLsl(MCInst *Inst, unsigned Imm, uint64_t Addr,
169
    const void *Decoder, int ElementWidth);
170
static DecodeStatus DecodeSVEIncDecImm(MCInst *Inst, unsigned Imm,
171
    uint64_t Addr, const void *Decoder);
172
static DecodeStatus DecodeThreeAddrSRegInstruction(MCInst *Inst,
173
    uint32_t insn, uint64_t Addr, const void *Decoder);
174
static DecodeStatus DecodeGPR64commonRegisterClass(MCInst *Inst, unsigned RegNo,
175
    uint64_t Addr, const void *Decoder);
176
static DecodeStatus DecodeFPR128_loRegisterClass(MCInst *Inst, unsigned RegNo,
177
    uint64_t Addr, const void *Decoder);
178
static DecodeStatus DecodeSVCROp(MCInst *Inst, unsigned Imm, uint64_t Address, 
179
    const void *Decoder);
180
static DecodeStatus DecodeCPYMemOpInstruction(MCInst *Inst, uint32_t insn,
181
        uint64_t Addr, const void *Decoder);
182
static DecodeStatus DecodeSETMemOpInstruction(MCInst *Inst, uint32_t insn,
183
        uint64_t Addr, const void *Decoder);
184
185
186
static bool Check(DecodeStatus *Out, DecodeStatus In)
187
1.03M
{
188
1.03M
  switch (In) {
189
0
    default:  // never reach
190
0
      return true;
191
192
1.03M
    case MCDisassembler_Success:
193
      // Out stays the same.
194
1.03M
      return true;
195
196
17
    case MCDisassembler_SoftFail:
197
17
      *Out = In;
198
17
      return true;
199
200
932
    case MCDisassembler_Fail:
201
932
      *Out = In;
202
932
      return false;
203
1.03M
  }
204
  // llvm_unreachable("Invalid DecodeStatus!");
205
1.03M
}
206
207
// Hacky: enable all features for disassembler
208
uint64_t AArch64_getFeatureBits(int feature)
209
276k
{
210
  // enable all features
211
276k
  return (uint64_t)-1;
212
276k
}
213
214
#define GET_SUBTARGETINFO_ENUM
215
#include "AArch64GenSubtargetInfo.inc"
216
217
#include "AArch64GenDisassemblerTables.inc"
218
219
#define GET_INSTRINFO_ENUM
220
#include "AArch64GenInstrInfo.inc"
221
222
#define GET_REGINFO_ENUM
223
#define GET_REGINFO_MC_DESC
224
#include "AArch64GenRegisterInfo.inc"
225
226
1.88M
#define Success MCDisassembler_Success
227
2.58k
#define Fail MCDisassembler_Fail
228
402
#define SoftFail MCDisassembler_SoftFail
229
230
static DecodeStatus _getInstruction(cs_struct *ud, MCInst *MI,
231
    const uint8_t *code, size_t code_len,
232
    uint16_t *Size,
233
    uint64_t Address, MCRegisterInfo *MRI)
234
415k
{
235
415k
  uint32_t insn;
236
415k
  DecodeStatus result;
237
415k
  size_t i;
238
239
415k
  if (code_len < 4) {
240
    // not enough data
241
3.52k
    *Size = 0;
242
3.52k
    return MCDisassembler_Fail;
243
3.52k
  }
244
245
411k
  if (MI->flat_insn->detail) {
246
411k
    memset(MI->flat_insn->detail, 0, offsetof(cs_detail, arm64)+sizeof(cs_arm64));
247
3.70M
    for (i = 0; i < ARR_SIZE(MI->flat_insn->detail->arm64.operands); i++)
248
3.29M
      MI->flat_insn->detail->arm64.operands[i].vector_index = -1;
249
411k
  }
250
251
411k
  if (MODE_IS_BIG_ENDIAN(ud->mode))
252
0
    insn = (code[3] << 0) | (code[2] << 8) |
253
0
      (code[1] <<  16) | ((uint32_t) code[0] << 24);
254
411k
  else
255
411k
    insn = ((uint32_t) code[3] << 24) | (code[2] << 16) |
256
411k
      (code[1] <<  8) | (code[0] <<  0);
257
258
  // Calling the auto-generated decoder function.
259
411k
  result = decodeInstruction_4(DecoderTable32, MI, insn, Address);
260
  // If Decoding fails initially, try Fallback table.
261
411k
  if(result == MCDisassembler_Fail){
262
10.1k
    result = decodeInstruction_4(DecoderTableFallback32, MI, insn, Address);  
263
10.1k
  }
264
265
  // Init new MCOperand to be used in switch below.
266
  // Kind RegVal set inside a case when needed.
267
411k
  MCOperand op_storage;
268
411k
  MCOperand *Op = &op_storage;
269
411k
  switch (MCInst_getOpcode(MI)) {
270
403k
      default:
271
403k
        break;
272
      // For Scalable Matrix Extension (SME) instructions that have an implicit
273
      // operand for the accumulator (ZA) which isn't encoded, manually insert
274
      // operand.
275
403k
      case AArch64_LDR_ZA:
276
317
      case AArch64_STR_ZA: {
277
317
      Op->Kind = kRegister;
278
317
      Op->RegVal = AArch64_ZA;
279
317
      MCInst_insert0(MI, 0, Op);
280
        // Spill and fill instructions have a single immediate used for both the
281
        // vector select offset and optional memory offset. Replicate the decoded
282
        // immediate.
283
317
        MCOperand *Imm4Op = MCInst_getOperand(MI, 2);
284
      //   assert(MCOperand_isImm(Imm4Op) && "Unexpected operand type!");
285
317
        MCInst_addOperand2(MI, Imm4Op);
286
317
        break;
287
217
      }
288
926
      case AArch64_LD1_MXIPXX_H_B:
289
1.31k
      case AArch64_LD1_MXIPXX_V_B:
290
2.09k
      case AArch64_ST1_MXIPXX_H_B:
291
2.17k
      case AArch64_ST1_MXIPXX_V_B:
292
2.62k
      case AArch64_INSERT_MXIPZ_H_B:
293
2.70k
      case AArch64_INSERT_MXIPZ_V_B:
294
        // e.g.
295
        // MOVA ZA0<HV>.B[<Ws>, <imm>], <Pg>/M, <Zn>.B
296
        //      ^ insert implicit 8-bit element tile
297
2.70k
      Op->Kind = kRegister;
298
2.70k
      Op->RegVal = AArch64_ZAB0;
299
2.70k
      MCInst_insert0(MI, 0, Op);
300
2.70k
        break;
301
83
      case AArch64_EXTRACT_ZPMXI_H_B:
302
151
      case AArch64_EXTRACT_ZPMXI_V_B:
303
        // MOVA <Zd>.B, <Pg>/M, ZA0<HV>.B[<Ws>, <imm>]
304
        //                      ^ insert implicit 8-bit element tile
305
151
      Op->Kind = kRegister;
306
151
      Op->RegVal = AArch64_ZAB0;
307
151
      MCInst_insert0(MI, 2, Op);
308
151
        break;
309
83
      case AArch64_LD1_MXIPXX_H_Q:
310
295
      case AArch64_LD1_MXIPXX_V_Q:
311
1.02k
      case AArch64_ST1_MXIPXX_H_Q:
312
1.71k
      case AArch64_ST1_MXIPXX_V_Q:
313
        // 128-bit load/store have implicit zero vector index.
314
1.71k
      Op->Kind = kImmediate;
315
1.71k
      Op->ImmVal = 0;
316
1.71k
      MCInst_insert0(MI, 2, Op);
317
1.71k
        break;
318
      // 128-bit mova have implicit zero vector index.
319
68
      case AArch64_INSERT_MXIPZ_H_Q:
320
151
      case AArch64_INSERT_MXIPZ_V_Q:
321
151
      Op->Kind = kImmediate;
322
151
      Op->ImmVal = 0;
323
151
      MCInst_insert0(MI, 2, Op);
324
151
        break;
325
207
      case AArch64_EXTRACT_ZPMXI_H_Q:
326
478
      case AArch64_EXTRACT_ZPMXI_V_Q:
327
478
      Op->Kind = kImmediate;
328
478
      Op->ImmVal = 0;
329
478
      MCInst_addOperand2(MI, Op);
330
478
        break;
331
43
      case AArch64_SMOVvi8to32_idx0:
332
61
      case AArch64_SMOVvi8to64_idx0:
333
292
      case AArch64_SMOVvi16to32_idx0:
334
908
      case AArch64_SMOVvi16to64_idx0:
335
1.20k
      case AArch64_SMOVvi32to64_idx0:
336
2.04k
      case AArch64_UMOVvi8_idx0:
337
2.90k
      case AArch64_UMOVvi16_idx0:
338
2.98k
      case AArch64_UMOVvi32_idx0:
339
3.17k
      case AArch64_UMOVvi64_idx0:
340
3.17k
      Op->Kind = kImmediate;
341
3.17k
      Op->ImmVal = 0;
342
3.17k
      MCInst_addOperand2(MI, Op);
343
3.17k
        break;
344
411k
    }
345
346
411k
  if (result != MCDisassembler_Fail) {
347
409k
    *Size = 4;
348
349
409k
    return result;
350
409k
  }
351
352
  // invalid code
353
2.59k
  MCInst_clear(MI);
354
2.59k
  *Size = 0;
355
356
2.59k
  return MCDisassembler_Fail;
357
411k
}
358
359
bool AArch64_getInstruction(csh ud, const uint8_t *code, size_t code_len,
360
    MCInst *instr, uint16_t *size, uint64_t address, void *info)
361
415k
{
362
415k
  DecodeStatus status = _getInstruction((cs_struct *)ud, instr,
363
415k
      code, code_len,
364
415k
      size,
365
415k
      address, (MCRegisterInfo *)info);
366
367
415k
  return status == MCDisassembler_Success;
368
415k
}
369
370
static const unsigned FPR128DecoderTable[] = {
371
  AArch64_Q0,  AArch64_Q1,  AArch64_Q2,  AArch64_Q3,  AArch64_Q4,
372
  AArch64_Q5,  AArch64_Q6,  AArch64_Q7,  AArch64_Q8,  AArch64_Q9,
373
  AArch64_Q10, AArch64_Q11, AArch64_Q12, AArch64_Q13, AArch64_Q14,
374
  AArch64_Q15, AArch64_Q16, AArch64_Q17, AArch64_Q18, AArch64_Q19,
375
  AArch64_Q20, AArch64_Q21, AArch64_Q22, AArch64_Q23, AArch64_Q24,
376
  AArch64_Q25, AArch64_Q26, AArch64_Q27, AArch64_Q28, AArch64_Q29,
377
  AArch64_Q30, AArch64_Q31
378
};
379
380
static DecodeStatus DecodeFPR128RegisterClass(MCInst *Inst, unsigned RegNo,
381
    uint64_t Addr, const void *Decoder)
382
138k
{
383
138k
  unsigned Register;
384
385
138k
  if (RegNo > 31)
386
0
    return Fail;
387
388
138k
  Register = FPR128DecoderTable[RegNo];
389
138k
  MCOperand_CreateReg0(Inst, Register);
390
391
138k
  return Success;
392
138k
}
393
394
static DecodeStatus DecodeFPR128_loRegisterClass(MCInst *Inst, unsigned RegNo,
395
    uint64_t Addr, const void *Decoder)
396
2.35k
{
397
2.35k
  if (RegNo > 15)
398
0
    return Fail;
399
400
2.35k
  return DecodeFPR128RegisterClass(Inst, RegNo, Addr, Decoder);
401
2.35k
}
402
403
static const unsigned FPR64DecoderTable[] = {
404
  AArch64_D0,  AArch64_D1,  AArch64_D2,  AArch64_D3,  AArch64_D4,
405
  AArch64_D5,  AArch64_D6,  AArch64_D7,  AArch64_D8,  AArch64_D9,
406
  AArch64_D10, AArch64_D11, AArch64_D12, AArch64_D13, AArch64_D14,
407
  AArch64_D15, AArch64_D16, AArch64_D17, AArch64_D18, AArch64_D19,
408
  AArch64_D20, AArch64_D21, AArch64_D22, AArch64_D23, AArch64_D24,
409
  AArch64_D25, AArch64_D26, AArch64_D27, AArch64_D28, AArch64_D29,
410
  AArch64_D30, AArch64_D31
411
};
412
413
static DecodeStatus DecodeFPR64RegisterClass(MCInst *Inst, unsigned RegNo,
414
    uint64_t Addr, const void *Decoder)
415
75.6k
{
416
75.6k
  unsigned Register;
417
418
75.6k
  if (RegNo > 31)
419
0
    return Fail;
420
421
75.6k
  Register = FPR64DecoderTable[RegNo];
422
75.6k
  MCOperand_CreateReg0(Inst, Register);
423
424
75.6k
  return Success;
425
75.6k
}
426
427
static const unsigned FPR32DecoderTable[] = {
428
  AArch64_S0,  AArch64_S1,  AArch64_S2,  AArch64_S3,  AArch64_S4,
429
  AArch64_S5,  AArch64_S6,  AArch64_S7,  AArch64_S8,  AArch64_S9,
430
  AArch64_S10, AArch64_S11, AArch64_S12, AArch64_S13, AArch64_S14,
431
  AArch64_S15, AArch64_S16, AArch64_S17, AArch64_S18, AArch64_S19,
432
  AArch64_S20, AArch64_S21, AArch64_S22, AArch64_S23, AArch64_S24,
433
  AArch64_S25, AArch64_S26, AArch64_S27, AArch64_S28, AArch64_S29,
434
  AArch64_S30, AArch64_S31
435
};
436
437
static DecodeStatus DecodeFPR32RegisterClass(MCInst *Inst, unsigned RegNo,
438
    uint64_t Addr, const void *Decoder)
439
32.4k
{
440
32.4k
  unsigned Register;
441
442
32.4k
  if (RegNo > 31)
443
0
    return Fail;
444
445
32.4k
  Register = FPR32DecoderTable[RegNo];
446
32.4k
  MCOperand_CreateReg0(Inst, Register);
447
448
32.4k
  return Success;
449
32.4k
}
450
451
static const unsigned FPR16DecoderTable[] = {
452
  AArch64_H0,  AArch64_H1,  AArch64_H2,  AArch64_H3,  AArch64_H4,
453
  AArch64_H5,  AArch64_H6,  AArch64_H7,  AArch64_H8,  AArch64_H9,
454
  AArch64_H10, AArch64_H11, AArch64_H12, AArch64_H13, AArch64_H14,
455
  AArch64_H15, AArch64_H16, AArch64_H17, AArch64_H18, AArch64_H19,
456
  AArch64_H20, AArch64_H21, AArch64_H22, AArch64_H23, AArch64_H24,
457
  AArch64_H25, AArch64_H26, AArch64_H27, AArch64_H28, AArch64_H29,
458
  AArch64_H30, AArch64_H31
459
};
460
461
static DecodeStatus DecodeFPR16RegisterClass(MCInst *Inst, unsigned RegNo,
462
    uint64_t Addr, const void *Decoder)
463
19.0k
{
464
19.0k
  unsigned Register;
465
466
19.0k
  if (RegNo > 31)
467
0
    return Fail;
468
469
19.0k
  Register = FPR16DecoderTable[RegNo];
470
19.0k
  MCOperand_CreateReg0(Inst, Register);
471
472
19.0k
  return Success;
473
19.0k
}
474
475
static const unsigned FPR8DecoderTable[] = {
476
  AArch64_B0,  AArch64_B1,  AArch64_B2,  AArch64_B3,  AArch64_B4,
477
  AArch64_B5,  AArch64_B6,  AArch64_B7,  AArch64_B8,  AArch64_B9,
478
  AArch64_B10, AArch64_B11, AArch64_B12, AArch64_B13, AArch64_B14,
479
  AArch64_B15, AArch64_B16, AArch64_B17, AArch64_B18, AArch64_B19,
480
  AArch64_B20, AArch64_B21, AArch64_B22, AArch64_B23, AArch64_B24,
481
  AArch64_B25, AArch64_B26, AArch64_B27, AArch64_B28, AArch64_B29,
482
  AArch64_B30, AArch64_B31
483
};
484
485
static DecodeStatus DecodeFPR8RegisterClass(MCInst *Inst, unsigned RegNo,
486
    uint64_t Addr, const void *Decoder)
487
8.54k
{
488
8.54k
  unsigned Register;
489
490
8.54k
  if (RegNo > 31)
491
0
    return Fail;
492
493
8.54k
  Register = FPR8DecoderTable[RegNo];
494
8.54k
  MCOperand_CreateReg0(Inst, Register);
495
496
8.54k
  return Success;
497
8.54k
}
498
499
static const unsigned GPR64DecoderTable[] = {
500
  AArch64_X0,  AArch64_X1,  AArch64_X2,  AArch64_X3,  AArch64_X4,
501
  AArch64_X5,  AArch64_X6,  AArch64_X7,  AArch64_X8,  AArch64_X9,
502
  AArch64_X10, AArch64_X11, AArch64_X12, AArch64_X13, AArch64_X14,
503
  AArch64_X15, AArch64_X16, AArch64_X17, AArch64_X18, AArch64_X19,
504
  AArch64_X20, AArch64_X21, AArch64_X22, AArch64_X23, AArch64_X24,
505
  AArch64_X25, AArch64_X26, AArch64_X27, AArch64_X28, AArch64_FP,
506
  AArch64_LR,  AArch64_XZR
507
};
508
509
static DecodeStatus DecodeGPR64commonRegisterClass(MCInst *Inst, unsigned RegNo,
510
    uint64_t Addr, const void *Decoder)
511
11.2k
{
512
11.2k
  unsigned Register;
513
514
11.2k
  if (RegNo > 30)
515
21
    return Fail;
516
517
11.2k
  Register = GPR64DecoderTable[RegNo];
518
11.2k
  MCOperand_CreateReg0(Inst, Register);
519
520
11.2k
  return Success;
521
11.2k
}
522
523
static DecodeStatus DecodeGPR64RegisterClass(MCInst *Inst, unsigned RegNo,
524
    uint64_t Addr, const void *Decoder)
525
292k
{
526
292k
  unsigned Register;
527
528
292k
  if (RegNo > 31)
529
0
    return Fail;
530
531
292k
  Register = GPR64DecoderTable[RegNo];
532
292k
  MCOperand_CreateReg0(Inst, Register);
533
534
292k
  return Success;
535
292k
}
536
537
static const unsigned GPR64x8DecoderTable[] = {
538
  AArch64_X0_X1_X2_X3_X4_X5_X6_X7, AArch64_X2_X3_X4_X5_X6_X7_X8_X9, 
539
  AArch64_X4_X5_X6_X7_X8_X9_X10_X11, AArch64_X6_X7_X8_X9_X10_X11_X12_X13, 
540
  AArch64_X8_X9_X10_X11_X12_X13_X14_X15, AArch64_X10_X11_X12_X13_X14_X15_X16_X17, 
541
  AArch64_X12_X13_X14_X15_X16_X17_X18_X19, AArch64_X14_X15_X16_X17_X18_X19_X20_X21, 
542
  AArch64_X16_X17_X18_X19_X20_X21_X22_X23, AArch64_X18_X19_X20_X21_X22_X23_X24_X25, 
543
  AArch64_X20_X21_X22_X23_X24_X25_X26_X27, AArch64_X22_X23_X24_X25_X26_X27_X28_FP
544
};
545
546
static DecodeStatus DecodeGPR64x8ClassRegisterClass(MCInst *Inst, unsigned RegNo, 
547
    uint64_t Address, const void *Decoder) 
548
872
{ 
549
872
  if (RegNo > 22)
550
4
    return Fail;
551
868
  if (RegNo & 1)
552
4
    return Fail;
553
  
554
864
  unsigned Register = GPR64x8DecoderTable[RegNo >> 1];
555
864
  MCOperand_CreateReg0(Inst, Register);
556
557
864
  return Success;
558
868
}
559
560
static DecodeStatus DecodeGPR64spRegisterClass(MCInst *Inst, unsigned RegNo,
561
    uint64_t Addr, const void *Decoder)
562
293k
{
563
293k
  unsigned Register;
564
565
293k
  if (RegNo > 31)
566
0
    return Fail;
567
568
293k
  Register = GPR64DecoderTable[RegNo];
569
293k
  if (Register == AArch64_XZR)
570
75.0k
    Register = AArch64_SP;
571
572
293k
  MCOperand_CreateReg0(Inst, Register);
573
574
293k
  return Success;
575
293k
}
576
577
578
static const unsigned MatrixIndexGPR32_12_15DecoderTable[] = {
579
  AArch64_W12, AArch64_W13, AArch64_W14, AArch64_W15
580
};
581
582
static DecodeStatus DecodeMatrixIndexGPR32_12_15RegisterClass(MCInst *Inst,
583
    unsigned RegNo, uint64_t Addr, const void *Decoder) 
584
17.1k
{
585
17.1k
  unsigned Register;
586
587
17.1k
  if (RegNo > 3)
588
0
      return Fail;
589
  
590
17.1k
  Register = MatrixIndexGPR32_12_15DecoderTable[RegNo];
591
17.1k
  MCOperand_CreateReg0(Inst, Register);
592
593
17.1k
    return Success;
594
17.1k
}
595
596
static const unsigned GPR32DecoderTable[] = {
597
  AArch64_W0,  AArch64_W1,  AArch64_W2,  AArch64_W3,  AArch64_W4,
598
  AArch64_W5,  AArch64_W6,  AArch64_W7,  AArch64_W8,  AArch64_W9,
599
  AArch64_W10, AArch64_W11, AArch64_W12, AArch64_W13, AArch64_W14,
600
  AArch64_W15, AArch64_W16, AArch64_W17, AArch64_W18, AArch64_W19,
601
  AArch64_W20, AArch64_W21, AArch64_W22, AArch64_W23, AArch64_W24,
602
  AArch64_W25, AArch64_W26, AArch64_W27, AArch64_W28, AArch64_W29,
603
  AArch64_W30, AArch64_WZR
604
};
605
606
static DecodeStatus DecodeGPR32RegisterClass(MCInst *Inst, unsigned RegNo,
607
    uint64_t Addr, const void *Decoder)
608
139k
{
609
139k
  unsigned Register;
610
611
139k
  if (RegNo > 31)
612
0
    return Fail;
613
614
139k
  Register = GPR32DecoderTable[RegNo];
615
139k
  MCOperand_CreateReg0(Inst, Register);
616
617
139k
  return Success;
618
139k
}
619
620
static DecodeStatus DecodeGPR32spRegisterClass(MCInst *Inst, unsigned RegNo,
621
    uint64_t Addr, const void *Decoder)
622
10.6k
{
623
10.6k
  unsigned Register;
624
625
10.6k
  if (RegNo > 31)
626
0
    return Fail;
627
628
10.6k
  Register = GPR32DecoderTable[RegNo];
629
10.6k
  if (Register == AArch64_WZR)
630
3.46k
    Register = AArch64_WSP;
631
632
10.6k
  MCOperand_CreateReg0(Inst, Register);
633
634
10.6k
  return Success;
635
10.6k
}
636
637
static const unsigned ZPRDecoderTable[] = {
638
    AArch64_Z0,  AArch64_Z1,  AArch64_Z2,  AArch64_Z3,
639
    AArch64_Z4,  AArch64_Z5,  AArch64_Z6,  AArch64_Z7,
640
    AArch64_Z8,  AArch64_Z9,  AArch64_Z10, AArch64_Z11,
641
    AArch64_Z12, AArch64_Z13, AArch64_Z14, AArch64_Z15,
642
    AArch64_Z16, AArch64_Z17, AArch64_Z18, AArch64_Z19,
643
    AArch64_Z20, AArch64_Z21, AArch64_Z22, AArch64_Z23,
644
    AArch64_Z24, AArch64_Z25, AArch64_Z26, AArch64_Z27,
645
    AArch64_Z28, AArch64_Z29, AArch64_Z30, AArch64_Z31
646
};
647
648
static DecodeStatus DecodeZPRRegisterClass(MCInst *Inst, unsigned RegNo,
649
    uint64_t Address, const void *Decoder)
650
288k
{
651
288k
  unsigned Register;
652
653
288k
  if (RegNo > 31)
654
0
    return Fail;
655
656
288k
  Register = ZPRDecoderTable[RegNo];
657
288k
  MCOperand_CreateReg0(Inst, Register);
658
659
288k
  return Success;
660
288k
}
661
662
static DecodeStatus DecodeZPR_4bRegisterClass(MCInst *Inst, unsigned RegNo,
663
    uint64_t Address, const void *Decoder)
664
8.45k
{
665
8.45k
  if (RegNo > 15)
666
0
    return Fail;
667
668
8.45k
  return DecodeZPRRegisterClass(Inst, RegNo, Address, Decoder);
669
8.45k
}
670
671
static DecodeStatus DecodeZPR_3bRegisterClass(MCInst *Inst, unsigned RegNo,
672
    uint64_t Address, const void *Decoder)
673
3.01k
{
674
3.01k
  if (RegNo > 7)
675
0
    return Fail;
676
677
3.01k
  return DecodeZPRRegisterClass(Inst, RegNo, Address, Decoder);
678
3.01k
}
679
680
static const unsigned ZZDecoderTable[] = {
681
  AArch64_Z0_Z1,   AArch64_Z1_Z2,   AArch64_Z2_Z3,   AArch64_Z3_Z4,
682
  AArch64_Z4_Z5,   AArch64_Z5_Z6,   AArch64_Z6_Z7,   AArch64_Z7_Z8,
683
  AArch64_Z8_Z9,   AArch64_Z9_Z10,  AArch64_Z10_Z11, AArch64_Z11_Z12,
684
  AArch64_Z12_Z13, AArch64_Z13_Z14, AArch64_Z14_Z15, AArch64_Z15_Z16,
685
  AArch64_Z16_Z17, AArch64_Z17_Z18, AArch64_Z18_Z19, AArch64_Z19_Z20,
686
  AArch64_Z20_Z21, AArch64_Z21_Z22, AArch64_Z22_Z23, AArch64_Z23_Z24,
687
  AArch64_Z24_Z25, AArch64_Z25_Z26, AArch64_Z26_Z27, AArch64_Z27_Z28,
688
  AArch64_Z28_Z29, AArch64_Z29_Z30, AArch64_Z30_Z31, AArch64_Z31_Z0
689
};
690
691
static DecodeStatus DecodeZPR2RegisterClass(MCInst *Inst, unsigned RegNo,
692
    uint64_t Address, const void *Decoder)
693
4.81k
{
694
4.81k
  unsigned Register;
695
696
4.81k
  if (RegNo > 31)
697
0
    return Fail;
698
699
4.81k
  Register = ZZDecoderTable[RegNo];
700
4.81k
  MCOperand_CreateReg0(Inst, Register);
701
702
4.81k
  return Success;
703
4.81k
}
704
705
static const unsigned ZZZDecoderTable[] = {
706
  AArch64_Z0_Z1_Z2,    AArch64_Z1_Z2_Z3,    AArch64_Z2_Z3_Z4,
707
  AArch64_Z3_Z4_Z5,    AArch64_Z4_Z5_Z6,    AArch64_Z5_Z6_Z7,
708
  AArch64_Z6_Z7_Z8,    AArch64_Z7_Z8_Z9,    AArch64_Z8_Z9_Z10,
709
  AArch64_Z9_Z10_Z11,  AArch64_Z10_Z11_Z12, AArch64_Z11_Z12_Z13,
710
  AArch64_Z12_Z13_Z14, AArch64_Z13_Z14_Z15, AArch64_Z14_Z15_Z16,
711
  AArch64_Z15_Z16_Z17, AArch64_Z16_Z17_Z18, AArch64_Z17_Z18_Z19,
712
  AArch64_Z18_Z19_Z20, AArch64_Z19_Z20_Z21, AArch64_Z20_Z21_Z22,
713
  AArch64_Z21_Z22_Z23, AArch64_Z22_Z23_Z24, AArch64_Z23_Z24_Z25,
714
  AArch64_Z24_Z25_Z26, AArch64_Z25_Z26_Z27, AArch64_Z26_Z27_Z28,
715
  AArch64_Z27_Z28_Z29, AArch64_Z28_Z29_Z30, AArch64_Z29_Z30_Z31,
716
  AArch64_Z30_Z31_Z0,  AArch64_Z31_Z0_Z1
717
};
718
719
static DecodeStatus DecodeZPR3RegisterClass(MCInst *Inst, unsigned RegNo,
720
    uint64_t Address, const void *Decoder)
721
3.73k
{
722
3.73k
  unsigned Register;
723
724
3.73k
  if (RegNo > 31)
725
0
    return Fail;
726
727
3.73k
  Register = ZZZDecoderTable[RegNo];
728
3.73k
  MCOperand_CreateReg0(Inst, Register);
729
730
3.73k
  return Success;
731
3.73k
}
732
733
static const unsigned ZZZZDecoderTable[] = {
734
  AArch64_Z0_Z1_Z2_Z3,     AArch64_Z1_Z2_Z3_Z4,     AArch64_Z2_Z3_Z4_Z5,
735
  AArch64_Z3_Z4_Z5_Z6,     AArch64_Z4_Z5_Z6_Z7,     AArch64_Z5_Z6_Z7_Z8,
736
  AArch64_Z6_Z7_Z8_Z9,     AArch64_Z7_Z8_Z9_Z10,    AArch64_Z8_Z9_Z10_Z11,
737
  AArch64_Z9_Z10_Z11_Z12,  AArch64_Z10_Z11_Z12_Z13, AArch64_Z11_Z12_Z13_Z14,
738
  AArch64_Z12_Z13_Z14_Z15, AArch64_Z13_Z14_Z15_Z16, AArch64_Z14_Z15_Z16_Z17,
739
  AArch64_Z15_Z16_Z17_Z18, AArch64_Z16_Z17_Z18_Z19, AArch64_Z17_Z18_Z19_Z20,
740
  AArch64_Z18_Z19_Z20_Z21, AArch64_Z19_Z20_Z21_Z22, AArch64_Z20_Z21_Z22_Z23,
741
  AArch64_Z21_Z22_Z23_Z24, AArch64_Z22_Z23_Z24_Z25, AArch64_Z23_Z24_Z25_Z26,
742
  AArch64_Z24_Z25_Z26_Z27, AArch64_Z25_Z26_Z27_Z28, AArch64_Z26_Z27_Z28_Z29,
743
  AArch64_Z27_Z28_Z29_Z30, AArch64_Z28_Z29_Z30_Z31, AArch64_Z29_Z30_Z31_Z0,
744
  AArch64_Z30_Z31_Z0_Z1,   AArch64_Z31_Z0_Z1_Z2
745
};
746
747
static DecodeStatus DecodeZPR4RegisterClass(MCInst *Inst, unsigned RegNo,
748
    uint64_t Address, const void *Decoder)
749
3.45k
{
750
3.45k
  unsigned Register;
751
752
3.45k
  if (RegNo > 31)
753
0
    return Fail;
754
755
3.45k
  Register = ZZZZDecoderTable[RegNo];
756
3.45k
  MCOperand_CreateReg0(Inst, Register);
757
758
3.45k
  return Success;
759
3.45k
}
760
761
static DecodeStatus DecodeMatrixTileListRegisterClass(MCInst *Inst,
762
2.76k
    unsigned RegMask, uint64_t Address, const void *Decoder) {
763
2.76k
  if (RegMask > 0xFF)
764
0
      return Fail;
765
  
766
2.76k
  MCOperand_CreateImm0(Inst, RegMask);
767
2.76k
  return Success;
768
2.76k
}
769
770
static const unsigned MatrixZATileDecoderTable[] = {
771
  AArch64_ZAB0,
772
    AArch64_ZAH0, AArch64_ZAH1,
773
    AArch64_ZAS0, AArch64_ZAS1, AArch64_ZAS2, AArch64_ZAS3,
774
    AArch64_ZAD0, AArch64_ZAD1, AArch64_ZAD2, AArch64_ZAD3,
775
    AArch64_ZAD4, AArch64_ZAD5, AArch64_ZAD6, AArch64_ZAD7,
776
    AArch64_ZAQ0, AArch64_ZAQ1, AArch64_ZAQ2, AArch64_ZAQ3,
777
    AArch64_ZAQ4, AArch64_ZAQ5, AArch64_ZAQ6, AArch64_ZAQ7,
778
    AArch64_ZAQ8, AArch64_ZAQ9, AArch64_ZAQ10, AArch64_ZAQ11,
779
    AArch64_ZAQ12, AArch64_ZAQ13, AArch64_ZAQ14, AArch64_ZAQ15
780
};
781
782
static DecodeStatus DecodeMatrixTile(MCInst *Inst, unsigned RegNo,
783
8.60k
    uint64_t Address, const void *Decoder, unsigned NumBitsForTile) {
784
8.60k
  unsigned LastReg = (1 << NumBitsForTile) - 1;
785
8.60k
  if (RegNo > LastReg)
786
0
      return Fail;
787
788
  // Convert original 2D indexes into 1D table index
789
8.60k
  unsigned index = 0;
790
8.60k
  switch (NumBitsForTile)
791
8.60k
  {
792
0
  case 0:
793
    // Only a single Byte tile at beginning of list so index = 0
794
0
    break;
795
710
  case 1:
796
710
    index = 1 + RegNo;
797
710
    break;
798
3.13k
  case 2:
799
3.13k
    index = 3 + RegNo;
800
3.13k
    break;
801
2.42k
  case 3:
802
2.42k
    index = 7 + RegNo;
803
2.42k
    break;
804
2.34k
  case 4:
805
2.34k
    index = 15 + RegNo;
806
2.34k
    break;
807
0
  default:
808
0
    break;
809
8.60k
  }
810
811
8.60k
  MCOperand_CreateReg0(Inst, MatrixZATileDecoderTable[index]);
812
8.60k
  return Success;
813
8.60k
}
814
815
816
static const unsigned PPRDecoderTable[] = {
817
  AArch64_P0,  AArch64_P1,  AArch64_P2,  AArch64_P3,
818
  AArch64_P4,  AArch64_P5,  AArch64_P6,  AArch64_P7,
819
  AArch64_P8,  AArch64_P9,  AArch64_P10, AArch64_P11,
820
  AArch64_P12, AArch64_P13, AArch64_P14, AArch64_P15
821
};
822
823
static DecodeStatus DecodePPRRegisterClass(MCInst *Inst, unsigned RegNo,
824
    uint64_t Addr, const void *Decoder)
825
142k
{
826
142k
  unsigned Register;
827
828
142k
  if (RegNo > 15)
829
0
    return Fail;
830
831
142k
  Register = PPRDecoderTable[RegNo];
832
142k
  MCOperand_CreateReg0(Inst, Register);
833
834
142k
  return Success;
835
142k
}
836
837
static DecodeStatus DecodePPR_3bRegisterClass(MCInst *Inst, unsigned RegNo,
838
    uint64_t Addr, const void *Decoder)
839
96.4k
{
840
96.4k
  if (RegNo > 7)
841
0
    return Fail;
842
843
  // Just reuse the PPR decode table
844
96.4k
  return DecodePPRRegisterClass(Inst, RegNo, Addr, Decoder);
845
96.4k
}
846
847
static const unsigned VectorDecoderTable[] = {
848
  AArch64_Q0,  AArch64_Q1,  AArch64_Q2,  AArch64_Q3,  AArch64_Q4,
849
  AArch64_Q5,  AArch64_Q6,  AArch64_Q7,  AArch64_Q8,  AArch64_Q9,
850
  AArch64_Q10, AArch64_Q11, AArch64_Q12, AArch64_Q13, AArch64_Q14,
851
  AArch64_Q15, AArch64_Q16, AArch64_Q17, AArch64_Q18, AArch64_Q19,
852
  AArch64_Q20, AArch64_Q21, AArch64_Q22, AArch64_Q23, AArch64_Q24,
853
  AArch64_Q25, AArch64_Q26, AArch64_Q27, AArch64_Q28, AArch64_Q29,
854
  AArch64_Q30, AArch64_Q31
855
};
856
857
static DecodeStatus DecodeVectorRegisterClass(MCInst *Inst, unsigned RegNo,
858
    uint64_t Addr, const void *Decoder)
859
4.54k
{
860
4.54k
  unsigned Register;
861
862
4.54k
  if (RegNo > 31)
863
0
    return Fail;
864
865
4.54k
  Register = VectorDecoderTable[RegNo];
866
4.54k
  MCOperand_CreateReg0(Inst, Register);
867
868
4.54k
  return Success;
869
4.54k
}
870
871
static const unsigned QQDecoderTable[] = {
872
  AArch64_Q0_Q1,   AArch64_Q1_Q2,   AArch64_Q2_Q3,   AArch64_Q3_Q4,
873
  AArch64_Q4_Q5,   AArch64_Q5_Q6,   AArch64_Q6_Q7,   AArch64_Q7_Q8,
874
  AArch64_Q8_Q9,   AArch64_Q9_Q10,  AArch64_Q10_Q11, AArch64_Q11_Q12,
875
  AArch64_Q12_Q13, AArch64_Q13_Q14, AArch64_Q14_Q15, AArch64_Q15_Q16,
876
  AArch64_Q16_Q17, AArch64_Q17_Q18, AArch64_Q18_Q19, AArch64_Q19_Q20,
877
  AArch64_Q20_Q21, AArch64_Q21_Q22, AArch64_Q22_Q23, AArch64_Q23_Q24,
878
  AArch64_Q24_Q25, AArch64_Q25_Q26, AArch64_Q26_Q27, AArch64_Q27_Q28,
879
  AArch64_Q28_Q29, AArch64_Q29_Q30, AArch64_Q30_Q31, AArch64_Q31_Q0
880
};
881
882
static DecodeStatus DecodeQQRegisterClass(MCInst *Inst, unsigned RegNo,
883
    uint64_t Addr, const void *Decoder)
884
29.5k
{
885
29.5k
  unsigned Register;
886
887
29.5k
  if (RegNo > 31)
888
0
    return Fail;
889
890
29.5k
  Register = QQDecoderTable[RegNo];
891
29.5k
  MCOperand_CreateReg0(Inst, Register);
892
893
29.5k
  return Success;
894
29.5k
}
895
896
static const unsigned QQQDecoderTable[] = {
897
  AArch64_Q0_Q1_Q2,    AArch64_Q1_Q2_Q3,    AArch64_Q2_Q3_Q4,
898
  AArch64_Q3_Q4_Q5,    AArch64_Q4_Q5_Q6,    AArch64_Q5_Q6_Q7,
899
  AArch64_Q6_Q7_Q8,    AArch64_Q7_Q8_Q9,    AArch64_Q8_Q9_Q10,
900
  AArch64_Q9_Q10_Q11,  AArch64_Q10_Q11_Q12, AArch64_Q11_Q12_Q13,
901
  AArch64_Q12_Q13_Q14, AArch64_Q13_Q14_Q15, AArch64_Q14_Q15_Q16,
902
  AArch64_Q15_Q16_Q17, AArch64_Q16_Q17_Q18, AArch64_Q17_Q18_Q19,
903
  AArch64_Q18_Q19_Q20, AArch64_Q19_Q20_Q21, AArch64_Q20_Q21_Q22,
904
  AArch64_Q21_Q22_Q23, AArch64_Q22_Q23_Q24, AArch64_Q23_Q24_Q25,
905
  AArch64_Q24_Q25_Q26, AArch64_Q25_Q26_Q27, AArch64_Q26_Q27_Q28,
906
  AArch64_Q27_Q28_Q29, AArch64_Q28_Q29_Q30, AArch64_Q29_Q30_Q31,
907
  AArch64_Q30_Q31_Q0,  AArch64_Q31_Q0_Q1
908
};
909
910
static DecodeStatus DecodeQQQRegisterClass(MCInst *Inst, unsigned RegNo,
911
    uint64_t Addr, const void *Decoder)
912
37.4k
{
913
37.4k
  unsigned Register;
914
915
37.4k
  if (RegNo > 31)
916
0
    return Fail;
917
918
37.4k
  Register = QQQDecoderTable[RegNo];
919
37.4k
  MCOperand_CreateReg0(Inst, Register);
920
921
37.4k
  return Success;
922
37.4k
}
923
924
static const unsigned QQQQDecoderTable[] = {
925
  AArch64_Q0_Q1_Q2_Q3,     AArch64_Q1_Q2_Q3_Q4,     AArch64_Q2_Q3_Q4_Q5,
926
  AArch64_Q3_Q4_Q5_Q6,     AArch64_Q4_Q5_Q6_Q7,     AArch64_Q5_Q6_Q7_Q8,
927
  AArch64_Q6_Q7_Q8_Q9,     AArch64_Q7_Q8_Q9_Q10,    AArch64_Q8_Q9_Q10_Q11,
928
  AArch64_Q9_Q10_Q11_Q12,  AArch64_Q10_Q11_Q12_Q13, AArch64_Q11_Q12_Q13_Q14,
929
  AArch64_Q12_Q13_Q14_Q15, AArch64_Q13_Q14_Q15_Q16, AArch64_Q14_Q15_Q16_Q17,
930
  AArch64_Q15_Q16_Q17_Q18, AArch64_Q16_Q17_Q18_Q19, AArch64_Q17_Q18_Q19_Q20,
931
  AArch64_Q18_Q19_Q20_Q21, AArch64_Q19_Q20_Q21_Q22, AArch64_Q20_Q21_Q22_Q23,
932
  AArch64_Q21_Q22_Q23_Q24, AArch64_Q22_Q23_Q24_Q25, AArch64_Q23_Q24_Q25_Q26,
933
  AArch64_Q24_Q25_Q26_Q27, AArch64_Q25_Q26_Q27_Q28, AArch64_Q26_Q27_Q28_Q29,
934
  AArch64_Q27_Q28_Q29_Q30, AArch64_Q28_Q29_Q30_Q31, AArch64_Q29_Q30_Q31_Q0,
935
  AArch64_Q30_Q31_Q0_Q1,   AArch64_Q31_Q0_Q1_Q2
936
};
937
938
static DecodeStatus DecodeQQQQRegisterClass(MCInst *Inst, unsigned RegNo,
939
    uint64_t Addr, const void *Decoder)
940
34.9k
{
941
34.9k
  unsigned Register;
942
943
34.9k
  if (RegNo > 31)
944
0
    return Fail;
945
946
34.9k
  Register = QQQQDecoderTable[RegNo];
947
34.9k
  MCOperand_CreateReg0(Inst, Register);
948
949
34.9k
  return Success;
950
34.9k
}
951
952
static const unsigned DDDecoderTable[] = {
953
  AArch64_D0_D1,   AArch64_D1_D2,   AArch64_D2_D3,   AArch64_D3_D4,
954
  AArch64_D4_D5,   AArch64_D5_D6,   AArch64_D6_D7,   AArch64_D7_D8,
955
  AArch64_D8_D9,   AArch64_D9_D10,  AArch64_D10_D11, AArch64_D11_D12,
956
  AArch64_D12_D13, AArch64_D13_D14, AArch64_D14_D15, AArch64_D15_D16,
957
  AArch64_D16_D17, AArch64_D17_D18, AArch64_D18_D19, AArch64_D19_D20,
958
  AArch64_D20_D21, AArch64_D21_D22, AArch64_D22_D23, AArch64_D23_D24,
959
  AArch64_D24_D25, AArch64_D25_D26, AArch64_D26_D27, AArch64_D27_D28,
960
  AArch64_D28_D29, AArch64_D29_D30, AArch64_D30_D31, AArch64_D31_D0
961
};
962
963
static DecodeStatus DecodeDDRegisterClass(MCInst *Inst, unsigned RegNo,
964
    uint64_t Addr, const void *Decoder)
965
4.50k
{
966
4.50k
  unsigned Register;
967
968
4.50k
  if (RegNo > 31)
969
0
    return Fail;
970
971
4.50k
  Register = DDDecoderTable[RegNo];
972
4.50k
  MCOperand_CreateReg0(Inst, Register);
973
974
4.50k
  return Success;
975
4.50k
}
976
977
static const unsigned DDDDecoderTable[] = {
978
  AArch64_D0_D1_D2,    AArch64_D1_D2_D3,    AArch64_D2_D3_D4,
979
  AArch64_D3_D4_D5,    AArch64_D4_D5_D6,    AArch64_D5_D6_D7,
980
  AArch64_D6_D7_D8,    AArch64_D7_D8_D9,    AArch64_D8_D9_D10,
981
  AArch64_D9_D10_D11,  AArch64_D10_D11_D12, AArch64_D11_D12_D13,
982
  AArch64_D12_D13_D14, AArch64_D13_D14_D15, AArch64_D14_D15_D16,
983
  AArch64_D15_D16_D17, AArch64_D16_D17_D18, AArch64_D17_D18_D19,
984
  AArch64_D18_D19_D20, AArch64_D19_D20_D21, AArch64_D20_D21_D22,
985
  AArch64_D21_D22_D23, AArch64_D22_D23_D24, AArch64_D23_D24_D25,
986
  AArch64_D24_D25_D26, AArch64_D25_D26_D27, AArch64_D26_D27_D28,
987
  AArch64_D27_D28_D29, AArch64_D28_D29_D30, AArch64_D29_D30_D31,
988
  AArch64_D30_D31_D0,  AArch64_D31_D0_D1
989
};
990
991
static DecodeStatus DecodeDDDRegisterClass(MCInst *Inst, unsigned RegNo,
992
    uint64_t Addr, const void *Decoder)
993
8.21k
{
994
8.21k
  unsigned Register;
995
996
8.21k
  if (RegNo > 31)
997
0
    return Fail;
998
999
8.21k
  Register = DDDDecoderTable[RegNo];
1000
8.21k
  MCOperand_CreateReg0(Inst, Register);
1001
1002
8.21k
  return Success;
1003
8.21k
}
1004
1005
static const unsigned DDDDDecoderTable[] = {
1006
  AArch64_D0_D1_D2_D3,     AArch64_D1_D2_D3_D4,     AArch64_D2_D3_D4_D5,
1007
  AArch64_D3_D4_D5_D6,     AArch64_D4_D5_D6_D7,     AArch64_D5_D6_D7_D8,
1008
  AArch64_D6_D7_D8_D9,     AArch64_D7_D8_D9_D10,    AArch64_D8_D9_D10_D11,
1009
  AArch64_D9_D10_D11_D12,  AArch64_D10_D11_D12_D13, AArch64_D11_D12_D13_D14,
1010
  AArch64_D12_D13_D14_D15, AArch64_D13_D14_D15_D16, AArch64_D14_D15_D16_D17,
1011
  AArch64_D15_D16_D17_D18, AArch64_D16_D17_D18_D19, AArch64_D17_D18_D19_D20,
1012
  AArch64_D18_D19_D20_D21, AArch64_D19_D20_D21_D22, AArch64_D20_D21_D22_D23,
1013
  AArch64_D21_D22_D23_D24, AArch64_D22_D23_D24_D25, AArch64_D23_D24_D25_D26,
1014
  AArch64_D24_D25_D26_D27, AArch64_D25_D26_D27_D28, AArch64_D26_D27_D28_D29,
1015
  AArch64_D27_D28_D29_D30, AArch64_D28_D29_D30_D31, AArch64_D29_D30_D31_D0,
1016
  AArch64_D30_D31_D0_D1,   AArch64_D31_D0_D1_D2
1017
};
1018
1019
static DecodeStatus DecodeDDDDRegisterClass(MCInst *Inst, unsigned RegNo,
1020
    uint64_t Addr, const void *Decoder)
1021
5.46k
{
1022
5.46k
  unsigned Register;
1023
1024
5.46k
  if (RegNo > 31)
1025
0
    return Fail;
1026
1027
5.46k
  Register = DDDDDecoderTable[RegNo];
1028
5.46k
  MCOperand_CreateReg0(Inst, Register);
1029
1030
5.46k
  return Success;
1031
5.46k
}
1032
1033
static DecodeStatus DecodeFixedPointScaleImm32(MCInst *Inst, unsigned Imm,
1034
    uint64_t Addr, const void *Decoder)
1035
736
{
1036
  // scale{5} is asserted as 1 in tblgen.
1037
736
  Imm |= 0x20;
1038
736
  MCOperand_CreateImm0(Inst, 64 - Imm);
1039
1040
736
  return Success;
1041
736
}
1042
1043
static DecodeStatus DecodeFixedPointScaleImm64(MCInst *Inst, unsigned Imm,
1044
    uint64_t Addr, const void *Decoder)
1045
835
{
1046
835
  MCOperand_CreateImm0(Inst, 64 - Imm);
1047
1048
835
  return Success;
1049
835
}
1050
1051
static DecodeStatus DecodePCRelLabel19(MCInst *Inst, unsigned Imm,
1052
    uint64_t Addr, const void *Decoder)
1053
14.6k
{
1054
14.6k
  int64_t ImmVal = Imm;
1055
1056
  // Sign-extend 19-bit immediate.
1057
14.6k
  if (ImmVal & (1 << (19 - 1)))
1058
6.01k
    ImmVal |= ~((1LL << 19) - 1);
1059
1060
14.6k
  MCOperand_CreateImm0(Inst, ImmVal);
1061
1062
14.6k
  return Success;
1063
14.6k
}
1064
1065
static DecodeStatus DecodeMemExtend(MCInst *Inst, unsigned Imm,
1066
    uint64_t Address, const void *Decoder)
1067
6.02k
{
1068
6.02k
  MCOperand_CreateImm0(Inst, (Imm  >> 1) & 1);
1069
6.02k
  MCOperand_CreateImm0(Inst, Imm & 1);
1070
1071
6.02k
  return Success;
1072
6.02k
}
1073
1074
static DecodeStatus DecodeMRSSystemRegister(MCInst *Inst, unsigned Imm,
1075
    uint64_t Address, const void *Decoder)
1076
3.57k
{
1077
3.57k
  MCOperand_CreateImm0(Inst, Imm);
1078
1079
  // Every system register in the encoding space is valid with the syntax
1080
  // S<op0>_<op1>_<Cn>_<Cm>_<op2>, so decoding system registers always succeeds.
1081
3.57k
  return Success;
1082
3.57k
}
1083
1084
static DecodeStatus DecodeMSRSystemRegister(MCInst *Inst, unsigned Imm,
1085
    uint64_t Address, const void *Decoder)
1086
9.61k
{
1087
9.61k
  MCOperand_CreateImm0(Inst, Imm);
1088
1089
9.61k
  return Success;
1090
9.61k
}
1091
1092
static DecodeStatus DecodeFMOVLaneInstruction(MCInst *Inst, unsigned Insn,
1093
    uint64_t Address, const void *Decoder)
1094
1.05k
{
1095
  // This decoder exists to add the dummy Lane operand to the MCInst, which must
1096
  // be 1 in assembly but has no other real manifestation.
1097
1.05k
  unsigned Rd = fieldFromInstruction_4(Insn, 0, 5);
1098
1.05k
  unsigned Rn = fieldFromInstruction_4(Insn, 5, 5);
1099
1.05k
  unsigned IsToVec = fieldFromInstruction_4(Insn, 16, 1);
1100
1101
1.05k
  if (IsToVec) {
1102
672
    DecodeFPR128RegisterClass(Inst, Rd, Address, Decoder);
1103
672
    DecodeGPR64RegisterClass(Inst, Rn, Address, Decoder);
1104
672
  } else {
1105
386
    DecodeGPR64RegisterClass(Inst, Rd, Address, Decoder);
1106
386
    DecodeFPR128RegisterClass(Inst, Rn, Address, Decoder);
1107
386
  }
1108
1109
  // Add the lane
1110
1.05k
  MCOperand_CreateImm0(Inst, 1);
1111
1112
1.05k
  return Success;
1113
1.05k
}
1114
1115
static DecodeStatus DecodeVecShiftRImm(MCInst *Inst, unsigned Imm,
1116
    unsigned Add)
1117
8.64k
{
1118
8.64k
  MCOperand_CreateImm0(Inst, Add - Imm);
1119
1120
8.64k
  return Success;
1121
8.64k
}
1122
1123
static DecodeStatus DecodeVecShiftLImm(MCInst *Inst, unsigned Imm,
1124
    unsigned Add)
1125
10.4k
{
1126
10.4k
  MCOperand_CreateImm0(Inst, (Imm + Add) & (Add - 1));
1127
1128
10.4k
  return Success;
1129
10.4k
}
1130
1131
static DecodeStatus DecodeVecShiftR64Imm(MCInst *Inst, unsigned Imm,
1132
    uint64_t Addr, const void *Decoder)
1133
1.84k
{
1134
1.84k
  return DecodeVecShiftRImm(Inst, Imm, 64);
1135
1.84k
}
1136
1137
static DecodeStatus DecodeVecShiftR64ImmNarrow(MCInst *Inst, unsigned Imm,
1138
    uint64_t Addr, const void *Decoder)
1139
357
{
1140
357
  return DecodeVecShiftRImm(Inst, Imm | 0x20, 64);
1141
357
}
1142
1143
static DecodeStatus DecodeVecShiftR32Imm(MCInst *Inst, unsigned Imm,
1144
    uint64_t Addr, const void *Decoder)
1145
2.20k
{
1146
2.20k
  return DecodeVecShiftRImm(Inst, Imm, 32);
1147
2.20k
}
1148
1149
static DecodeStatus DecodeVecShiftR32ImmNarrow(MCInst *Inst, unsigned Imm,
1150
    uint64_t Addr, const void *Decoder)
1151
317
{
1152
317
  return DecodeVecShiftRImm(Inst, Imm | 0x10, 32);
1153
317
}
1154
1155
static DecodeStatus DecodeVecShiftR16Imm(MCInst *Inst, unsigned Imm,
1156
    uint64_t Addr, const void *Decoder)
1157
2.18k
{
1158
2.18k
  return DecodeVecShiftRImm(Inst, Imm, 16);
1159
2.18k
}
1160
1161
static DecodeStatus DecodeVecShiftR16ImmNarrow(MCInst *Inst, unsigned Imm,
1162
    uint64_t Addr, const void *Decoder)
1163
464
{
1164
464
  return DecodeVecShiftRImm(Inst, Imm | 0x8, 16);
1165
464
}
1166
1167
static DecodeStatus DecodeVecShiftR8Imm(MCInst *Inst, unsigned Imm,
1168
    uint64_t Addr, const void *Decoder)
1169
1.26k
{
1170
1.26k
  return DecodeVecShiftRImm(Inst, Imm, 8);
1171
1.26k
}
1172
1173
static DecodeStatus DecodeVecShiftL64Imm(MCInst *Inst, unsigned Imm,
1174
    uint64_t Addr, const void *Decoder)
1175
1.03k
{
1176
1.03k
  return DecodeVecShiftLImm(Inst, Imm, 64);
1177
1.03k
}
1178
1179
static DecodeStatus DecodeVecShiftL32Imm(MCInst *Inst, unsigned Imm,
1180
    uint64_t Addr, const void *Decoder)
1181
2.61k
{
1182
2.61k
  return DecodeVecShiftLImm(Inst, Imm, 32);
1183
2.61k
}
1184
1185
static DecodeStatus DecodeVecShiftL16Imm(MCInst *Inst, unsigned Imm,
1186
    uint64_t Addr, const void *Decoder)
1187
2.72k
{
1188
2.72k
  return DecodeVecShiftLImm(Inst, Imm, 16);
1189
2.72k
}
1190
1191
static DecodeStatus DecodeVecShiftL8Imm(MCInst *Inst, unsigned Imm,
1192
    uint64_t Addr, const void *Decoder)
1193
4.11k
{
1194
4.11k
  return DecodeVecShiftLImm(Inst, Imm, 8);
1195
4.11k
}
1196
1197
static DecodeStatus DecodeThreeAddrSRegInstruction(MCInst *Inst,
1198
    uint32_t insn, uint64_t Addr, const void *Decoder)
1199
15.7k
{
1200
15.7k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1201
15.7k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1202
15.7k
  unsigned Rm = fieldFromInstruction_4(insn, 16, 5);
1203
15.7k
  unsigned shiftHi = fieldFromInstruction_4(insn, 22, 2);
1204
15.7k
  unsigned shiftLo = fieldFromInstruction_4(insn, 10, 6);
1205
15.7k
  unsigned shift = (shiftHi << 6) | shiftLo;
1206
1207
15.7k
  switch (MCInst_getOpcode(Inst)) {
1208
0
    default:
1209
0
      return Fail;
1210
1211
511
    case AArch64_ADDWrs:
1212
1.03k
    case AArch64_ADDSWrs:
1213
1.97k
    case AArch64_SUBWrs:
1214
2.26k
    case AArch64_SUBSWrs:
1215
      // if shift == '11' then ReservedValue()
1216
2.26k
      if (shiftHi == 0x3)
1217
14
        return Fail;
1218
      // Deliberate fallthrough
1219
1220
2.94k
    case AArch64_ANDWrs:
1221
3.32k
    case AArch64_ANDSWrs:
1222
3.87k
    case AArch64_BICWrs:
1223
4.91k
    case AArch64_BICSWrs:
1224
5.53k
    case AArch64_ORRWrs:
1225
6.16k
    case AArch64_ORNWrs:
1226
6.85k
    case AArch64_EORWrs:
1227
7.28k
    case AArch64_EONWrs: {
1228
      // if sf == '0' and imm6<5> == '1' then ReservedValue()
1229
7.28k
      if (shiftLo >> 5 == 1)
1230
70
        return Fail;
1231
1232
7.21k
      DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
1233
7.21k
      DecodeGPR32RegisterClass(Inst, Rn, Addr, Decoder);
1234
7.21k
      DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1235
7.21k
      break;
1236
7.28k
    }
1237
1238
1.05k
    case AArch64_ADDXrs:
1239
1.53k
    case AArch64_ADDSXrs:
1240
2.36k
    case AArch64_SUBXrs:
1241
2.71k
    case AArch64_SUBSXrs:
1242
       // if shift == '11' then ReservedValue()
1243
2.71k
       if (shiftHi == 0x3)
1244
17
         return Fail;
1245
       // Deliberate fallthrough
1246
1247
3.39k
    case AArch64_ANDXrs:
1248
4.30k
    case AArch64_ANDSXrs:
1249
4.68k
    case AArch64_BICXrs:
1250
5.64k
    case AArch64_BICSXrs:
1251
6.10k
    case AArch64_ORRXrs:
1252
6.69k
    case AArch64_ORNXrs:
1253
7.60k
    case AArch64_EORXrs:
1254
8.45k
    case AArch64_EONXrs:
1255
8.45k
      DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1256
8.45k
      DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder);
1257
8.45k
      DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
1258
8.45k
      break;
1259
15.7k
  }
1260
1261
15.6k
  MCOperand_CreateImm0(Inst, shift);
1262
1263
15.6k
  return Success;
1264
15.7k
}
1265
1266
static DecodeStatus DecodeMoveImmInstruction(MCInst *Inst, uint32_t insn,
1267
    uint64_t Addr, const void *Decoder)
1268
6.23k
{
1269
6.23k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1270
6.23k
  unsigned imm = fieldFromInstruction_4(insn, 5, 16);
1271
6.23k
  unsigned shift = fieldFromInstruction_4(insn, 21, 2);
1272
1273
6.23k
  shift <<= 4;
1274
1275
6.23k
  switch (MCInst_getOpcode(Inst)) {
1276
0
    default:
1277
0
      return Fail;
1278
1279
189
    case AArch64_MOVZWi:
1280
886
    case AArch64_MOVNWi:
1281
1.07k
    case AArch64_MOVKWi:
1282
1.07k
      if (shift & (1U << 5))
1283
15
        return Fail;
1284
1.05k
      DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
1285
1.05k
      break;
1286
1287
1.28k
    case AArch64_MOVZXi:
1288
3.25k
    case AArch64_MOVNXi:
1289
5.16k
    case AArch64_MOVKXi:
1290
5.16k
      DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1291
5.16k
      break;
1292
6.23k
  }
1293
1294
6.22k
  if (MCInst_getOpcode(Inst) == AArch64_MOVKWi ||
1295
6.22k
      MCInst_getOpcode(Inst) == AArch64_MOVKXi)
1296
2.09k
    MCInst_addOperand2(Inst, MCInst_getOperand(Inst, 0));
1297
1298
6.22k
  MCOperand_CreateImm0(Inst, imm);
1299
6.22k
  MCOperand_CreateImm0(Inst, shift);
1300
1301
6.22k
  return Success;
1302
6.23k
}
1303
1304
static DecodeStatus DecodeUnsignedLdStInstruction(MCInst *Inst,
1305
    uint32_t insn, uint64_t Addr, const void *Decoder)
1306
18.0k
{
1307
18.0k
  unsigned Rt = fieldFromInstruction_4(insn, 0, 5);
1308
18.0k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1309
18.0k
  unsigned offset = fieldFromInstruction_4(insn, 10, 12);
1310
1311
18.0k
  switch (MCInst_getOpcode(Inst)) {
1312
0
    default:
1313
0
      return Fail;
1314
1315
831
    case AArch64_PRFMui:
1316
      // Rt is an immediate in prefetch.
1317
831
      MCOperand_CreateImm0(Inst, Rt);
1318
831
      break;
1319
1320
1.98k
    case AArch64_STRBBui:
1321
2.37k
    case AArch64_LDRBBui:
1322
2.77k
    case AArch64_LDRSBWui:
1323
4.11k
    case AArch64_STRHHui:
1324
5.51k
    case AArch64_LDRHHui:
1325
5.96k
    case AArch64_LDRSHWui:
1326
6.43k
    case AArch64_STRWui:
1327
6.74k
    case AArch64_LDRWui:
1328
6.74k
      DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1329
6.74k
      break;
1330
1331
150
    case AArch64_LDRSBXui:
1332
569
    case AArch64_LDRSHXui:
1333
1.10k
    case AArch64_LDRSWui:
1334
1.75k
    case AArch64_STRXui:
1335
2.23k
    case AArch64_LDRXui:
1336
2.23k
      DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1337
2.23k
      break;
1338
1339
834
    case AArch64_LDRQui:
1340
2.03k
    case AArch64_STRQui:
1341
2.03k
      DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder);
1342
2.03k
      break;
1343
1344
337
    case AArch64_LDRDui:
1345
1.00k
    case AArch64_STRDui:
1346
1.00k
      DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder);
1347
1.00k
      break;
1348
1349
283
    case AArch64_LDRSui:
1350
434
    case AArch64_STRSui:
1351
434
      DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder);
1352
434
      break;
1353
1354
745
    case AArch64_LDRHui:
1355
1.18k
    case AArch64_STRHui:
1356
1.18k
      DecodeFPR16RegisterClass(Inst, Rt, Addr, Decoder);
1357
1.18k
      break;
1358
1359
1.54k
    case AArch64_LDRBui:
1360
3.54k
    case AArch64_STRBui:
1361
3.54k
      DecodeFPR8RegisterClass(Inst, Rt, Addr, Decoder);
1362
3.54k
      break;
1363
18.0k
  }
1364
1365
18.0k
  DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1366
1367
  //if (!Dis->tryAddingSymbolicOperand(Inst, offset, Addr, Fail, 0, 4))
1368
18.0k
  MCOperand_CreateImm0(Inst, offset);
1369
1370
18.0k
  return Success;
1371
18.0k
}
1372
1373
static DecodeStatus DecodeSignedLdStInstruction(MCInst *Inst,
1374
    uint32_t insn, uint64_t Addr, const void *Decoder)
1375
18.8k
{
1376
18.8k
  bool IsLoad, IsIndexed, IsFP;
1377
18.8k
  unsigned Rt = fieldFromInstruction_4(insn, 0, 5);
1378
18.8k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1379
18.8k
  int64_t offset = fieldFromInstruction_4(insn, 12, 9);
1380
1381
  // offset is a 9-bit signed immediate, so sign extend it to
1382
  // fill the unsigned.
1383
18.8k
  if (offset & (1 << (9 - 1)))
1384
10.0k
    offset |= ~((1LL << 9) - 1);
1385
1386
  // First operand is always the writeback to the address register, if needed.
1387
18.8k
  switch (MCInst_getOpcode(Inst)) {
1388
10.0k
    default:
1389
10.0k
      break;
1390
1391
10.0k
    case AArch64_LDRSBWpre:
1392
1.10k
    case AArch64_LDRSHWpre:
1393
1.29k
    case AArch64_STRBBpre:
1394
2.13k
    case AArch64_LDRBBpre:
1395
2.61k
    case AArch64_STRHHpre:
1396
2.88k
    case AArch64_LDRHHpre:
1397
3.21k
    case AArch64_STRWpre:
1398
3.24k
    case AArch64_LDRWpre:
1399
3.51k
    case AArch64_LDRSBWpost:
1400
3.93k
    case AArch64_LDRSHWpost:
1401
4.11k
    case AArch64_STRBBpost:
1402
4.17k
    case AArch64_LDRBBpost:
1403
4.50k
    case AArch64_STRHHpost:
1404
4.65k
    case AArch64_LDRHHpost:
1405
4.77k
    case AArch64_STRWpost:
1406
4.85k
    case AArch64_LDRWpost:
1407
4.94k
    case AArch64_LDRSBXpre:
1408
5.02k
    case AArch64_LDRSHXpre:
1409
5.27k
    case AArch64_STRXpre:
1410
5.34k
    case AArch64_LDRSWpre:
1411
5.68k
    case AArch64_LDRXpre:
1412
5.84k
    case AArch64_LDRSBXpost:
1413
6.15k
    case AArch64_LDRSHXpost:
1414
6.21k
    case AArch64_STRXpost:
1415
6.30k
    case AArch64_LDRSWpost:
1416
6.34k
    case AArch64_LDRXpost:
1417
6.38k
    case AArch64_LDRQpre:
1418
6.42k
    case AArch64_STRQpre:
1419
6.51k
    case AArch64_LDRQpost:
1420
6.67k
    case AArch64_STRQpost:
1421
6.75k
    case AArch64_LDRDpre:
1422
6.82k
    case AArch64_STRDpre:
1423
6.91k
    case AArch64_LDRDpost:
1424
6.95k
    case AArch64_STRDpost:
1425
6.99k
    case AArch64_LDRSpre:
1426
7.07k
    case AArch64_STRSpre:
1427
7.17k
    case AArch64_LDRSpost:
1428
7.21k
    case AArch64_STRSpost:
1429
7.39k
    case AArch64_LDRHpre:
1430
7.47k
    case AArch64_STRHpre:
1431
7.55k
    case AArch64_LDRHpost:
1432
7.63k
    case AArch64_STRHpost:
1433
7.71k
    case AArch64_LDRBpre:
1434
8.49k
    case AArch64_STRBpre:
1435
8.56k
    case AArch64_LDRBpost:
1436
8.77k
    case AArch64_STRBpost:
1437
8.77k
      DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1438
8.77k
      break;
1439
18.8k
  }
1440
1441
18.8k
  switch (MCInst_getOpcode(Inst)) {
1442
0
    default:
1443
0
      return Fail;
1444
1445
114
    case AArch64_PRFUMi:
1446
      // Rt is an immediate in prefetch.
1447
114
      MCOperand_CreateImm0(Inst, Rt);
1448
114
      break;
1449
1450
341
    case AArch64_STURBBi:
1451
814
    case AArch64_LDURBBi:
1452
852
    case AArch64_LDURSBWi:
1453
1.38k
    case AArch64_STURHHi:
1454
1.74k
    case AArch64_LDURHHi:
1455
2.45k
    case AArch64_LDURSHWi:
1456
3.04k
    case AArch64_STURWi:
1457
3.08k
    case AArch64_LDURWi:
1458
3.16k
    case AArch64_LDTRSBWi:
1459
3.49k
    case AArch64_LDTRSHWi:
1460
4.03k
    case AArch64_STTRWi:
1461
4.09k
    case AArch64_LDTRWi:
1462
4.18k
    case AArch64_STTRHi:
1463
4.51k
    case AArch64_LDTRHi:
1464
4.62k
    case AArch64_LDTRBi:
1465
4.72k
    case AArch64_STTRBi:
1466
4.96k
    case AArch64_LDRSBWpre:
1467
5.83k
    case AArch64_LDRSHWpre:
1468
6.02k
    case AArch64_STRBBpre:
1469
6.85k
    case AArch64_LDRBBpre:
1470
7.34k
    case AArch64_STRHHpre:
1471
7.60k
    case AArch64_LDRHHpre:
1472
7.93k
    case AArch64_STRWpre:
1473
7.96k
    case AArch64_LDRWpre:
1474
8.24k
    case AArch64_LDRSBWpost:
1475
8.65k
    case AArch64_LDRSHWpost:
1476
8.84k
    case AArch64_STRBBpost:
1477
8.89k
    case AArch64_LDRBBpost:
1478
9.22k
    case AArch64_STRHHpost:
1479
9.37k
    case AArch64_LDRHHpost:
1480
9.50k
    case AArch64_STRWpost:
1481
9.58k
    case AArch64_LDRWpost:
1482
9.78k
    case AArch64_STLURBi:
1483
10.1k
    case AArch64_STLURHi:
1484
10.2k
    case AArch64_STLURWi:
1485
10.3k
    case AArch64_LDAPURBi:
1486
10.3k
    case AArch64_LDAPURSBWi:
1487
10.5k
    case AArch64_LDAPURHi:
1488
10.7k
    case AArch64_LDAPURSHWi:
1489
10.7k
    case AArch64_LDAPURi:
1490
10.7k
      DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1491
10.7k
      break;
1492
1493
87
    case AArch64_LDURSBXi:
1494
366
    case AArch64_LDURSHXi:
1495
448
    case AArch64_LDURSWi:
1496
808
    case AArch64_STURXi:
1497
1.05k
    case AArch64_LDURXi:
1498
1.09k
    case AArch64_LDTRSBXi:
1499
1.16k
    case AArch64_LDTRSHXi:
1500
1.23k
    case AArch64_LDTRSWi:
1501
1.44k
    case AArch64_STTRXi:
1502
1.79k
    case AArch64_LDTRXi:
1503
1.87k
    case AArch64_LDRSBXpre:
1504
1.95k
    case AArch64_LDRSHXpre:
1505
2.20k
    case AArch64_STRXpre:
1506
2.28k
    case AArch64_LDRSWpre:
1507
2.62k
    case AArch64_LDRXpre:
1508
2.78k
    case AArch64_LDRSBXpost:
1509
3.09k
    case AArch64_LDRSHXpost:
1510
3.14k
    case AArch64_STRXpost:
1511
3.23k
    case AArch64_LDRSWpost:
1512
3.27k
    case AArch64_LDRXpost:
1513
3.34k
    case AArch64_LDAPURSWi:
1514
3.45k
    case AArch64_LDAPURSHXi:
1515
3.64k
    case AArch64_LDAPURSBXi:
1516
3.79k
    case AArch64_STLURXi:
1517
3.87k
    case AArch64_LDAPURXi:
1518
3.87k
      DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1519
3.87k
      break;
1520
1521
68
    case AArch64_LDURQi:
1522
161
    case AArch64_STURQi:
1523
202
    case AArch64_LDRQpre:
1524
243
    case AArch64_STRQpre:
1525
338
    case AArch64_LDRQpost:
1526
499
    case AArch64_STRQpost:
1527
499
      DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder);
1528
499
      break;
1529
1530
216
    case AArch64_LDURDi:
1531
320
    case AArch64_STURDi:
1532
394
    case AArch64_LDRDpre:
1533
464
    case AArch64_STRDpre:
1534
557
    case AArch64_LDRDpost:
1535
596
    case AArch64_STRDpost:
1536
596
      DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder);
1537
596
      break;
1538
1539
357
    case AArch64_LDURSi:
1540
515
    case AArch64_STURSi:
1541
553
    case AArch64_LDRSpre:
1542
630
    case AArch64_STRSpre:
1543
734
    case AArch64_LDRSpost:
1544
771
    case AArch64_STRSpost:
1545
771
      DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder);
1546
771
      break;
1547
1548
87
    case AArch64_LDURHi:
1549
339
    case AArch64_STURHi:
1550
518
    case AArch64_LDRHpre:
1551
604
    case AArch64_STRHpre:
1552
681
    case AArch64_LDRHpost:
1553
765
    case AArch64_STRHpost:
1554
765
      DecodeFPR16RegisterClass(Inst, Rt, Addr, Decoder);
1555
765
      break;
1556
1557
85
    case AArch64_LDURBi:
1558
306
    case AArch64_STURBi:
1559
384
    case AArch64_LDRBpre:
1560
1.16k
    case AArch64_STRBpre:
1561
1.23k
    case AArch64_LDRBpost:
1562
1.43k
    case AArch64_STRBpost:
1563
1.43k
      DecodeFPR8RegisterClass(Inst, Rt, Addr, Decoder);
1564
1.43k
      break;
1565
18.8k
  }
1566
1567
18.8k
  DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1568
18.8k
  MCOperand_CreateImm0(Inst, offset);
1569
1570
18.8k
  IsLoad = fieldFromInstruction_4(insn, 22, 1) != 0;
1571
18.8k
  IsIndexed = fieldFromInstruction_4(insn, 10, 2) != 0;
1572
18.8k
  IsFP = fieldFromInstruction_4(insn, 26, 1) != 0;
1573
1574
  // Cannot write back to a transfer register (but xzr != sp).
1575
18.8k
  if (IsLoad && IsIndexed && !IsFP && Rn != 31 && Rt == Rn)
1576
1
    return SoftFail;
1577
1578
18.8k
  return Success;
1579
18.8k
}
1580
1581
static DecodeStatus DecodeExclusiveLdStInstruction(MCInst *Inst,
1582
    uint32_t insn, uint64_t Addr, const void *Decoder)
1583
13.8k
{
1584
13.8k
  unsigned Rt = fieldFromInstruction_4(insn, 0, 5);
1585
13.8k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1586
13.8k
  unsigned Rt2 = fieldFromInstruction_4(insn, 10, 5);
1587
13.8k
  unsigned Rs = fieldFromInstruction_4(insn, 16, 5);
1588
13.8k
  unsigned Opcode = MCInst_getOpcode(Inst);
1589
1590
13.8k
  switch (Opcode) {
1591
0
    default:
1592
0
      return Fail;
1593
1594
395
    case AArch64_STLXRW:
1595
984
    case AArch64_STLXRB:
1596
1.47k
    case AArch64_STLXRH:
1597
2.14k
    case AArch64_STXRW:
1598
2.89k
    case AArch64_STXRB:
1599
3.50k
    case AArch64_STXRH:
1600
3.50k
      DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
1601
      // FALLTHROUGH
1602
3.74k
    case AArch64_LDARW:
1603
3.89k
    case AArch64_LDARB:
1604
4.48k
    case AArch64_LDARH:
1605
5.23k
    case AArch64_LDAXRW:
1606
5.38k
    case AArch64_LDAXRB:
1607
5.66k
    case AArch64_LDAXRH:
1608
6.00k
    case AArch64_LDXRW:
1609
6.14k
    case AArch64_LDXRB:
1610
6.70k
    case AArch64_LDXRH:
1611
7.13k
    case AArch64_STLRW:
1612
7.37k
    case AArch64_STLRB:
1613
7.48k
    case AArch64_STLRH:
1614
7.62k
    case AArch64_STLLRW:
1615
8.02k
    case AArch64_STLLRB:
1616
8.16k
    case AArch64_STLLRH:
1617
8.32k
    case AArch64_LDLARW:
1618
8.65k
    case AArch64_LDLARB:
1619
8.80k
    case AArch64_LDLARH:
1620
8.80k
      DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1621
8.80k
      break;
1622
1623
390
    case AArch64_STLXRX:
1624
671
    case AArch64_STXRX:
1625
671
      DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
1626
      // FALLTHROUGH
1627
997
    case AArch64_LDARX:
1628
1.30k
    case AArch64_LDAXRX:
1629
1.46k
    case AArch64_LDXRX:
1630
1.67k
    case AArch64_STLRX:
1631
1.79k
    case AArch64_LDLARX:
1632
1.84k
    case AArch64_STLLRX:
1633
1.84k
      DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1634
1.84k
      break;
1635
1636
151
    case AArch64_STLXPW:
1637
491
    case AArch64_STXPW:
1638
491
      DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
1639
      // FALLTHROUGH
1640
755
    case AArch64_LDAXPW:
1641
1.13k
    case AArch64_LDXPW:
1642
1.13k
      DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1643
1.13k
      DecodeGPR32RegisterClass(Inst, Rt2, Addr, Decoder);
1644
1.13k
      break;
1645
1646
915
    case AArch64_STLXPX:
1647
1.48k
    case AArch64_STXPX:
1648
1.48k
      DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
1649
      // FALLTHROUGH
1650
1.72k
    case AArch64_LDAXPX:
1651
2.08k
    case AArch64_LDXPX:
1652
2.08k
      DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1653
2.08k
      DecodeGPR64RegisterClass(Inst, Rt2, Addr, Decoder);
1654
2.08k
      break;
1655
13.8k
  }
1656
1657
13.8k
  DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1658
1659
  // You shouldn't load to the same register twice in an instruction...
1660
13.8k
  if ((Opcode == AArch64_LDAXPW || Opcode == AArch64_LDXPW ||
1661
13.8k
    Opcode == AArch64_LDAXPX || Opcode == AArch64_LDXPX) &&
1662
13.8k
    Rt == Rt2)
1663
110
    return SoftFail;
1664
1665
13.7k
  return Success;
1666
13.8k
}
1667
1668
static DecodeStatus DecodePairLdStInstruction(MCInst *Inst, uint32_t insn,
1669
    uint64_t Addr, const void *Decoder)
1670
15.8k
{
1671
15.8k
  unsigned Rt = fieldFromInstruction_4(insn, 0, 5);
1672
15.8k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1673
15.8k
  unsigned Rt2 = fieldFromInstruction_4(insn, 10, 5);
1674
15.8k
  int32_t offset = fieldFromInstruction_4(insn, 15, 7);
1675
15.8k
  bool IsLoad = fieldFromInstruction_4(insn, 22, 1) != 0;
1676
15.8k
  unsigned Opcode = MCInst_getOpcode(Inst);
1677
15.8k
  bool NeedsDisjointWritebackTransfer = false;
1678
1679
  // offset is a 7-bit signed immediate, so sign extend it to
1680
  // fill the unsigned.
1681
15.8k
  if (offset & (1 << (7 - 1)))
1682
8.10k
    offset |= ~((1LL << 7) - 1);
1683
1684
  // First operand is always writeback of base register.
1685
15.8k
  switch (Opcode) {
1686
8.73k
    default:
1687
8.73k
      break;
1688
1689
8.73k
    case AArch64_LDPXpost:
1690
664
    case AArch64_STPXpost:
1691
757
    case AArch64_LDPSWpost:
1692
1.00k
    case AArch64_LDPXpre:
1693
1.78k
    case AArch64_STPXpre:
1694
1.88k
    case AArch64_LDPSWpre:
1695
2.55k
    case AArch64_LDPWpost:
1696
2.96k
    case AArch64_STPWpost:
1697
3.29k
    case AArch64_LDPWpre:
1698
3.58k
    case AArch64_STPWpre:
1699
3.78k
    case AArch64_LDPQpost:
1700
4.03k
    case AArch64_STPQpost:
1701
4.46k
    case AArch64_LDPQpre:
1702
4.92k
    case AArch64_STPQpre:
1703
5.01k
    case AArch64_LDPDpost:
1704
5.64k
    case AArch64_STPDpost:
1705
6.00k
    case AArch64_LDPDpre:
1706
6.13k
    case AArch64_STPDpre:
1707
6.36k
    case AArch64_LDPSpost:
1708
6.46k
    case AArch64_STPSpost:
1709
6.73k
    case AArch64_LDPSpre:
1710
7.16k
    case AArch64_STPSpre:
1711
7.16k
      DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1712
7.16k
      break;
1713
15.8k
  }
1714
1715
15.8k
  switch (Opcode) {
1716
13
    default:
1717
13
      return Fail;
1718
1719
77
    case AArch64_LDPXpost:
1720
664
    case AArch64_STPXpost:
1721
757
    case AArch64_LDPSWpost:
1722
1.00k
    case AArch64_LDPXpre:
1723
1.78k
    case AArch64_STPXpre:
1724
1.88k
    case AArch64_LDPSWpre:
1725
1.88k
      NeedsDisjointWritebackTransfer = true;
1726
      // Fallthrough
1727
2.11k
    case AArch64_LDNPXi:
1728
2.21k
    case AArch64_STNPXi:
1729
2.79k
    case AArch64_LDPXi:
1730
3.89k
    case AArch64_STPXi:
1731
4.40k
    case AArch64_LDPSWi:
1732
4.40k
      DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1733
4.40k
      DecodeGPR64RegisterClass(Inst, Rt2, Addr, Decoder);
1734
4.40k
      break;
1735
1736
667
    case AArch64_LDPWpost:
1737
1.07k
    case AArch64_STPWpost:
1738
1.40k
    case AArch64_LDPWpre:
1739
1.69k
    case AArch64_STPWpre:
1740
1.69k
      NeedsDisjointWritebackTransfer = true;
1741
      // Fallthrough
1742
2.03k
    case AArch64_LDNPWi:
1743
2.46k
    case AArch64_STNPWi:
1744
2.68k
    case AArch64_LDPWi:
1745
3.14k
    case AArch64_STPWi:
1746
3.14k
      DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1747
3.14k
      DecodeGPR32RegisterClass(Inst, Rt2, Addr, Decoder);
1748
3.14k
      break;
1749
1750
99
    case AArch64_LDNPQi:
1751
360
    case AArch64_STNPQi:
1752
560
    case AArch64_LDPQpost:
1753
808
    case AArch64_STPQpost:
1754
1.06k
    case AArch64_LDPQi:
1755
1.76k
    case AArch64_STPQi:
1756
2.20k
    case AArch64_LDPQpre:
1757
2.65k
    case AArch64_STPQpre:
1758
2.65k
      DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder);
1759
2.65k
      DecodeFPR128RegisterClass(Inst, Rt2, Addr, Decoder);
1760
2.65k
      break;
1761
1762
693
    case AArch64_LDNPDi:
1763
1.05k
    case AArch64_STNPDi:
1764
1.14k
    case AArch64_LDPDpost:
1765
1.77k
    case AArch64_STPDpost:
1766
2.23k
    case AArch64_LDPDi:
1767
2.56k
    case AArch64_STPDi:
1768
2.92k
    case AArch64_LDPDpre:
1769
3.06k
    case AArch64_STPDpre:
1770
3.06k
      DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder);
1771
3.06k
      DecodeFPR64RegisterClass(Inst, Rt2, Addr, Decoder);
1772
3.06k
      break;
1773
1774
176
    case AArch64_LDNPSi:
1775
808
    case AArch64_STNPSi:
1776
1.03k
    case AArch64_LDPSpost:
1777
1.12k
    case AArch64_STPSpost:
1778
1.42k
    case AArch64_LDPSi:
1779
1.91k
    case AArch64_STPSi:
1780
2.18k
    case AArch64_LDPSpre:
1781
2.61k
    case AArch64_STPSpre:
1782
2.61k
      DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder);
1783
2.61k
      DecodeFPR32RegisterClass(Inst, Rt2, Addr, Decoder);
1784
2.61k
      break;
1785
15.8k
  }
1786
1787
15.8k
  DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1788
15.8k
  MCOperand_CreateImm0(Inst, offset);
1789
1790
  // You shouldn't load to the same register twice in an instruction...
1791
15.8k
  if (IsLoad && Rt == Rt2)
1792
8
    return SoftFail;
1793
1794
  // ... or do any operation that writes-back to a transfer register. But note
1795
  // that "stp xzr, xzr, [sp], #4" is fine because xzr and sp are different.
1796
15.8k
  if (NeedsDisjointWritebackTransfer && Rn != 31 && (Rt == Rn || Rt2 == Rn))
1797
5
    return SoftFail;
1798
1799
15.8k
  return Success;
1800
15.8k
}
1801
1802
static DecodeStatus DecodeAuthLoadInstruction(MCInst *Inst, uint32_t insn, 
1803
    uint64_t Addr, const void *Decoder) 
1804
2.37k
{
1805
2.37k
  unsigned Rt = fieldFromInstruction_4(insn, 0, 5);
1806
2.37k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1807
2.37k
  uint64_t offset = fieldFromInstruction_4(insn, 22, 1) << 9 |
1808
2.37k
            fieldFromInstruction_4(insn, 12, 9);
1809
2.37k
  unsigned writeback = fieldFromInstruction_4(insn, 11, 1);
1810
1811
2.37k
  switch (MCInst_getOpcode(Inst)) {
1812
0
  default:
1813
0
    return Fail;
1814
723
  case AArch64_LDRAAwriteback:
1815
1.67k
  case AArch64_LDRABwriteback:
1816
1.67k
    DecodeGPR64spRegisterClass(Inst, Rn /* writeback register */, Addr,
1817
1.67k
                Decoder);
1818
1.67k
    break;
1819
356
  case AArch64_LDRAAindexed:
1820
699
  case AArch64_LDRABindexed:
1821
699
    break;
1822
2.37k
  }
1823
1824
2.37k
  DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1825
2.37k
  DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1826
2.37k
  DecodeSImm(Inst, offset, Addr, Decoder, 10);
1827
1828
2.37k
  if (writeback && Rt == Rn && Rn != 31) {
1829
278
    return SoftFail;
1830
278
  }
1831
1832
2.09k
  return Success;
1833
2.37k
}
1834
1835
static DecodeStatus DecodeAddSubERegInstruction(MCInst *Inst,
1836
    uint32_t insn, uint64_t Addr, const void *Decoder)
1837
9.40k
{
1838
9.40k
  unsigned Rd, Rn, Rm;
1839
9.40k
  unsigned extend = fieldFromInstruction_4(insn, 10, 6);
1840
9.40k
  unsigned shift = extend & 0x7;
1841
1842
9.40k
  if (shift > 4)
1843
11
    return Fail;
1844
1845
9.39k
  Rd = fieldFromInstruction_4(insn, 0, 5);
1846
9.39k
  Rn = fieldFromInstruction_4(insn, 5, 5);
1847
9.39k
  Rm = fieldFromInstruction_4(insn, 16, 5);
1848
1849
9.39k
  switch (MCInst_getOpcode(Inst)) {
1850
0
    default:
1851
0
      return Fail;
1852
1853
1.09k
    case AArch64_ADDWrx:
1854
2.56k
    case AArch64_SUBWrx:
1855
2.56k
      DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder);
1856
2.56k
      DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder);
1857
2.56k
      DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1858
2.56k
      break;
1859
1860
1.90k
    case AArch64_ADDSWrx:
1861
2.44k
    case AArch64_SUBSWrx:
1862
2.44k
      DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
1863
2.44k
      DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder);
1864
2.44k
      DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1865
2.44k
      break;
1866
1867
1.24k
    case AArch64_ADDXrx:
1868
1.77k
    case AArch64_SUBXrx:
1869
1.77k
      DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
1870
1.77k
      DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1871
1.77k
      DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1872
1.77k
      break;
1873
1874
1.21k
    case AArch64_ADDSXrx:
1875
1.40k
    case AArch64_SUBSXrx:
1876
1.40k
      DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1877
1.40k
      DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1878
1.40k
      DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1879
1.40k
      break;
1880
1881
218
    case AArch64_ADDXrx64:
1882
546
    case AArch64_SUBXrx64:
1883
546
      DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
1884
546
      DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1885
546
      DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
1886
546
      break;
1887
1888
324
    case AArch64_SUBSXrx64:
1889
654
    case AArch64_ADDSXrx64:
1890
654
      DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1891
654
      DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1892
654
      DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
1893
654
      break;
1894
9.39k
  }
1895
1896
9.39k
  MCOperand_CreateImm0(Inst, extend);
1897
1898
9.39k
  return Success;
1899
9.39k
}
1900
1901
static DecodeStatus DecodeLogicalImmInstruction(MCInst *Inst,
1902
    uint32_t insn, uint64_t Addr, const void *Decoder)
1903
9.66k
{
1904
9.66k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1905
9.66k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1906
9.66k
  unsigned Datasize = fieldFromInstruction_4(insn, 31, 1);
1907
9.66k
  unsigned imm;
1908
1909
9.66k
  if (Datasize) {
1910
5.91k
    if (MCInst_getOpcode(Inst) == AArch64_ANDSXri)
1911
1.18k
      DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1912
4.73k
    else
1913
4.73k
      DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
1914
1915
5.91k
    DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder);
1916
1917
5.91k
    imm = fieldFromInstruction_4(insn, 10, 13);
1918
5.91k
    if (!AArch64_AM_isValidDecodeLogicalImmediate(imm, 64))
1919
8
      return Fail;
1920
5.91k
  } else {
1921
3.74k
    if (MCInst_getOpcode(Inst) == AArch64_ANDSWri)
1922
502
      DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
1923
3.24k
    else
1924
3.24k
      DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder);
1925
1926
3.74k
    DecodeGPR32RegisterClass(Inst, Rn, Addr, Decoder);
1927
1928
3.74k
    imm = fieldFromInstruction_4(insn, 10, 12);
1929
3.74k
    if (!AArch64_AM_isValidDecodeLogicalImmediate(imm, 32))
1930
7
      return Fail;
1931
3.74k
  }
1932
1933
9.64k
  MCOperand_CreateImm0(Inst, imm);
1934
1935
9.64k
  return Success;
1936
9.66k
}
1937
1938
static DecodeStatus DecodeModImmInstruction(MCInst *Inst, uint32_t insn,
1939
    uint64_t Addr, const void *Decoder)
1940
7.21k
{
1941
7.21k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1942
7.21k
  unsigned cmode = fieldFromInstruction_4(insn, 12, 4);
1943
7.21k
  unsigned imm = fieldFromInstruction_4(insn, 16, 3) << 5;
1944
7.21k
  imm |= fieldFromInstruction_4(insn, 5, 5);
1945
1946
7.21k
  if (MCInst_getOpcode(Inst) == AArch64_MOVID)
1947
662
    DecodeFPR64RegisterClass(Inst, Rd, Addr, Decoder);
1948
6.55k
  else
1949
6.55k
    DecodeVectorRegisterClass(Inst, Rd, Addr, Decoder);
1950
1951
7.21k
  MCOperand_CreateImm0(Inst, imm);
1952
1953
7.21k
  switch (MCInst_getOpcode(Inst)) {
1954
2.80k
    default:
1955
2.80k
      break;
1956
1957
2.80k
    case AArch64_MOVIv4i16:
1958
884
    case AArch64_MOVIv8i16:
1959
1.46k
    case AArch64_MVNIv4i16:
1960
1.60k
    case AArch64_MVNIv8i16:
1961
1.81k
    case AArch64_MOVIv2i32:
1962
2.21k
    case AArch64_MOVIv4i32:
1963
2.40k
    case AArch64_MVNIv2i32:
1964
3.14k
    case AArch64_MVNIv4i32:
1965
3.14k
      MCOperand_CreateImm0(Inst, (cmode & 6) << 2);
1966
3.14k
      break;
1967
1968
104
    case AArch64_MOVIv2s_msl:
1969
220
    case AArch64_MOVIv4s_msl:
1970
747
    case AArch64_MVNIv2s_msl:
1971
1.26k
    case AArch64_MVNIv4s_msl:
1972
1.26k
      MCOperand_CreateImm0(Inst, cmode & 1 ? 0x110 : 0x108);
1973
1.26k
      break;
1974
7.21k
  }
1975
1976
7.21k
  return Success;
1977
7.21k
}
1978
1979
static DecodeStatus DecodeModImmTiedInstruction(MCInst *Inst,
1980
    uint32_t insn, uint64_t Addr, const void *Decoder)
1981
130
{
1982
130
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1983
130
  unsigned cmode = fieldFromInstruction_4(insn, 12, 4);
1984
130
  unsigned imm = fieldFromInstruction_4(insn, 16, 3) << 5;
1985
130
  imm |= fieldFromInstruction_4(insn, 5, 5);
1986
1987
  // Tied operands added twice.
1988
130
  DecodeVectorRegisterClass(Inst, Rd, Addr, Decoder);
1989
130
  DecodeVectorRegisterClass(Inst, Rd, Addr, Decoder);
1990
1991
130
  MCOperand_CreateImm0(Inst, imm);
1992
130
  MCOperand_CreateImm0(Inst, (cmode & 6) << 2);
1993
1994
130
  return Success;
1995
130
}
1996
1997
static DecodeStatus DecodeAdrInstruction(MCInst *Inst, uint32_t insn,
1998
    uint64_t Addr, const void *Decoder)
1999
11.6k
{
2000
11.6k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
2001
11.6k
  int64_t imm = fieldFromInstruction_4(insn, 5, 19) << 2;
2002
11.6k
  imm |= fieldFromInstruction_4(insn, 29, 2);
2003
2004
  // Sign-extend the 21-bit immediate.
2005
11.6k
  if (imm & (1 << (21 - 1)))
2006
5.01k
    imm |= ~((1LL << 21) - 1);
2007
2008
11.6k
  DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
2009
  //if (!Dis->tryAddingSymbolicOperand(Inst, imm, Addr, Fail, 0, 4))
2010
11.6k
  MCOperand_CreateImm0(Inst, imm);
2011
2012
11.6k
  return Success;
2013
11.6k
}
2014
2015
static DecodeStatus DecodeAddSubImmShift(MCInst *Inst, uint32_t insn,
2016
    uint64_t Addr, const void *Decoder) 
2017
7.46k
{
2018
7.46k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
2019
7.46k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
2020
7.46k
  unsigned Imm = fieldFromInstruction_4(insn, 10, 14);
2021
7.46k
  unsigned S = fieldFromInstruction_4(insn, 29, 1);
2022
7.46k
  unsigned Datasize = fieldFromInstruction_4(insn, 31, 1);
2023
2024
7.46k
  unsigned ShifterVal = (Imm >> 12) & 3;
2025
7.46k
  unsigned ImmVal = Imm & 0xFFF;
2026
  //   const AArch64Disassembler *Dis =
2027
  //       static_cast<const AArch64Disassembler *>(Decoder);
2028
2029
7.46k
  if (ShifterVal != 0 && ShifterVal != 1)
2030
57
    return Fail;
2031
2032
7.40k
  if (Datasize) {
2033
3.03k
    if (Rd == 31 && !S)
2034
381
    DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
2035
2.65k
    else
2036
2.65k
    DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
2037
3.03k
    DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
2038
4.37k
  } else {
2039
4.37k
    if (Rd == 31 && !S)
2040
336
    DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder);
2041
4.03k
    else
2042
4.03k
    DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
2043
4.37k
    DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder);
2044
4.37k
  }
2045
2046
  //   if (!Dis->tryAddingSymbolicOperand(Inst, Imm, Addr, Fail, 0, 4))
2047
7.40k
  MCOperand_CreateImm0(Inst, ImmVal);
2048
  
2049
7.40k
  MCOperand_CreateImm0(Inst, (12 * ShifterVal));
2050
7.40k
  return Success;
2051
7.46k
}
2052
2053
static DecodeStatus DecodeUnconditionalBranch(MCInst *Inst, uint32_t insn,
2054
    uint64_t Addr, const void *Decoder)
2055
5.40k
{
2056
5.40k
  int64_t imm = fieldFromInstruction_4(insn, 0, 26);
2057
2058
  // Sign-extend the 26-bit immediate.
2059
5.40k
  if (imm & (1 << (26 - 1)))
2060
2.71k
    imm |= ~((1LL << 26) - 1);
2061
2062
  // if (!Dis->tryAddingSymbolicOperand(Inst, imm << 2, Addr, true, 0, 4))
2063
5.40k
  MCOperand_CreateImm0(Inst, imm);
2064
2065
5.40k
  return Success;
2066
5.40k
}
2067
2068
static DecodeStatus DecodeSystemPStateInstruction(MCInst *Inst,
2069
    uint32_t insn, uint64_t Addr, const void *Decoder)
2070
1.43k
{
2071
1.43k
  uint32_t op1 = fieldFromInstruction_4(insn, 16, 3);
2072
1.43k
  uint32_t op2 = fieldFromInstruction_4(insn, 5, 3);
2073
1.43k
  uint32_t crm = fieldFromInstruction_4(insn, 8, 4);
2074
1.43k
  uint32_t pstate_field = (op1 << 3) | op2;
2075
2076
1.43k
  if ((pstate_field == AArch64PState_PAN  ||
2077
1.43k
    pstate_field == AArch64PState_UAO) && crm > 1)
2078
568
    return Fail;
2079
2080
869
  MCOperand_CreateImm0(Inst, pstate_field);
2081
869
  MCOperand_CreateImm0(Inst, crm);
2082
2083
869
  if (lookupPStateByEncoding(pstate_field))
2084
674
    return Success;
2085
2086
195
  return Fail;
2087
869
}
2088
2089
static DecodeStatus DecodeTestAndBranch(MCInst *Inst, uint32_t insn,
2090
    uint64_t Addr, const void *Decoder)
2091
6.62k
{
2092
6.62k
  uint32_t Rt = fieldFromInstruction_4(insn, 0, 5);
2093
6.62k
  uint32_t bit = fieldFromInstruction_4(insn, 31, 1) << 5;
2094
6.62k
  uint64_t dst = fieldFromInstruction_4(insn, 5, 14);
2095
2096
6.62k
  bit |= fieldFromInstruction_4(insn, 19, 5);
2097
2098
  // Sign-extend 14-bit immediate.
2099
6.62k
  if (dst & (1 << (14 - 1)))
2100
4.00k
    dst |= ~((1LL << 14) - 1);
2101
2102
6.62k
  if (fieldFromInstruction_4(insn, 31, 1) == 0)
2103
4.80k
    DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
2104
1.82k
  else
2105
1.82k
    DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
2106
2107
6.62k
  MCOperand_CreateImm0(Inst, bit);
2108
2109
  //if (!Dis->tryAddingSymbolicOperand(Inst, dst << 2, Addr, true, 0, 4))
2110
6.62k
  MCOperand_CreateImm0(Inst, dst);
2111
2112
6.62k
  return Success;
2113
6.62k
}
2114
2115
static DecodeStatus DecodeGPRSeqPairsClassRegisterClass(MCInst *Inst,
2116
    unsigned RegClassID, unsigned RegNo, uint64_t Addr, const void *Decoder)
2117
9.18k
{
2118
9.18k
  unsigned Register;
2119
2120
  // Register number must be even (see CASP instruction)
2121
9.18k
  if (RegNo & 0x1)
2122
18
    return Fail;
2123
2124
9.16k
  Register = AArch64MCRegisterClasses[RegClassID].RegsBegin[RegNo / 2];
2125
9.16k
  MCOperand_CreateReg0(Inst, Register);
2126
2127
9.16k
  return Success;
2128
9.18k
}
2129
2130
static DecodeStatus DecodeWSeqPairsClassRegisterClass(MCInst *Inst,
2131
    unsigned RegNo, uint64_t Addr, const void *Decoder)
2132
1.56k
{
2133
1.56k
  return DecodeGPRSeqPairsClassRegisterClass(Inst,
2134
1.56k
      AArch64_WSeqPairsClassRegClassID, RegNo, Addr, Decoder);
2135
1.56k
}
2136
2137
static DecodeStatus DecodeXSeqPairsClassRegisterClass(MCInst *Inst,
2138
    unsigned RegNo, uint64_t Addr, const void *Decoder)
2139
7.61k
{
2140
7.61k
  return DecodeGPRSeqPairsClassRegisterClass(Inst,
2141
7.61k
      AArch64_XSeqPairsClassRegClassID, RegNo, Addr, Decoder);
2142
7.61k
}
2143
2144
static DecodeStatus DecodeSVELogicalImmInstruction(MCInst *Inst, uint32_t insn,
2145
    uint64_t Addr, const void *Decoder)
2146
16.3k
{
2147
16.3k
  unsigned Zdn = fieldFromInstruction_4(insn, 0, 5);
2148
16.3k
  unsigned imm = fieldFromInstruction_4(insn, 5, 13);
2149
2150
16.3k
  if (!AArch64_AM_isValidDecodeLogicalImmediate(imm, 64))
2151
6
    return Fail;
2152
2153
  // The same (tied) operand is added twice to the instruction.
2154
16.3k
  DecodeZPRRegisterClass(Inst, Zdn, Addr, Decoder);
2155
16.3k
  if (MCInst_getOpcode(Inst) != AArch64_DUPM_ZI)
2156
2.58k
    DecodeZPRRegisterClass(Inst, Zdn, Addr, Decoder);
2157
2158
16.3k
  MCOperand_CreateImm0(Inst, imm);
2159
2160
16.3k
  return Success;
2161
16.3k
}
2162
2163
static DecodeStatus DecodeSImm(MCInst *Inst, uint64_t Imm, uint64_t Address,
2164
    const void *Decoder, int Bits)
2165
22.7k
{
2166
22.7k
  if (Imm & ~((1LL << Bits) - 1))
2167
0
    return Fail;
2168
2169
  // Imm is a signed immediate, so sign extend it.
2170
22.7k
  if (Imm & (1 << (Bits - 1)))
2171
8.42k
    Imm |= ~((1LL << Bits) - 1);
2172
2173
22.7k
  MCOperand_CreateImm0(Inst, Imm);
2174
2175
22.7k
  return Success;
2176
22.7k
}
2177
2178
// Decode 8-bit signed/unsigned immediate for a given element width.
2179
static DecodeStatus DecodeImm8OptLsl(MCInst *Inst, unsigned Imm, uint64_t Addr,
2180
    const void *Decoder, int ElementWidth)
2181
2.59k
{
2182
2.59k
  unsigned Val = (uint8_t)Imm;
2183
2.59k
  unsigned Shift = (Imm & 0x100) ? 8 : 0;
2184
2185
2.59k
  if (ElementWidth == 8 && Shift)
2186
6
    return Fail;
2187
2188
2.59k
  MCOperand_CreateImm0(Inst, Val);
2189
2.59k
  MCOperand_CreateImm0(Inst, Shift);
2190
2191
2.59k
  return Success;
2192
2.59k
}
2193
2194
// Decode uimm4 ranged from 1-16.
2195
static DecodeStatus DecodeSVEIncDecImm(MCInst *Inst, unsigned Imm,
2196
    uint64_t Addr, const void *Decoder)
2197
10.6k
{
2198
10.6k
  MCOperand_CreateImm0(Inst, Imm + 1);
2199
2200
10.6k
  return Success;
2201
10.6k
}
2202
2203
static DecodeStatus DecodeSVCROp(MCInst *Inst, unsigned Imm, uint64_t Address,
2204
1.93k
        const void *Decoder) {
2205
1.93k
  if (lookupSVCRByEncoding(Imm)) {
2206
412
    MCOperand_CreateImm0(Inst, Imm);
2207
412
      return Success;
2208
412
    }
2209
1.52k
    return Fail;
2210
1.93k
}
2211
2212
static DecodeStatus DecodeCPYMemOpInstruction(MCInst *Inst, uint32_t insn,
2213
522
        uint64_t Addr, const void *Decoder) {
2214
522
    unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
2215
522
    unsigned Rs = fieldFromInstruction_4(insn, 16, 5);
2216
522
    unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
2217
2218
    // None of the registers may alias: if they do, then the instruction is not
2219
    // merely unpredictable but actually entirely unallocated.
2220
522
    if (Rd == Rs || Rs == Rn || Rd == Rn)
2221
7
      return Fail;
2222
2223
    // All three register operands are written back, so they all appear
2224
    // twice in the operand list, once as outputs and once as inputs.
2225
515
    if (!DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) ||
2226
515
      !DecodeGPR64commonRegisterClass(Inst, Rs, Addr, Decoder) ||
2227
515
        !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder) ||
2228
515
        !DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) ||
2229
515
        !DecodeGPR64commonRegisterClass(Inst, Rs, Addr, Decoder) ||
2230
515
        !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder))
2231
4
      return Fail;
2232
2233
511
  return Success;
2234
515
}
2235
2236
static DecodeStatus DecodeSETMemOpInstruction(MCInst *Inst, uint32_t insn,
2237
633
        uint64_t Addr, const void *Decoder) {
2238
633
    unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
2239
633
    unsigned Rm = fieldFromInstruction_4(insn, 16, 5);
2240
633
    unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
2241
2242
    // None of the registers may alias: if they do, then the instruction is not
2243
    // merely unpredictable but actually entirely unallocated.
2244
633
    if (Rd == Rm || Rm == Rn || Rd == Rn)
2245
9
      return Fail;
2246
2247
    // Rd and Rn (not Rm) register operands are written back, so they appear
2248
    // twice in the operand list, once as outputs and once as inputs.
2249
624
    if (!DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) ||
2250
624
        !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder) ||
2251
624
        !DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) ||
2252
624
        !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder) ||
2253
624
        !DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder))
2254
3
      return Fail;
2255
2256
621
    return Success;
2257
624
}
2258
2259
void AArch64_init(MCRegisterInfo *MRI)
2260
11.2k
{
2261
  /*
2262
     InitMCRegisterInfo(AArch64RegDesc, 661,
2263
        RA, PC,
2264
      AArch64MCRegisterClasses, 100,
2265
      AArch64RegUnitRoots, 115, AArch64RegDiffLists,
2266
      AArch64LaneMaskLists, AArch64RegStrings, AArch64RegClassStrings,
2267
      AArch64SubRegIdxLists, 100,
2268
      AArch64SubRegIdxRanges, AArch64RegEncodingTable);
2269
  */
2270
2271
11.2k
  MCRegisterInfo_InitMCRegisterInfo(MRI, AArch64RegDesc, 674,
2272
11.2k
      0, 0,
2273
11.2k
      AArch64MCRegisterClasses, 202,
2274
11.2k
      0, 0, AArch64RegDiffLists,
2275
11.2k
      0,
2276
11.2k
      AArch64SubRegIdxLists, 100,
2277
11.2k
      0);
2278
11.2k
}
2279
2280
#endif