Coverage Report

Created: 2025-08-26 06:30

/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
5.54k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
3.68k
#define BIT_5(A)  ((A) & 0x00000020)
61
13.9k
#define BIT_6(A)  ((A) & 0x00000040)
62
13.9k
#define BIT_7(A)  ((A) & 0x00000080)
63
35.9k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.18k
#define BIT_A(A)  ((A) & 0x00000400)
66
39.5k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
42.1k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
2.42k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
155k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
319k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
22.0k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
35.9k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
13.9k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
13.9k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
31.4k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
50.6k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
31.4k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
31.4k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
13.9k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
7.23k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
13.9k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
4.23k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
27.3k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
27.3k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
1.13M
{
149
1.13M
  const uint16_t v0 = info->code[addr + 0];
150
1.13M
  const uint16_t v1 = info->code[addr + 1];
151
1.13M
  return (v0 << 8) | v1;
152
1.13M
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
499k
{
156
499k
  const uint32_t v0 = info->code[addr + 0];
157
499k
  const uint32_t v1 = info->code[addr + 1];
158
499k
  const uint32_t v2 = info->code[addr + 2];
159
499k
  const uint32_t v3 = info->code[addr + 3];
160
499k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
499k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
454
{
165
454
  const uint64_t v0 = info->code[addr + 0];
166
454
  const uint64_t v1 = info->code[addr + 1];
167
454
  const uint64_t v2 = info->code[addr + 2];
168
454
  const uint64_t v3 = info->code[addr + 3];
169
454
  const uint64_t v4 = info->code[addr + 4];
170
454
  const uint64_t v5 = info->code[addr + 5];
171
454
  const uint64_t v6 = info->code[addr + 6];
172
454
  const uint64_t v7 = info->code[addr + 7];
173
454
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
454
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
1.13M
{
178
1.13M
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
1.13M
  if (info->code_len < addr + 2) {
180
1.89k
    return 0xaaaa;
181
1.89k
  }
182
1.13M
  return m68k_read_disassembler_16(info, addr);
183
1.13M
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
505k
{
187
505k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
505k
  if (info->code_len < addr + 4) {
189
5.84k
    return 0xaaaaaaaa;
190
5.84k
  }
191
499k
  return m68k_read_disassembler_32(info, addr);
192
505k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
467
{
196
467
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
467
  if (info->code_len < addr + 8) {
198
13
    return 0xaaaaaaaaaaaaaaaaLL;
199
13
  }
200
454
  return m68k_read_disassembler_64(info, addr);
201
467
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
106k
  do {           \
269
106k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
33.0k
      d68000_invalid(info);   \
271
33.0k
      return;       \
272
33.0k
    }          \
273
106k
  } while (0)
274
275
31.2k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
1.10M
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
505k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
467
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
31.2k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
626k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
26.6k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
467
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
22.7k
{
302
22.7k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
22.7k
}
304
305
static int make_int_16(int value)
306
8.23k
{
307
8.23k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
8.23k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
35.9k
{
312
35.9k
  uint32_t extension = read_imm_16(info);
313
314
35.9k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
35.9k
  if (EXT_FULL(extension)) {
317
13.9k
    uint32_t preindex;
318
13.9k
    uint32_t postindex;
319
320
13.9k
    op->mem.base_reg = M68K_REG_INVALID;
321
13.9k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
13.9k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
13.9k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
13.9k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
6.82k
      if (is_pc) {
335
942
        op->mem.base_reg = M68K_REG_PC;
336
5.88k
      } else {
337
5.88k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
5.88k
      }
339
6.82k
    }
340
341
13.9k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
9.41k
      if (EXT_INDEX_AR(extension)) {
343
3.79k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
5.62k
      } else {
345
5.62k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
5.62k
      }
347
348
9.41k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
9.41k
      if (EXT_INDEX_SCALE(extension)) {
351
6.02k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
6.02k
      }
353
9.41k
    }
354
355
13.9k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
13.9k
    postindex = (extension & 7) > 4;
357
358
13.9k
    if (preindex) {
359
5.08k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
8.84k
    } else if (postindex) {
361
4.93k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
4.93k
    }
363
364
13.9k
    return;
365
13.9k
  }
366
367
22.0k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
22.0k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
22.0k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
2.77k
    if (is_pc) {
372
623
      op->mem.base_reg = M68K_REG_PC;
373
623
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
2.15k
    } else {
375
2.15k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
2.15k
    }
377
19.2k
  } else {
378
19.2k
    if (is_pc) {
379
2.00k
      op->mem.base_reg = M68K_REG_PC;
380
2.00k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
17.2k
    } else {
382
17.2k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
17.2k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
17.2k
    }
385
386
19.2k
    op->mem.disp = (int8_t)(extension & 0xff);
387
19.2k
  }
388
389
22.0k
  if (EXT_INDEX_SCALE(extension)) {
390
13.2k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
13.2k
  }
392
22.0k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
314k
{
397
  // default to memory
398
399
314k
  op->type = M68K_OP_MEM;
400
401
314k
  switch (instruction & 0x3f) {
402
95.4k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
95.4k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
95.4k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
95.4k
      op->type = M68K_OP_REG;
407
95.4k
      break;
408
409
14.4k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
14.4k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
14.4k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
14.4k
      op->type = M68K_OP_REG;
414
14.4k
      break;
415
416
32.9k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
32.9k
      op->address_mode = M68K_AM_REGI_ADDR;
419
32.9k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
32.9k
      break;
421
422
36.6k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
36.6k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
36.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
36.6k
      break;
427
428
59.4k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
59.4k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
59.4k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
59.4k
      break;
433
434
24.0k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
24.0k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
24.0k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
24.0k
      op->mem.disp = (int16_t)read_imm_16(info);
439
24.0k
      break;
440
441
31.6k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
31.6k
      get_with_index_address_mode(info, op, instruction, size, false);
444
31.6k
      break;
445
446
5.01k
    case 0x38:
447
      /* absolute short address */
448
5.01k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
5.01k
      op->imm = read_imm_16(info);
450
5.01k
      break;
451
452
2.48k
    case 0x39:
453
      /* absolute long address */
454
2.48k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
2.48k
      op->imm = read_imm_32(info);
456
2.48k
      break;
457
458
3.51k
    case 0x3a:
459
      /* program counter with displacement */
460
3.51k
      op->address_mode = M68K_AM_PCI_DISP;
461
3.51k
      op->mem.disp = (int16_t)read_imm_16(info);
462
3.51k
      break;
463
464
4.32k
    case 0x3b:
465
      /* program counter with index */
466
4.32k
      get_with_index_address_mode(info, op, instruction, size, true);
467
4.32k
      break;
468
469
4.67k
    case 0x3c:
470
4.67k
      op->address_mode = M68K_AM_IMMEDIATE;
471
4.67k
      op->type = M68K_OP_IMM;
472
473
4.67k
      if (size == 1)
474
957
        op->imm = read_imm_8(info) & 0xff;
475
3.71k
      else if (size == 2)
476
2.17k
        op->imm = read_imm_16(info) & 0xffff;
477
1.53k
      else if (size == 4)
478
1.07k
        op->imm = read_imm_32(info);
479
467
      else
480
467
        op->imm = read_imm_64(info);
481
482
4.67k
      break;
483
484
231
    default:
485
231
      break;
486
314k
  }
487
314k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
77.5k
{
491
77.5k
  info->groups[info->groups_count++] = (uint8_t)group;
492
77.5k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
457k
{
496
457k
  cs_m68k* ext;
497
498
457k
  MCInst_setOpcode(info->inst, opcode);
499
500
457k
  ext = &info->extension;
501
502
457k
  ext->op_count = (uint8_t)count;
503
457k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
457k
  ext->op_size.cpu_size = size;
505
506
457k
  return ext;
507
457k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
37.7k
{
511
37.7k
  cs_m68k_op* op0;
512
37.7k
  cs_m68k_op* op1;
513
37.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
37.7k
  op0 = &ext->operands[0];
516
37.7k
  op1 = &ext->operands[1];
517
518
37.7k
  if (isDreg) {
519
37.7k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
37.7k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
37.7k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
37.7k
  get_ea_mode_op(info, op1, info->ir, size);
527
37.7k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
37.7k
{
531
37.7k
  build_re_gen_1(info, true, opcode, size);
532
37.7k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
37.4k
{
536
37.4k
  cs_m68k_op* op0;
537
37.4k
  cs_m68k_op* op1;
538
37.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
37.4k
  op0 = &ext->operands[0];
541
37.4k
  op1 = &ext->operands[1];
542
543
37.4k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
37.4k
  if (isDreg) {
546
37.4k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
37.4k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
37.4k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
37.4k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
8.94k
{
556
8.94k
  cs_m68k_op* op0;
557
8.94k
  cs_m68k_op* op1;
558
8.94k
  cs_m68k_op* op2;
559
8.94k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
8.94k
  op0 = &ext->operands[0];
562
8.94k
  op1 = &ext->operands[1];
563
8.94k
  op2 = &ext->operands[2];
564
565
8.94k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
8.94k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
8.94k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
8.94k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
8.94k
  if (imm > 0) {
572
2.32k
    ext->op_count = 3;
573
2.32k
    op2->type = M68K_OP_IMM;
574
2.32k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
2.32k
    op2->imm = imm;
576
2.32k
  }
577
8.94k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
13.0k
{
581
13.0k
  cs_m68k_op* op0;
582
13.0k
  cs_m68k_op* op1;
583
13.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
13.0k
  op0 = &ext->operands[0];
586
13.0k
  op1 = &ext->operands[1];
587
588
13.0k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
13.0k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
13.0k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
13.0k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
13.0k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
40.8k
{
597
40.8k
  cs_m68k_op* op0;
598
40.8k
  cs_m68k_op* op1;
599
40.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
40.8k
  op0 = &ext->operands[0];
602
40.8k
  op1 = &ext->operands[1];
603
604
40.8k
  op0->type = M68K_OP_IMM;
605
40.8k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
40.8k
  op0->imm = imm;
607
608
40.8k
  get_ea_mode_op(info, op1, info->ir, size);
609
40.8k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
15.0k
{
613
15.0k
  cs_m68k_op* op0;
614
15.0k
  cs_m68k_op* op1;
615
15.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
15.0k
  op0 = &ext->operands[0];
618
15.0k
  op1 = &ext->operands[1];
619
620
15.0k
  op0->type = M68K_OP_IMM;
621
15.0k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
15.0k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
15.0k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
15.0k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
15.0k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
14.0k
{
630
14.0k
  cs_m68k_op* op0;
631
14.0k
  cs_m68k_op* op1;
632
14.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
14.0k
  op0 = &ext->operands[0];
635
14.0k
  op1 = &ext->operands[1];
636
637
14.0k
  op0->type = M68K_OP_IMM;
638
14.0k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
14.0k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
14.0k
  get_ea_mode_op(info, op1, info->ir, size);
642
14.0k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
9.50k
{
646
9.50k
  cs_m68k_op* op0;
647
9.50k
  cs_m68k_op* op1;
648
9.50k
  cs_m68k_op* op2;
649
9.50k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
9.50k
  op0 = &ext->operands[0];
652
9.50k
  op1 = &ext->operands[1];
653
9.50k
  op2 = &ext->operands[2];
654
655
9.50k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
9.50k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
9.50k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
9.50k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
9.50k
  if (imm > 0) {
662
3.24k
    ext->op_count = 3;
663
3.24k
    op2->type = M68K_OP_IMM;
664
3.24k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
3.24k
    op2->imm = imm;
666
3.24k
  }
667
9.50k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
27.8k
{
671
27.8k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
27.8k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
27.8k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
19.5k
{
677
19.5k
  cs_m68k_op* op0;
678
19.5k
  cs_m68k_op* op1;
679
19.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
19.5k
  op0 = &ext->operands[0];
682
19.5k
  op1 = &ext->operands[1];
683
684
19.5k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
19.5k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
19.5k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
19.5k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
47.6k
{
692
47.6k
  cs_m68k_op* op0;
693
47.6k
  cs_m68k_op* op1;
694
47.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
47.6k
  op0 = &ext->operands[0];
697
47.6k
  op1 = &ext->operands[1];
698
699
47.6k
  get_ea_mode_op(info, op0, info->ir, size);
700
47.6k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
47.6k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
2.42k
{
705
2.42k
  cs_m68k_op* op0;
706
2.42k
  cs_m68k_op* op1;
707
2.42k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
2.42k
  op0 = &ext->operands[0];
710
2.42k
  op1 = &ext->operands[1];
711
712
2.42k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
2.42k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
2.42k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
2.42k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
2.42k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
2.23k
{
721
2.23k
  cs_m68k_op* op0;
722
2.23k
  cs_m68k_op* op1;
723
2.23k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
2.23k
  op0 = &ext->operands[0];
726
2.23k
  op1 = &ext->operands[1];
727
728
2.23k
  op0->type = M68K_OP_IMM;
729
2.23k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
2.23k
  op0->imm = imm;
731
732
2.23k
  op1->address_mode = M68K_AM_NONE;
733
2.23k
  op1->reg = reg;
734
2.23k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
26.7k
{
738
26.7k
  cs_m68k_op* op;
739
26.7k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
26.7k
  op = &ext->operands[0];
742
743
26.7k
  op->type = M68K_OP_BR_DISP;
744
26.7k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
26.7k
  op->br_disp.disp = displacement;
746
26.7k
  op->br_disp.disp_size = size;
747
748
26.7k
  set_insn_group(info, M68K_GRP_JUMP);
749
26.7k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
26.7k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
5.50k
{
754
5.50k
  cs_m68k_op* op;
755
5.50k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
5.50k
  op = &ext->operands[0];
758
759
5.50k
  op->type = M68K_OP_IMM;
760
5.50k
  op->address_mode = M68K_AM_IMMEDIATE;
761
5.50k
  op->imm = immediate;
762
763
5.50k
  set_insn_group(info, M68K_GRP_JUMP);
764
5.50k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
18.7k
{
768
18.7k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
18.7k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
1.44k
{
773
1.44k
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
1.44k
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.06k
{
778
1.06k
  cs_m68k_op* op0;
779
1.06k
  cs_m68k_op* op1;
780
1.06k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.06k
  op0 = &ext->operands[0];
783
1.06k
  op1 = &ext->operands[1];
784
785
1.06k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.06k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.06k
  op1->type = M68K_OP_BR_DISP;
789
1.06k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.06k
  op1->br_disp.disp = displacement;
791
1.06k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.06k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.06k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.06k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
518
{
799
518
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
518
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
889
{
804
889
  cs_m68k_op* op0;
805
889
  cs_m68k_op* op1;
806
889
  cs_m68k_op* op2;
807
889
  uint32_t extension = read_imm_16(info);
808
889
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
889
  op0 = &ext->operands[0];
811
889
  op1 = &ext->operands[1];
812
889
  op2 = &ext->operands[2];
813
814
889
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
889
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
889
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
889
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
889
  get_ea_mode_op(info, op2, info->ir, size);
821
889
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
3.68k
{
825
3.68k
  uint8_t offset;
826
3.68k
  uint8_t width;
827
3.68k
  cs_m68k_op* op_ea;
828
3.68k
  cs_m68k_op* op1;
829
3.68k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
3.68k
  uint32_t extension = read_imm_16(info);
831
832
3.68k
  op_ea = &ext->operands[0];
833
3.68k
  op1 = &ext->operands[1];
834
835
3.68k
  if (BIT_B(extension))
836
1.95k
    offset = (extension >> 6) & 7;
837
1.73k
  else
838
1.73k
    offset = (extension >> 6) & 31;
839
840
3.68k
  if (BIT_5(extension))
841
1.72k
    width = extension & 7;
842
1.96k
  else
843
1.96k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
3.68k
  if (has_d_arg) {
846
1.98k
    ext->op_count = 2;
847
1.98k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.98k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.98k
  }
850
851
3.68k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
3.68k
  op_ea->mem.bitfield = 1;
854
3.68k
  op_ea->mem.width = width;
855
3.68k
  op_ea->mem.offset = offset;
856
3.68k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
822
{
860
822
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
822
  cs_m68k_op* op;
862
863
822
  op = &ext->operands[0];
864
865
822
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
822
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
822
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
2.22k
{
871
2.22k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
2.22k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
21.6k
  for (v >>= 1; v; v >>= 1) {
875
19.3k
    r <<= 1;
876
19.3k
    r |= v & 1;
877
19.3k
    s--;
878
19.3k
  }
879
880
2.22k
  return r <<= s; // shift when v's highest bits are zero
881
2.22k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
2.19k
{
885
2.19k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
2.19k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
9.48k
  for (v >>= 1; v; v >>= 1) {
889
7.29k
    r <<= 1;
890
7.29k
    r |= v & 1;
891
7.29k
    s--;
892
7.29k
  }
893
894
2.19k
  return r <<= s; // shift when v's highest bits are zero
895
2.19k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
4.44k
{
900
4.44k
  cs_m68k_op* op0;
901
4.44k
  cs_m68k_op* op1;
902
4.44k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
4.44k
  op0 = &ext->operands[0];
905
4.44k
  op1 = &ext->operands[1];
906
907
4.44k
  op0->type = M68K_OP_REG_BITS;
908
4.44k
  op0->register_bits = read_imm_16(info);
909
910
4.44k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
4.44k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
2.22k
    op0->register_bits = reverse_bits(op0->register_bits);
914
4.44k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
2.50k
{
918
2.50k
  cs_m68k_op* op0;
919
2.50k
  cs_m68k_op* op1;
920
2.50k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
2.50k
  op0 = &ext->operands[0];
923
2.50k
  op1 = &ext->operands[1];
924
925
2.50k
  op1->type = M68K_OP_REG_BITS;
926
2.50k
  op1->register_bits = read_imm_16(info);
927
928
2.50k
  get_ea_mode_op(info, op0, info->ir, size);
929
2.50k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
67.1k
{
933
67.1k
  cs_m68k_op* op;
934
67.1k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
67.1k
  MCInst_setOpcode(info->inst, opcode);
937
938
67.1k
  op = &ext->operands[0];
939
940
67.1k
  op->type = M68K_OP_IMM;
941
67.1k
  op->address_mode = M68K_AM_IMMEDIATE;
942
67.1k
  op->imm = data;
943
67.1k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
479
{
947
479
  build_imm(info, M68K_INS_ILLEGAL, data);
948
479
}
949
950
static void build_invalid(m68k_info *info, int data)
951
66.6k
{
952
66.6k
  build_imm(info, M68K_INS_INVALID, data);
953
66.6k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
3.63k
{
957
3.63k
  uint32_t word3;
958
3.63k
  uint32_t extension;
959
3.63k
  cs_m68k_op* op0;
960
3.63k
  cs_m68k_op* op1;
961
3.63k
  cs_m68k_op* op2;
962
3.63k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
3.63k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
3.63k
  word3 = peek_imm_32(info) & 0xffff;
967
3.63k
  if (!instruction_is_valid(info, word3))
968
1.21k
    return;
969
970
2.42k
  op0 = &ext->operands[0];
971
2.42k
  op1 = &ext->operands[1];
972
2.42k
  op2 = &ext->operands[2];
973
974
2.42k
  extension = read_imm_32(info);
975
976
2.42k
  op0->address_mode = M68K_AM_NONE;
977
2.42k
  op0->type = M68K_OP_REG_PAIR;
978
2.42k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
2.42k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
2.42k
  op1->address_mode = M68K_AM_NONE;
982
2.42k
  op1->type = M68K_OP_REG_PAIR;
983
2.42k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
2.42k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
2.42k
  reg_0 = (extension >> 28) & 7;
987
2.42k
  reg_1 = (extension >> 12) & 7;
988
989
2.42k
  op2->address_mode = M68K_AM_NONE;
990
2.42k
  op2->type = M68K_OP_REG_PAIR;
991
2.42k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
2.42k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
2.42k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
2.06k
{
997
2.06k
  cs_m68k_op* op0;
998
2.06k
  cs_m68k_op* op1;
999
2.06k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
2.06k
  uint32_t extension = read_imm_16(info);
1002
1003
2.06k
  if (BIT_B(extension))
1004
589
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
1.47k
  else
1006
1.47k
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
2.06k
  op0 = &ext->operands[0];
1009
2.06k
  op1 = &ext->operands[1];
1010
1011
2.06k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
2.06k
  op1->address_mode = M68K_AM_NONE;
1014
2.06k
  op1->type = M68K_OP_REG;
1015
2.06k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
2.06k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.63k
{
1020
1.63k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.63k
  int i;
1022
1023
4.89k
  for (i = 0; i < 2; ++i) {
1024
3.26k
    cs_m68k_op* op = &ext->operands[i];
1025
3.26k
    const int d = data[i];
1026
3.26k
    const int m = modes[i];
1027
1028
3.26k
    op->type = M68K_OP_MEM;
1029
1030
3.26k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.85k
      op->address_mode = m;
1032
1.85k
      op->reg = M68K_REG_A0 + d;
1033
1.85k
    } else {
1034
1.40k
      op->address_mode = m;
1035
1.40k
      op->imm = d;
1036
1.40k
    }
1037
3.26k
  }
1038
1.63k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
871
{
1042
871
  cs_m68k_op* op0;
1043
871
  cs_m68k_op* op1;
1044
871
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
871
  op0 = &ext->operands[0];
1047
871
  op1 = &ext->operands[1];
1048
1049
871
  op0->address_mode = M68K_AM_NONE;
1050
871
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
871
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
871
  op1->type = M68K_OP_IMM;
1054
871
  op1->imm = disp;
1055
871
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
2.25k
{
1059
2.25k
  cs_m68k_op* op0;
1060
2.25k
  cs_m68k_op* op1;
1061
2.25k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
2.25k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
370
    case 0:
1066
370
      d68000_invalid(info);
1067
370
      return;
1068
      // Line
1069
370
    case 1:
1070
370
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
370
      break;
1072
      // Page
1073
1.20k
    case 2:
1074
1.20k
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
1.20k
      break;
1076
      // All
1077
311
    case 3:
1078
311
      ext->op_count = 1;
1079
311
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
311
      break;
1081
2.25k
  }
1082
1083
1.88k
  op0 = &ext->operands[0];
1084
1.88k
  op1 = &ext->operands[1];
1085
1086
1.88k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.88k
  op0->type = M68K_OP_IMM;
1088
1.88k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.88k
  op1->type = M68K_OP_MEM;
1091
1.88k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.88k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.88k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
1.15k
{
1097
1.15k
  cs_m68k_op* op0;
1098
1.15k
  cs_m68k_op* op1;
1099
1.15k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
1.15k
  op0 = &ext->operands[0];
1102
1.15k
  op1 = &ext->operands[1];
1103
1104
1.15k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
1.15k
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
1.15k
  op1->type = M68K_OP_MEM;
1108
1.15k
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
1.15k
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
1.15k
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.76k
{
1114
2.76k
  cs_m68k_op* op0;
1115
2.76k
  cs_m68k_op* op1;
1116
2.76k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.76k
  op0 = &ext->operands[0];
1119
2.76k
  op1 = &ext->operands[1];
1120
1121
2.76k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.76k
  op0->type = M68K_OP_MEM;
1123
2.76k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.76k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.76k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.76k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
726
{
1131
726
  cs_m68k_op* op0;
1132
726
  cs_m68k_op* op1;
1133
726
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
726
  uint32_t extension = read_imm_16(info);
1135
1136
726
  op0 = &ext->operands[0];
1137
726
  op1 = &ext->operands[1];
1138
1139
726
  if (BIT_B(extension)) {
1140
305
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
305
    get_ea_mode_op(info, op1, info->ir, size);
1142
421
  } else {
1143
421
    get_ea_mode_op(info, op0, info->ir, size);
1144
421
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
421
  }
1146
726
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
37.4k
{
1150
37.4k
  build_er_gen_1(info, true, opcode, size);
1151
37.4k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
36.3k
{
1194
36.3k
  build_invalid(info, info->ir);
1195
36.3k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
479
{
1199
479
  build_illegal(info, info->ir);
1200
479
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
15.2k
{
1204
15.2k
  build_invalid(info, info->ir);
1205
15.2k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
15.0k
{
1209
15.0k
  build_invalid(info, info->ir);
1210
15.0k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
1.08k
{
1214
1.08k
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
1.08k
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
750
{
1219
750
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
750
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
897
{
1224
897
  build_er_1(info, M68K_INS_ADD, 1);
1225
897
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
771
{
1229
771
  build_er_1(info, M68K_INS_ADD, 2);
1230
771
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
843
{
1234
843
  build_er_1(info, M68K_INS_ADD, 4);
1235
843
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
848
{
1239
848
  build_re_1(info, M68K_INS_ADD, 1);
1240
848
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
898
{
1244
898
  build_re_1(info, M68K_INS_ADD, 2);
1245
898
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
726
{
1249
726
  build_re_1(info, M68K_INS_ADD, 4);
1250
726
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
3.59k
{
1254
3.59k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
3.59k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
3.80k
{
1259
3.80k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
3.80k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
916
{
1264
916
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
916
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
552
{
1269
552
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
552
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
619
{
1274
619
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
619
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.76k
{
1279
1.76k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.76k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
3.94k
{
1284
3.94k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
3.94k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
1.73k
{
1289
1.73k
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
1.73k
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
854
{
1294
854
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
854
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
648
{
1299
648
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
648
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
469
{
1304
469
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
469
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
977
{
1309
977
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
977
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
688
{
1314
688
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
688
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
422
{
1319
422
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
422
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
1.47k
{
1324
1.47k
  build_er_1(info, M68K_INS_AND, 1);
1325
1.47k
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
811
{
1329
811
  build_er_1(info, M68K_INS_AND, 2);
1330
811
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
1.00k
{
1334
1.00k
  build_er_1(info, M68K_INS_AND, 4);
1335
1.00k
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
462
{
1339
462
  build_re_1(info, M68K_INS_AND, 1);
1340
462
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
862
{
1344
862
  build_re_1(info, M68K_INS_AND, 2);
1345
862
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
589
{
1349
589
  build_re_1(info, M68K_INS_AND, 4);
1350
589
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
1.01k
{
1354
1.01k
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
1.01k
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
570
{
1359
570
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
570
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
602
{
1364
602
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
602
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
105
{
1369
105
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
105
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
533
{
1374
533
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
533
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.19k
{
1379
1.19k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.19k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
627
{
1384
627
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
627
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
629
{
1389
629
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
629
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
601
{
1394
601
  build_r(info, M68K_INS_ASR, 1);
1395
601
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
483
{
1399
483
  build_r(info, M68K_INS_ASR, 2);
1400
483
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
602
{
1404
602
  build_r(info, M68K_INS_ASR, 4);
1405
602
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
761
{
1409
761
  build_ea(info, M68K_INS_ASR, 2);
1410
761
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
879
{
1414
879
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
879
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
576
{
1419
576
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
576
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
527
{
1424
527
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
527
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
628
{
1429
628
  build_r(info, M68K_INS_ASL, 1);
1430
628
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
443
{
1434
443
  build_r(info, M68K_INS_ASL, 2);
1435
443
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
832
{
1439
832
  build_r(info, M68K_INS_ASL, 4);
1440
832
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
1.32k
{
1444
1.32k
  build_ea(info, M68K_INS_ASL, 2);
1445
1.32k
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
16.9k
{
1449
16.9k
  build_bcc(info, 1, make_int_8(info->ir));
1450
16.9k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.33k
{
1454
1.33k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.33k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
790
{
1459
790
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
465
  build_bcc(info, 4, read_imm_32(info));
1461
465
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
2.91k
{
1465
2.91k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
2.91k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
365
{
1470
365
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
365
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
2.13k
{
1475
2.13k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
2.13k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
165
{
1480
165
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
165
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
2.45k
{
1485
2.45k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
1.77k
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
1.77k
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
642
{
1491
642
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
487
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
487
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
1.04k
{
1498
1.04k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
282
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
282
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
561
{
1504
561
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
409
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
409
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
1.05k
{
1510
1.05k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
654
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
654
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
868
{
1516
868
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
310
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
310
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
1.00k
{
1522
1.00k
  cs_m68k* ext = &info->extension;
1523
1.00k
  cs_m68k_op temp;
1524
1525
1.00k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
614
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
614
  temp = ext->operands[0];
1531
614
  ext->operands[0] = ext->operands[1];
1532
614
  ext->operands[1] = temp;
1533
614
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
291
{
1537
291
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
145
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
145
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
785
{
1543
785
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
785
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
3.63k
{
1548
3.63k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
3.63k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
690
{
1553
690
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
690
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
255
{
1558
255
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
121
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
121
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
4.48k
{
1564
4.48k
  build_re_1(info, M68K_INS_BSET, 1);
1565
4.48k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
299
{
1569
299
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
299
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
2.15k
{
1574
2.15k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
2.15k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
1.29k
{
1579
1.29k
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
1.29k
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
322
{
1584
322
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
163
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
163
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
6.39k
{
1590
6.39k
  build_re_1(info, M68K_INS_BTST, 4);
1591
6.39k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
399
{
1595
399
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
399
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
86
{
1600
86
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
499
{
1606
499
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
226
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
226
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
865
{
1612
865
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
518
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
518
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
304
{
1618
304
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
145
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
145
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
1.99k
{
1624
1.99k
  build_cas2(info, 2);
1625
1.99k
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
1.63k
{
1629
1.63k
  build_cas2(info, 4);
1630
1.63k
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
750
{
1634
750
  build_er_1(info, M68K_INS_CHK, 2);
1635
750
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.92k
{
1639
1.92k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
1.35k
  build_er_1(info, M68K_INS_CHK, 4);
1641
1.35k
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
1.61k
{
1645
1.61k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
1.09k
  build_chk2_cmp2(info, 1);
1647
1.09k
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
322
{
1651
322
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
152
  build_chk2_cmp2(info, 2);
1653
152
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
1.08k
{
1657
1.08k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
819
  build_chk2_cmp2(info, 4);
1659
819
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
1.02k
{
1663
1.02k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
688
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
688
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
537
{
1669
537
  build_ea(info, M68K_INS_CLR, 1);
1670
537
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
774
{
1674
774
  build_ea(info, M68K_INS_CLR, 2);
1675
774
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
620
{
1679
620
  build_ea(info, M68K_INS_CLR, 4);
1680
620
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
1.60k
{
1684
1.60k
  build_er_1(info, M68K_INS_CMP, 1);
1685
1.60k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.63k
{
1689
1.63k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.63k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
3.31k
{
1694
3.31k
  build_er_1(info, M68K_INS_CMP, 4);
1695
3.31k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
1.37k
{
1699
1.37k
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
1.37k
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
970
{
1704
970
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
970
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
404
{
1709
404
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
404
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
593
{
1714
593
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
324
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
324
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
788
{
1720
788
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
288
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
288
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
562
{
1726
562
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
562
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
509
{
1731
509
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
239
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
239
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
915
{
1737
915
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
495
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
495
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
252
{
1743
252
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
252
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
202
{
1748
202
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
108
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
108
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
591
{
1754
591
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
328
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
328
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
449
{
1760
449
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
449
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
1.24k
{
1765
1.24k
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
1.24k
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
728
{
1770
728
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
728
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
6.75k
{
1775
6.75k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
6.75k
  op->type = M68K_OP_BR_DISP;
1777
6.75k
  op->br_disp.disp = displacement;
1778
6.75k
  op->br_disp.disp_size = size;
1779
6.75k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
3.90k
{
1783
3.90k
  cs_m68k_op* op0;
1784
3.90k
  cs_m68k* ext;
1785
3.90k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
2.72k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
274
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
274
    info->pc += 2;
1791
274
    return;
1792
274
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
2.44k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
2.44k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
2.44k
  op0 = &ext->operands[0];
1799
1800
2.44k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
2.44k
  set_insn_group(info, M68K_GRP_JUMP);
1803
2.44k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
2.44k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
4.57k
{
1808
4.57k
  cs_m68k* ext;
1809
4.57k
  cs_m68k_op* op0;
1810
1811
4.57k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
2.89k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
2.89k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
2.89k
  op0 = &ext->operands[0];
1818
1819
2.89k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
2.89k
  set_insn_group(info, M68K_GRP_JUMP);
1822
2.89k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
2.89k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
2.46k
{
1827
2.46k
  cs_m68k* ext;
1828
2.46k
  cs_m68k_op* op0;
1829
2.46k
  cs_m68k_op* op1;
1830
2.46k
  uint32_t ext1, ext2;
1831
1832
2.46k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.40k
  ext1 = read_imm_16(info);
1835
1.40k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.40k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.40k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.40k
  op0 = &ext->operands[0];
1842
1.40k
  op1 = &ext->operands[1];
1843
1844
1.40k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.40k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.40k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.40k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.40k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.99k
{
1854
1.99k
  cs_m68k_op* special;
1855
1.99k
  cs_m68k_op* op_ea;
1856
1857
1.99k
  int regsel = (extension >> 10) & 0x7;
1858
1.99k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.99k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.99k
  special = &ext->operands[0];
1863
1.99k
  op_ea = &ext->operands[1];
1864
1865
1.99k
  if (!dir) {
1866
944
    cs_m68k_op* t = special;
1867
944
    special = op_ea;
1868
944
    op_ea = t;
1869
944
  }
1870
1871
1.99k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.99k
  if (regsel & 4)
1874
758
    special->reg = M68K_REG_FPCR;
1875
1.23k
  else if (regsel & 2)
1876
440
    special->reg = M68K_REG_FPSR;
1877
793
  else if (regsel & 1)
1878
400
    special->reg = M68K_REG_FPIAR;
1879
1.99k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
5.32k
{
1883
5.32k
  cs_m68k_op* op_reglist;
1884
5.32k
  cs_m68k_op* op_ea;
1885
5.32k
  int dir = (extension >> 13) & 0x1;
1886
5.32k
  int mode = (extension >> 11) & 0x3;
1887
5.32k
  uint32_t reglist = extension & 0xff;
1888
5.32k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
5.32k
  op_reglist = &ext->operands[0];
1891
5.32k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
5.32k
  if (!dir) {
1896
1.07k
    cs_m68k_op* t = op_reglist;
1897
1.07k
    op_reglist = op_ea;
1898
1.07k
    op_ea = t;
1899
1.07k
  }
1900
1901
5.32k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
5.32k
  switch (mode) {
1904
415
    case 1 : // Dynamic list in dn register
1905
415
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
415
      break;
1907
1908
1.66k
    case 0 :
1909
1.66k
      op_reglist->address_mode = M68K_AM_NONE;
1910
1.66k
      op_reglist->type = M68K_OP_REG_BITS;
1911
1.66k
      op_reglist->register_bits = reglist << 16;
1912
1.66k
      break;
1913
1914
2.19k
    case 2 : // Static list
1915
2.19k
      op_reglist->address_mode = M68K_AM_NONE;
1916
2.19k
      op_reglist->type = M68K_OP_REG_BITS;
1917
2.19k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
2.19k
      break;
1919
5.32k
  }
1920
5.32k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
26.8k
{
1924
26.8k
  cs_m68k *ext;
1925
26.8k
  cs_m68k_op* op0;
1926
26.8k
  cs_m68k_op* op1;
1927
26.8k
  bool supports_single_op;
1928
26.8k
  uint32_t next;
1929
26.8k
  int rm, src, dst, opmode;
1930
1931
1932
26.8k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
24.5k
  supports_single_op = true;
1935
1936
24.5k
  next = read_imm_16(info);
1937
1938
24.5k
  rm = (next >> 14) & 0x1;
1939
24.5k
  src = (next >> 10) & 0x7;
1940
24.5k
  dst = (next >> 7) & 0x7;
1941
24.5k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
24.5k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
167
    cs_m68k_op* op0;
1947
167
    cs_m68k_op* op1;
1948
167
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
167
    op0 = &ext->operands[0];
1951
167
    op1 = &ext->operands[1];
1952
1953
167
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
167
    op0->type = M68K_OP_IMM;
1955
167
    op0->imm = next & 0x3f;
1956
1957
167
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
167
    return;
1960
167
  }
1961
1962
  // deal with extended move stuff
1963
1964
24.3k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
944
    case 0x4: // FMOVEM ea, FPCR
1967
1.99k
    case 0x5: // FMOVEM FPCR, ea
1968
1.99k
      fmove_fpcr(info, next);
1969
1.99k
      return;
1970
1971
    // fmovem list
1972
1.07k
    case 0x6:
1973
5.32k
    case 0x7:
1974
5.32k
      fmovem(info, next);
1975
5.32k
      return;
1976
24.3k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
17.0k
  if ((next >> 6) & 1)
1981
8.11k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
17.0k
  switch (opmode) {
1986
948
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
1.06k
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
164
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
234
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
157
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
347
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
393
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
292
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
333
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
196
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
148
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
372
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
356
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
555
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
777
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
569
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
375
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
299
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
204
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
198
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
1.05k
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
329
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
189
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
150
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
436
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
165
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
628
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
706
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
390
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
783
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
336
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
153
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
259
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
179
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
303
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
466
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
747
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.81k
    default:
2024
1.81k
      break;
2025
17.0k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
17.0k
  if ((next >> 6) & 1) {
2032
8.11k
    if ((next >> 2) & 1)
2033
2.86k
      info->inst->Opcode += 2;
2034
5.25k
    else
2035
5.25k
      info->inst->Opcode += 1;
2036
8.11k
  }
2037
2038
17.0k
  ext = &info->extension;
2039
2040
17.0k
  ext->op_count = 2;
2041
17.0k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
17.0k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
17.0k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
168
    op0 = &ext->operands[1];
2047
168
    op1 = &ext->operands[0];
2048
16.9k
  } else {
2049
16.9k
    op0 = &ext->operands[0];
2050
16.9k
    op1 = &ext->operands[1];
2051
16.9k
  }
2052
2053
17.0k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.37k
    ext->op_count = 1;
2055
1.37k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.37k
    return;
2057
1.37k
  }
2058
2059
15.6k
  if (rm == 1) {
2060
8.42k
    switch (src) {
2061
1.64k
      case 0x00 :
2062
1.64k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.64k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.64k
        break;
2065
2066
1.16k
      case 0x06 :
2067
1.16k
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
1.16k
        get_ea_mode_op(info, op0, info->ir, 1);
2069
1.16k
        break;
2070
2071
1.53k
      case 0x04 :
2072
1.53k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.53k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.53k
        break;
2075
2076
1.81k
      case 0x01 :
2077
1.81k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
1.81k
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
1.81k
        get_ea_mode_op(info, op0, info->ir, 4);
2080
1.81k
        op0->type = M68K_OP_FP_SINGLE;
2081
1.81k
        break;
2082
2083
1.19k
      case 0x05:
2084
1.19k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
1.19k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
1.19k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
1.19k
        op0->type = M68K_OP_FP_DOUBLE;
2088
1.19k
        break;
2089
2090
1.07k
      default :
2091
1.07k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.07k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.07k
        break;
2094
8.42k
    }
2095
8.42k
  } else {
2096
7.27k
    op0->reg = M68K_REG_FP0 + src;
2097
7.27k
  }
2098
2099
15.6k
  op1->reg = M68K_REG_FP0 + dst;
2100
15.6k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
2.43k
{
2104
2.43k
  cs_m68k* ext;
2105
2.43k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
1.59k
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
1.59k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
1.59k
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
2.12k
{
2113
2.12k
  cs_m68k* ext;
2114
2115
2.12k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
1.29k
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
1.29k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
1.29k
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
2.10k
{
2123
2.10k
  cs_m68k* ext;
2124
2125
2.10k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
1.33k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
1.33k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
1.33k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
1.33k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
813
{
2136
813
  uint32_t extension1;
2137
813
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
489
  extension1 = read_imm_16(info);
2140
2141
489
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
489
  info->inst->Opcode += (extension1 & 0x2f);
2145
489
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
689
{
2149
689
  uint32_t extension1, extension2;
2150
689
  cs_m68k_op* op0;
2151
689
  cs_m68k* ext;
2152
2153
689
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
354
  extension1 = read_imm_16(info);
2156
354
  extension2 = read_imm_16(info);
2157
2158
354
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
354
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
354
  op0 = &ext->operands[0];
2164
2165
354
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
354
  op0->type = M68K_OP_IMM;
2167
354
  op0->imm = extension2;
2168
354
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
387
{
2172
387
  uint32_t extension1, extension2;
2173
387
  cs_m68k* ext;
2174
387
  cs_m68k_op* op0;
2175
2176
387
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
218
  extension1 = read_imm_16(info);
2179
218
  extension2 = read_imm_32(info);
2180
2181
218
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
218
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
218
  op0 = &ext->operands[0];
2187
2188
218
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
218
  op0->type = M68K_OP_IMM;
2190
218
  op0->imm = extension2;
2191
218
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
2.12k
{
2195
2.12k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.56k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.56k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
544
{
2201
544
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
544
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
518
{
2206
518
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
518
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.92k
{
2211
1.92k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.92k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
1.10k
{
2216
1.10k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
1.10k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.10k
{
2221
1.10k
  uint32_t extension, insn_signed;
2222
1.10k
  cs_m68k* ext;
2223
1.10k
  cs_m68k_op* op0;
2224
1.10k
  cs_m68k_op* op1;
2225
1.10k
  uint32_t reg_0, reg_1;
2226
2227
1.10k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
857
  extension = read_imm_16(info);
2230
857
  insn_signed = 0;
2231
2232
857
  if (BIT_B((extension)))
2233
168
    insn_signed = 1;
2234
2235
857
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
857
  op0 = &ext->operands[0];
2238
857
  op1 = &ext->operands[1];
2239
2240
857
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
857
  reg_0 = extension & 7;
2243
857
  reg_1 = (extension >> 12) & 7;
2244
2245
857
  op1->address_mode = M68K_AM_NONE;
2246
857
  op1->type = M68K_OP_REG_PAIR;
2247
857
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
857
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
857
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
542
    op1->type = M68K_OP_REG;
2252
542
    op1->reg = M68K_REG_D0 + reg_1;
2253
542
  }
2254
857
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
1.37k
{
2258
1.37k
  build_re_1(info, M68K_INS_EOR, 1);
2259
1.37k
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
1.23k
{
2263
1.23k
  build_re_1(info, M68K_INS_EOR, 2);
2264
1.23k
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
4.00k
{
2268
4.00k
  build_re_1(info, M68K_INS_EOR, 4);
2269
4.00k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
380
{
2273
380
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
380
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
510
{
2278
510
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
510
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
881
{
2283
881
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
881
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
149
{
2288
149
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
149
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
182
{
2293
182
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
182
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
196
{
2298
196
  build_r(info, M68K_INS_EXG, 4);
2299
196
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
400
{
2303
400
  cs_m68k_op* op0;
2304
400
  cs_m68k_op* op1;
2305
400
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
400
  op0 = &ext->operands[0];
2308
400
  op1 = &ext->operands[1];
2309
2310
400
  op0->address_mode = M68K_AM_NONE;
2311
400
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
400
  op1->address_mode = M68K_AM_NONE;
2314
400
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
400
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
190
{
2319
190
  cs_m68k_op* op0;
2320
190
  cs_m68k_op* op1;
2321
190
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
190
  op0 = &ext->operands[0];
2324
190
  op1 = &ext->operands[1];
2325
2326
190
  op0->address_mode = M68K_AM_NONE;
2327
190
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
190
  op1->address_mode = M68K_AM_NONE;
2330
190
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
190
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
116
{
2335
116
  build_d(info, M68K_INS_EXT, 2);
2336
116
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
193
{
2340
193
  build_d(info, M68K_INS_EXT, 4);
2341
193
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
935
{
2345
935
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
402
  build_d(info, M68K_INS_EXTB, 4);
2347
402
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
431
{
2351
431
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
431
  set_insn_group(info, M68K_GRP_JUMP);
2353
431
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
431
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
401
{
2358
401
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
401
  set_insn_group(info, M68K_GRP_JUMP);
2360
401
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
401
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
936
{
2365
936
  build_ea_a(info, M68K_INS_LEA, 4);
2366
936
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
425
{
2370
425
  build_link(info, read_imm_16(info), 2);
2371
425
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
548
{
2375
548
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
446
  build_link(info, read_imm_32(info), 4);
2377
446
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
1.07k
{
2381
1.07k
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
1.07k
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
807
{
2386
807
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
807
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
448
{
2391
448
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
448
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
658
{
2396
658
  build_r(info, M68K_INS_LSR, 1);
2397
658
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
531
{
2401
531
  build_r(info, M68K_INS_LSR, 2);
2402
531
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
453
{
2406
453
  build_r(info, M68K_INS_LSR, 4);
2407
453
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
2.43k
{
2411
2.43k
  build_ea(info, M68K_INS_LSR, 2);
2412
2.43k
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
847
{
2416
847
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
847
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
378
{
2421
378
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
378
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
286
{
2426
286
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
286
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
663
{
2431
663
  build_r(info, M68K_INS_LSL, 1);
2432
663
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
365
{
2436
365
  build_r(info, M68K_INS_LSL, 2);
2437
365
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
326
{
2441
326
  build_r(info, M68K_INS_LSL, 4);
2442
326
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
737
{
2446
737
  build_ea(info, M68K_INS_LSL, 2);
2447
737
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
12.6k
{
2451
12.6k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
12.6k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
14.5k
{
2456
14.5k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
14.5k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
20.4k
{
2461
20.4k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
20.4k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
2.34k
{
2466
2.34k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
2.34k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
4.17k
{
2471
4.17k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
4.17k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
1.49k
{
2476
1.49k
  cs_m68k_op* op0;
2477
1.49k
  cs_m68k_op* op1;
2478
1.49k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
1.49k
  op0 = &ext->operands[0];
2481
1.49k
  op1 = &ext->operands[1];
2482
2483
1.49k
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
1.49k
  op1->address_mode = M68K_AM_NONE;
2486
1.49k
  op1->reg = M68K_REG_CCR;
2487
1.49k
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
1.33k
{
2491
1.33k
  cs_m68k_op* op0;
2492
1.33k
  cs_m68k_op* op1;
2493
1.33k
  cs_m68k* ext;
2494
2495
1.33k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
538
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
538
  op0 = &ext->operands[0];
2500
538
  op1 = &ext->operands[1];
2501
2502
538
  op0->address_mode = M68K_AM_NONE;
2503
538
  op0->reg = M68K_REG_CCR;
2504
2505
538
  get_ea_mode_op(info, op1, info->ir, 1);
2506
538
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
1.46k
{
2510
1.46k
  cs_m68k_op* op0;
2511
1.46k
  cs_m68k_op* op1;
2512
1.46k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
1.46k
  op0 = &ext->operands[0];
2515
1.46k
  op1 = &ext->operands[1];
2516
2517
1.46k
  op0->address_mode = M68K_AM_NONE;
2518
1.46k
  op0->reg = M68K_REG_SR;
2519
2520
1.46k
  get_ea_mode_op(info, op1, info->ir, 2);
2521
1.46k
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
529
{
2525
529
  cs_m68k_op* op0;
2526
529
  cs_m68k_op* op1;
2527
529
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
529
  op0 = &ext->operands[0];
2530
529
  op1 = &ext->operands[1];
2531
2532
529
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
529
  op1->address_mode = M68K_AM_NONE;
2535
529
  op1->reg = M68K_REG_SR;
2536
529
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
334
{
2540
334
  cs_m68k_op* op0;
2541
334
  cs_m68k_op* op1;
2542
334
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
334
  op0 = &ext->operands[0];
2545
334
  op1 = &ext->operands[1];
2546
2547
334
  op0->address_mode = M68K_AM_NONE;
2548
334
  op0->reg = M68K_REG_USP;
2549
2550
334
  op1->address_mode = M68K_AM_NONE;
2551
334
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
334
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
487
{
2556
487
  cs_m68k_op* op0;
2557
487
  cs_m68k_op* op1;
2558
487
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
487
  op0 = &ext->operands[0];
2561
487
  op1 = &ext->operands[1];
2562
2563
487
  op0->address_mode = M68K_AM_NONE;
2564
487
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
487
  op1->address_mode = M68K_AM_NONE;
2567
487
  op1->reg = M68K_REG_USP;
2568
487
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
5.89k
{
2572
5.89k
  uint32_t extension;
2573
5.89k
  m68k_reg reg;
2574
5.89k
  cs_m68k* ext;
2575
5.89k
  cs_m68k_op* op0;
2576
5.89k
  cs_m68k_op* op1;
2577
2578
2579
5.89k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
5.54k
  extension = read_imm_16(info);
2582
5.54k
  reg = M68K_REG_INVALID;
2583
2584
5.54k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
5.54k
  op0 = &ext->operands[0];
2587
5.54k
  op1 = &ext->operands[1];
2588
2589
5.54k
  switch (extension & 0xfff) {
2590
107
    case 0x000: reg = M68K_REG_SFC; break;
2591
189
    case 0x001: reg = M68K_REG_DFC; break;
2592
111
    case 0x800: reg = M68K_REG_USP; break;
2593
173
    case 0x801: reg = M68K_REG_VBR; break;
2594
272
    case 0x002: reg = M68K_REG_CACR; break;
2595
148
    case 0x802: reg = M68K_REG_CAAR; break;
2596
419
    case 0x803: reg = M68K_REG_MSP; break;
2597
180
    case 0x804: reg = M68K_REG_ISP; break;
2598
228
    case 0x003: reg = M68K_REG_TC; break;
2599
253
    case 0x004: reg = M68K_REG_ITT0; break;
2600
315
    case 0x005: reg = M68K_REG_ITT1; break;
2601
152
    case 0x006: reg = M68K_REG_DTT0; break;
2602
532
    case 0x007: reg = M68K_REG_DTT1; break;
2603
146
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
380
    case 0x806: reg = M68K_REG_URP; break;
2605
313
    case 0x807: reg = M68K_REG_SRP; break;
2606
5.54k
  }
2607
2608
5.54k
  if (BIT_0(info->ir)) {
2609
1.73k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
1.73k
    op1->reg = reg;
2611
3.81k
  } else {
2612
3.81k
    op0->reg = reg;
2613
3.81k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
3.81k
  }
2615
5.54k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.77k
{
2619
1.77k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.77k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
448
{
2624
448
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
448
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
1.34k
{
2629
1.34k
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
1.34k
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
1.16k
{
2634
1.16k
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
1.16k
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
1.06k
{
2639
1.06k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
1.06k
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
1.15k
{
2644
1.15k
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
1.15k
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
577
{
2649
577
  build_movep_re(info, 2);
2650
577
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
582
{
2654
582
  build_movep_re(info, 4);
2655
582
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.12k
{
2659
1.12k
  build_movep_er(info, 2);
2660
1.12k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
1.64k
{
2664
1.64k
  build_movep_er(info, 4);
2665
1.64k
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
414
{
2669
414
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
297
  build_moves(info, 1);
2671
297
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
220
{
2675
  //uint32_t extension;
2676
220
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
114
  build_moves(info, 2);
2678
114
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
531
{
2682
531
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
315
  build_moves(info, 4);
2684
315
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
17.3k
{
2688
17.3k
  cs_m68k_op* op0;
2689
17.3k
  cs_m68k_op* op1;
2690
2691
17.3k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
17.3k
  op0 = &ext->operands[0];
2694
17.3k
  op1 = &ext->operands[1];
2695
2696
17.3k
  op0->type = M68K_OP_IMM;
2697
17.3k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
17.3k
  op0->imm = (info->ir & 0xff);
2699
2700
17.3k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
17.3k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
17.3k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
400
{
2706
400
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
400
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
400
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
222
  build_move16(info, data, modes);
2712
222
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
817
{
2716
817
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
817
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
817
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
356
  build_move16(info, data, modes);
2722
356
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
833
{
2726
833
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
833
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
833
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
429
  build_move16(info, data, modes);
2732
429
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
476
{
2736
476
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
476
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
476
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
320
  build_move16(info, data, modes);
2742
320
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
428
{
2746
428
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
428
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
428
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
304
  build_move16(info, data, modes);
2752
304
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
2.23k
{
2756
2.23k
  build_er_1(info, M68K_INS_MULS, 2);
2757
2.23k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
2.92k
{
2761
2.92k
  build_er_1(info, M68K_INS_MULU, 2);
2762
2.92k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
1.01k
{
2766
1.01k
  uint32_t extension, insn_signed;
2767
1.01k
  cs_m68k* ext;
2768
1.01k
  cs_m68k_op* op0;
2769
1.01k
  cs_m68k_op* op1;
2770
1.01k
  uint32_t reg_0, reg_1;
2771
2772
1.01k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
741
  extension = read_imm_16(info);
2775
741
  insn_signed = 0;
2776
2777
741
  if (BIT_B((extension)))
2778
305
    insn_signed = 1;
2779
2780
741
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
741
  op0 = &ext->operands[0];
2783
741
  op1 = &ext->operands[1];
2784
2785
741
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
741
  reg_0 = extension & 7;
2788
741
  reg_1 = (extension >> 12) & 7;
2789
2790
741
  op1->address_mode = M68K_AM_NONE;
2791
741
  op1->type = M68K_OP_REG_PAIR;
2792
741
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
741
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
741
  if (!BIT_A(extension)) {
2796
181
    op1->type = M68K_OP_REG;
2797
181
    op1->reg = M68K_REG_D0 + reg_1;
2798
181
  }
2799
741
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
919
{
2803
919
  build_ea(info, M68K_INS_NBCD, 1);
2804
919
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
881
{
2808
881
  build_ea(info, M68K_INS_NEG, 1);
2809
881
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
1.38k
{
2813
1.38k
  build_ea(info, M68K_INS_NEG, 2);
2814
1.38k
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
563
{
2818
563
  build_ea(info, M68K_INS_NEG, 4);
2819
563
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
1.06k
{
2823
1.06k
  build_ea(info, M68K_INS_NEGX, 1);
2824
1.06k
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
1.20k
{
2828
1.20k
  build_ea(info, M68K_INS_NEGX, 2);
2829
1.20k
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
793
{
2833
793
  build_ea(info, M68K_INS_NEGX, 4);
2834
793
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
108
{
2838
108
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
108
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
660
{
2843
660
  build_ea(info, M68K_INS_NOT, 1);
2844
660
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
971
{
2848
971
  build_ea(info, M68K_INS_NOT, 2);
2849
971
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
741
{
2853
741
  build_ea(info, M68K_INS_NOT, 4);
2854
741
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
2.17k
{
2858
2.17k
  build_er_1(info, M68K_INS_OR, 1);
2859
2.17k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
1.07k
{
2863
1.07k
  build_er_1(info, M68K_INS_OR, 2);
2864
1.07k
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
3.13k
{
2868
3.13k
  build_er_1(info, M68K_INS_OR, 4);
2869
3.13k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
1.22k
{
2873
1.22k
  build_re_1(info, M68K_INS_OR, 1);
2874
1.22k
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
1.46k
{
2878
1.46k
  build_re_1(info, M68K_INS_OR, 2);
2879
1.46k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.73k
{
2883
1.73k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.73k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
22.6k
{
2888
22.6k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
22.6k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
2.24k
{
2893
2.24k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
2.24k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
2.37k
{
2898
2.37k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
2.37k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
721
{
2903
721
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
721
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
545
{
2908
545
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
545
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
1.54k
{
2913
1.54k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
974
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
974
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.85k
{
2919
1.85k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
1.14k
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
1.14k
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
514
{
2925
514
  build_ea(info, M68K_INS_PEA, 4);
2926
514
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
940
{
2930
940
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
940
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
831
{
2935
831
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
831
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
761
{
2940
761
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
761
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
453
{
2945
453
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
453
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
548
{
2950
548
  build_r(info, M68K_INS_ROR, 1);
2951
548
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
717
{
2955
717
  build_r(info, M68K_INS_ROR, 2);
2956
717
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
504
{
2960
504
  build_r(info, M68K_INS_ROR, 4);
2961
504
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
628
{
2965
628
  build_ea(info, M68K_INS_ROR, 2);
2966
628
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
653
{
2970
653
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
653
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
473
{
2975
473
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
473
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
488
{
2980
488
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
488
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
833
{
2985
833
  build_r(info, M68K_INS_ROL, 1);
2986
833
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
426
{
2990
426
  build_r(info, M68K_INS_ROL, 2);
2991
426
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
548
{
2995
548
  build_r(info, M68K_INS_ROL, 4);
2996
548
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
1.21k
{
3000
1.21k
  build_ea(info, M68K_INS_ROL, 2);
3001
1.21k
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
766
{
3005
766
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
766
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
554
{
3010
554
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
554
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
359
{
3015
359
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
359
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
401
{
3020
401
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
401
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
302
{
3025
302
  build_r(info, M68K_INS_ROXR, 2);
3026
302
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
478
{
3030
478
  build_r(info, M68K_INS_ROXR, 4);
3031
478
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
1.23k
{
3035
1.23k
  build_ea(info, M68K_INS_ROXR, 2);
3036
1.23k
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
362
{
3040
362
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
362
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
448
{
3045
448
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
448
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
274
{
3050
274
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
274
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
740
{
3055
740
  build_r(info, M68K_INS_ROXL, 1);
3056
740
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
307
{
3060
307
  build_r(info, M68K_INS_ROXL, 2);
3061
307
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
836
{
3065
836
  build_r(info, M68K_INS_ROXL, 4);
3066
836
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
738
{
3070
738
  build_ea(info, M68K_INS_ROXL, 2);
3071
738
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
956
{
3075
956
  set_insn_group(info, M68K_GRP_RET);
3076
956
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
811
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
811
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
162
{
3082
162
  set_insn_group(info, M68K_GRP_IRET);
3083
162
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
162
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
470
{
3088
470
  cs_m68k* ext;
3089
470
  cs_m68k_op* op;
3090
3091
470
  set_insn_group(info, M68K_GRP_RET);
3092
3093
470
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
122
{
3112
122
  set_insn_group(info, M68K_GRP_RET);
3113
122
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
122
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
293
{
3118
293
  set_insn_group(info, M68K_GRP_RET);
3119
293
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
293
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
1.07k
{
3124
1.07k
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
1.07k
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
1.15k
{
3129
1.15k
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
1.15k
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
2.51k
{
3134
2.51k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
2.51k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
2.51k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
145
{
3140
145
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
145
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.84k
{
3145
1.84k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.84k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.99k
{
3150
1.99k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.99k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
4.53k
{
3155
4.53k
  build_er_1(info, M68K_INS_SUB, 4);
3156
4.53k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
974
{
3160
974
  build_re_1(info, M68K_INS_SUB, 1);
3161
974
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
1.08k
{
3165
1.08k
  build_re_1(info, M68K_INS_SUB, 2);
3166
1.08k
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
4.30k
{
3170
4.30k
  build_re_1(info, M68K_INS_SUB, 4);
3171
4.30k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.32k
{
3175
1.32k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.32k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
1.05k
{
3180
1.05k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
1.05k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
2.18k
{
3185
2.18k
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
2.18k
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
665
{
3190
665
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
665
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
508
{
3195
508
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
508
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.86k
{
3200
1.86k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.86k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
3.74k
{
3205
3.74k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
3.74k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
1.00k
{
3210
1.00k
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
1.00k
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
863
{
3215
863
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
863
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
417
{
3220
417
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
417
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
808
{
3225
808
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
808
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
853
{
3230
853
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
853
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
1.32k
{
3235
1.32k
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
1.32k
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
485
{
3240
485
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
485
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
111
{
3245
111
  build_d(info, M68K_INS_SWAP, 0);
3246
111
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
746
{
3250
746
  build_ea(info, M68K_INS_TAS, 1);
3251
746
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.33k
{
3255
1.33k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.33k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
1.16k
{
3260
1.16k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
728
  build_trap(info, 0, 0);
3262
3263
728
  info->extension.op_count = 0;
3264
728
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
735
{
3268
735
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
446
  build_trap(info, 2, read_imm_16(info));
3270
446
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
543
{
3274
543
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
273
  build_trap(info, 4, read_imm_32(info));
3276
273
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
455
{
3280
455
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
455
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
695
{
3285
695
  build_ea(info, M68K_INS_TST, 1);
3286
695
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
799
{
3290
799
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
451
  build_ea(info, M68K_INS_TST, 1);
3292
451
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
652
{
3296
652
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
492
  build_ea(info, M68K_INS_TST, 1);
3298
492
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
485
{
3302
485
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
207
  build_ea(info, M68K_INS_TST, 1);
3304
207
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
526
{
3308
526
  build_ea(info, M68K_INS_TST, 2);
3309
526
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
2.52k
{
3313
2.52k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
803
  build_ea(info, M68K_INS_TST, 2);
3315
803
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
1.10k
{
3319
1.10k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
278
  build_ea(info, M68K_INS_TST, 2);
3321
278
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
417
{
3325
417
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
278
  build_ea(info, M68K_INS_TST, 2);
3327
278
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
507
{
3331
507
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
319
  build_ea(info, M68K_INS_TST, 2);
3333
319
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
878
{
3337
878
  build_ea(info, M68K_INS_TST, 4);
3338
878
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
1.03k
{
3342
1.03k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
582
  build_ea(info, M68K_INS_TST, 4);
3344
582
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
708
{
3348
708
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
299
  build_ea(info, M68K_INS_TST, 4);
3350
299
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
708
{
3354
708
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
323
  build_ea(info, M68K_INS_TST, 4);
3356
323
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
675
{
3360
675
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
265
  build_ea(info, M68K_INS_TST, 4);
3362
265
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
309
{
3366
309
  cs_m68k_op* op;
3367
309
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
309
  op = &ext->operands[0];
3370
3371
309
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
309
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
309
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
3.03k
{
3377
3.03k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.75k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.75k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
2.77k
{
3383
2.77k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.70k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.70k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
478k
{
3392
478k
  const unsigned int instruction = info->ir;
3393
478k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
478k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
478k
    (i->instruction == d68000_invalid) ) {
3397
2.93k
    d68000_invalid(info);
3398
2.93k
    return 0;
3399
2.93k
  }
3400
3401
475k
  return 1;
3402
478k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
626k
{
3406
626k
  uint8_t i;
3407
3408
895k
  for (i = 0; i < count; ++i) {
3409
281k
    if (regs[i] == (uint16_t)reg)
3410
12.3k
      return 1;
3411
281k
  }
3412
3413
614k
  return 0;
3414
626k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
670k
{
3418
670k
  if (reg == M68K_REG_INVALID)
3419
43.7k
    return;
3420
3421
626k
  if (write)
3422
370k
  {
3423
370k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
7.50k
      return;
3425
3426
362k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
362k
    info->regs_write_count++;
3428
362k
  }
3429
256k
  else
3430
256k
  {
3431
256k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
4.89k
      return;
3433
3434
251k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
251k
    info->regs_read_count++;
3436
251k
  }
3437
626k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
208k
{
3441
208k
  switch (op->address_mode) {
3442
2.19k
    case M68K_AM_REG_DIRECT_ADDR:
3443
2.19k
    case M68K_AM_REG_DIRECT_DATA:
3444
2.19k
      add_reg_to_rw_list(info, op->reg, write);
3445
2.19k
      break;
3446
3447
37.6k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
96.9k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
96.9k
      add_reg_to_rw_list(info, op->reg, 1);
3450
96.9k
      break;
3451
3452
32.7k
    case M68K_AM_REGI_ADDR:
3453
60.7k
    case M68K_AM_REGI_ADDR_DISP:
3454
60.7k
      add_reg_to_rw_list(info, op->reg, 0);
3455
60.7k
      break;
3456
3457
17.2k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
23.3k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
27.8k
    case M68K_AM_MEMI_POST_INDEX:
3460
31.8k
    case M68K_AM_MEMI_PRE_INDEX:
3461
33.8k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
34.4k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
35.5k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
35.9k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
35.9k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
35.9k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
35.9k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
12.6k
    default:
3471
12.6k
      break;
3472
208k
  }
3473
208k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
32.4k
{
3477
32.4k
  int i;
3478
3479
291k
  for (i = 0; i < 8; ++i) {
3480
259k
    if (bits & (1 << i)) {
3481
54.4k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
54.4k
    }
3483
259k
  }
3484
32.4k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
10.8k
{
3488
10.8k
  uint32_t bits = op->register_bits;
3489
10.8k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
10.8k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
10.8k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
10.8k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
805k
{
3496
805k
  switch ((int)op->type) {
3497
367k
    case M68K_OP_REG:
3498
367k
      add_reg_to_rw_list(info, op->reg, write);
3499
367k
      break;
3500
3501
208k
    case M68K_OP_MEM:
3502
208k
      update_am_reg_list(info, op, write);
3503
208k
      break;
3504
3505
10.8k
    case M68K_OP_REG_BITS:
3506
10.8k
      update_reg_list_regbits(info, op, write);
3507
10.8k
      break;
3508
3509
8.14k
    case M68K_OP_REG_PAIR:
3510
8.14k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
8.14k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
8.14k
      break;
3513
805k
  }
3514
805k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
473k
{
3518
473k
  int i;
3519
3520
473k
  if (!info->extension.op_count)
3521
3.57k
    return;
3522
3523
469k
  if (info->extension.op_count == 1) {
3524
142k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
327k
  } else {
3526
    // first operand is always read
3527
327k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
663k
    for (i = 1; i < info->extension.op_count; ++i)
3531
335k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
327k
  }
3533
469k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
475k
{
3537
475k
  info->inst = inst;
3538
475k
  info->pc = pc;
3539
475k
  info->ir = 0;
3540
475k
  info->type = cpu_type;
3541
475k
  info->address_mask = 0xffffffff;
3542
3543
475k
  switch(info->type) {
3544
155k
    case M68K_CPU_TYPE_68000:
3545
155k
      info->type = TYPE_68000;
3546
155k
      info->address_mask = 0x00ffffff;
3547
155k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
319k
    case M68K_CPU_TYPE_68040:
3565
319k
      info->type = TYPE_68040;
3566
319k
      info->address_mask = 0xffffffff;
3567
319k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
475k
  }
3572
475k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
475k
{
3581
475k
  MCInst *inst = info->inst;
3582
475k
  cs_m68k* ext = &info->extension;
3583
475k
  int i;
3584
475k
  unsigned int size;
3585
3586
475k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
475k
  memset(ext, 0, sizeof(cs_m68k));
3589
475k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
2.37M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.90M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
475k
  info->ir = peek_imm_16(info);
3595
475k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
473k
    info->ir = read_imm_16(info);
3597
473k
    g_instruction_table[info->ir].instruction(info);
3598
473k
  }
3599
3600
475k
  size = info->pc - (unsigned int)pc;
3601
475k
  info->pc = (unsigned int)pc;
3602
3603
475k
  return size;
3604
475k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
477k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
477k
  int s;
3612
477k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
477k
  cs_struct* handle = instr->csh;
3614
477k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
477k
  if (code_len < 2) {
3619
1.88k
    *size = 0;
3620
1.88k
    return false;
3621
1.88k
  }
3622
3623
475k
  if (instr->flat_insn->detail) {
3624
475k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
475k
  }
3626
3627
475k
  info->groups_count = 0;
3628
475k
  info->regs_read_count = 0;
3629
475k
  info->regs_write_count = 0;
3630
475k
  info->code = code;
3631
475k
  info->code_len = code_len;
3632
475k
  info->baseAddress = address;
3633
3634
475k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
475k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
475k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
475k
  if (handle->mode & CS_MODE_M68K_040)
3641
319k
    cpu_type = M68K_CPU_TYPE_68040;
3642
475k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
475k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
475k
  s = m68k_disassemble(info, address);
3647
3648
475k
  if (s == 0) {
3649
1.72k
    *size = 2;
3650
1.72k
    return false;
3651
1.72k
  }
3652
3653
473k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
473k
  if (s > (int)code_len)
3662
2.10k
    *size = (uint16_t)code_len;
3663
471k
  else
3664
471k
    *size = (uint16_t)s;
3665
3666
473k
  return true;
3667
475k
}
3668