Coverage Report

Created: 2025-08-26 06:30

/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
36.1k
{
38
36.1k
  SStream ss;
39
36.1k
  char *p, *p2, tmp[8];
40
36.1k
  unsigned int unit = 0;
41
36.1k
  int i;
42
36.1k
  cs_tms320c64x *tms320c64x;
43
44
36.1k
  if (mci->csh->detail) {
45
36.1k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
36.1k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
36.1k
      switch(insn->detail->groups[i]) {
49
10.5k
        case TMS320C64X_GRP_FUNIT_D:
50
10.5k
          unit = TMS320C64X_FUNIT_D;
51
10.5k
          break;
52
7.62k
        case TMS320C64X_GRP_FUNIT_L:
53
7.62k
          unit = TMS320C64X_FUNIT_L;
54
7.62k
          break;
55
2.29k
        case TMS320C64X_GRP_FUNIT_M:
56
2.29k
          unit = TMS320C64X_FUNIT_M;
57
2.29k
          break;
58
14.4k
        case TMS320C64X_GRP_FUNIT_S:
59
14.4k
          unit = TMS320C64X_FUNIT_S;
60
14.4k
          break;
61
1.25k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.25k
          unit = TMS320C64X_FUNIT_NO;
63
1.25k
          break;
64
36.1k
      }
65
36.1k
      if (unit != 0)
66
36.1k
        break;
67
36.1k
    }
68
36.1k
    tms320c64x->funit.unit = unit;
69
70
36.1k
    SStream_Init(&ss);
71
36.1k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
23.9k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
36.1k
    p = strchr(insn_asm, '\t');
75
36.1k
    if (p != NULL)
76
35.3k
      *p++ = '\0';
77
78
36.1k
    SStream_concat0(&ss, insn_asm);
79
36.1k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
28.5k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
21.4k
        p2--;
82
7.09k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
7.09k
      if (*p2 == 'a')
87
4.98k
        strcpy(tmp, "1T");
88
2.11k
      else
89
2.11k
        strcpy(tmp, "2T");
90
29.0k
    } else {
91
29.0k
      tmp[0] = '\0';
92
29.0k
    }
93
36.1k
    switch(tms320c64x->funit.unit) {
94
10.5k
      case TMS320C64X_FUNIT_D:
95
10.5k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
10.5k
        break;
97
7.62k
      case TMS320C64X_FUNIT_L:
98
7.62k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
7.62k
        break;
100
2.29k
      case TMS320C64X_FUNIT_M:
101
2.29k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.29k
        break;
103
14.4k
      case TMS320C64X_FUNIT_S:
104
14.4k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
14.4k
        break;
106
36.1k
    }
107
36.1k
    if (tms320c64x->funit.crosspath > 0)
108
8.18k
      SStream_concat0(&ss, "X");
109
110
36.1k
    if (p != NULL)
111
35.3k
      SStream_concat(&ss, "\t%s", p);
112
113
36.1k
    if (tms320c64x->parallel != 0)
114
17.0k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
36.1k
    strcpy(insn_asm, ss.buffer);
118
36.1k
  }
119
36.1k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
128k
{
129
128k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
128k
  unsigned reg;
131
132
128k
  if (MCOperand_isReg(Op)) {
133
89.7k
    reg = MCOperand_getReg(Op);
134
89.7k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
1.41k
      switch(reg) {
136
793
        case TMS320C64X_REG_EFR:
137
793
          SStream_concat0(O, "EFR");
138
793
          break;
139
310
        case TMS320C64X_REG_IFR:
140
310
          SStream_concat0(O, "IFR");
141
310
          break;
142
315
        default:
143
315
          SStream_concat0(O, getRegisterName(reg));
144
315
          break;
145
1.41k
      }
146
88.3k
    } else {
147
88.3k
      SStream_concat0(O, getRegisterName(reg));
148
88.3k
    }
149
150
89.7k
    if (MI->csh->detail) {
151
89.7k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
89.7k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
89.7k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
89.7k
    }
155
89.7k
  } else if (MCOperand_isImm(Op)) {
156
38.8k
    int64_t Imm = MCOperand_getImm(Op);
157
158
38.8k
    if (Imm >= 0) {
159
31.5k
      if (Imm > HEX_THRESHOLD)
160
18.6k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
12.8k
      else
162
12.8k
        SStream_concat(O, "%"PRIu64, Imm);
163
31.5k
    } else {
164
7.37k
      if (Imm < -HEX_THRESHOLD)
165
6.19k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
1.18k
      else
167
1.18k
        SStream_concat(O, "-%"PRIu64, -Imm);
168
7.37k
    }
169
170
38.8k
    if (MI->csh->detail) {
171
38.8k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
38.8k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
38.8k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
38.8k
    }
175
38.8k
  }
176
128k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
9.37k
{
180
9.37k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
9.37k
  int64_t Val = MCOperand_getImm(Op);
182
9.37k
  unsigned scaled, base, offset, mode, unit;
183
9.37k
  cs_tms320c64x *tms320c64x;
184
9.37k
  char st, nd;
185
186
9.37k
  scaled = (Val >> 19) & 1;
187
9.37k
  base = (Val >> 12) & 0x7f;
188
9.37k
  offset = (Val >> 5) & 0x7f;
189
9.37k
  mode = (Val >> 1) & 0xf;
190
9.37k
  unit = Val & 1;
191
192
9.37k
  if (scaled) {
193
8.40k
    st = '[';
194
8.40k
    nd = ']';
195
8.40k
  } else {
196
966
    st = '(';
197
966
    nd = ')';
198
966
  }
199
200
9.37k
  switch(mode) {
201
1.50k
    case 0:
202
1.50k
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
1.50k
      break;
204
635
    case 1:
205
635
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
635
      break;
207
529
    case 4:
208
529
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
529
      break;
210
655
    case 5:
211
655
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
655
      break;
213
690
    case 8:
214
690
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
690
      break;
216
954
    case 9:
217
954
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
954
      break;
219
791
    case 10:
220
791
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
791
      break;
222
803
    case 11:
223
803
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
803
      break;
225
1.01k
    case 12:
226
1.01k
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
1.01k
      break;
228
659
    case 13:
229
659
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
659
      break;
231
576
    case 14:
232
576
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
576
      break;
234
565
    case 15:
235
565
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
565
      break;
237
9.37k
  }
238
239
9.37k
  if (MI->csh->detail) {
240
9.37k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
9.37k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
9.37k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
9.37k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
9.37k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
9.37k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
9.37k
    switch(mode) {
248
1.50k
      case 0:
249
1.50k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
1.50k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
1.50k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
1.50k
        break;
253
635
      case 1:
254
635
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
635
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
635
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
635
        break;
258
529
      case 4:
259
529
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
529
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
529
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
529
        break;
263
655
      case 5:
264
655
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
655
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
655
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
655
        break;
268
690
      case 8:
269
690
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
690
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
690
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
690
        break;
273
954
      case 9:
274
954
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
954
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
954
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
954
        break;
278
791
      case 10:
279
791
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
791
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
791
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
791
        break;
283
803
      case 11:
284
803
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
803
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
803
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
803
        break;
288
1.01k
      case 12:
289
1.01k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
1.01k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
1.01k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
1.01k
        break;
293
659
      case 13:
294
659
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
659
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
659
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
659
        break;
298
576
      case 14:
299
576
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
576
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
576
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
576
        break;
303
565
      case 15:
304
565
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
565
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
565
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
565
        break;
308
9.37k
    }
309
9.37k
    tms320c64x->op_count++;
310
9.37k
  }
311
9.37k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
5.20k
{
315
5.20k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
5.20k
  int64_t Val = MCOperand_getImm(Op);
317
5.20k
  uint16_t offset;
318
5.20k
  unsigned basereg;
319
5.20k
  cs_tms320c64x *tms320c64x;
320
321
5.20k
  basereg = Val & 0x7f;
322
5.20k
  offset = (Val >> 7) & 0x7fff;
323
5.20k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
5.20k
  if (MI->csh->detail) {
326
5.20k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
5.20k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
5.20k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
5.20k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
5.20k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
5.20k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
5.20k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
5.20k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
5.20k
    tms320c64x->op_count++;
336
5.20k
  }
337
5.20k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
22.8k
{
341
22.8k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
22.8k
  unsigned reg = MCOperand_getReg(Op);
343
22.8k
  cs_tms320c64x *tms320c64x;
344
345
22.8k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
22.8k
  if (MI->csh->detail) {
348
22.8k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
22.8k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
22.8k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
22.8k
    tms320c64x->op_count++;
353
22.8k
  }
354
22.8k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
68.7k
{
358
68.7k
  unsigned opcode = MCInst_getOpcode(MI);
359
68.7k
  MCOperand *op;
360
361
68.7k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
368
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
813
    case TMS320C64x_ADD_l1_irr:
366
1.17k
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.62k
    case TMS320C64x_ADD_s1_irr:
369
1.62k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.62k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.62k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.62k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.62k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
219
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
219
        op = MCInst_getOperand(MI, 2);
377
219
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
219
        SStream_concat0(O, "SUB\t");
380
219
        printOperand(MI, 1, O);
381
219
        SStream_concat0(O, ", ");
382
219
        printOperand(MI, 2, O);
383
219
        SStream_concat0(O, ", ");
384
219
        printOperand(MI, 0, O);
385
386
219
        return true;
387
219
      }
388
1.40k
      break;
389
68.7k
  }
390
68.4k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
137
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
421
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
831
    case TMS320C64x_ADD_l1_irr:
397
1.13k
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
1.29k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.71k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
1.96k
    case TMS320C64x_OR_s1_irr:
404
1.96k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
1.96k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
1.96k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
1.96k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
1.96k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
299
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
299
        MI->size--;
412
413
299
        SStream_concat0(O, "MV\t");
414
299
        printOperand(MI, 1, O);
415
299
        SStream_concat0(O, ", ");
416
299
        printOperand(MI, 0, O);
417
418
299
        return true;
419
299
      }
420
1.66k
      break;
421
68.4k
  }
422
68.1k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
459
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
622
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
1.07k
    case TMS320C64x_XOR_s1_irr:
429
1.07k
      if ((MCInst_getNumOperands(MI) == 3) &&
430
1.07k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
1.07k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
1.07k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
1.07k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
155
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
155
        MI->size--;
437
438
155
        SStream_concat0(O, "NOT\t");
439
155
        printOperand(MI, 1, O);
440
155
        SStream_concat0(O, ", ");
441
155
        printOperand(MI, 0, O);
442
443
155
        return true;
444
155
      }
445
923
      break;
446
68.1k
  }
447
68.0k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
1.55k
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
2.74k
    case TMS320C64x_MVK_l2_ir:
452
2.74k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
2.74k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
2.74k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
2.74k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
214
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
214
        MI->size--;
459
460
214
        SStream_concat0(O, "ZERO\t");
461
214
        printOperand(MI, 0, O);
462
463
214
        return true;
464
214
      }
465
2.53k
      break;
466
68.0k
  }
467
67.8k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
501
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
859
    case TMS320C64x_SUB_s1_rrr:
472
859
      if ((MCInst_getNumOperands(MI) == 3) &&
473
859
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
859
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
859
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
859
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
147
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
147
        MI->size -= 2;
480
481
147
        SStream_concat0(O, "ZERO\t");
482
147
        printOperand(MI, 0, O);
483
484
147
        return true;
485
147
      }
486
712
      break;
487
67.8k
  }
488
67.6k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
316
    case TMS320C64x_SUB_l1_irr:
491
890
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
1.30k
    case TMS320C64x_SUB_s1_irr:
494
1.30k
      if ((MCInst_getNumOperands(MI) == 3) &&
495
1.30k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
1.30k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
1.30k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
1.30k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
376
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
376
        MI->size--;
502
503
376
        SStream_concat0(O, "NEG\t");
504
376
        printOperand(MI, 1, O);
505
376
        SStream_concat0(O, ", ");
506
376
        printOperand(MI, 0, O);
507
508
376
        return true;
509
376
      }
510
929
      break;
511
67.6k
  }
512
67.3k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
318
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
1.09k
    case TMS320C64x_PACKLH2_s1_rrr:
517
1.09k
      if ((MCInst_getNumOperands(MI) == 3) &&
518
1.09k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
1.09k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
1.09k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
1.09k
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
236
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
236
        MI->size--;
525
526
236
        SStream_concat0(O, "SWAP2\t");
527
236
        printOperand(MI, 1, O);
528
236
        SStream_concat0(O, ", ");
529
236
        printOperand(MI, 0, O);
530
531
236
        return true;
532
236
      }
533
857
      break;
534
67.3k
  }
535
67.0k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.82k
    case TMS320C64x_NOP_n:
539
1.82k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.82k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.82k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
401
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
401
        MI->size--;
545
546
401
        SStream_concat0(O, "IDLE");
547
548
401
        return true;
549
401
      }
550
1.42k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
1.42k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
1.42k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
864
        MI->size--;
555
556
864
        SStream_concat0(O, "NOP");
557
558
864
        return true;
559
864
      }
560
559
      break;
561
67.0k
  }
562
563
65.8k
  return false;
564
67.0k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
68.7k
{
568
68.7k
  if (!printAliasInstruction(MI, O, Info))
569
65.8k
    printInstruction(MI, O, Info);
570
68.7k
}
571
572
#endif