/src/capstonenext/arch/AArch64/AArch64Disassembler.c
Line | Count | Source (jump to first uncovered line) |
1 | | /* Capstone Disassembly Engine, http://www.capstone-engine.org */ |
2 | | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */ |
3 | | /* Rot127 <unisono@quyllur.org> 2022-2023 */ |
4 | | /* Automatically translated source file from LLVM. */ |
5 | | |
6 | | /* LLVM-commit: <commit> */ |
7 | | /* LLVM-tag: <tag> */ |
8 | | |
9 | | /* Only small edits allowed. */ |
10 | | /* For multiple similar edits, please create a Patch for the translator. */ |
11 | | |
12 | | /* Capstone's C++ file translator: */ |
13 | | /* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */ |
14 | | |
15 | | //===- AArch64Disassembler.cpp - Disassembler for AArch64 -----------------===// |
16 | | // |
17 | | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
18 | | // See https://llvm.org/LICENSE.txt for license information. |
19 | | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
20 | | // |
21 | | //===----------------------------------------------------------------------===// |
22 | | // |
23 | | // |
24 | | //===----------------------------------------------------------------------===// |
25 | | |
26 | | #include <stdio.h> |
27 | | #include <string.h> |
28 | | #include <stdlib.h> |
29 | | #include <capstone/platform.h> |
30 | | |
31 | | #include "../../MCFixedLenDisassembler.h" |
32 | | #include "../../MCInst.h" |
33 | | #include "../../MCInstrDesc.h" |
34 | | #include "../../MCRegisterInfo.h" |
35 | | #include "../../LEB128.h" |
36 | | #include "../../MCDisassembler.h" |
37 | | #include "../../cs_priv.h" |
38 | | #include "../../utils.h" |
39 | | #include "AArch64AddressingModes.h" |
40 | | #include "AArch64BaseInfo.h" |
41 | | #include "AArch64DisassemblerExtension.h" |
42 | | #include "AArch64Linkage.h" |
43 | | #include "AArch64Mapping.h" |
44 | | |
45 | | #define GET_INSTRINFO_MC_DESC |
46 | | #include "AArch64GenInstrInfo.inc" |
47 | | |
48 | 3.05k | #define CONCAT(a, b) CONCAT_(a, b) |
49 | 3.05k | #define CONCAT_(a, b) a##_##b |
50 | | |
51 | | #define DEBUG_TYPE "aarch64-disassembler" |
52 | | |
53 | | // Pull DecodeStatus and its enum values into the global namespace. |
54 | | |
55 | | // Forward declare these because the autogenerated code will reference them. |
56 | | // Definitions are further down. |
57 | | static DecodeStatus DecodeFPR128RegisterClass(MCInst *Inst, unsigned RegNo, |
58 | | uint64_t Address, |
59 | | const void *Decoder); |
60 | | static DecodeStatus DecodeFPR128_loRegisterClass(MCInst *Inst, unsigned RegNo, |
61 | | uint64_t Address, |
62 | | const void *Decoder); |
63 | | static DecodeStatus DecodeFPR128_0to7RegisterClass(MCInst *Inst, unsigned RegNo, |
64 | | uint64_t Address, |
65 | | const void *Decoder); |
66 | | static DecodeStatus DecodeFPR64RegisterClass(MCInst *Inst, unsigned RegNo, |
67 | | uint64_t Address, |
68 | | const void *Decoder); |
69 | | static DecodeStatus DecodeFPR32RegisterClass(MCInst *Inst, unsigned RegNo, |
70 | | uint64_t Address, |
71 | | const void *Decoder); |
72 | | static DecodeStatus DecodeFPR16RegisterClass(MCInst *Inst, unsigned RegNo, |
73 | | uint64_t Address, |
74 | | const void *Decoder); |
75 | | static DecodeStatus DecodeFPR8RegisterClass(MCInst *Inst, unsigned RegNo, |
76 | | uint64_t Address, |
77 | | const void *Decoder); |
78 | | static DecodeStatus DecodeGPR64commonRegisterClass(MCInst *Inst, unsigned RegNo, |
79 | | uint64_t Address, |
80 | | const void *Decoder); |
81 | | static DecodeStatus DecodeGPR64RegisterClass(MCInst *Inst, unsigned RegNo, |
82 | | uint64_t Address, |
83 | | const void *Decoder); |
84 | | static DecodeStatus DecodeGPR64x8ClassRegisterClass(MCInst *Inst, |
85 | | unsigned RegNo, |
86 | | uint64_t Address, |
87 | | const void *Decoder); |
88 | | static DecodeStatus DecodeGPR64spRegisterClass(MCInst *Inst, unsigned RegNo, |
89 | | uint64_t Address, |
90 | | const void *Decoder); |
91 | | static DecodeStatus |
92 | | DecodeMatrixIndexGPR32_8_11RegisterClass(MCInst *Inst, unsigned RegNo, |
93 | | uint64_t Address, const void *Decoder); |
94 | | static DecodeStatus DecodeMatrixIndexGPR32_12_15RegisterClass( |
95 | | MCInst *Inst, unsigned RegNo, uint64_t Address, const void *Decoder); |
96 | | static DecodeStatus DecodeGPR32RegisterClass(MCInst *Inst, unsigned RegNo, |
97 | | uint64_t Address, |
98 | | const void *Decoder); |
99 | | static DecodeStatus DecodeGPR32spRegisterClass(MCInst *Inst, unsigned RegNo, |
100 | | uint64_t Address, |
101 | | const void *Decoder); |
102 | | static DecodeStatus DecodeQQRegisterClass(MCInst *Inst, unsigned RegNo, |
103 | | uint64_t Address, |
104 | | const void *Decoder); |
105 | | static DecodeStatus DecodeQQQRegisterClass(MCInst *Inst, unsigned RegNo, |
106 | | uint64_t Address, |
107 | | const void *Decoder); |
108 | | static DecodeStatus DecodeQQQQRegisterClass(MCInst *Inst, unsigned RegNo, |
109 | | uint64_t Address, |
110 | | const void *Decoder); |
111 | | static DecodeStatus DecodeDDRegisterClass(MCInst *Inst, unsigned RegNo, |
112 | | uint64_t Address, |
113 | | const void *Decoder); |
114 | | static DecodeStatus DecodeDDDRegisterClass(MCInst *Inst, unsigned RegNo, |
115 | | uint64_t Address, |
116 | | const void *Decoder); |
117 | | static DecodeStatus DecodeDDDDRegisterClass(MCInst *Inst, unsigned RegNo, |
118 | | uint64_t Address, |
119 | | const void *Decoder); |
120 | | static DecodeStatus DecodeZPRRegisterClass(MCInst *Inst, unsigned RegNo, |
121 | | uint64_t Address, |
122 | | const void *Decoder); |
123 | | static DecodeStatus DecodeZPR_4bRegisterClass(MCInst *Inst, unsigned RegNo, |
124 | | uint64_t Address, |
125 | | const void *Decoder); |
126 | | static DecodeStatus DecodeZPR_3bRegisterClass(MCInst *Inst, unsigned RegNo, |
127 | | uint64_t Address, |
128 | | const void *Decoder); |
129 | | static DecodeStatus DecodeZPR2RegisterClass(MCInst *Inst, unsigned RegNo, |
130 | | uint64_t Address, |
131 | | const void *Decoder); |
132 | | static DecodeStatus DecodeZPR3RegisterClass(MCInst *Inst, unsigned RegNo, |
133 | | uint64_t Address, |
134 | | const void *Decoder); |
135 | | static DecodeStatus DecodeZPR4RegisterClass(MCInst *Inst, unsigned RegNo, |
136 | | uint64_t Address, |
137 | | const void *Decoder); |
138 | | static DecodeStatus DecodeZPR2Mul2RegisterClass(MCInst *Inst, unsigned RegNo, |
139 | | uint64_t Address, |
140 | | const void *Decoder); |
141 | | static DecodeStatus DecodeZPR4Mul4RegisterClass(MCInst *Inst, unsigned RegNo, |
142 | | uint64_t Address, |
143 | | const void *Decoder); |
144 | | static DecodeStatus DecodeZPR2StridedRegisterClass(MCInst *Inst, unsigned RegNo, |
145 | | uint64_t Address, |
146 | | const void *Decoder); |
147 | | static DecodeStatus DecodeZPR4StridedRegisterClass(MCInst *Inst, unsigned RegNo, |
148 | | uint64_t Address, |
149 | | const void *Decoder); |
150 | | #define DECLARE_DecodeMatrixTile(NumBitsForTile) \ |
151 | | static DecodeStatus CONCAT(DecodeMatrixTile, NumBitsForTile)( \ |
152 | | MCInst * Inst, unsigned RegNo, uint64_t Address, \ |
153 | | const void *Decoder); |
154 | | DECLARE_DecodeMatrixTile(2); |
155 | | DECLARE_DecodeMatrixTile(1); |
156 | | DECLARE_DecodeMatrixTile(3); |
157 | | DECLARE_DecodeMatrixTile(4); |
158 | | |
159 | | static DecodeStatus DecodeMatrixTileListRegisterClass(MCInst *Inst, |
160 | | unsigned RegMask, |
161 | | uint64_t Address, |
162 | | const void *Decoder); |
163 | | static DecodeStatus DecodePPRRegisterClass(MCInst *Inst, unsigned RegNo, |
164 | | uint64_t Address, |
165 | | const void *Decoder); |
166 | | static DecodeStatus DecodePNRRegisterClass(MCInst *Inst, unsigned RegNo, |
167 | | uint64_t Address, |
168 | | const void *Decoder); |
169 | | static DecodeStatus DecodePPR_3bRegisterClass(MCInst *Inst, unsigned RegNo, |
170 | | uint64_t Address, |
171 | | const void *Decoder); |
172 | | static DecodeStatus DecodePNR_p8to15RegisterClass(MCInst *Inst, unsigned RegNo, |
173 | | uint64_t Address, |
174 | | const void *Decoder); |
175 | | static DecodeStatus DecodePPR2RegisterClass(MCInst *Inst, unsigned RegNo, |
176 | | uint64_t Address, |
177 | | const void *Decoder); |
178 | | static DecodeStatus DecodePPR2Mul2RegisterClass(MCInst *Inst, unsigned RegNo, |
179 | | uint64_t Address, |
180 | | const void *Decoder); |
181 | | |
182 | | static DecodeStatus DecodeFixedPointScaleImm32(MCInst *Inst, unsigned Imm, |
183 | | uint64_t Address, |
184 | | const void *Decoder); |
185 | | static DecodeStatus DecodeFixedPointScaleImm64(MCInst *Inst, unsigned Imm, |
186 | | uint64_t Address, |
187 | | const void *Decoder); |
188 | | static DecodeStatus DecodePCRelLabel16(MCInst *Inst, unsigned Imm, |
189 | | uint64_t Address, const void *Decoder); |
190 | | static DecodeStatus DecodePCRelLabel19(MCInst *Inst, unsigned Imm, |
191 | | uint64_t Address, const void *Decoder); |
192 | | static DecodeStatus DecodeMemExtend(MCInst *Inst, unsigned Imm, |
193 | | uint64_t Address, const void *Decoder); |
194 | | static DecodeStatus DecodeMRSSystemRegister(MCInst *Inst, unsigned Imm, |
195 | | uint64_t Address, |
196 | | const void *Decoder); |
197 | | static DecodeStatus DecodeMSRSystemRegister(MCInst *Inst, unsigned Imm, |
198 | | uint64_t Address, |
199 | | const void *Decoder); |
200 | | static DecodeStatus DecodeThreeAddrSRegInstruction(MCInst *Inst, uint32_t insn, |
201 | | uint64_t Address, |
202 | | const void *Decoder); |
203 | | static DecodeStatus DecodeMoveImmInstruction(MCInst *Inst, uint32_t insn, |
204 | | uint64_t Address, |
205 | | const void *Decoder); |
206 | | static DecodeStatus DecodeUnsignedLdStInstruction(MCInst *Inst, uint32_t insn, |
207 | | uint64_t Address, |
208 | | const void *Decoder); |
209 | | static DecodeStatus DecodeSignedLdStInstruction(MCInst *Inst, uint32_t insn, |
210 | | uint64_t Address, |
211 | | const void *Decoder); |
212 | | static DecodeStatus DecodeExclusiveLdStInstruction(MCInst *Inst, uint32_t insn, |
213 | | uint64_t Address, |
214 | | const void *Decoder); |
215 | | static DecodeStatus DecodePairLdStInstruction(MCInst *Inst, uint32_t insn, |
216 | | uint64_t Address, |
217 | | const void *Decoder); |
218 | | static DecodeStatus DecodeAuthLoadInstruction(MCInst *Inst, uint32_t insn, |
219 | | uint64_t Address, |
220 | | const void *Decoder); |
221 | | static DecodeStatus DecodeAddSubERegInstruction(MCInst *Inst, uint32_t insn, |
222 | | uint64_t Address, |
223 | | const void *Decoder); |
224 | | static DecodeStatus DecodeLogicalImmInstruction(MCInst *Inst, uint32_t insn, |
225 | | uint64_t Address, |
226 | | const void *Decoder); |
227 | | static DecodeStatus DecodeModImmInstruction(MCInst *Inst, uint32_t insn, |
228 | | uint64_t Address, |
229 | | const void *Decoder); |
230 | | static DecodeStatus DecodeModImmTiedInstruction(MCInst *Inst, uint32_t insn, |
231 | | uint64_t Address, |
232 | | const void *Decoder); |
233 | | static DecodeStatus DecodeAdrInstruction(MCInst *Inst, uint32_t insn, |
234 | | uint64_t Address, const void *Decoder); |
235 | | static DecodeStatus DecodeAddSubImmShift(MCInst *Inst, uint32_t insn, |
236 | | uint64_t Address, const void *Decoder); |
237 | | static DecodeStatus DecodeUnconditionalBranch(MCInst *Inst, uint32_t insn, |
238 | | uint64_t Address, |
239 | | const void *Decoder); |
240 | | static DecodeStatus DecodeSystemPStateImm0_15Instruction(MCInst *Inst, |
241 | | uint32_t insn, |
242 | | uint64_t Address, |
243 | | const void *Decoder); |
244 | | static DecodeStatus DecodeSystemPStateImm0_1Instruction(MCInst *Inst, |
245 | | uint32_t insn, |
246 | | uint64_t Address, |
247 | | const void *Decoder); |
248 | | static DecodeStatus DecodeTestAndBranch(MCInst *Inst, uint32_t insn, |
249 | | uint64_t Address, const void *Decoder); |
250 | | |
251 | | static DecodeStatus DecodeFMOVLaneInstruction(MCInst *Inst, unsigned Insn, |
252 | | uint64_t Address, |
253 | | const void *Decoder); |
254 | | static DecodeStatus DecodeVecShiftR64Imm(MCInst *Inst, unsigned Imm, |
255 | | uint64_t Addr, const void *Decoder); |
256 | | static DecodeStatus DecodeVecShiftR64ImmNarrow(MCInst *Inst, unsigned Imm, |
257 | | uint64_t Addr, |
258 | | const void *Decoder); |
259 | | static DecodeStatus DecodeVecShiftR32Imm(MCInst *Inst, unsigned Imm, |
260 | | uint64_t Addr, const void *Decoder); |
261 | | static DecodeStatus DecodeVecShiftR32ImmNarrow(MCInst *Inst, unsigned Imm, |
262 | | uint64_t Addr, |
263 | | const void *Decoder); |
264 | | static DecodeStatus DecodeVecShiftR16Imm(MCInst *Inst, unsigned Imm, |
265 | | uint64_t Addr, const void *Decoder); |
266 | | static DecodeStatus DecodeVecShiftR16ImmNarrow(MCInst *Inst, unsigned Imm, |
267 | | uint64_t Addr, |
268 | | const void *Decoder); |
269 | | static DecodeStatus DecodeVecShiftR8Imm(MCInst *Inst, unsigned Imm, |
270 | | uint64_t Addr, const void *Decoder); |
271 | | static DecodeStatus DecodeVecShiftL64Imm(MCInst *Inst, unsigned Imm, |
272 | | uint64_t Addr, const void *Decoder); |
273 | | static DecodeStatus DecodeVecShiftL32Imm(MCInst *Inst, unsigned Imm, |
274 | | uint64_t Addr, const void *Decoder); |
275 | | static DecodeStatus DecodeVecShiftL16Imm(MCInst *Inst, unsigned Imm, |
276 | | uint64_t Addr, const void *Decoder); |
277 | | static DecodeStatus DecodeVecShiftL8Imm(MCInst *Inst, unsigned Imm, |
278 | | uint64_t Addr, const void *Decoder); |
279 | | static DecodeStatus DecodeWSeqPairsClassRegisterClass(MCInst *Inst, |
280 | | unsigned RegNo, |
281 | | uint64_t Addr, |
282 | | const void *Decoder); |
283 | | static DecodeStatus DecodeXSeqPairsClassRegisterClass(MCInst *Inst, |
284 | | unsigned RegNo, |
285 | | uint64_t Addr, |
286 | | const void *Decoder); |
287 | | static DecodeStatus DecodeSyspXzrInstruction(MCInst *Inst, uint32_t insn, |
288 | | uint64_t Addr, |
289 | | const void *Decoder); |
290 | | static DecodeStatus DecodeSVELogicalImmInstruction(MCInst *Inst, uint32_t insn, |
291 | | uint64_t Address, |
292 | | const void *Decoder); |
293 | | #define DECLARE_DecodeSImm(Bits) \ |
294 | | static DecodeStatus CONCAT(DecodeSImm, Bits)(MCInst * Inst, \ |
295 | | uint64_t Imm, \ |
296 | | uint64_t Address, \ |
297 | | const void *Decoder); |
298 | | DECLARE_DecodeSImm(4); |
299 | | DECLARE_DecodeSImm(5); |
300 | | DECLARE_DecodeSImm(6); |
301 | | DECLARE_DecodeSImm(8); |
302 | | DECLARE_DecodeSImm(9); |
303 | | DECLARE_DecodeSImm(10); |
304 | | |
305 | | #define DECLARE_DecodeImm8OptLsl(ElementWidth) \ |
306 | | static DecodeStatus CONCAT(DecodeImm8OptLsl, ElementWidth)( \ |
307 | | MCInst * Inst, unsigned Imm, uint64_t Addr, \ |
308 | | const void *Decoder); |
309 | | DECLARE_DecodeImm8OptLsl(8); |
310 | | DECLARE_DecodeImm8OptLsl(16); |
311 | | DECLARE_DecodeImm8OptLsl(32); |
312 | | DECLARE_DecodeImm8OptLsl(64); |
313 | | |
314 | | static DecodeStatus DecodeSVEIncDecImm(MCInst *Inst, unsigned Imm, |
315 | | uint64_t Addr, const void *Decoder); |
316 | | static DecodeStatus DecodeSVCROp(MCInst *Inst, unsigned Imm, uint64_t Address, |
317 | | const void *Decoder); |
318 | | static DecodeStatus DecodeCPYMemOpInstruction(MCInst *Inst, uint32_t insn, |
319 | | uint64_t Addr, |
320 | | const void *Decoder); |
321 | | static DecodeStatus DecodeSETMemOpInstruction(MCInst *Inst, uint32_t insn, |
322 | | uint64_t Addr, |
323 | | const void *Decoder); |
324 | | static DecodeStatus DecodePRFMRegInstruction(MCInst *Inst, uint32_t insn, |
325 | | uint64_t Address, |
326 | | const void *Decoder); |
327 | | |
328 | | #include "AArch64GenDisassemblerTables.inc" |
329 | | |
330 | 1.83M | #define Success MCDisassembler_Success |
331 | 9.86k | #define Fail MCDisassembler_Fail |
332 | 2.11k | #define SoftFail MCDisassembler_SoftFail |
333 | | |
334 | | static DecodeStatus getInstruction(csh handle, const uint8_t *Bytes, |
335 | | size_t ByteLen, MCInst *MI, uint16_t *Size, |
336 | | uint64_t Address, void *Info) |
337 | 296k | { |
338 | 296k | *Size = 0; |
339 | | // We want to read exactly 4 bytes of data. |
340 | 296k | if (ByteLen < 4) |
341 | 3.85k | return Fail; |
342 | 293k | *Size = 4; |
343 | | |
344 | | // Encoded as a small-endian 32-bit word in the stream. |
345 | 293k | uint32_t Insn = readBytes32(MI, Bytes); |
346 | | |
347 | 293k | const uint8_t *Tables[] = { DecoderTable32, DecoderTableFallback32 }; |
348 | | |
349 | 304k | for (int i = 0; i < (sizeof(Tables) / sizeof(Tables[0])); ++i) { |
350 | 302k | void *Decoder = NULL; |
351 | 302k | DecodeStatus Result = decodeInstruction_4(Tables[i], MI, Insn, |
352 | 302k | Address, Decoder); |
353 | | |
354 | | // Table is indexed backwards |
355 | 302k | const MCInstrDesc Desc = |
356 | 302k | AArch64Descs.Insts[ARR_SIZE(AArch64Descs.Insts) - 1 - |
357 | 302k | MCInst_getOpcode(MI)]; |
358 | | |
359 | | // For Scalable Matrix Extension (SME) instructions that have an |
360 | | // implicit operand for the accumulator (ZA) or implicit immediate zero |
361 | | // which isn't encoded, manually insert operand. |
362 | 1.35M | for (unsigned j = 0; j < Desc.NumOperands; j++) { |
363 | 1.05M | if (Desc.OpInfo[j].OperandType == |
364 | 1.05M | MCOI_OPERAND_REGISTER) { |
365 | 765k | switch (Desc.OpInfo[j].RegClass) { |
366 | 737k | default: |
367 | 737k | break; |
368 | 737k | case AArch64_MPRRegClassID: |
369 | 21.1k | MCInst_insert0(MI, j, |
370 | 21.1k | MCOperand_CreateReg1( |
371 | 21.1k | MI, AArch64_ZA)); |
372 | 21.1k | break; |
373 | 5.12k | case AArch64_MPR8RegClassID: |
374 | 5.12k | MCInst_insert0(MI, j, |
375 | 5.12k | MCOperand_CreateReg1( |
376 | 5.12k | MI, |
377 | 5.12k | AArch64_ZAB0)); |
378 | 5.12k | break; |
379 | 1.50k | case AArch64_ZTRRegClassID: |
380 | 1.50k | MCInst_insert0(MI, j, |
381 | 1.50k | MCOperand_CreateReg1( |
382 | 1.50k | MI, |
383 | 1.50k | AArch64_ZT0)); |
384 | 1.50k | break; |
385 | 765k | } |
386 | 765k | } else if (Desc.OpInfo[j].OperandType == |
387 | 290k | AARCH64_OP_IMPLICIT_IMM_0) { |
388 | 1.72k | MCInst_insert0(MI, j, |
389 | 1.72k | MCOperand_CreateImm1(MI, 0)); |
390 | 1.72k | } |
391 | 1.05M | } |
392 | | |
393 | 302k | if (MCInst_getOpcode(MI) == AArch64_LDR_ZA || |
394 | 302k | MCInst_getOpcode(MI) == AArch64_STR_ZA) { |
395 | | // Spill and fill instructions have a single immediate used for both |
396 | | // the vector select offset and optional memory offset. Replicate |
397 | | // the decoded immediate. |
398 | 78 | MCOperand *Imm4Op = MCInst_getOperand(MI, (2)); |
399 | | |
400 | 78 | MCInst_addOperand2(MI, (Imm4Op)); |
401 | 78 | } |
402 | | |
403 | 302k | if (Result != MCDisassembler_Fail) |
404 | 290k | return Result; |
405 | 302k | } |
406 | | |
407 | 2.75k | return MCDisassembler_Fail; |
408 | 293k | } |
409 | | |
410 | | DecodeStatus AArch64_LLVM_getInstruction(csh handle, const uint8_t *Bytes, |
411 | | size_t ByteLen, MCInst *MI, |
412 | | uint16_t *Size, uint64_t Address, |
413 | | void *Info) |
414 | 296k | { |
415 | 296k | DecodeStatus Result = MCDisassembler_Fail; |
416 | 296k | Result = |
417 | 296k | getInstruction(handle, Bytes, ByteLen, MI, Size, Address, Info); |
418 | 296k | MCInst_handleWriteback(MI, AArch64Descs.Insts, |
419 | 296k | ARR_SIZE(AArch64Descs.Insts)); |
420 | 296k | return Result; |
421 | 296k | } |
422 | | |
423 | | uint64_t suggestBytesToSkip(const uint8_t *Bytes, uint64_t Address) |
424 | 0 | { |
425 | | // AArch64 instructions are always 4 bytes wide, so there's no point |
426 | | // in skipping any smaller number of bytes if an instruction can't |
427 | | // be decoded. |
428 | 0 | return 4; |
429 | 0 | } |
430 | | |
431 | | static DecodeStatus DecodeFPR128RegisterClass(MCInst *Inst, unsigned RegNo, |
432 | | uint64_t Addr, |
433 | | const void *Decoder) |
434 | 148k | { |
435 | 148k | if (RegNo > 31) |
436 | 0 | return Fail; |
437 | | |
438 | 148k | unsigned Register = AArch64MCRegisterClasses[AArch64_FPR128RegClassID] |
439 | 148k | .RegsBegin[RegNo]; |
440 | 148k | MCOperand_CreateReg0(Inst, (Register)); |
441 | 148k | return Success; |
442 | 148k | } |
443 | | |
444 | | static DecodeStatus DecodeFPR128_loRegisterClass(MCInst *Inst, unsigned RegNo, |
445 | | uint64_t Addr, |
446 | | const void *Decoder) |
447 | 2.39k | { |
448 | 2.39k | if (RegNo > 15) |
449 | 0 | return Fail; |
450 | 2.39k | return DecodeFPR128RegisterClass(Inst, RegNo, Addr, Decoder); |
451 | 2.39k | } |
452 | | |
453 | | static DecodeStatus DecodeFPR128_0to7RegisterClass(MCInst *Inst, unsigned RegNo, |
454 | | uint64_t Addr, |
455 | | const void *Decoder) |
456 | 101 | { |
457 | 101 | if (RegNo > 7) |
458 | 0 | return Fail; |
459 | 101 | return DecodeFPR128RegisterClass(Inst, RegNo, Addr, Decoder); |
460 | 101 | } |
461 | | |
462 | | static DecodeStatus DecodeFPR64RegisterClass(MCInst *Inst, unsigned RegNo, |
463 | | uint64_t Addr, const void *Decoder) |
464 | 78.9k | { |
465 | 78.9k | if (RegNo > 31) |
466 | 0 | return Fail; |
467 | | |
468 | 78.9k | unsigned Register = AArch64MCRegisterClasses[AArch64_FPR64RegClassID] |
469 | 78.9k | .RegsBegin[RegNo]; |
470 | 78.9k | MCOperand_CreateReg0(Inst, (Register)); |
471 | 78.9k | return Success; |
472 | 78.9k | } |
473 | | |
474 | | static DecodeStatus DecodeFPR32RegisterClass(MCInst *Inst, unsigned RegNo, |
475 | | uint64_t Addr, const void *Decoder) |
476 | 32.7k | { |
477 | 32.7k | if (RegNo > 31) |
478 | 0 | return Fail; |
479 | | |
480 | 32.7k | unsigned Register = AArch64MCRegisterClasses[AArch64_FPR32RegClassID] |
481 | 32.7k | .RegsBegin[RegNo]; |
482 | 32.7k | MCOperand_CreateReg0(Inst, (Register)); |
483 | 32.7k | return Success; |
484 | 32.7k | } |
485 | | |
486 | | static DecodeStatus DecodeFPR16RegisterClass(MCInst *Inst, unsigned RegNo, |
487 | | uint64_t Addr, const void *Decoder) |
488 | 19.6k | { |
489 | 19.6k | if (RegNo > 31) |
490 | 0 | return Fail; |
491 | | |
492 | 19.6k | unsigned Register = AArch64MCRegisterClasses[AArch64_FPR16RegClassID] |
493 | 19.6k | .RegsBegin[RegNo]; |
494 | 19.6k | MCOperand_CreateReg0(Inst, (Register)); |
495 | 19.6k | return Success; |
496 | 19.6k | } |
497 | | |
498 | | static DecodeStatus DecodeFPR8RegisterClass(MCInst *Inst, unsigned RegNo, |
499 | | uint64_t Addr, const void *Decoder) |
500 | 8.35k | { |
501 | 8.35k | if (RegNo > 31) |
502 | 0 | return Fail; |
503 | | |
504 | 8.35k | unsigned Register = AArch64MCRegisterClasses[AArch64_FPR8RegClassID] |
505 | 8.35k | .RegsBegin[RegNo]; |
506 | 8.35k | MCOperand_CreateReg0(Inst, (Register)); |
507 | 8.35k | return Success; |
508 | 8.35k | } |
509 | | |
510 | | static DecodeStatus DecodeGPR64commonRegisterClass(MCInst *Inst, unsigned RegNo, |
511 | | uint64_t Addr, |
512 | | const void *Decoder) |
513 | 11.7k | { |
514 | 11.7k | if (RegNo > 30) |
515 | 21 | return Fail; |
516 | | |
517 | 11.6k | unsigned Register = |
518 | 11.6k | AArch64MCRegisterClasses[AArch64_GPR64commonRegClassID] |
519 | 11.6k | .RegsBegin[RegNo]; |
520 | 11.6k | MCOperand_CreateReg0(Inst, (Register)); |
521 | 11.6k | return Success; |
522 | 11.7k | } |
523 | | |
524 | | static DecodeStatus DecodeGPR64RegisterClass(MCInst *Inst, unsigned RegNo, |
525 | | uint64_t Addr, const void *Decoder) |
526 | 314k | { |
527 | 314k | if (RegNo > 31) |
528 | 0 | return Fail; |
529 | | |
530 | 314k | unsigned Register = AArch64MCRegisterClasses[AArch64_GPR64RegClassID] |
531 | 314k | .RegsBegin[RegNo]; |
532 | 314k | MCOperand_CreateReg0(Inst, (Register)); |
533 | 314k | return Success; |
534 | 314k | } |
535 | | |
536 | | static DecodeStatus DecodeGPR64x8ClassRegisterClass(MCInst *Inst, |
537 | | unsigned RegNo, |
538 | | uint64_t Address, |
539 | | const void *Decoder) |
540 | 983 | { |
541 | 983 | if (RegNo > 22) |
542 | 4 | return Fail; |
543 | 979 | if (RegNo & 1) |
544 | 4 | return Fail; |
545 | | |
546 | 975 | unsigned Register = |
547 | 975 | AArch64MCRegisterClasses[AArch64_GPR64x8ClassRegClassID] |
548 | 975 | .RegsBegin[RegNo >> 1]; |
549 | 975 | MCOperand_CreateReg0(Inst, (Register)); |
550 | 975 | return Success; |
551 | 979 | } |
552 | | |
553 | | static DecodeStatus DecodeGPR64spRegisterClass(MCInst *Inst, unsigned RegNo, |
554 | | uint64_t Addr, |
555 | | const void *Decoder) |
556 | 130k | { |
557 | 130k | if (RegNo > 31) |
558 | 0 | return Fail; |
559 | 130k | unsigned Register = AArch64MCRegisterClasses[AArch64_GPR64spRegClassID] |
560 | 130k | .RegsBegin[RegNo]; |
561 | 130k | MCOperand_CreateReg0(Inst, (Register)); |
562 | 130k | return Success; |
563 | 130k | } |
564 | | |
565 | | static DecodeStatus |
566 | | DecodeMatrixIndexGPR32_8_11RegisterClass(MCInst *Inst, unsigned RegNo, |
567 | | uint64_t Addr, const void *Decoder) |
568 | 10.7k | { |
569 | 10.7k | if (RegNo > 3) |
570 | 0 | return Fail; |
571 | | |
572 | 10.7k | unsigned Register = |
573 | 10.7k | AArch64MCRegisterClasses[AArch64_MatrixIndexGPR32_8_11RegClassID] |
574 | 10.7k | .RegsBegin[RegNo]; |
575 | 10.7k | MCOperand_CreateReg0(Inst, (Register)); |
576 | 10.7k | return Success; |
577 | 10.7k | } |
578 | | |
579 | | static DecodeStatus |
580 | | DecodeMatrixIndexGPR32_12_15RegisterClass(MCInst *Inst, unsigned RegNo, |
581 | | uint64_t Addr, const void *Decoder) |
582 | 17.8k | { |
583 | 17.8k | if (RegNo > 3) |
584 | 0 | return Fail; |
585 | | |
586 | 17.8k | unsigned Register = |
587 | 17.8k | AArch64MCRegisterClasses[AArch64_MatrixIndexGPR32_12_15RegClassID] |
588 | 17.8k | .RegsBegin[RegNo]; |
589 | 17.8k | MCOperand_CreateReg0(Inst, (Register)); |
590 | 17.8k | return Success; |
591 | 17.8k | } |
592 | | |
593 | | static DecodeStatus DecodeGPR32RegisterClass(MCInst *Inst, unsigned RegNo, |
594 | | uint64_t Addr, const void *Decoder) |
595 | 141k | { |
596 | 141k | if (RegNo > 31) |
597 | 0 | return Fail; |
598 | | |
599 | 141k | unsigned Register = AArch64MCRegisterClasses[AArch64_GPR32RegClassID] |
600 | 141k | .RegsBegin[RegNo]; |
601 | 141k | MCOperand_CreateReg0(Inst, (Register)); |
602 | 141k | return Success; |
603 | 141k | } |
604 | | |
605 | | static DecodeStatus DecodeGPR32spRegisterClass(MCInst *Inst, unsigned RegNo, |
606 | | uint64_t Addr, |
607 | | const void *Decoder) |
608 | 6.08k | { |
609 | 6.08k | if (RegNo > 31) |
610 | 0 | return Fail; |
611 | | |
612 | 6.08k | unsigned Register = AArch64MCRegisterClasses[AArch64_GPR32spRegClassID] |
613 | 6.08k | .RegsBegin[RegNo]; |
614 | 6.08k | MCOperand_CreateReg0(Inst, (Register)); |
615 | 6.08k | return Success; |
616 | 6.08k | } |
617 | | |
618 | | static DecodeStatus DecodeZPRRegisterClass(MCInst *Inst, unsigned RegNo, |
619 | | uint64_t Address, |
620 | | const void *Decoder) |
621 | 306k | { |
622 | 306k | if (RegNo > 31) |
623 | 0 | return Fail; |
624 | | |
625 | 306k | unsigned Register = |
626 | 306k | AArch64MCRegisterClasses[AArch64_ZPRRegClassID].RegsBegin[RegNo]; |
627 | 306k | MCOperand_CreateReg0(Inst, (Register)); |
628 | 306k | return Success; |
629 | 306k | } |
630 | | |
631 | | static DecodeStatus DecodeZPR_4bRegisterClass(MCInst *Inst, unsigned RegNo, |
632 | | uint64_t Address, |
633 | | const void *Decoder) |
634 | 8.58k | { |
635 | 8.58k | if (RegNo > 15) |
636 | 0 | return Fail; |
637 | 8.58k | return DecodeZPRRegisterClass(Inst, RegNo, Address, Decoder); |
638 | 8.58k | } |
639 | | |
640 | | static DecodeStatus DecodeZPR_3bRegisterClass(MCInst *Inst, unsigned RegNo, |
641 | | uint64_t Address, |
642 | | const void *Decoder) |
643 | 3.50k | { |
644 | 3.50k | if (RegNo > 7) |
645 | 0 | return Fail; |
646 | 3.50k | return DecodeZPRRegisterClass(Inst, RegNo, Address, Decoder); |
647 | 3.50k | } |
648 | | |
649 | | static DecodeStatus DecodeZPR2RegisterClass(MCInst *Inst, unsigned RegNo, |
650 | | uint64_t Address, |
651 | | const void *Decoder) |
652 | 4.81k | { |
653 | 4.81k | if (RegNo > 31) |
654 | 0 | return Fail; |
655 | 4.81k | unsigned Register = AArch64MCRegisterClasses[AArch64_ZPR2RegClassID] |
656 | 4.81k | .RegsBegin[RegNo]; |
657 | 4.81k | MCOperand_CreateReg0(Inst, (Register)); |
658 | 4.81k | return Success; |
659 | 4.81k | } |
660 | | |
661 | | static DecodeStatus DecodeZPR3RegisterClass(MCInst *Inst, unsigned RegNo, |
662 | | uint64_t Address, |
663 | | const void *Decoder) |
664 | 3.70k | { |
665 | 3.70k | if (RegNo > 31) |
666 | 0 | return Fail; |
667 | 3.70k | unsigned Register = AArch64MCRegisterClasses[AArch64_ZPR3RegClassID] |
668 | 3.70k | .RegsBegin[RegNo]; |
669 | 3.70k | MCOperand_CreateReg0(Inst, (Register)); |
670 | 3.70k | return Success; |
671 | 3.70k | } |
672 | | |
673 | | static DecodeStatus DecodeZPR4RegisterClass(MCInst *Inst, unsigned RegNo, |
674 | | uint64_t Address, |
675 | | const void *Decoder) |
676 | 3.45k | { |
677 | 3.45k | if (RegNo > 31) |
678 | 0 | return Fail; |
679 | 3.45k | unsigned Register = AArch64MCRegisterClasses[AArch64_ZPR4RegClassID] |
680 | 3.45k | .RegsBegin[RegNo]; |
681 | 3.45k | MCOperand_CreateReg0(Inst, (Register)); |
682 | 3.45k | return Success; |
683 | 3.45k | } |
684 | | |
685 | | static DecodeStatus DecodeZPR2Mul2RegisterClass(MCInst *Inst, unsigned RegNo, |
686 | | uint64_t Address, |
687 | | const void *Decoder) |
688 | 13.1k | { |
689 | 13.1k | if (RegNo * 2 > 30) |
690 | 0 | return Fail; |
691 | 13.1k | unsigned Register = AArch64MCRegisterClasses[AArch64_ZPR2RegClassID] |
692 | 13.1k | .RegsBegin[RegNo * 2]; |
693 | 13.1k | MCOperand_CreateReg0(Inst, (Register)); |
694 | 13.1k | return Success; |
695 | 13.1k | } |
696 | | |
697 | | static DecodeStatus DecodeZPR4Mul4RegisterClass(MCInst *Inst, unsigned RegNo, |
698 | | uint64_t Address, |
699 | | const void *Decoder) |
700 | 7.24k | { |
701 | 7.24k | if (RegNo * 4 > 28) |
702 | 0 | return Fail; |
703 | 7.24k | unsigned Register = AArch64MCRegisterClasses[AArch64_ZPR4RegClassID] |
704 | 7.24k | .RegsBegin[RegNo * 4]; |
705 | 7.24k | MCOperand_CreateReg0(Inst, (Register)); |
706 | 7.24k | return Success; |
707 | 7.24k | } |
708 | | |
709 | | static DecodeStatus DecodeZPR2StridedRegisterClass(MCInst *Inst, unsigned RegNo, |
710 | | uint64_t Address, |
711 | | const void *Decoder) |
712 | 3.01k | { |
713 | 3.01k | if (RegNo > 15) |
714 | 0 | return Fail; |
715 | 3.01k | unsigned Register = |
716 | 3.01k | AArch64MCRegisterClasses[AArch64_ZPR2StridedRegClassID] |
717 | 3.01k | .RegsBegin[RegNo]; |
718 | 3.01k | MCOperand_CreateReg0(Inst, (Register)); |
719 | 3.01k | return Success; |
720 | 3.01k | } |
721 | | |
722 | | static DecodeStatus DecodeZPR4StridedRegisterClass(MCInst *Inst, unsigned RegNo, |
723 | | uint64_t Address, |
724 | | const void *Decoder) |
725 | 1.16k | { |
726 | 1.16k | if (RegNo > 7) |
727 | 0 | return Fail; |
728 | 1.16k | unsigned Register = |
729 | 1.16k | AArch64MCRegisterClasses[AArch64_ZPR4StridedRegClassID] |
730 | 1.16k | .RegsBegin[RegNo]; |
731 | 1.16k | MCOperand_CreateReg0(Inst, (Register)); |
732 | 1.16k | return Success; |
733 | 1.16k | } |
734 | | |
735 | | static DecodeStatus DecodeMatrixTileListRegisterClass(MCInst *Inst, |
736 | | unsigned RegMask, |
737 | | uint64_t Address, |
738 | | const void *Decoder) |
739 | 2.85k | { |
740 | 2.85k | if (RegMask > 0xFF) |
741 | 0 | return Fail; |
742 | 2.85k | MCOperand_CreateImm0(Inst, (RegMask)); |
743 | 2.85k | return Success; |
744 | 2.85k | } |
745 | | |
746 | | static const MCPhysReg MatrixZATileDecoderTable[5][16] = { |
747 | | { AArch64_ZAB0 }, |
748 | | { AArch64_ZAH0, AArch64_ZAH1 }, |
749 | | { AArch64_ZAS0, AArch64_ZAS1, AArch64_ZAS2, AArch64_ZAS3 }, |
750 | | { AArch64_ZAD0, AArch64_ZAD1, AArch64_ZAD2, AArch64_ZAD3, AArch64_ZAD4, |
751 | | AArch64_ZAD5, AArch64_ZAD6, AArch64_ZAD7 }, |
752 | | { AArch64_ZAQ0, AArch64_ZAQ1, AArch64_ZAQ2, AArch64_ZAQ3, AArch64_ZAQ4, |
753 | | AArch64_ZAQ5, AArch64_ZAQ6, AArch64_ZAQ7, AArch64_ZAQ8, AArch64_ZAQ9, |
754 | | AArch64_ZAQ10, AArch64_ZAQ11, AArch64_ZAQ12, AArch64_ZAQ13, |
755 | | AArch64_ZAQ14, AArch64_ZAQ15 } |
756 | | }; |
757 | | |
758 | | #define DEFINE_DecodeMatrixTile(NumBitsForTile) \ |
759 | | static DecodeStatus CONCAT(DecodeMatrixTile, NumBitsForTile)( \ |
760 | | MCInst * Inst, unsigned RegNo, uint64_t Address, \ |
761 | | const void *Decoder) \ |
762 | 9.94k | { \ |
763 | 9.94k | unsigned LastReg = (1 << NumBitsForTile) - 1; \ |
764 | 9.94k | if (RegNo > LastReg) \ |
765 | 9.94k | return Fail; \ |
766 | 9.94k | MCOperand_CreateReg0( \ |
767 | 9.94k | Inst, \ |
768 | 9.94k | (MatrixZATileDecoderTable[NumBitsForTile][RegNo])); \ |
769 | 9.94k | return Success; \ |
770 | 9.94k | } AArch64Disassembler.c:DecodeMatrixTile_2 Line | Count | Source | 762 | 4.37k | { \ | 763 | 4.37k | unsigned LastReg = (1 << NumBitsForTile) - 1; \ | 764 | 4.37k | if (RegNo > LastReg) \ | 765 | 4.37k | return Fail; \ | 766 | 4.37k | MCOperand_CreateReg0( \ | 767 | 4.37k | Inst, \ | 768 | 4.37k | (MatrixZATileDecoderTable[NumBitsForTile][RegNo])); \ | 769 | 4.37k | return Success; \ | 770 | 4.37k | } |
AArch64Disassembler.c:DecodeMatrixTile_1 Line | Count | Source | 762 | 1.41k | { \ | 763 | 1.41k | unsigned LastReg = (1 << NumBitsForTile) - 1; \ | 764 | 1.41k | if (RegNo > LastReg) \ | 765 | 1.41k | return Fail; \ | 766 | 1.41k | MCOperand_CreateReg0( \ | 767 | 1.41k | Inst, \ | 768 | 1.41k | (MatrixZATileDecoderTable[NumBitsForTile][RegNo])); \ | 769 | 1.41k | return Success; \ | 770 | 1.41k | } |
AArch64Disassembler.c:DecodeMatrixTile_3 Line | Count | Source | 762 | 3.62k | { \ | 763 | 3.62k | unsigned LastReg = (1 << NumBitsForTile) - 1; \ | 764 | 3.62k | if (RegNo > LastReg) \ | 765 | 3.62k | return Fail; \ | 766 | 3.62k | MCOperand_CreateReg0( \ | 767 | 3.62k | Inst, \ | 768 | 3.62k | (MatrixZATileDecoderTable[NumBitsForTile][RegNo])); \ | 769 | 3.62k | return Success; \ | 770 | 3.62k | } |
AArch64Disassembler.c:DecodeMatrixTile_4 Line | Count | Source | 762 | 526 | { \ | 763 | 526 | unsigned LastReg = (1 << NumBitsForTile) - 1; \ | 764 | 526 | if (RegNo > LastReg) \ | 765 | 526 | return Fail; \ | 766 | 526 | MCOperand_CreateReg0( \ | 767 | 526 | Inst, \ | 768 | 526 | (MatrixZATileDecoderTable[NumBitsForTile][RegNo])); \ | 769 | 526 | return Success; \ | 770 | 526 | } |
|
771 | | DEFINE_DecodeMatrixTile(2); |
772 | | DEFINE_DecodeMatrixTile(1); |
773 | | DEFINE_DecodeMatrixTile(3); |
774 | | DEFINE_DecodeMatrixTile(4); |
775 | | |
776 | | static DecodeStatus DecodePPRRegisterClass(MCInst *Inst, unsigned RegNo, |
777 | | uint64_t Addr, const void *Decoder) |
778 | 151k | { |
779 | 151k | if (RegNo > 15) |
780 | 0 | return Fail; |
781 | | |
782 | 151k | unsigned Register = |
783 | 151k | AArch64MCRegisterClasses[AArch64_PPRRegClassID].RegsBegin[RegNo]; |
784 | 151k | MCOperand_CreateReg0(Inst, (Register)); |
785 | 151k | return Success; |
786 | 151k | } |
787 | | |
788 | | static DecodeStatus DecodePNRRegisterClass(MCInst *Inst, unsigned RegNo, |
789 | | uint64_t Addr, const void *Decoder) |
790 | 8.45k | { |
791 | 8.45k | if (RegNo > 15) |
792 | 0 | return Fail; |
793 | | |
794 | 8.45k | unsigned Register = |
795 | 8.45k | AArch64MCRegisterClasses[AArch64_PNRRegClassID].RegsBegin[RegNo]; |
796 | 8.45k | MCOperand_CreateReg0(Inst, (Register)); |
797 | 8.45k | return Success; |
798 | 8.45k | } |
799 | | |
800 | | static DecodeStatus DecodePPR_3bRegisterClass(MCInst *Inst, unsigned RegNo, |
801 | | uint64_t Addr, |
802 | | const void *Decoder) |
803 | 102k | { |
804 | 102k | if (RegNo > 7) |
805 | 0 | return Fail; |
806 | | |
807 | | // Just reuse the PPR decode table |
808 | 102k | return DecodePPRRegisterClass(Inst, RegNo, Addr, Decoder); |
809 | 102k | } |
810 | | |
811 | | static DecodeStatus DecodePNR_p8to15RegisterClass(MCInst *Inst, unsigned RegNo, |
812 | | uint64_t Addr, |
813 | | const void *Decoder) |
814 | 8.33k | { |
815 | 8.33k | if (RegNo > 7) |
816 | 0 | return Fail; |
817 | | |
818 | | // Just reuse the PPR decode table |
819 | 8.33k | return DecodePNRRegisterClass(Inst, RegNo + 8, Addr, Decoder); |
820 | 8.33k | } |
821 | | |
822 | | static DecodeStatus DecodePPR2RegisterClass(MCInst *Inst, unsigned RegNo, |
823 | | uint64_t Address, |
824 | | const void *Decoder) |
825 | 834 | { |
826 | 834 | if (RegNo > 15) |
827 | 0 | return Fail; |
828 | | |
829 | 834 | unsigned Register = AArch64MCRegisterClasses[AArch64_PPR2RegClassID] |
830 | 834 | .RegsBegin[RegNo]; |
831 | 834 | MCOperand_CreateReg0(Inst, (Register)); |
832 | 834 | return Success; |
833 | 834 | } |
834 | | |
835 | | static DecodeStatus DecodePPR2Mul2RegisterClass(MCInst *Inst, unsigned RegNo, |
836 | | uint64_t Address, |
837 | | const void *Decoder) |
838 | 310 | { |
839 | 310 | if ((RegNo * 2) > 14) |
840 | 0 | return Fail; |
841 | 310 | unsigned Register = AArch64MCRegisterClasses[AArch64_PPR2RegClassID] |
842 | 310 | .RegsBegin[RegNo * 2]; |
843 | 310 | MCOperand_CreateReg0(Inst, (Register)); |
844 | 310 | return Success; |
845 | 310 | } |
846 | | |
847 | | static DecodeStatus DecodeQQRegisterClass(MCInst *Inst, unsigned RegNo, |
848 | | uint64_t Addr, const void *Decoder) |
849 | 32.4k | { |
850 | 32.4k | if (RegNo > 31) |
851 | 0 | return Fail; |
852 | 32.4k | unsigned Register = |
853 | 32.4k | AArch64MCRegisterClasses[AArch64_QQRegClassID].RegsBegin[RegNo]; |
854 | 32.4k | MCOperand_CreateReg0(Inst, (Register)); |
855 | 32.4k | return Success; |
856 | 32.4k | } |
857 | | |
858 | | static DecodeStatus DecodeQQQRegisterClass(MCInst *Inst, unsigned RegNo, |
859 | | uint64_t Addr, const void *Decoder) |
860 | 41.8k | { |
861 | 41.8k | if (RegNo > 31) |
862 | 0 | return Fail; |
863 | 41.8k | unsigned Register = |
864 | 41.8k | AArch64MCRegisterClasses[AArch64_QQQRegClassID].RegsBegin[RegNo]; |
865 | 41.8k | MCOperand_CreateReg0(Inst, (Register)); |
866 | 41.8k | return Success; |
867 | 41.8k | } |
868 | | |
869 | | static DecodeStatus DecodeQQQQRegisterClass(MCInst *Inst, unsigned RegNo, |
870 | | uint64_t Addr, const void *Decoder) |
871 | 37.6k | { |
872 | 37.6k | if (RegNo > 31) |
873 | 0 | return Fail; |
874 | 37.6k | unsigned Register = AArch64MCRegisterClasses[AArch64_QQQQRegClassID] |
875 | 37.6k | .RegsBegin[RegNo]; |
876 | 37.6k | MCOperand_CreateReg0(Inst, (Register)); |
877 | 37.6k | return Success; |
878 | 37.6k | } |
879 | | |
880 | | static DecodeStatus DecodeDDRegisterClass(MCInst *Inst, unsigned RegNo, |
881 | | uint64_t Addr, const void *Decoder) |
882 | 5.04k | { |
883 | 5.04k | if (RegNo > 31) |
884 | 0 | return Fail; |
885 | 5.04k | unsigned Register = |
886 | 5.04k | AArch64MCRegisterClasses[AArch64_DDRegClassID].RegsBegin[RegNo]; |
887 | 5.04k | MCOperand_CreateReg0(Inst, (Register)); |
888 | 5.04k | return Success; |
889 | 5.04k | } |
890 | | |
891 | | static DecodeStatus DecodeDDDRegisterClass(MCInst *Inst, unsigned RegNo, |
892 | | uint64_t Addr, const void *Decoder) |
893 | 9.00k | { |
894 | 9.00k | if (RegNo > 31) |
895 | 0 | return Fail; |
896 | 9.00k | unsigned Register = |
897 | 9.00k | AArch64MCRegisterClasses[AArch64_DDDRegClassID].RegsBegin[RegNo]; |
898 | 9.00k | MCOperand_CreateReg0(Inst, (Register)); |
899 | 9.00k | return Success; |
900 | 9.00k | } |
901 | | |
902 | | static DecodeStatus DecodeDDDDRegisterClass(MCInst *Inst, unsigned RegNo, |
903 | | uint64_t Addr, const void *Decoder) |
904 | 6.42k | { |
905 | 6.42k | if (RegNo > 31) |
906 | 0 | return Fail; |
907 | 6.42k | unsigned Register = AArch64MCRegisterClasses[AArch64_DDDDRegClassID] |
908 | 6.42k | .RegsBegin[RegNo]; |
909 | 6.42k | MCOperand_CreateReg0(Inst, (Register)); |
910 | 6.42k | return Success; |
911 | 6.42k | } |
912 | | |
913 | | static DecodeStatus DecodeFixedPointScaleImm32(MCInst *Inst, unsigned Imm, |
914 | | uint64_t Addr, |
915 | | const void *Decoder) |
916 | 795 | { |
917 | | // scale{5} is asserted as 1 in tblgen. |
918 | 795 | Imm |= 0x20; |
919 | 795 | MCOperand_CreateImm0(Inst, (64 - Imm)); |
920 | 795 | return Success; |
921 | 795 | } |
922 | | |
923 | | static DecodeStatus DecodeFixedPointScaleImm64(MCInst *Inst, unsigned Imm, |
924 | | uint64_t Addr, |
925 | | const void *Decoder) |
926 | 952 | { |
927 | 952 | MCOperand_CreateImm0(Inst, (64 - Imm)); |
928 | 952 | return Success; |
929 | 952 | } |
930 | | |
931 | | static DecodeStatus DecodePCRelLabel16(MCInst *Inst, unsigned Imm, |
932 | | uint64_t Addr, const void *Decoder) |
933 | 215 | { |
934 | | // Immediate is encoded as the top 16-bits of an unsigned 18-bit negative |
935 | | // PC-relative offset. |
936 | 215 | uint64_t ImmVal = Imm; |
937 | 215 | if (ImmVal > (1 << 16)) |
938 | 0 | return Fail; |
939 | | // Symbols are not supported by Capstone |
940 | 215 | return Success; |
941 | 215 | } |
942 | | |
943 | | static DecodeStatus DecodePCRelLabel19(MCInst *Inst, unsigned Imm, |
944 | | uint64_t Addr, const void *Decoder) |
945 | 15.3k | { |
946 | 15.3k | int64_t ImmVal = Imm; |
947 | | |
948 | | // Sign-extend 19-bit immediate. |
949 | 15.3k | if (ImmVal & (1 << (19 - 1))) |
950 | 6.41k | ImmVal |= ~((1LL << 19) - 1); |
951 | | |
952 | | // No symbols supported in Capstone |
953 | | // if (!Decoder->tryAddingSymbolicOperand( |
954 | | // Inst, ImmVal * 4, Addr, MCInst_getOpcode(Inst) != AArch64_LDRXl, 0, |
955 | | // 0, 4)) |
956 | 15.3k | MCOperand_CreateImm0(Inst, (ImmVal)); |
957 | 15.3k | return Success; |
958 | 15.3k | } |
959 | | |
960 | | static DecodeStatus DecodeMemExtend(MCInst *Inst, unsigned Imm, |
961 | | uint64_t Address, const void *Decoder) |
962 | 6.20k | { |
963 | 6.20k | MCOperand_CreateImm0(Inst, ((Imm >> 1) & 1)); |
964 | 6.20k | MCOperand_CreateImm0(Inst, (Imm & 1)); |
965 | 6.20k | return Success; |
966 | 6.20k | } |
967 | | |
968 | | static DecodeStatus DecodeMRSSystemRegister(MCInst *Inst, unsigned Imm, |
969 | | uint64_t Address, |
970 | | const void *Decoder) |
971 | 3.56k | { |
972 | 3.56k | MCOperand_CreateImm0(Inst, (Imm)); |
973 | | |
974 | | // Every system register in the encoding space is valid with the syntax |
975 | | // S<op0>_<op1>_<Cn>_<Cm>_<op2>, so decoding system registers always |
976 | | // succeeds. |
977 | 3.56k | return Success; |
978 | 3.56k | } |
979 | | |
980 | | static DecodeStatus DecodeMSRSystemRegister(MCInst *Inst, unsigned Imm, |
981 | | uint64_t Address, |
982 | | const void *Decoder) |
983 | 10.8k | { |
984 | 10.8k | MCOperand_CreateImm0(Inst, (Imm)); |
985 | | |
986 | 10.8k | return Success; |
987 | 10.8k | } |
988 | | |
989 | | static DecodeStatus DecodeFMOVLaneInstruction(MCInst *Inst, unsigned Insn, |
990 | | uint64_t Address, |
991 | | const void *Decoder) |
992 | 1.02k | { |
993 | | // This decoder exists to add the dummy Lane operand to the MCInst, which |
994 | | // must be 1 in assembly but has no other real manifestation. |
995 | 1.02k | unsigned Rd = fieldFromInstruction_4(Insn, 0, 5); |
996 | 1.02k | unsigned Rn = fieldFromInstruction_4(Insn, 5, 5); |
997 | 1.02k | unsigned IsToVec = fieldFromInstruction_4(Insn, 16, 1); |
998 | | |
999 | 1.02k | if (IsToVec) { |
1000 | 642 | DecodeFPR128RegisterClass(Inst, Rd, Address, Decoder); |
1001 | 642 | DecodeGPR64RegisterClass(Inst, Rn, Address, Decoder); |
1002 | 642 | } else { |
1003 | 382 | DecodeGPR64RegisterClass(Inst, Rd, Address, Decoder); |
1004 | 382 | DecodeFPR128RegisterClass(Inst, Rn, Address, Decoder); |
1005 | 382 | } |
1006 | | |
1007 | | // Add the lane |
1008 | 1.02k | MCOperand_CreateImm0(Inst, (1)); |
1009 | | |
1010 | 1.02k | return Success; |
1011 | 1.02k | } |
1012 | | |
1013 | | static DecodeStatus DecodeVecShiftRImm(MCInst *Inst, unsigned Imm, unsigned Add) |
1014 | 9.50k | { |
1015 | 9.50k | MCOperand_CreateImm0(Inst, (Add - Imm)); |
1016 | 9.50k | return Success; |
1017 | 9.50k | } |
1018 | | |
1019 | | static DecodeStatus DecodeVecShiftLImm(MCInst *Inst, unsigned Imm, unsigned Add) |
1020 | 11.0k | { |
1021 | 11.0k | MCOperand_CreateImm0(Inst, ((Imm + Add) & (Add - 1))); |
1022 | 11.0k | return Success; |
1023 | 11.0k | } |
1024 | | |
1025 | | static DecodeStatus DecodeVecShiftR64Imm(MCInst *Inst, unsigned Imm, |
1026 | | uint64_t Addr, const void *Decoder) |
1027 | 2.06k | { |
1028 | 2.06k | return DecodeVecShiftRImm(Inst, Imm, 64); |
1029 | 2.06k | } |
1030 | | |
1031 | | static DecodeStatus DecodeVecShiftR64ImmNarrow(MCInst *Inst, unsigned Imm, |
1032 | | uint64_t Addr, |
1033 | | const void *Decoder) |
1034 | 388 | { |
1035 | 388 | return DecodeVecShiftRImm(Inst, Imm | 0x20, 64); |
1036 | 388 | } |
1037 | | |
1038 | | static DecodeStatus DecodeVecShiftR32Imm(MCInst *Inst, unsigned Imm, |
1039 | | uint64_t Addr, const void *Decoder) |
1040 | 2.35k | { |
1041 | 2.35k | return DecodeVecShiftRImm(Inst, Imm, 32); |
1042 | 2.35k | } |
1043 | | |
1044 | | static DecodeStatus DecodeVecShiftR32ImmNarrow(MCInst *Inst, unsigned Imm, |
1045 | | uint64_t Addr, |
1046 | | const void *Decoder) |
1047 | 347 | { |
1048 | 347 | return DecodeVecShiftRImm(Inst, Imm | 0x10, 32); |
1049 | 347 | } |
1050 | | |
1051 | | static DecodeStatus DecodeVecShiftR16Imm(MCInst *Inst, unsigned Imm, |
1052 | | uint64_t Addr, const void *Decoder) |
1053 | 2.40k | { |
1054 | 2.40k | return DecodeVecShiftRImm(Inst, Imm, 16); |
1055 | 2.40k | } |
1056 | | |
1057 | | static DecodeStatus DecodeVecShiftR16ImmNarrow(MCInst *Inst, unsigned Imm, |
1058 | | uint64_t Addr, |
1059 | | const void *Decoder) |
1060 | 528 | { |
1061 | 528 | return DecodeVecShiftRImm(Inst, Imm | 0x8, 16); |
1062 | 528 | } |
1063 | | |
1064 | | static DecodeStatus DecodeVecShiftR8Imm(MCInst *Inst, unsigned Imm, |
1065 | | uint64_t Addr, const void *Decoder) |
1066 | 1.42k | { |
1067 | 1.42k | return DecodeVecShiftRImm(Inst, Imm, 8); |
1068 | 1.42k | } |
1069 | | |
1070 | | static DecodeStatus DecodeVecShiftL64Imm(MCInst *Inst, unsigned Imm, |
1071 | | uint64_t Addr, const void *Decoder) |
1072 | 1.19k | { |
1073 | 1.19k | return DecodeVecShiftLImm(Inst, Imm, 64); |
1074 | 1.19k | } |
1075 | | |
1076 | | static DecodeStatus DecodeVecShiftL32Imm(MCInst *Inst, unsigned Imm, |
1077 | | uint64_t Addr, const void *Decoder) |
1078 | 2.70k | { |
1079 | 2.70k | return DecodeVecShiftLImm(Inst, Imm, 32); |
1080 | 2.70k | } |
1081 | | |
1082 | | static DecodeStatus DecodeVecShiftL16Imm(MCInst *Inst, unsigned Imm, |
1083 | | uint64_t Addr, const void *Decoder) |
1084 | 2.94k | { |
1085 | 2.94k | return DecodeVecShiftLImm(Inst, Imm, 16); |
1086 | 2.94k | } |
1087 | | |
1088 | | static DecodeStatus DecodeVecShiftL8Imm(MCInst *Inst, unsigned Imm, |
1089 | | uint64_t Addr, const void *Decoder) |
1090 | 4.22k | { |
1091 | 4.22k | return DecodeVecShiftLImm(Inst, Imm, 8); |
1092 | 4.22k | } |
1093 | | |
1094 | | static DecodeStatus DecodeThreeAddrSRegInstruction(MCInst *Inst, uint32_t insn, |
1095 | | uint64_t Addr, |
1096 | | const void *Decoder) |
1097 | 15.5k | { |
1098 | 15.5k | unsigned Rd = fieldFromInstruction_4(insn, 0, 5); |
1099 | 15.5k | unsigned Rn = fieldFromInstruction_4(insn, 5, 5); |
1100 | 15.5k | unsigned Rm = fieldFromInstruction_4(insn, 16, 5); |
1101 | 15.5k | unsigned shiftHi = fieldFromInstruction_4(insn, 22, 2); |
1102 | 15.5k | unsigned shiftLo = fieldFromInstruction_4(insn, 10, 6); |
1103 | 15.5k | unsigned shift = (shiftHi << 6) | shiftLo; |
1104 | 15.5k | switch (MCInst_getOpcode(Inst)) { |
1105 | 0 | default: |
1106 | 0 | return Fail; |
1107 | 540 | case AArch64_ADDWrs: |
1108 | 968 | case AArch64_ADDSWrs: |
1109 | 1.78k | case AArch64_SUBWrs: |
1110 | 2.07k | case AArch64_SUBSWrs: |
1111 | | // if shift == '11' then ReservedValue() |
1112 | 2.07k | if (shiftHi == 0x3) |
1113 | 9 | return Fail; |
1114 | | // fall through |
1115 | 2.70k | case AArch64_ANDWrs: |
1116 | 3.11k | case AArch64_ANDSWrs: |
1117 | 3.65k | case AArch64_BICWrs: |
1118 | 4.74k | case AArch64_BICSWrs: |
1119 | 5.35k | case AArch64_ORRWrs: |
1120 | 5.97k | case AArch64_ORNWrs: |
1121 | 6.67k | case AArch64_EORWrs: |
1122 | 7.10k | case AArch64_EONWrs: { |
1123 | | // if sf == '0' and imm6<5> == '1' then ReservedValue() |
1124 | 7.10k | if (shiftLo >> 5 == 1) |
1125 | 73 | return Fail; |
1126 | 7.03k | DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder); |
1127 | 7.03k | DecodeGPR32RegisterClass(Inst, Rn, Addr, Decoder); |
1128 | 7.03k | DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder); |
1129 | 7.03k | break; |
1130 | 7.10k | } |
1131 | 1.03k | case AArch64_ADDXrs: |
1132 | 1.39k | case AArch64_ADDSXrs: |
1133 | 2.21k | case AArch64_SUBXrs: |
1134 | 2.56k | case AArch64_SUBSXrs: |
1135 | | // if shift == '11' then ReservedValue() |
1136 | 2.56k | if (shiftHi == 0x3) |
1137 | 18 | return Fail; |
1138 | | // fall through |
1139 | 3.33k | case AArch64_ANDXrs: |
1140 | 4.28k | case AArch64_ANDSXrs: |
1141 | 4.68k | case AArch64_BICXrs: |
1142 | 5.69k | case AArch64_BICSXrs: |
1143 | 6.19k | case AArch64_ORRXrs: |
1144 | 6.76k | case AArch64_ORNXrs: |
1145 | 7.62k | case AArch64_EORXrs: |
1146 | 8.44k | case AArch64_EONXrs: |
1147 | 8.44k | DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder); |
1148 | 8.44k | DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder); |
1149 | 8.44k | DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder); |
1150 | 8.44k | break; |
1151 | 15.5k | } |
1152 | | |
1153 | 15.4k | MCOperand_CreateImm0(Inst, (shift)); |
1154 | 15.4k | return Success; |
1155 | 15.5k | } |
1156 | | |
1157 | | static DecodeStatus DecodeMoveImmInstruction(MCInst *Inst, uint32_t insn, |
1158 | | uint64_t Addr, const void *Decoder) |
1159 | 6.22k | { |
1160 | 6.22k | unsigned Rd = fieldFromInstruction_4(insn, 0, 5); |
1161 | 6.22k | unsigned imm = fieldFromInstruction_4(insn, 5, 16); |
1162 | 6.22k | unsigned shift = fieldFromInstruction_4(insn, 21, 2); |
1163 | 6.22k | shift <<= 4; |
1164 | 6.22k | switch (MCInst_getOpcode(Inst)) { |
1165 | 0 | default: |
1166 | 0 | return Fail; |
1167 | 198 | case AArch64_MOVZWi: |
1168 | 876 | case AArch64_MOVNWi: |
1169 | 1.07k | case AArch64_MOVKWi: |
1170 | 1.07k | if (shift & (1U << 5)) |
1171 | 19 | return Fail; |
1172 | 1.05k | DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder); |
1173 | 1.05k | break; |
1174 | 1.11k | case AArch64_MOVZXi: |
1175 | 3.09k | case AArch64_MOVNXi: |
1176 | 5.14k | case AArch64_MOVKXi: |
1177 | 5.14k | DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder); |
1178 | 5.14k | break; |
1179 | 6.22k | } |
1180 | | |
1181 | 6.20k | if (MCInst_getOpcode(Inst) == AArch64_MOVKWi || |
1182 | 6.20k | MCInst_getOpcode(Inst) == AArch64_MOVKXi) |
1183 | 2.24k | MCInst_addOperand2(Inst, (MCInst_getOperand(Inst, (0)))); |
1184 | | |
1185 | 6.20k | MCOperand_CreateImm0(Inst, (imm)); |
1186 | 6.20k | MCOperand_CreateImm0(Inst, (shift)); |
1187 | 6.20k | return Success; |
1188 | 6.22k | } |
1189 | | |
1190 | | static DecodeStatus DecodeUnsignedLdStInstruction(MCInst *Inst, uint32_t insn, |
1191 | | uint64_t Addr, |
1192 | | const void *Decoder) |
1193 | 18.8k | { |
1194 | 18.8k | unsigned Rt = fieldFromInstruction_4(insn, 0, 5); |
1195 | 18.8k | unsigned Rn = fieldFromInstruction_4(insn, 5, 5); |
1196 | 18.8k | unsigned offset = fieldFromInstruction_4(insn, 10, 12); |
1197 | | |
1198 | 18.8k | switch (MCInst_getOpcode(Inst)) { |
1199 | 0 | default: |
1200 | 0 | return Fail; |
1201 | 836 | case AArch64_PRFMui: |
1202 | | // Rt is an immediate in prefetch. |
1203 | 836 | MCOperand_CreateImm0(Inst, (Rt)); |
1204 | 836 | break; |
1205 | 1.99k | case AArch64_STRBBui: |
1206 | 2.43k | case AArch64_LDRBBui: |
1207 | 2.93k | case AArch64_LDRSBWui: |
1208 | 4.40k | case AArch64_STRHHui: |
1209 | 5.94k | case AArch64_LDRHHui: |
1210 | 6.38k | case AArch64_LDRSHWui: |
1211 | 6.84k | case AArch64_STRWui: |
1212 | 7.14k | case AArch64_LDRWui: |
1213 | 7.14k | DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder); |
1214 | 7.14k | break; |
1215 | 151 | case AArch64_LDRSBXui: |
1216 | 632 | case AArch64_LDRSHXui: |
1217 | 1.16k | case AArch64_LDRSWui: |
1218 | 1.84k | case AArch64_STRXui: |
1219 | 2.32k | case AArch64_LDRXui: |
1220 | 2.32k | DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder); |
1221 | 2.32k | break; |
1222 | 1.45k | case AArch64_LDRQui: |
1223 | 2.38k | case AArch64_STRQui: |
1224 | 2.38k | DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder); |
1225 | 2.38k | break; |
1226 | 360 | case AArch64_LDRDui: |
1227 | 1.10k | case AArch64_STRDui: |
1228 | 1.10k | DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder); |
1229 | 1.10k | break; |
1230 | 387 | case AArch64_LDRSui: |
1231 | 541 | case AArch64_STRSui: |
1232 | 541 | DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder); |
1233 | 541 | break; |
1234 | 740 | case AArch64_LDRHui: |
1235 | 1.17k | case AArch64_STRHui: |
1236 | 1.17k | DecodeFPR16RegisterClass(Inst, Rt, Addr, Decoder); |
1237 | 1.17k | break; |
1238 | 1.40k | case AArch64_LDRBui: |
1239 | 3.30k | case AArch64_STRBui: |
1240 | 3.30k | DecodeFPR8RegisterClass(Inst, Rt, Addr, Decoder); |
1241 | 3.30k | break; |
1242 | 18.8k | } |
1243 | | |
1244 | 18.8k | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
1245 | | // No symbols supported in Capstone |
1246 | | // if (!Decoder->tryAddingSymbolicOperand(Inst, offset, Addr, Fail, 0, 0, 4)) |
1247 | 18.8k | MCOperand_CreateImm0(Inst, (offset)); |
1248 | 18.8k | return Success; |
1249 | 18.8k | } |
1250 | | |
1251 | | static DecodeStatus DecodeSignedLdStInstruction(MCInst *Inst, uint32_t insn, |
1252 | | uint64_t Addr, |
1253 | | const void *Decoder) |
1254 | 12.8k | { |
1255 | 12.8k | unsigned Rt = fieldFromInstruction_4(insn, 0, 5); |
1256 | 12.8k | unsigned Rn = fieldFromInstruction_4(insn, 5, 5); |
1257 | 12.8k | int64_t offset = fieldFromInstruction_4(insn, 12, 9); |
1258 | | |
1259 | | // offset is a 9-bit signed immediate, so sign extend it to |
1260 | | // fill the unsigned. |
1261 | 12.8k | if (offset & (1 << (9 - 1))) |
1262 | 3.88k | offset |= ~((1LL << 9) - 1); |
1263 | | |
1264 | | // First operand is always the writeback to the address register, if needed. |
1265 | 12.8k | switch (MCInst_getOpcode(Inst)) { |
1266 | 7.63k | default: |
1267 | 7.63k | break; |
1268 | 7.63k | case AArch64_LDRSBWpre: |
1269 | 86 | case AArch64_LDRSHWpre: |
1270 | 126 | case AArch64_STRBBpre: |
1271 | 446 | case AArch64_LDRBBpre: |
1272 | 596 | case AArch64_STRHHpre: |
1273 | 688 | case AArch64_LDRHHpre: |
1274 | 783 | case AArch64_STRWpre: |
1275 | 861 | case AArch64_LDRWpre: |
1276 | 920 | case AArch64_LDRSBWpost: |
1277 | 1.18k | case AArch64_LDRSHWpost: |
1278 | 1.23k | case AArch64_STRBBpost: |
1279 | 1.31k | case AArch64_LDRBBpost: |
1280 | 1.46k | case AArch64_STRHHpost: |
1281 | 1.54k | case AArch64_LDRHHpost: |
1282 | 1.83k | case AArch64_STRWpost: |
1283 | 1.86k | case AArch64_LDRWpost: |
1284 | 1.93k | case AArch64_LDRSBXpre: |
1285 | 1.97k | case AArch64_LDRSHXpre: |
1286 | 2.07k | case AArch64_STRXpre: |
1287 | 2.35k | case AArch64_LDRSWpre: |
1288 | 2.57k | case AArch64_LDRXpre: |
1289 | 2.65k | case AArch64_LDRSBXpost: |
1290 | 2.73k | case AArch64_LDRSHXpost: |
1291 | 3.04k | case AArch64_STRXpost: |
1292 | 3.12k | case AArch64_LDRSWpost: |
1293 | 3.25k | case AArch64_LDRXpost: |
1294 | 3.35k | case AArch64_LDRQpre: |
1295 | 3.46k | case AArch64_STRQpre: |
1296 | 3.48k | case AArch64_LDRQpost: |
1297 | 3.60k | case AArch64_STRQpost: |
1298 | 3.74k | case AArch64_LDRDpre: |
1299 | 3.79k | case AArch64_STRDpre: |
1300 | 3.82k | case AArch64_LDRDpost: |
1301 | 3.90k | case AArch64_STRDpost: |
1302 | 4.01k | case AArch64_LDRSpre: |
1303 | 4.12k | case AArch64_STRSpre: |
1304 | 4.31k | case AArch64_LDRSpost: |
1305 | 4.34k | case AArch64_STRSpost: |
1306 | 4.41k | case AArch64_LDRHpre: |
1307 | 4.50k | case AArch64_STRHpre: |
1308 | 4.55k | case AArch64_LDRHpost: |
1309 | 4.75k | case AArch64_STRHpost: |
1310 | 4.82k | case AArch64_LDRBpre: |
1311 | 5.11k | case AArch64_STRBpre: |
1312 | 5.12k | case AArch64_LDRBpost: |
1313 | 5.20k | case AArch64_STRBpost: |
1314 | 5.20k | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
1315 | 5.20k | break; |
1316 | 12.8k | } |
1317 | | |
1318 | 12.8k | switch (MCInst_getOpcode(Inst)) { |
1319 | 0 | default: |
1320 | 0 | return Fail; |
1321 | 76 | case AArch64_PRFUMi: |
1322 | | // Rt is an immediate in prefetch. |
1323 | 76 | MCOperand_CreateImm0(Inst, (Rt)); |
1324 | 76 | break; |
1325 | 441 | case AArch64_STURBBi: |
1326 | 464 | case AArch64_LDURBBi: |
1327 | 511 | case AArch64_LDURSBWi: |
1328 | 952 | case AArch64_STURHHi: |
1329 | 1.19k | case AArch64_LDURHHi: |
1330 | 1.49k | case AArch64_LDURSHWi: |
1331 | 1.58k | case AArch64_STURWi: |
1332 | 1.79k | case AArch64_LDURWi: |
1333 | 1.83k | case AArch64_LDTRSBWi: |
1334 | 2.05k | case AArch64_LDTRSHWi: |
1335 | 2.15k | case AArch64_STTRWi: |
1336 | 2.22k | case AArch64_LDTRWi: |
1337 | 2.42k | case AArch64_STTRHi: |
1338 | 2.52k | case AArch64_LDTRHi: |
1339 | 2.59k | case AArch64_LDTRBi: |
1340 | 2.65k | case AArch64_STTRBi: |
1341 | 2.70k | case AArch64_LDRSBWpre: |
1342 | 2.74k | case AArch64_LDRSHWpre: |
1343 | 2.78k | case AArch64_STRBBpre: |
1344 | 3.10k | case AArch64_LDRBBpre: |
1345 | 3.25k | case AArch64_STRHHpre: |
1346 | 3.34k | case AArch64_LDRHHpre: |
1347 | 3.44k | case AArch64_STRWpre: |
1348 | 3.52k | case AArch64_LDRWpre: |
1349 | 3.57k | case AArch64_LDRSBWpost: |
1350 | 3.83k | case AArch64_LDRSHWpost: |
1351 | 3.89k | case AArch64_STRBBpost: |
1352 | 3.97k | case AArch64_LDRBBpost: |
1353 | 4.11k | case AArch64_STRHHpost: |
1354 | 4.20k | case AArch64_LDRHHpost: |
1355 | 4.49k | case AArch64_STRWpost: |
1356 | 4.51k | case AArch64_LDRWpost: |
1357 | 4.95k | case AArch64_STLURBi: |
1358 | 4.98k | case AArch64_STLURHi: |
1359 | 5.32k | case AArch64_STLURWi: |
1360 | 5.42k | case AArch64_LDAPURBi: |
1361 | 5.44k | case AArch64_LDAPURSBWi: |
1362 | 5.48k | case AArch64_LDAPURHi: |
1363 | 5.61k | case AArch64_LDAPURSHWi: |
1364 | 5.81k | case AArch64_LDAPURi: |
1365 | 5.81k | DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder); |
1366 | 5.81k | break; |
1367 | 30 | case AArch64_LDURSBXi: |
1368 | 97 | case AArch64_LDURSHXi: |
1369 | 309 | case AArch64_LDURSWi: |
1370 | 390 | case AArch64_STURXi: |
1371 | 751 | case AArch64_LDURXi: |
1372 | 958 | case AArch64_LDTRSBXi: |
1373 | 1.17k | case AArch64_LDTRSHXi: |
1374 | 1.26k | case AArch64_LDTRSWi: |
1375 | 1.37k | case AArch64_STTRXi: |
1376 | 1.45k | case AArch64_LDTRXi: |
1377 | 1.53k | case AArch64_LDRSBXpre: |
1378 | 1.57k | case AArch64_LDRSHXpre: |
1379 | 1.67k | case AArch64_STRXpre: |
1380 | 1.94k | case AArch64_LDRSWpre: |
1381 | 2.17k | case AArch64_LDRXpre: |
1382 | 2.24k | case AArch64_LDRSBXpost: |
1383 | 2.33k | case AArch64_LDRSHXpost: |
1384 | 2.64k | case AArch64_STRXpost: |
1385 | 2.71k | case AArch64_LDRSWpost: |
1386 | 2.85k | case AArch64_LDRXpost: |
1387 | 2.87k | case AArch64_LDAPURSWi: |
1388 | 2.94k | case AArch64_LDAPURSHXi: |
1389 | 3.41k | case AArch64_LDAPURSBXi: |
1390 | 3.85k | case AArch64_STLURXi: |
1391 | 3.86k | case AArch64_LDAPURXi: |
1392 | 3.86k | DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder); |
1393 | 3.86k | break; |
1394 | 109 | case AArch64_LDURQi: |
1395 | 309 | case AArch64_STURQi: |
1396 | 405 | case AArch64_LDRQpre: |
1397 | 511 | case AArch64_STRQpre: |
1398 | 537 | case AArch64_LDRQpost: |
1399 | 653 | case AArch64_STRQpost: |
1400 | 653 | DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder); |
1401 | 653 | break; |
1402 | 266 | case AArch64_LDURDi: |
1403 | 342 | case AArch64_STURDi: |
1404 | 482 | case AArch64_LDRDpre: |
1405 | 532 | case AArch64_STRDpre: |
1406 | 568 | case AArch64_LDRDpost: |
1407 | 643 | case AArch64_STRDpost: |
1408 | 643 | DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder); |
1409 | 643 | break; |
1410 | 68 | case AArch64_LDURSi: |
1411 | 122 | case AArch64_STURSi: |
1412 | 236 | case AArch64_LDRSpre: |
1413 | 339 | case AArch64_STRSpre: |
1414 | 530 | case AArch64_LDRSpost: |
1415 | 566 | case AArch64_STRSpost: |
1416 | 566 | DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder); |
1417 | 566 | break; |
1418 | 74 | case AArch64_LDURHi: |
1419 | 200 | case AArch64_STURHi: |
1420 | 269 | case AArch64_LDRHpre: |
1421 | 356 | case AArch64_STRHpre: |
1422 | 403 | case AArch64_LDRHpost: |
1423 | 607 | case AArch64_STRHpost: |
1424 | 607 | DecodeFPR16RegisterClass(Inst, Rt, Addr, Decoder); |
1425 | 607 | break; |
1426 | 70 | case AArch64_LDURBi: |
1427 | 157 | case AArch64_STURBi: |
1428 | 228 | case AArch64_LDRBpre: |
1429 | 518 | case AArch64_STRBpre: |
1430 | 529 | case AArch64_LDRBpost: |
1431 | 612 | case AArch64_STRBpost: |
1432 | 612 | DecodeFPR8RegisterClass(Inst, Rt, Addr, Decoder); |
1433 | 612 | break; |
1434 | 12.8k | } |
1435 | | |
1436 | 12.8k | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
1437 | 12.8k | MCOperand_CreateImm0(Inst, (offset)); |
1438 | | |
1439 | 12.8k | bool IsLoad = fieldFromInstruction_4(insn, 22, 1); |
1440 | 12.8k | bool IsIndexed = fieldFromInstruction_4(insn, 10, 2) != 0; |
1441 | 12.8k | bool IsFP = fieldFromInstruction_4(insn, 26, 1); |
1442 | | |
1443 | | // Cannot write back to a transfer register (but xzr != sp). |
1444 | 12.8k | if (IsLoad && IsIndexed && !IsFP && Rn != 31 && Rt == Rn) |
1445 | 174 | return SoftFail; |
1446 | | |
1447 | 12.6k | return Success; |
1448 | 12.8k | } |
1449 | | |
1450 | | static DecodeStatus DecodeExclusiveLdStInstruction(MCInst *Inst, uint32_t insn, |
1451 | | uint64_t Addr, |
1452 | | const void *Decoder) |
1453 | 14.1k | { |
1454 | 14.1k | unsigned Rt = fieldFromInstruction_4(insn, 0, 5); |
1455 | 14.1k | unsigned Rn = fieldFromInstruction_4(insn, 5, 5); |
1456 | 14.1k | unsigned Rt2 = fieldFromInstruction_4(insn, 10, 5); |
1457 | 14.1k | unsigned Rs = fieldFromInstruction_4(insn, 16, 5); |
1458 | | |
1459 | 14.1k | unsigned Opcode = MCInst_getOpcode(Inst); |
1460 | 14.1k | switch (Opcode) { |
1461 | 0 | default: |
1462 | 0 | return Fail; |
1463 | 370 | case AArch64_STLXRW: |
1464 | 978 | case AArch64_STLXRB: |
1465 | 1.54k | case AArch64_STLXRH: |
1466 | 2.18k | case AArch64_STXRW: |
1467 | 3.04k | case AArch64_STXRB: |
1468 | 3.76k | case AArch64_STXRH: |
1469 | 3.76k | DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder); |
1470 | | // fall through |
1471 | 4.00k | case AArch64_LDARW: |
1472 | 4.13k | case AArch64_LDARB: |
1473 | 4.71k | case AArch64_LDARH: |
1474 | 5.41k | case AArch64_LDAXRW: |
1475 | 5.56k | case AArch64_LDAXRB: |
1476 | 5.84k | case AArch64_LDAXRH: |
1477 | 6.16k | case AArch64_LDXRW: |
1478 | 6.30k | case AArch64_LDXRB: |
1479 | 6.83k | case AArch64_LDXRH: |
1480 | 7.28k | case AArch64_STLRW: |
1481 | 7.53k | case AArch64_STLRB: |
1482 | 7.64k | case AArch64_STLRH: |
1483 | 7.81k | case AArch64_STLLRW: |
1484 | 8.20k | case AArch64_STLLRB: |
1485 | 8.33k | case AArch64_STLLRH: |
1486 | 8.48k | case AArch64_LDLARW: |
1487 | 8.82k | case AArch64_LDLARB: |
1488 | 8.96k | case AArch64_LDLARH: |
1489 | 8.96k | DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder); |
1490 | 8.96k | break; |
1491 | 385 | case AArch64_STLXRX: |
1492 | 694 | case AArch64_STXRX: |
1493 | 694 | DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder); |
1494 | | // fall through |
1495 | 996 | case AArch64_LDARX: |
1496 | 1.30k | case AArch64_LDAXRX: |
1497 | 1.46k | case AArch64_LDXRX: |
1498 | 1.67k | case AArch64_STLRX: |
1499 | 1.81k | case AArch64_LDLARX: |
1500 | 1.85k | case AArch64_STLLRX: |
1501 | 1.85k | DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder); |
1502 | 1.85k | break; |
1503 | 150 | case AArch64_STLXPW: |
1504 | 474 | case AArch64_STXPW: |
1505 | 474 | DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder); |
1506 | | // fall through |
1507 | 740 | case AArch64_LDAXPW: |
1508 | 1.11k | case AArch64_LDXPW: |
1509 | 1.11k | DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder); |
1510 | 1.11k | DecodeGPR32RegisterClass(Inst, Rt2, Addr, Decoder); |
1511 | 1.11k | break; |
1512 | 884 | case AArch64_STLXPX: |
1513 | 1.45k | case AArch64_STXPX: |
1514 | 1.45k | DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder); |
1515 | | // fall through |
1516 | 1.82k | case AArch64_LDAXPX: |
1517 | 2.19k | case AArch64_LDXPX: |
1518 | 2.19k | DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder); |
1519 | 2.19k | DecodeGPR64RegisterClass(Inst, Rt2, Addr, Decoder); |
1520 | 2.19k | break; |
1521 | 14.1k | } |
1522 | | |
1523 | 14.1k | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
1524 | | |
1525 | | // You shouldn't load to the same register twice in an instruction... |
1526 | 14.1k | if ((Opcode == AArch64_LDAXPW || Opcode == AArch64_LDXPW || |
1527 | 14.1k | Opcode == AArch64_LDAXPX || Opcode == AArch64_LDXPX) && |
1528 | 14.1k | Rt == Rt2) |
1529 | 109 | return SoftFail; |
1530 | | |
1531 | 14.0k | return Success; |
1532 | 14.1k | } |
1533 | | |
1534 | | static DecodeStatus DecodePairLdStInstruction(MCInst *Inst, uint32_t insn, |
1535 | | uint64_t Addr, |
1536 | | const void *Decoder) |
1537 | 15.4k | { |
1538 | 15.4k | unsigned Rt = fieldFromInstruction_4(insn, 0, 5); |
1539 | 15.4k | unsigned Rn = fieldFromInstruction_4(insn, 5, 5); |
1540 | 15.4k | unsigned Rt2 = fieldFromInstruction_4(insn, 10, 5); |
1541 | 15.4k | int64_t offset = fieldFromInstruction_4(insn, 15, 7); |
1542 | 15.4k | bool IsLoad = fieldFromInstruction_4(insn, 22, 1); |
1543 | | |
1544 | | // offset is a 7-bit signed immediate, so sign extend it to |
1545 | | // fill the unsigned. |
1546 | 15.4k | if (offset & (1 << (7 - 1))) |
1547 | 9.74k | offset |= ~((1LL << 7) - 1); |
1548 | | |
1549 | 15.4k | unsigned Opcode = MCInst_getOpcode(Inst); |
1550 | 15.4k | bool NeedsDisjointWritebackTransfer = false; |
1551 | | |
1552 | | // First operand is always writeback of base register. |
1553 | 15.4k | switch (Opcode) { |
1554 | 7.93k | default: |
1555 | 7.93k | break; |
1556 | 7.93k | case AArch64_LDPXpost: |
1557 | 916 | case AArch64_STPXpost: |
1558 | 976 | case AArch64_LDPSWpost: |
1559 | 1.13k | case AArch64_LDPXpre: |
1560 | 1.55k | case AArch64_STPXpre: |
1561 | 1.79k | case AArch64_LDPSWpre: |
1562 | 2.05k | case AArch64_LDPWpost: |
1563 | 2.20k | case AArch64_STPWpost: |
1564 | 2.50k | case AArch64_LDPWpre: |
1565 | 2.71k | case AArch64_STPWpre: |
1566 | 2.97k | case AArch64_LDPQpost: |
1567 | 3.24k | case AArch64_STPQpost: |
1568 | 3.32k | case AArch64_LDPQpre: |
1569 | 4.51k | case AArch64_STPQpre: |
1570 | 5.21k | case AArch64_LDPDpost: |
1571 | 5.31k | case AArch64_STPDpost: |
1572 | 5.71k | case AArch64_LDPDpre: |
1573 | 5.95k | case AArch64_STPDpre: |
1574 | 6.21k | case AArch64_LDPSpost: |
1575 | 6.55k | case AArch64_STPSpost: |
1576 | 6.98k | case AArch64_LDPSpre: |
1577 | 7.14k | case AArch64_STPSpre: |
1578 | 7.37k | case AArch64_STGPpre: |
1579 | 7.50k | case AArch64_STGPpost: |
1580 | 7.50k | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
1581 | 7.50k | break; |
1582 | 15.4k | } |
1583 | | |
1584 | 15.4k | switch (Opcode) { |
1585 | 0 | default: |
1586 | 0 | return Fail; |
1587 | 81 | case AArch64_LDPXpost: |
1588 | 916 | case AArch64_STPXpost: |
1589 | 976 | case AArch64_LDPSWpost: |
1590 | 1.13k | case AArch64_LDPXpre: |
1591 | 1.55k | case AArch64_STPXpre: |
1592 | 1.79k | case AArch64_LDPSWpre: |
1593 | 2.02k | case AArch64_STGPpre: |
1594 | 2.16k | case AArch64_STGPpost: |
1595 | 2.16k | NeedsDisjointWritebackTransfer = true; |
1596 | | // fall through |
1597 | 2.25k | case AArch64_LDNPXi: |
1598 | 2.79k | case AArch64_STNPXi: |
1599 | 3.08k | case AArch64_LDPXi: |
1600 | 3.23k | case AArch64_STPXi: |
1601 | 3.94k | case AArch64_LDPSWi: |
1602 | 4.12k | case AArch64_STGPi: |
1603 | 4.12k | DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder); |
1604 | 4.12k | DecodeGPR64RegisterClass(Inst, Rt2, Addr, Decoder); |
1605 | 4.12k | break; |
1606 | 257 | case AArch64_LDPWpost: |
1607 | 410 | case AArch64_STPWpost: |
1608 | 705 | case AArch64_LDPWpre: |
1609 | 919 | case AArch64_STPWpre: |
1610 | 919 | NeedsDisjointWritebackTransfer = true; |
1611 | | // fall through |
1612 | 1.19k | case AArch64_LDNPWi: |
1613 | 1.72k | case AArch64_STNPWi: |
1614 | 1.85k | case AArch64_LDPWi: |
1615 | 2.17k | case AArch64_STPWi: |
1616 | 2.17k | DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder); |
1617 | 2.17k | DecodeGPR32RegisterClass(Inst, Rt2, Addr, Decoder); |
1618 | 2.17k | break; |
1619 | 87 | case AArch64_LDNPQi: |
1620 | 309 | case AArch64_STNPQi: |
1621 | 567 | case AArch64_LDPQpost: |
1622 | 832 | case AArch64_STPQpost: |
1623 | 906 | case AArch64_LDPQi: |
1624 | 1.05k | case AArch64_STPQi: |
1625 | 1.13k | case AArch64_LDPQpre: |
1626 | 2.32k | case AArch64_STPQpre: |
1627 | 2.32k | DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder); |
1628 | 2.32k | DecodeFPR128RegisterClass(Inst, Rt2, Addr, Decoder); |
1629 | 2.32k | break; |
1630 | 736 | case AArch64_LDNPDi: |
1631 | 1.18k | case AArch64_STNPDi: |
1632 | 1.88k | case AArch64_LDPDpost: |
1633 | 1.98k | case AArch64_STPDpost: |
1634 | 2.66k | case AArch64_LDPDi: |
1635 | 2.94k | case AArch64_STPDi: |
1636 | 3.34k | case AArch64_LDPDpre: |
1637 | 3.58k | case AArch64_STPDpre: |
1638 | 3.58k | DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder); |
1639 | 3.58k | DecodeFPR64RegisterClass(Inst, Rt2, Addr, Decoder); |
1640 | 3.58k | break; |
1641 | 844 | case AArch64_LDNPSi: |
1642 | 1.33k | case AArch64_STNPSi: |
1643 | 1.58k | case AArch64_LDPSpost: |
1644 | 1.92k | case AArch64_STPSpost: |
1645 | 2.29k | case AArch64_LDPSi: |
1646 | 2.64k | case AArch64_STPSi: |
1647 | 3.06k | case AArch64_LDPSpre: |
1648 | 3.23k | case AArch64_STPSpre: |
1649 | 3.23k | DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder); |
1650 | 3.23k | DecodeFPR32RegisterClass(Inst, Rt2, Addr, Decoder); |
1651 | 3.23k | break; |
1652 | 15.4k | } |
1653 | | |
1654 | 15.4k | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
1655 | 15.4k | MCOperand_CreateImm0(Inst, (offset)); |
1656 | | |
1657 | | // You shouldn't load to the same register twice in an instruction... |
1658 | 15.4k | if (IsLoad && Rt == Rt2) |
1659 | 475 | return SoftFail; |
1660 | | |
1661 | | // ... or do any operation that writes-back to a transfer register. But note |
1662 | | // that "stp xzr, xzr, [sp], #4" is fine because xzr and sp are different. |
1663 | 14.9k | if (NeedsDisjointWritebackTransfer && Rn != 31 && |
1664 | 14.9k | (Rt == Rn || Rt2 == Rn)) |
1665 | 989 | return SoftFail; |
1666 | | |
1667 | 13.9k | return Success; |
1668 | 14.9k | } |
1669 | | |
1670 | | static DecodeStatus DecodeAuthLoadInstruction(MCInst *Inst, uint32_t insn, |
1671 | | uint64_t Addr, |
1672 | | const void *Decoder) |
1673 | 3.05k | { |
1674 | 3.05k | unsigned Rt = fieldFromInstruction_4(insn, 0, 5); |
1675 | 3.05k | unsigned Rn = fieldFromInstruction_4(insn, 5, 5); |
1676 | 3.05k | uint64_t offset = fieldFromInstruction_4(insn, 22, 1) << 9 | |
1677 | 3.05k | fieldFromInstruction_4(insn, 12, 9); |
1678 | 3.05k | unsigned writeback = fieldFromInstruction_4(insn, 11, 1); |
1679 | | |
1680 | 3.05k | switch (MCInst_getOpcode(Inst)) { |
1681 | 0 | default: |
1682 | 0 | return Fail; |
1683 | 1.05k | case AArch64_LDRAAwriteback: |
1684 | 1.93k | case AArch64_LDRABwriteback: |
1685 | 1.93k | DecodeGPR64spRegisterClass(Inst, Rn /* writeback register */, |
1686 | 1.93k | Addr, Decoder); |
1687 | 1.93k | break; |
1688 | 334 | case AArch64_LDRAAindexed: |
1689 | 1.12k | case AArch64_LDRABindexed: |
1690 | 1.12k | break; |
1691 | 3.05k | } |
1692 | | |
1693 | 3.05k | DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder); |
1694 | 3.05k | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
1695 | 3.05k | CONCAT(DecodeSImm, 10)(Inst, offset, Addr, Decoder); |
1696 | | |
1697 | 3.05k | if (writeback && Rt == Rn && Rn != 31) { |
1698 | 372 | return SoftFail; |
1699 | 372 | } |
1700 | | |
1701 | 2.68k | return Success; |
1702 | 3.05k | } |
1703 | | |
1704 | | static DecodeStatus DecodeAddSubERegInstruction(MCInst *Inst, uint32_t insn, |
1705 | | uint64_t Addr, |
1706 | | const void *Decoder) |
1707 | 9.70k | { |
1708 | 9.70k | unsigned Rd = fieldFromInstruction_4(insn, 0, 5); |
1709 | 9.70k | unsigned Rn = fieldFromInstruction_4(insn, 5, 5); |
1710 | 9.70k | unsigned Rm = fieldFromInstruction_4(insn, 16, 5); |
1711 | 9.70k | unsigned extend = fieldFromInstruction_4(insn, 10, 6); |
1712 | | |
1713 | 9.70k | unsigned shift = extend & 0x7; |
1714 | 9.70k | if (shift > 4) |
1715 | 15 | return Fail; |
1716 | | |
1717 | 9.69k | switch (MCInst_getOpcode(Inst)) { |
1718 | 0 | default: |
1719 | 0 | return Fail; |
1720 | 1.63k | case AArch64_ADDWrx: |
1721 | 2.64k | case AArch64_SUBWrx: |
1722 | 2.64k | DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder); |
1723 | 2.64k | DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder); |
1724 | 2.64k | DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder); |
1725 | 2.64k | break; |
1726 | 1.87k | case AArch64_ADDSWrx: |
1727 | 2.41k | case AArch64_SUBSWrx: |
1728 | 2.41k | DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder); |
1729 | 2.41k | DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder); |
1730 | 2.41k | DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder); |
1731 | 2.41k | break; |
1732 | 1.71k | case AArch64_ADDXrx: |
1733 | 2.24k | case AArch64_SUBXrx: |
1734 | 2.24k | DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder); |
1735 | 2.24k | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
1736 | 2.24k | DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder); |
1737 | 2.24k | break; |
1738 | 990 | case AArch64_ADDSXrx: |
1739 | 1.17k | case AArch64_SUBSXrx: |
1740 | 1.17k | DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder); |
1741 | 1.17k | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
1742 | 1.17k | DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder); |
1743 | 1.17k | break; |
1744 | 224 | case AArch64_ADDXrx64: |
1745 | 554 | case AArch64_SUBXrx64: |
1746 | 554 | DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder); |
1747 | 554 | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
1748 | 554 | DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder); |
1749 | 554 | break; |
1750 | 317 | case AArch64_SUBSXrx64: |
1751 | 660 | case AArch64_ADDSXrx64: |
1752 | 660 | DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder); |
1753 | 660 | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
1754 | 660 | DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder); |
1755 | 660 | break; |
1756 | 9.69k | } |
1757 | | |
1758 | 9.69k | MCOperand_CreateImm0(Inst, (extend)); |
1759 | 9.69k | return Success; |
1760 | 9.69k | } |
1761 | | |
1762 | | static DecodeStatus DecodeLogicalImmInstruction(MCInst *Inst, uint32_t insn, |
1763 | | uint64_t Addr, |
1764 | | const void *Decoder) |
1765 | 9.79k | { |
1766 | 9.79k | unsigned Rd = fieldFromInstruction_4(insn, 0, 5); |
1767 | 9.79k | unsigned Rn = fieldFromInstruction_4(insn, 5, 5); |
1768 | 9.79k | unsigned Datasize = fieldFromInstruction_4(insn, 31, 1); |
1769 | 9.79k | unsigned imm; |
1770 | | |
1771 | 9.79k | if (Datasize) { |
1772 | 6.10k | if (MCInst_getOpcode(Inst) == AArch64_ANDSXri) |
1773 | 1.23k | DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder); |
1774 | 4.87k | else |
1775 | 4.87k | DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder); |
1776 | 6.10k | DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder); |
1777 | 6.10k | imm = fieldFromInstruction_4(insn, 10, 13); |
1778 | 6.10k | if (!AArch64_AM_isValidDecodeLogicalImmediate(imm, 64)) |
1779 | 9 | return Fail; |
1780 | 6.10k | } else { |
1781 | 3.68k | if (MCInst_getOpcode(Inst) == AArch64_ANDSWri) |
1782 | 532 | DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder); |
1783 | 3.15k | else |
1784 | 3.15k | DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder); |
1785 | 3.68k | DecodeGPR32RegisterClass(Inst, Rn, Addr, Decoder); |
1786 | 3.68k | imm = fieldFromInstruction_4(insn, 10, 12); |
1787 | 3.68k | if (!AArch64_AM_isValidDecodeLogicalImmediate(imm, 32)) |
1788 | 8 | return Fail; |
1789 | 3.68k | } |
1790 | 9.77k | MCOperand_CreateImm0(Inst, (imm)); |
1791 | 9.77k | return Success; |
1792 | 9.79k | } |
1793 | | |
1794 | | static DecodeStatus DecodeModImmInstruction(MCInst *Inst, uint32_t insn, |
1795 | | uint64_t Addr, const void *Decoder) |
1796 | 7.65k | { |
1797 | 7.65k | unsigned Rd = fieldFromInstruction_4(insn, 0, 5); |
1798 | 7.65k | unsigned cmode = fieldFromInstruction_4(insn, 12, 4); |
1799 | 7.65k | unsigned imm = fieldFromInstruction_4(insn, 16, 3) << 5; |
1800 | 7.65k | imm |= fieldFromInstruction_4(insn, 5, 5); |
1801 | | |
1802 | 7.65k | if (MCInst_getOpcode(Inst) == AArch64_MOVID) |
1803 | 645 | DecodeFPR64RegisterClass(Inst, Rd, Addr, Decoder); |
1804 | 7.01k | else |
1805 | 7.01k | DecodeFPR128RegisterClass(Inst, Rd, Addr, Decoder); |
1806 | | |
1807 | 7.65k | MCOperand_CreateImm0(Inst, (imm)); |
1808 | | |
1809 | 7.65k | switch (MCInst_getOpcode(Inst)) { |
1810 | 2.84k | default: |
1811 | 2.84k | break; |
1812 | 2.84k | case AArch64_MOVIv4i16: |
1813 | 966 | case AArch64_MOVIv8i16: |
1814 | 1.58k | case AArch64_MVNIv4i16: |
1815 | 1.72k | case AArch64_MVNIv8i16: |
1816 | 1.95k | case AArch64_MOVIv2i32: |
1817 | 2.33k | case AArch64_MOVIv4i32: |
1818 | 2.57k | case AArch64_MVNIv2i32: |
1819 | 3.47k | case AArch64_MVNIv4i32: |
1820 | 3.47k | MCOperand_CreateImm0(Inst, ((cmode & 6) << 2)); |
1821 | 3.47k | break; |
1822 | 104 | case AArch64_MOVIv2s_msl: |
1823 | 249 | case AArch64_MOVIv4s_msl: |
1824 | 817 | case AArch64_MVNIv2s_msl: |
1825 | 1.33k | case AArch64_MVNIv4s_msl: |
1826 | 1.33k | MCOperand_CreateImm0(Inst, ((cmode & 1) ? 0x110 : 0x108)); |
1827 | 1.33k | break; |
1828 | 7.65k | } |
1829 | | |
1830 | 7.65k | return Success; |
1831 | 7.65k | } |
1832 | | |
1833 | | static DecodeStatus DecodeModImmTiedInstruction(MCInst *Inst, uint32_t insn, |
1834 | | uint64_t Addr, |
1835 | | const void *Decoder) |
1836 | 155 | { |
1837 | 155 | unsigned Rd = fieldFromInstruction_4(insn, 0, 5); |
1838 | 155 | unsigned cmode = fieldFromInstruction_4(insn, 12, 4); |
1839 | 155 | unsigned imm = fieldFromInstruction_4(insn, 16, 3) << 5; |
1840 | 155 | imm |= fieldFromInstruction_4(insn, 5, 5); |
1841 | | |
1842 | | // Tied operands added twice. |
1843 | 155 | DecodeFPR128RegisterClass(Inst, Rd, Addr, Decoder); |
1844 | 155 | DecodeFPR128RegisterClass(Inst, Rd, Addr, Decoder); |
1845 | | |
1846 | 155 | MCOperand_CreateImm0(Inst, (imm)); |
1847 | 155 | MCOperand_CreateImm0(Inst, ((cmode & 6) << 2)); |
1848 | | |
1849 | 155 | return Success; |
1850 | 155 | } |
1851 | | |
1852 | | static DecodeStatus DecodeAdrInstruction(MCInst *Inst, uint32_t insn, |
1853 | | uint64_t Addr, const void *Decoder) |
1854 | 12.0k | { |
1855 | 12.0k | unsigned Rd = fieldFromInstruction_4(insn, 0, 5); |
1856 | 12.0k | int64_t imm = fieldFromInstruction_4(insn, 5, 19) << 2; |
1857 | 12.0k | imm |= fieldFromInstruction_4(insn, 29, 2); |
1858 | | |
1859 | | // Sign-extend the 21-bit immediate. |
1860 | 12.0k | if (imm & (1 << (21 - 1))) |
1861 | 5.20k | imm |= ~((1LL << 21) - 1); |
1862 | | |
1863 | 12.0k | DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder); |
1864 | | // No symbols supported in Capstone |
1865 | | // if (!Decoder->tryAddingSymbolicOperand(Inst, imm, Addr, Fail, 0, 0, 4)) |
1866 | 12.0k | MCOperand_CreateImm0(Inst, (imm)); |
1867 | | |
1868 | 12.0k | return Success; |
1869 | 12.0k | } |
1870 | | |
1871 | | static DecodeStatus DecodeAddSubImmShift(MCInst *Inst, uint32_t insn, |
1872 | | uint64_t Addr, const void *Decoder) |
1873 | 7.42k | { |
1874 | 7.42k | unsigned Rd = fieldFromInstruction_4(insn, 0, 5); |
1875 | 7.42k | unsigned Rn = fieldFromInstruction_4(insn, 5, 5); |
1876 | 7.42k | unsigned Imm = fieldFromInstruction_4(insn, 10, 14); |
1877 | 7.42k | unsigned S = fieldFromInstruction_4(insn, 29, 1); |
1878 | 7.42k | unsigned Datasize = fieldFromInstruction_4(insn, 31, 1); |
1879 | | |
1880 | 7.42k | unsigned ShifterVal = (Imm >> 12) & 3; |
1881 | 7.42k | unsigned ImmVal = Imm & 0xFFF; |
1882 | | |
1883 | 7.42k | if (ShifterVal != 0 && ShifterVal != 1) |
1884 | 55 | return Fail; |
1885 | | |
1886 | 7.37k | if (Datasize) { |
1887 | 2.89k | if (Rd == 31 && !S) |
1888 | 389 | DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder); |
1889 | 2.51k | else |
1890 | 2.51k | DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder); |
1891 | 2.89k | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
1892 | 4.47k | } else { |
1893 | 4.47k | if (Rd == 31 && !S) |
1894 | 330 | DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder); |
1895 | 4.14k | else |
1896 | 4.14k | DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder); |
1897 | 4.47k | DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder); |
1898 | 4.47k | } |
1899 | | |
1900 | | // No symbols supported in Capstone |
1901 | | // if (!Decoder->tryAddingSymbolicOperand(Inst, Imm, Addr, Fail, 0, 0, 4)) |
1902 | 7.37k | MCOperand_CreateImm0(Inst, (ImmVal)); |
1903 | 7.37k | MCOperand_CreateImm0(Inst, (12 * ShifterVal)); |
1904 | 7.37k | return Success; |
1905 | 7.42k | } |
1906 | | |
1907 | | static DecodeStatus DecodeUnconditionalBranch(MCInst *Inst, uint32_t insn, |
1908 | | uint64_t Addr, |
1909 | | const void *Decoder) |
1910 | 5.35k | { |
1911 | 5.35k | int64_t imm = fieldFromInstruction_4(insn, 0, 26); |
1912 | | |
1913 | | // Sign-extend the 26-bit immediate. |
1914 | 5.35k | if (imm & (1 << (26 - 1))) |
1915 | 2.77k | imm |= ~((1LL << 26) - 1); |
1916 | | |
1917 | | // No symbols supported in Capstone |
1918 | | // if (!Decoder->tryAddingSymbolicOperand(Inst, imm * 4, Addr, true, 0, 0, 4)) |
1919 | 5.35k | MCOperand_CreateImm0(Inst, (imm)); |
1920 | | |
1921 | 5.35k | return Success; |
1922 | 5.35k | } |
1923 | | |
1924 | | static bool isInvalidPState(uint64_t Op1, uint64_t Op2) |
1925 | 2.93k | { |
1926 | 2.93k | return Op1 == 0 && (Op2 == 0 || // CFINV |
1927 | 916 | Op2 == 1 || // XAFlag |
1928 | 916 | Op2 == 2); // AXFlag |
1929 | 2.93k | } |
1930 | | |
1931 | | static DecodeStatus DecodeSystemPStateImm0_15Instruction(MCInst *Inst, |
1932 | | uint32_t insn, |
1933 | | uint64_t Addr, |
1934 | | const void *Decoder) |
1935 | 832 | { |
1936 | 832 | uint64_t op1 = fieldFromInstruction_4(insn, 16, 3); |
1937 | 832 | uint64_t op2 = fieldFromInstruction_4(insn, 5, 3); |
1938 | 832 | uint64_t imm = fieldFromInstruction_4(insn, 8, 4); |
1939 | 832 | uint64_t pstate_field = (op1 << 3) | op2; |
1940 | | |
1941 | 832 | if (isInvalidPState(op1, op2)) |
1942 | 73 | return Fail; |
1943 | | |
1944 | 759 | MCOperand_CreateImm0(Inst, (pstate_field)); |
1945 | 759 | MCOperand_CreateImm0(Inst, (imm)); |
1946 | | |
1947 | 759 | const AArch64PState_PStateImm0_15 *PState = |
1948 | 759 | AArch64PState_lookupPStateImm0_15ByEncoding(pstate_field); |
1949 | 759 | if (PState && |
1950 | 759 | AArch64_testFeatureList(Inst->csh->mode, PState->FeaturesRequired)) |
1951 | 449 | return Success; |
1952 | 310 | return Fail; |
1953 | 759 | } |
1954 | | |
1955 | | static DecodeStatus DecodeSystemPStateImm0_1Instruction(MCInst *Inst, |
1956 | | uint32_t insn, |
1957 | | uint64_t Addr, |
1958 | | const void *Decoder) |
1959 | 2.10k | { |
1960 | 2.10k | uint64_t op1 = fieldFromInstruction_4(insn, 16, 3); |
1961 | 2.10k | uint64_t op2 = fieldFromInstruction_4(insn, 5, 3); |
1962 | 2.10k | uint64_t crm_high = fieldFromInstruction_4(insn, 9, 3); |
1963 | 2.10k | uint64_t imm = fieldFromInstruction_4(insn, 8, 1); |
1964 | 2.10k | uint64_t pstate_field = (crm_high << 6) | (op1 << 3) | op2; |
1965 | | |
1966 | 2.10k | if (isInvalidPState(op1, op2)) |
1967 | 73 | return Fail; |
1968 | | |
1969 | 2.03k | MCOperand_CreateImm0(Inst, (pstate_field)); |
1970 | 2.03k | MCOperand_CreateImm0(Inst, (imm)); |
1971 | | |
1972 | 2.03k | const AArch64PState_PStateImm0_1 *PState = |
1973 | 2.03k | AArch64PState_lookupPStateImm0_1ByEncoding(pstate_field); |
1974 | 2.03k | if (PState && |
1975 | 2.03k | AArch64_testFeatureList(Inst->csh->mode, PState->FeaturesRequired)) |
1976 | 59 | return Success; |
1977 | 1.97k | return Fail; |
1978 | 2.03k | } |
1979 | | |
1980 | | static DecodeStatus DecodeTestAndBranch(MCInst *Inst, uint32_t insn, |
1981 | | uint64_t Addr, const void *Decoder) |
1982 | 6.67k | { |
1983 | 6.67k | uint64_t Rt = fieldFromInstruction_4(insn, 0, 5); |
1984 | 6.67k | uint64_t bit = fieldFromInstruction_4(insn, 31, 1) << 5; |
1985 | 6.67k | bit |= fieldFromInstruction_4(insn, 19, 5); |
1986 | 6.67k | int64_t dst = fieldFromInstruction_4(insn, 5, 14); |
1987 | | |
1988 | | // Sign-extend 14-bit immediate. |
1989 | 6.67k | if (dst & (1 << (14 - 1))) |
1990 | 3.96k | dst |= ~((1LL << 14) - 1); |
1991 | | |
1992 | 6.67k | if (fieldFromInstruction_4(insn, 31, 1) == 0) |
1993 | 4.89k | DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder); |
1994 | 1.78k | else |
1995 | 1.78k | DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder); |
1996 | 6.67k | MCOperand_CreateImm0(Inst, (bit)); |
1997 | | // No symbols supported in Capstone |
1998 | | // if (!Decoder->tryAddingSymbolicOperand(Inst, dst * 4, Addr, true, 0, 0, 4)) |
1999 | 6.67k | MCOperand_CreateImm0(Inst, (dst)); |
2000 | | |
2001 | 6.67k | return Success; |
2002 | 6.67k | } |
2003 | | |
2004 | | static DecodeStatus DecodeGPRSeqPairsClassRegisterClass(MCInst *Inst, |
2005 | | unsigned RegClassID, |
2006 | | unsigned RegNo, |
2007 | | uint64_t Addr, |
2008 | | const void *Decoder) |
2009 | 11.4k | { |
2010 | | // Register number must be even (see CASP instruction) |
2011 | 11.4k | if (RegNo & 0x1) |
2012 | 18 | return Fail; |
2013 | | |
2014 | 11.4k | unsigned Reg = |
2015 | 11.4k | AArch64MCRegisterClasses[RegClassID].RegsBegin[RegNo / 2]; |
2016 | 11.4k | MCOperand_CreateReg0(Inst, (Reg)); |
2017 | 11.4k | return Success; |
2018 | 11.4k | } |
2019 | | |
2020 | | static DecodeStatus DecodeWSeqPairsClassRegisterClass(MCInst *Inst, |
2021 | | unsigned RegNo, |
2022 | | uint64_t Addr, |
2023 | | const void *Decoder) |
2024 | 2.01k | { |
2025 | 2.01k | return DecodeGPRSeqPairsClassRegisterClass( |
2026 | 2.01k | Inst, AArch64_WSeqPairsClassRegClassID, RegNo, Addr, Decoder); |
2027 | 2.01k | } |
2028 | | |
2029 | | static DecodeStatus DecodeXSeqPairsClassRegisterClass(MCInst *Inst, |
2030 | | unsigned RegNo, |
2031 | | uint64_t Addr, |
2032 | | const void *Decoder) |
2033 | 9.44k | { |
2034 | 9.44k | return DecodeGPRSeqPairsClassRegisterClass( |
2035 | 9.44k | Inst, AArch64_XSeqPairsClassRegClassID, RegNo, Addr, Decoder); |
2036 | 9.44k | } |
2037 | | |
2038 | | static DecodeStatus DecodeSyspXzrInstruction(MCInst *Inst, uint32_t insn, |
2039 | | uint64_t Addr, const void *Decoder) |
2040 | 497 | { |
2041 | 497 | unsigned op1 = fieldFromInstruction_4(insn, 16, 3); |
2042 | 497 | unsigned CRn = fieldFromInstruction_4(insn, 12, 4); |
2043 | 497 | unsigned CRm = fieldFromInstruction_4(insn, 8, 4); |
2044 | 497 | unsigned op2 = fieldFromInstruction_4(insn, 5, 3); |
2045 | 497 | unsigned Rt = fieldFromInstruction_4(insn, 0, 5); |
2046 | 497 | if (Rt != 0x1f) |
2047 | 0 | return Fail; |
2048 | | |
2049 | 497 | MCOperand_CreateImm0(Inst, (op1)); |
2050 | 497 | MCOperand_CreateImm0(Inst, (CRn)); |
2051 | 497 | MCOperand_CreateImm0(Inst, (CRm)); |
2052 | 497 | MCOperand_CreateImm0(Inst, (op2)); |
2053 | 497 | DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder); |
2054 | | |
2055 | 497 | return Success; |
2056 | 497 | } |
2057 | | |
2058 | | static DecodeStatus DecodeSVELogicalImmInstruction(MCInst *Inst, uint32_t insn, |
2059 | | uint64_t Addr, |
2060 | | const void *Decoder) |
2061 | 17.1k | { |
2062 | 17.1k | unsigned Zdn = fieldFromInstruction_4(insn, 0, 5); |
2063 | 17.1k | unsigned imm = fieldFromInstruction_4(insn, 5, 13); |
2064 | 17.1k | if (!AArch64_AM_isValidDecodeLogicalImmediate(imm, 64)) |
2065 | 5 | return Fail; |
2066 | | |
2067 | | // The same (tied) operand is added twice to the instruction. |
2068 | 17.1k | DecodeZPRRegisterClass(Inst, Zdn, Addr, Decoder); |
2069 | 17.1k | if (MCInst_getOpcode(Inst) != AArch64_DUPM_ZI) |
2070 | 2.53k | DecodeZPRRegisterClass(Inst, Zdn, Addr, Decoder); |
2071 | 17.1k | MCOperand_CreateImm0(Inst, (imm)); |
2072 | 17.1k | return Success; |
2073 | 17.1k | } |
2074 | | |
2075 | | #define DEFINE_DecodeSImm(Bits) \ |
2076 | | static DecodeStatus CONCAT(DecodeSImm, Bits)(MCInst * Inst, \ |
2077 | | uint64_t Imm, \ |
2078 | | uint64_t Address, \ |
2079 | | const void *Decoder) \ |
2080 | 11.5k | { \ |
2081 | 11.5k | if (Imm & ~((1LL << Bits) - 1)) \ |
2082 | 11.5k | return Fail; \ |
2083 | 11.5k | \ |
2084 | 11.5k | if (Imm & (1 << (Bits - 1))) \ |
2085 | 11.5k | Imm |= ~((1LL << Bits) - 1); \ |
2086 | 11.5k | \ |
2087 | 11.5k | MCOperand_CreateImm0(Inst, (Imm)); \ |
2088 | 11.5k | return Success; \ |
2089 | 11.5k | } AArch64Disassembler.c:DecodeSImm_5 Line | Count | Source | 2080 | 1.54k | { \ | 2081 | 1.54k | if (Imm & ~((1LL << Bits) - 1)) \ | 2082 | 1.54k | return Fail; \ | 2083 | 1.54k | \ | 2084 | 1.54k | if (Imm & (1 << (Bits - 1))) \ | 2085 | 1.54k | Imm |= ~((1LL << Bits) - 1); \ | 2086 | 1.54k | \ | 2087 | 1.54k | MCOperand_CreateImm0(Inst, (Imm)); \ | 2088 | 1.54k | return Success; \ | 2089 | 1.54k | } |
AArch64Disassembler.c:DecodeSImm_4 Line | Count | Source | 2080 | 5.59k | { \ | 2081 | 5.59k | if (Imm & ~((1LL << Bits) - 1)) \ | 2082 | 5.59k | return Fail; \ | 2083 | 5.59k | \ | 2084 | 5.59k | if (Imm & (1 << (Bits - 1))) \ | 2085 | 5.59k | Imm |= ~((1LL << Bits) - 1); \ | 2086 | 5.59k | \ | 2087 | 5.59k | MCOperand_CreateImm0(Inst, (Imm)); \ | 2088 | 5.59k | return Success; \ | 2089 | 5.59k | } |
AArch64Disassembler.c:DecodeSImm_6 Line | Count | Source | 2080 | 1.51k | { \ | 2081 | 1.51k | if (Imm & ~((1LL << Bits) - 1)) \ | 2082 | 1.51k | return Fail; \ | 2083 | 1.51k | \ | 2084 | 1.51k | if (Imm & (1 << (Bits - 1))) \ | 2085 | 1.51k | Imm |= ~((1LL << Bits) - 1); \ | 2086 | 1.51k | \ | 2087 | 1.51k | MCOperand_CreateImm0(Inst, (Imm)); \ | 2088 | 1.51k | return Success; \ | 2089 | 1.51k | } |
AArch64Disassembler.c:DecodeSImm_8 Line | Count | Source | 2080 | 470 | { \ | 2081 | 470 | if (Imm & ~((1LL << Bits) - 1)) \ | 2082 | 470 | return Fail; \ | 2083 | 470 | \ | 2084 | 470 | if (Imm & (1 << (Bits - 1))) \ | 2085 | 470 | Imm |= ~((1LL << Bits) - 1); \ | 2086 | 470 | \ | 2087 | 470 | MCOperand_CreateImm0(Inst, (Imm)); \ | 2088 | 470 | return Success; \ | 2089 | 470 | } |
AArch64Disassembler.c:DecodeSImm_9 Line | Count | Source | 2080 | 1.74k | { \ | 2081 | 1.74k | if (Imm & ~((1LL << Bits) - 1)) \ | 2082 | 1.74k | return Fail; \ | 2083 | 1.74k | \ | 2084 | 1.74k | if (Imm & (1 << (Bits - 1))) \ | 2085 | 1.74k | Imm |= ~((1LL << Bits) - 1); \ | 2086 | 1.74k | \ | 2087 | 1.74k | MCOperand_CreateImm0(Inst, (Imm)); \ | 2088 | 1.74k | return Success; \ | 2089 | 1.74k | } |
AArch64Disassembler.c:DecodeSImm_10 Line | Count | Source | 2080 | 715 | { \ | 2081 | 715 | if (Imm & ~((1LL << Bits) - 1)) \ | 2082 | 715 | return Fail; \ | 2083 | 715 | \ | 2084 | 715 | if (Imm & (1 << (Bits - 1))) \ | 2085 | 715 | Imm |= ~((1LL << Bits) - 1); \ | 2086 | 715 | \ | 2087 | 715 | MCOperand_CreateImm0(Inst, (Imm)); \ | 2088 | 715 | return Success; \ | 2089 | 715 | } |
|
2090 | | DEFINE_DecodeSImm(4); |
2091 | | DEFINE_DecodeSImm(5); |
2092 | | DEFINE_DecodeSImm(6); |
2093 | | DEFINE_DecodeSImm(8); |
2094 | | DEFINE_DecodeSImm(9); |
2095 | | DEFINE_DecodeSImm(10); |
2096 | | |
2097 | | // Decode 8-bit signed/unsigned immediate for a given element width. |
2098 | | #define DEFINE_DecodeImm8OptLsl(ElementWidth) \ |
2099 | | static DecodeStatus CONCAT(DecodeImm8OptLsl, ElementWidth)( \ |
2100 | | MCInst * Inst, unsigned Imm, uint64_t Addr, \ |
2101 | | const void *Decoder) \ |
2102 | 5.65k | { \ |
2103 | 5.65k | unsigned Val = (uint8_t)Imm; \ |
2104 | 5.65k | unsigned Shift = (Imm & 0x100) ? 8 : 0; \ |
2105 | 5.65k | if (ElementWidth == 8 && Shift) \ |
2106 | 5.65k | return Fail; \ |
2107 | 5.65k | MCOperand_CreateImm0(Inst, (Val)); \ |
2108 | 5.65k | MCOperand_CreateImm0(Inst, (Shift)); \ |
2109 | 5.65k | return Success; \ |
2110 | 5.65k | } AArch64Disassembler.c:DecodeImm8OptLsl_8 Line | Count | Source | 2102 | 876 | { \ | 2103 | 876 | unsigned Val = (uint8_t)Imm; \ | 2104 | 876 | unsigned Shift = (Imm & 0x100) ? 8 : 0; \ | 2105 | 876 | if (ElementWidth == 8 && Shift) \ | 2106 | 876 | return Fail; \ | 2107 | 876 | MCOperand_CreateImm0(Inst, (Val)); \ | 2108 | 872 | MCOperand_CreateImm0(Inst, (Shift)); \ | 2109 | 872 | return Success; \ | 2110 | 876 | } |
AArch64Disassembler.c:DecodeImm8OptLsl_16 Line | Count | Source | 2102 | 1.27k | { \ | 2103 | 1.27k | unsigned Val = (uint8_t)Imm; \ | 2104 | 1.27k | unsigned Shift = (Imm & 0x100) ? 8 : 0; \ | 2105 | 1.27k | if (ElementWidth == 8 && Shift) \ | 2106 | 1.27k | return Fail; \ | 2107 | 1.27k | MCOperand_CreateImm0(Inst, (Val)); \ | 2108 | 1.27k | MCOperand_CreateImm0(Inst, (Shift)); \ | 2109 | 1.27k | return Success; \ | 2110 | 1.27k | } |
AArch64Disassembler.c:DecodeImm8OptLsl_32 Line | Count | Source | 2102 | 2.41k | { \ | 2103 | 2.41k | unsigned Val = (uint8_t)Imm; \ | 2104 | 2.41k | unsigned Shift = (Imm & 0x100) ? 8 : 0; \ | 2105 | 2.41k | if (ElementWidth == 8 && Shift) \ | 2106 | 2.41k | return Fail; \ | 2107 | 2.41k | MCOperand_CreateImm0(Inst, (Val)); \ | 2108 | 2.41k | MCOperand_CreateImm0(Inst, (Shift)); \ | 2109 | 2.41k | return Success; \ | 2110 | 2.41k | } |
AArch64Disassembler.c:DecodeImm8OptLsl_64 Line | Count | Source | 2102 | 1.10k | { \ | 2103 | 1.10k | unsigned Val = (uint8_t)Imm; \ | 2104 | 1.10k | unsigned Shift = (Imm & 0x100) ? 8 : 0; \ | 2105 | 1.10k | if (ElementWidth == 8 && Shift) \ | 2106 | 1.10k | return Fail; \ | 2107 | 1.10k | MCOperand_CreateImm0(Inst, (Val)); \ | 2108 | 1.10k | MCOperand_CreateImm0(Inst, (Shift)); \ | 2109 | 1.10k | return Success; \ | 2110 | 1.10k | } |
|
2111 | | DEFINE_DecodeImm8OptLsl(8); |
2112 | | DEFINE_DecodeImm8OptLsl(16); |
2113 | | DEFINE_DecodeImm8OptLsl(32); |
2114 | | DEFINE_DecodeImm8OptLsl(64); |
2115 | | |
2116 | | // Decode uimm4 ranged from 1-16. |
2117 | | static DecodeStatus DecodeSVEIncDecImm(MCInst *Inst, unsigned Imm, |
2118 | | uint64_t Addr, const void *Decoder) |
2119 | 11.4k | { |
2120 | 11.4k | MCOperand_CreateImm0(Inst, (Imm + 1)); |
2121 | 11.4k | return Success; |
2122 | 11.4k | } |
2123 | | |
2124 | | static DecodeStatus DecodeSVCROp(MCInst *Inst, unsigned Imm, uint64_t Address, |
2125 | | const void *Decoder) |
2126 | 2.25k | { |
2127 | 2.25k | if (AArch64SVCR_lookupSVCRByEncoding(Imm)) { |
2128 | 450 | MCOperand_CreateImm0(Inst, (Imm)); |
2129 | 450 | return Success; |
2130 | 450 | } |
2131 | 1.80k | return Fail; |
2132 | 2.25k | } |
2133 | | |
2134 | | static DecodeStatus DecodeCPYMemOpInstruction(MCInst *Inst, uint32_t insn, |
2135 | | uint64_t Addr, |
2136 | | const void *Decoder) |
2137 | 520 | { |
2138 | 520 | unsigned Rd = fieldFromInstruction_4(insn, 0, 5); |
2139 | 520 | unsigned Rs = fieldFromInstruction_4(insn, 16, 5); |
2140 | 520 | unsigned Rn = fieldFromInstruction_4(insn, 5, 5); |
2141 | | |
2142 | | // None of the registers may alias: if they do, then the instruction is not |
2143 | | // merely unpredictable but actually entirely unallocated. |
2144 | 520 | if (Rd == Rs || Rs == Rn || Rd == Rn) |
2145 | 9 | return MCDisassembler_Fail; |
2146 | | |
2147 | | // All three register operands are written back, so they all appear |
2148 | | // twice in the operand list, once as outputs and once as inputs. |
2149 | 511 | if (!DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) || |
2150 | 511 | !DecodeGPR64commonRegisterClass(Inst, Rs, Addr, Decoder) || |
2151 | 511 | !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder) || |
2152 | 511 | !DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) || |
2153 | 511 | !DecodeGPR64commonRegisterClass(Inst, Rs, Addr, Decoder) || |
2154 | 511 | !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder)) |
2155 | 4 | return MCDisassembler_Fail; |
2156 | | |
2157 | 507 | return MCDisassembler_Success; |
2158 | 511 | } |
2159 | | |
2160 | | static DecodeStatus DecodeSETMemOpInstruction(MCInst *Inst, uint32_t insn, |
2161 | | uint64_t Addr, |
2162 | | const void *Decoder) |
2163 | 643 | { |
2164 | 643 | unsigned Rd = fieldFromInstruction_4(insn, 0, 5); |
2165 | 643 | unsigned Rm = fieldFromInstruction_4(insn, 16, 5); |
2166 | 643 | unsigned Rn = fieldFromInstruction_4(insn, 5, 5); |
2167 | | |
2168 | | // None of the registers may alias: if they do, then the instruction is not |
2169 | | // merely unpredictable but actually entirely unallocated. |
2170 | 643 | if (Rd == Rm || Rm == Rn || Rd == Rn) |
2171 | 9 | return MCDisassembler_Fail; |
2172 | | |
2173 | | // Rd and Rn (not Rm) register operands are written back, so they appear |
2174 | | // twice in the operand list, once as outputs and once as inputs. |
2175 | 634 | if (!DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) || |
2176 | 634 | !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder) || |
2177 | 634 | !DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) || |
2178 | 634 | !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder) || |
2179 | 634 | !DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder)) |
2180 | 3 | return MCDisassembler_Fail; |
2181 | | |
2182 | 631 | return MCDisassembler_Success; |
2183 | 634 | } |
2184 | | |
2185 | | static DecodeStatus DecodePRFMRegInstruction(MCInst *Inst, uint32_t insn, |
2186 | | uint64_t Addr, const void *Decoder) |
2187 | 1.80k | { |
2188 | | // PRFM with Rt = '11xxx' should be decoded as RPRFM. |
2189 | | // Fail to decode and defer to fallback decoder table to decode RPRFM. |
2190 | 1.80k | unsigned Mask = 0x18; |
2191 | 1.80k | uint64_t Rt = fieldFromInstruction_4(insn, 0, 5); |
2192 | 1.80k | if ((Rt & Mask) == Mask) |
2193 | 1.51k | return Fail; |
2194 | | |
2195 | 296 | uint64_t Rn = fieldFromInstruction_4(insn, 5, 5); |
2196 | 296 | uint64_t Shift = fieldFromInstruction_4(insn, 12, 1); |
2197 | 296 | uint64_t Extend = fieldFromInstruction_4(insn, 15, 1); |
2198 | 296 | uint64_t Rm = fieldFromInstruction_4(insn, 16, 5); |
2199 | | |
2200 | 296 | MCOperand_CreateImm0(Inst, (Rt)); |
2201 | 296 | DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder); |
2202 | | |
2203 | 296 | switch (MCInst_getOpcode(Inst)) { |
2204 | 0 | default: |
2205 | 0 | return Fail; |
2206 | 192 | case AArch64_PRFMroW: |
2207 | 192 | DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder); |
2208 | 192 | break; |
2209 | 104 | case AArch64_PRFMroX: |
2210 | 104 | DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder); |
2211 | 104 | break; |
2212 | 296 | } |
2213 | | |
2214 | 296 | DecodeMemExtend(Inst, (Extend << 1) | Shift, Addr, Decoder); |
2215 | | |
2216 | 296 | return Success; |
2217 | 296 | } |