/src/capstonenext/arch/ARM/ARMMapping.c
Line | Count | Source (jump to first uncovered line) |
1 | | /* Capstone Disassembly Engine */ |
2 | | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */ |
3 | | /* Rot127 <unisono@quyllur.org>, 2022-2023 */ |
4 | | |
5 | | #ifdef CAPSTONE_HAS_ARM |
6 | | |
7 | | #include <stdio.h> |
8 | | #include <string.h> |
9 | | |
10 | | #include "capstone/arm.h" |
11 | | #include "capstone/capstone.h" |
12 | | |
13 | | #include "../../Mapping.h" |
14 | | #include "../../MCDisassembler.h" |
15 | | #include "../../cs_priv.h" |
16 | | #include "../../cs_simple_types.h" |
17 | | |
18 | | #include "ARMAddressingModes.h" |
19 | | #include "ARMDisassemblerExtension.h" |
20 | | #include "ARMBaseInfo.h" |
21 | | #include "ARMLinkage.h" |
22 | | #include "ARMInstPrinter.h" |
23 | | #include "ARMMapping.h" |
24 | | |
25 | | static const name_map insn_alias_mnem_map[] = { |
26 | | #include "ARMGenCSAliasMnemMap.inc" |
27 | | { ARM_INS_ALIAS_ASR, "asr" }, { ARM_INS_ALIAS_LSL, "lsl" }, |
28 | | { ARM_INS_ALIAS_LSR, "lsr" }, { ARM_INS_ALIAS_ROR, "ror" }, |
29 | | { ARM_INS_ALIAS_RRX, "rrx" }, { ARM_INS_ALIAS_UXTW, "uxtw" }, |
30 | | { ARM_INS_ALIAS_LDM, "ldm" }, { ARM_INS_ALIAS_POP, "pop" }, |
31 | | { ARM_INS_ALIAS_PUSH, "push" }, { ARM_INS_ALIAS_POPW, "pop.w" }, |
32 | | { ARM_INS_ALIAS_PUSHW, "push.w" }, { ARM_INS_ALIAS_VPOP, "vpop" }, |
33 | | { ARM_INS_ALIAS_VPUSH, "vpush" }, { ARM_INS_ALIAS_END, NULL } |
34 | | }; |
35 | | |
36 | | static const char *get_custom_reg_alias(unsigned reg) |
37 | 706k | { |
38 | 706k | switch (reg) { |
39 | 2.50k | case ARM_REG_R9: |
40 | 2.50k | return "sb"; |
41 | 3.36k | case ARM_REG_R10: |
42 | 3.36k | return "sl"; |
43 | 1.94k | case ARM_REG_R11: |
44 | 1.94k | return "fp"; |
45 | 3.92k | case ARM_REG_R12: |
46 | 3.92k | return "ip"; |
47 | 46.7k | case ARM_REG_R13: |
48 | 46.7k | return "sp"; |
49 | 11.9k | case ARM_REG_R14: |
50 | 11.9k | return "lr"; |
51 | 8.15k | case ARM_REG_R15: |
52 | 8.15k | return "pc"; |
53 | 706k | } |
54 | 628k | return NULL; |
55 | 706k | } |
56 | | |
57 | | const char *ARM_reg_name(csh handle, unsigned int reg) |
58 | 706k | { |
59 | 706k | int syntax_opt = ((cs_struct *)(uintptr_t)handle)->syntax; |
60 | 706k | const char *alias = get_custom_reg_alias(reg); |
61 | 706k | if ((syntax_opt & CS_OPT_SYNTAX_CS_REG_ALIAS) && alias) |
62 | 0 | return alias; |
63 | | |
64 | 706k | if (reg == ARM_REG_INVALID || reg >= ARM_REG_ENDING) { |
65 | | // This might be a system register or banked register encoding. |
66 | | // Note: The system and banked register encodings can overlap. |
67 | | // So this might return a system register name although a |
68 | | // banked register name is expected. |
69 | 0 | const ARMSysReg_MClassSysReg *sys_reg = |
70 | 0 | ARMSysReg_lookupMClassSysRegByEncoding(reg); |
71 | 0 | if (sys_reg) |
72 | 0 | return sys_reg->Name; |
73 | 0 | const ARMBankedReg_BankedReg *banked_reg = |
74 | 0 | ARMBankedReg_lookupBankedRegByEncoding(reg); |
75 | 0 | if (banked_reg) |
76 | 0 | return banked_reg->Name; |
77 | 0 | } |
78 | | |
79 | 706k | if (syntax_opt & CS_OPT_SYNTAX_NOREGNAME) { |
80 | 0 | return ARM_LLVM_getRegisterName(reg, ARM_NoRegAltName); |
81 | 0 | } |
82 | 706k | return ARM_LLVM_getRegisterName(reg, ARM_RegNamesRaw); |
83 | 706k | } |
84 | | |
85 | | const insn_map arm_insns[] = { |
86 | | #include "ARMGenCSMappingInsn.inc" |
87 | | }; |
88 | | |
89 | | void ARM_get_insn_id(cs_struct *h, cs_insn *insn, unsigned int id) |
90 | 1.07M | { |
91 | | // Not used by ARM. Information is set after disassembly. |
92 | 1.07M | } |
93 | | |
94 | | /// Patches the register names with Capstone specific alias. |
95 | | /// Those are common alias for registers (e.g. r15 = pc) |
96 | | /// which are not set in LLVM. |
97 | | static void patch_cs_reg_alias(char *asm_str) |
98 | 0 | { |
99 | 0 | char *r9 = strstr(asm_str, "r9"); |
100 | 0 | while (r9) { |
101 | 0 | r9[0] = 's'; |
102 | 0 | r9[1] = 'b'; |
103 | 0 | r9 = strstr(asm_str, "r9"); |
104 | 0 | } |
105 | 0 | char *r10 = strstr(asm_str, "r10"); |
106 | 0 | while (r10) { |
107 | 0 | r10[0] = 's'; |
108 | 0 | r10[1] = 'l'; |
109 | 0 | memmove(r10 + 2, r10 + 3, strlen(r10 + 3)); |
110 | 0 | asm_str[strlen(asm_str) - 1] = '\0'; |
111 | 0 | r10 = strstr(asm_str, "r10"); |
112 | 0 | } |
113 | 0 | char *r11 = strstr(asm_str, "r11"); |
114 | 0 | while (r11) { |
115 | 0 | r11[0] = 'f'; |
116 | 0 | r11[1] = 'p'; |
117 | 0 | memmove(r11 + 2, r11 + 3, strlen(r11 + 3)); |
118 | 0 | asm_str[strlen(asm_str) - 1] = '\0'; |
119 | 0 | r11 = strstr(asm_str, "r11"); |
120 | 0 | } |
121 | 0 | char *r12 = strstr(asm_str, "r12"); |
122 | 0 | while (r12) { |
123 | 0 | r12[0] = 'i'; |
124 | 0 | r12[1] = 'p'; |
125 | 0 | memmove(r12 + 2, r12 + 3, strlen(r12 + 3)); |
126 | 0 | asm_str[strlen(asm_str) - 1] = '\0'; |
127 | 0 | r12 = strstr(asm_str, "r12"); |
128 | 0 | } |
129 | 0 | char *r13 = strstr(asm_str, "r13"); |
130 | 0 | while (r13) { |
131 | 0 | r13[0] = 's'; |
132 | 0 | r13[1] = 'p'; |
133 | 0 | memmove(r13 + 2, r13 + 3, strlen(r13 + 3)); |
134 | 0 | asm_str[strlen(asm_str) - 1] = '\0'; |
135 | 0 | r13 = strstr(asm_str, "r13"); |
136 | 0 | } |
137 | 0 | char *r14 = strstr(asm_str, "r14"); |
138 | 0 | while (r14) { |
139 | 0 | r14[0] = 'l'; |
140 | 0 | r14[1] = 'r'; |
141 | 0 | memmove(r14 + 2, r14 + 3, strlen(r14 + 3)); |
142 | 0 | asm_str[strlen(asm_str) - 1] = '\0'; |
143 | 0 | r14 = strstr(asm_str, "r14"); |
144 | 0 | } |
145 | 0 | char *r15 = strstr(asm_str, "r15"); |
146 | 0 | while (r15) { |
147 | 0 | r15[0] = 'p'; |
148 | 0 | r15[1] = 'c'; |
149 | 0 | memmove(r15 + 2, r15 + 3, strlen(r15 + 3)); |
150 | 0 | asm_str[strlen(asm_str) - 1] = '\0'; |
151 | 0 | r15 = strstr(asm_str, "r15"); |
152 | 0 | } |
153 | 0 | } |
154 | | |
155 | | /// Check if PC is updated from stack. Those POP instructions |
156 | | /// are considered of group RETURN. |
157 | | static void check_pop_return(MCInst *MI) |
158 | 1.07M | { |
159 | 1.07M | if (!MI->flat_insn->detail) |
160 | 0 | return; |
161 | 1.07M | if (MI->flat_insn->id != ARM_INS_POP && |
162 | 1.07M | MI->flat_insn->alias_id != ARM_INS_ALIAS_POP) { |
163 | 1.06M | return; |
164 | 1.06M | } |
165 | 45.0k | for (size_t i = 0; i < ARM_get_detail(MI)->op_count; ++i) { |
166 | 43.0k | cs_arm_op *op = &ARM_get_detail(MI)->operands[i]; |
167 | 43.0k | if (op->type == ARM_OP_REG && op->reg == ARM_REG_PC) { |
168 | 5.17k | add_group(MI, ARM_GRP_RET); |
169 | 5.17k | return; |
170 | 5.17k | } |
171 | 43.0k | } |
172 | 7.21k | } |
173 | | |
174 | | /// Check if PC is directly written.Those instructions |
175 | | /// are considered of group BRANCH. |
176 | | static void check_writes_to_pc(MCInst *MI) |
177 | 1.07M | { |
178 | 1.07M | if (!MI->flat_insn->detail) |
179 | 0 | return; |
180 | 3.82M | for (size_t i = 0; i < ARM_get_detail(MI)->op_count; ++i) { |
181 | 2.77M | cs_arm_op *op = &ARM_get_detail(MI)->operands[i]; |
182 | 2.77M | if (op->type == ARM_OP_REG && op->reg == ARM_REG_PC && |
183 | 2.77M | (op->access & CS_AC_WRITE)) { |
184 | 20.7k | add_group(MI, ARM_GRP_JUMP); |
185 | 20.7k | return; |
186 | 20.7k | } |
187 | 2.77M | } |
188 | 1.07M | } |
189 | | |
190 | | /// Adds group to the instruction which are not defined in LLVM. |
191 | | static void ARM_add_cs_groups(MCInst *MI) |
192 | 1.07M | { |
193 | 1.07M | if (!MI->flat_insn->detail) |
194 | 0 | return; |
195 | 1.07M | check_pop_return(MI); |
196 | 1.07M | check_writes_to_pc(MI); |
197 | 1.07M | unsigned Opcode = MI->flat_insn->id; |
198 | 1.07M | switch (Opcode) { |
199 | 1.02M | default: |
200 | 1.02M | return; |
201 | 1.02M | case ARM_INS_SVC: |
202 | 8.28k | add_group(MI, ARM_GRP_INT); |
203 | 8.28k | break; |
204 | 11.7k | case ARM_INS_CDP: |
205 | 23.1k | case ARM_INS_CDP2: |
206 | 25.1k | case ARM_INS_MCR: |
207 | 27.1k | case ARM_INS_MCR2: |
208 | 27.7k | case ARM_INS_MCRR: |
209 | 28.8k | case ARM_INS_MCRR2: |
210 | 31.3k | case ARM_INS_MRC: |
211 | 33.7k | case ARM_INS_MRC2: |
212 | 33.9k | case ARM_INS_SMC: |
213 | 33.9k | add_group(MI, ARM_GRP_PRIVILEGE); |
214 | 33.9k | break; |
215 | 1.07M | } |
216 | 1.07M | } |
217 | | |
218 | | static void add_alias_details(MCInst *MI) |
219 | 17.0k | { |
220 | 17.0k | if (!detail_is_set(MI)) |
221 | 0 | return; |
222 | 17.0k | switch (MI->flat_insn->alias_id) { |
223 | 5.35k | default: |
224 | 5.35k | return; |
225 | 5.35k | case ARM_INS_ALIAS_POP: |
226 | | // Doesn't get set because memop is not printed. |
227 | 492 | if (ARM_get_detail(MI)->op_count == 1) { |
228 | 138 | CS_ASSERT_RET( |
229 | 138 | MI->flat_insn->usesAliasDetails && |
230 | 138 | "Not valid assumption for non alias details."); |
231 | | // Only single register pop is post-indexed |
232 | | // Assumes only alias details are passed here. |
233 | 138 | ARM_get_detail(MI)->post_index = true; |
234 | 138 | } |
235 | | // fallthrough |
236 | 646 | case ARM_INS_ALIAS_PUSH: |
237 | 936 | case ARM_INS_ALIAS_VPUSH: |
238 | 1.28k | case ARM_INS_ALIAS_VPOP: |
239 | 1.28k | map_add_implicit_read(MI, ARM_REG_SP); |
240 | 1.28k | map_add_implicit_write(MI, ARM_REG_SP); |
241 | 1.28k | break; |
242 | 9.51k | case ARM_INS_ALIAS_LDM: { |
243 | 9.51k | bool Writeback = true; |
244 | 9.51k | unsigned BaseReg = MCInst_getOpVal(MI, 0); |
245 | 52.5k | for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) { |
246 | 43.0k | if (MCInst_getOpVal(MI, i) == BaseReg) |
247 | 4.77k | Writeback = false; |
248 | 43.0k | } |
249 | 9.51k | if (Writeback && detail_is_set(MI)) { |
250 | 4.74k | ARM_get_detail(MI)->operands[0].access |= CS_AC_WRITE; |
251 | 4.74k | MI->flat_insn->detail->writeback = true; |
252 | 4.74k | } |
253 | 9.51k | break; |
254 | 936 | } |
255 | 66 | case ARM_INS_ALIAS_ASR: |
256 | 191 | case ARM_INS_ALIAS_LSL: |
257 | 366 | case ARM_INS_ALIAS_LSR: |
258 | 858 | case ARM_INS_ALIAS_ROR: { |
259 | 858 | unsigned shift_value = 0; |
260 | 858 | arm_shifter shift_type = ARM_SFT_INVALID; |
261 | 858 | switch (MCInst_getOpcode(MI)) { |
262 | 0 | default: |
263 | 0 | CS_ASSERT_RET(0 && |
264 | 0 | "ASR, LSL, LSR, ROR alias not handled"); |
265 | 0 | return; |
266 | 776 | case ARM_MOVsi: { |
267 | 776 | MCOperand *MO2 = MCInst_getOperand(MI, 2); |
268 | 776 | shift_type = (arm_shifter)ARM_AM_getSORegShOp( |
269 | 776 | MCOperand_getImm(MO2)); |
270 | | |
271 | 776 | if (ARM_AM_getSORegShOp(MCOperand_getImm(MO2)) == |
272 | 776 | ARM_AM_rrx) { |
273 | 0 | break; |
274 | 0 | } |
275 | 776 | shift_value = translateShiftImm( |
276 | 776 | ARM_AM_getSORegOffset(MCOperand_getImm(MO2))); |
277 | 776 | ARM_insert_detail_op_imm_at(MI, -1, shift_value, |
278 | 776 | CS_AC_READ); |
279 | 776 | break; |
280 | 776 | } |
281 | 82 | case ARM_MOVsr: { |
282 | 82 | MCOperand *MO3 = MCInst_getOperand(MI, (3)); |
283 | 82 | shift_type = |
284 | 82 | ARM_AM_getSORegShOp(MCOperand_getImm(MO3)) + |
285 | 82 | ARM_SFT_REG; |
286 | 82 | shift_value = MCInst_getOpVal(MI, 2); |
287 | 82 | break; |
288 | 776 | } |
289 | 858 | } |
290 | 858 | ARM_get_detail_op(MI, -2)->shift.type = shift_type; |
291 | 858 | ARM_get_detail_op(MI, -2)->shift.value = shift_value; |
292 | 858 | break; |
293 | 858 | } |
294 | 17.0k | } |
295 | 17.0k | } |
296 | | |
297 | | /// Some instructions have their operands not defined but |
298 | | /// hardcoded as string. |
299 | | /// Here we add those oprands to detail. |
300 | | static void ARM_add_not_defined_ops(MCInst *MI) |
301 | 1.07M | { |
302 | 1.07M | if (!detail_is_set(MI)) |
303 | 0 | return; |
304 | | |
305 | 1.07M | if (MI->flat_insn->is_alias && MI->flat_insn->usesAliasDetails) { |
306 | 17.0k | add_alias_details(MI); |
307 | 17.0k | return; |
308 | 17.0k | } |
309 | | |
310 | 1.05M | unsigned Opcode = MCInst_getOpcode(MI); |
311 | 1.05M | switch (Opcode) { |
312 | 1.03M | default: |
313 | 1.03M | return; |
314 | 1.03M | case ARM_t2MOVsra_glue: |
315 | 0 | case ARM_t2MOVsrl_glue: |
316 | 0 | ARM_insert_detail_op_imm_at(MI, 2, 1, CS_AC_READ); |
317 | 0 | break; |
318 | 44 | case ARM_VCMPEZD: |
319 | 119 | case ARM_VCMPZD: |
320 | 1.72k | case ARM_tRSB: |
321 | 1.95k | case ARM_VCMPEZH: |
322 | 1.98k | case ARM_VCMPEZS: |
323 | 2.06k | case ARM_VCMPZH: |
324 | 2.45k | case ARM_VCMPZS: |
325 | 2.45k | ARM_insert_detail_op_imm_at(MI, -1, 0, CS_AC_READ); |
326 | 2.45k | break; |
327 | 127 | case ARM_MVE_VSHLL_lws16bh: |
328 | 162 | case ARM_MVE_VSHLL_lws16th: |
329 | 330 | case ARM_MVE_VSHLL_lwu16bh: |
330 | 467 | case ARM_MVE_VSHLL_lwu16th: |
331 | 467 | ARM_insert_detail_op_imm_at(MI, 2, 16, CS_AC_READ); |
332 | 467 | break; |
333 | 235 | case ARM_MVE_VSHLL_lws8bh: |
334 | 474 | case ARM_MVE_VSHLL_lws8th: |
335 | 558 | case ARM_MVE_VSHLL_lwu8bh: |
336 | 791 | case ARM_MVE_VSHLL_lwu8th: |
337 | 791 | ARM_insert_detail_op_imm_at(MI, 2, 8, CS_AC_READ); |
338 | 791 | break; |
339 | 511 | case ARM_VCEQzv16i8: |
340 | 638 | case ARM_VCEQzv2f32: |
341 | 727 | case ARM_VCEQzv2i32: |
342 | 809 | case ARM_VCEQzv4f16: |
343 | 1.26k | case ARM_VCEQzv4f32: |
344 | 1.33k | case ARM_VCEQzv4i16: |
345 | 1.44k | case ARM_VCEQzv4i32: |
346 | 1.48k | case ARM_VCEQzv8f16: |
347 | 1.50k | case ARM_VCEQzv8i16: |
348 | 1.79k | case ARM_VCEQzv8i8: |
349 | 2.10k | case ARM_VCGEzv16i8: |
350 | 2.17k | case ARM_VCGEzv2f32: |
351 | 2.24k | case ARM_VCGEzv2i32: |
352 | 2.32k | case ARM_VCGEzv4f16: |
353 | 2.34k | case ARM_VCGEzv4f32: |
354 | 2.44k | case ARM_VCGEzv4i16: |
355 | 2.57k | case ARM_VCGEzv4i32: |
356 | 2.61k | case ARM_VCGEzv8f16: |
357 | 2.76k | case ARM_VCGEzv8i16: |
358 | 2.96k | case ARM_VCGEzv8i8: |
359 | 3.18k | case ARM_VCLEzv16i8: |
360 | 3.31k | case ARM_VCLEzv2f32: |
361 | 3.45k | case ARM_VCLEzv2i32: |
362 | 3.50k | case ARM_VCLEzv4f16: |
363 | 3.70k | case ARM_VCLEzv4f32: |
364 | 3.93k | case ARM_VCLEzv4i16: |
365 | 4.00k | case ARM_VCLEzv4i32: |
366 | 4.23k | case ARM_VCLEzv8f16: |
367 | 4.44k | case ARM_VCLEzv8i16: |
368 | 4.80k | case ARM_VCLEzv8i8: |
369 | 4.84k | case ARM_VCLTzv16i8: |
370 | 4.92k | case ARM_VCLTzv2f32: |
371 | 5.15k | case ARM_VCLTzv2i32: |
372 | 5.19k | case ARM_VCLTzv4f16: |
373 | 5.28k | case ARM_VCLTzv4f32: |
374 | 5.54k | case ARM_VCLTzv4i16: |
375 | 5.84k | case ARM_VCLTzv4i32: |
376 | 6.02k | case ARM_VCLTzv8f16: |
377 | 6.06k | case ARM_VCLTzv8i16: |
378 | 6.11k | case ARM_VCLTzv8i8: |
379 | 6.20k | case ARM_VCGTzv16i8: |
380 | 6.57k | case ARM_VCGTzv2f32: |
381 | 6.69k | case ARM_VCGTzv2i32: |
382 | 6.77k | case ARM_VCGTzv4f16: |
383 | 6.87k | case ARM_VCGTzv4f32: |
384 | 7.02k | case ARM_VCGTzv4i16: |
385 | 7.08k | case ARM_VCGTzv4i32: |
386 | 7.33k | case ARM_VCGTzv8f16: |
387 | 7.42k | case ARM_VCGTzv8i16: |
388 | 7.64k | case ARM_VCGTzv8i8: |
389 | 7.64k | ARM_insert_detail_op_imm_at(MI, 2, 0, CS_AC_READ); |
390 | 7.64k | break; |
391 | 165 | case ARM_BX_RET: |
392 | 165 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_LR, CS_AC_READ); |
393 | 165 | break; |
394 | 20 | case ARM_MOVPCLR: |
395 | 135 | case ARM_t2SUBS_PC_LR: |
396 | 135 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_PC, CS_AC_WRITE); |
397 | 135 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_LR, CS_AC_READ); |
398 | 135 | break; |
399 | 71 | case ARM_FMSTAT: |
400 | 71 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_APSR_NZCV, |
401 | 71 | CS_AC_WRITE); |
402 | 71 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSCR, CS_AC_READ); |
403 | 71 | break; |
404 | 22 | case ARM_VLDR_FPCXTNS_off: |
405 | 57 | case ARM_VLDR_FPCXTNS_post: |
406 | 80 | case ARM_VLDR_FPCXTNS_pre: |
407 | 80 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTNS, |
408 | 80 | CS_AC_WRITE); |
409 | 80 | break; |
410 | 81 | case ARM_VSTR_FPCXTNS_off: |
411 | 152 | case ARM_VSTR_FPCXTNS_post: |
412 | 292 | case ARM_VSTR_FPCXTNS_pre: |
413 | 292 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTNS, CS_AC_READ); |
414 | 292 | break; |
415 | 72 | case ARM_VLDR_FPCXTS_off: |
416 | 140 | case ARM_VLDR_FPCXTS_post: |
417 | 449 | case ARM_VLDR_FPCXTS_pre: |
418 | 449 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTS, CS_AC_WRITE); |
419 | 449 | break; |
420 | 10 | case ARM_VSTR_FPCXTS_off: |
421 | 126 | case ARM_VSTR_FPCXTS_post: |
422 | 490 | case ARM_VSTR_FPCXTS_pre: |
423 | 490 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTS, CS_AC_READ); |
424 | 490 | break; |
425 | 178 | case ARM_VLDR_FPSCR_NZCVQC_off: |
426 | 352 | case ARM_VLDR_FPSCR_NZCVQC_post: |
427 | 373 | case ARM_VLDR_FPSCR_NZCVQC_pre: |
428 | 373 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR_NZCVQC, |
429 | 373 | CS_AC_WRITE); |
430 | 373 | break; |
431 | 164 | case ARM_VSTR_FPSCR_NZCVQC_off: |
432 | 186 | case ARM_VSTR_FPSCR_NZCVQC_post: |
433 | 221 | case ARM_VSTR_FPSCR_NZCVQC_pre: |
434 | 221 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR_NZCVQC, |
435 | 221 | CS_AC_READ); |
436 | 221 | break; |
437 | 395 | case ARM_VMSR: |
438 | 429 | case ARM_VLDR_FPSCR_off: |
439 | 690 | case ARM_VLDR_FPSCR_post: |
440 | 837 | case ARM_VLDR_FPSCR_pre: |
441 | 837 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR, CS_AC_WRITE); |
442 | 837 | break; |
443 | 234 | case ARM_VSTR_FPSCR_off: |
444 | 412 | case ARM_VSTR_FPSCR_post: |
445 | 518 | case ARM_VSTR_FPSCR_pre: |
446 | 518 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR, CS_AC_READ); |
447 | 518 | break; |
448 | 0 | case ARM_VLDR_P0_off: |
449 | 0 | case ARM_VLDR_P0_post: |
450 | 0 | case ARM_VLDR_P0_pre: |
451 | 0 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_P0, CS_AC_WRITE); |
452 | 0 | break; |
453 | 0 | case ARM_VSTR_P0_off: |
454 | 0 | case ARM_VSTR_P0_post: |
455 | 0 | case ARM_VSTR_P0_pre: |
456 | 0 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_P0, CS_AC_READ); |
457 | 0 | break; |
458 | 0 | case ARM_VLDR_VPR_off: |
459 | 0 | case ARM_VLDR_VPR_post: |
460 | 0 | case ARM_VLDR_VPR_pre: |
461 | 0 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_VPR, CS_AC_WRITE); |
462 | 0 | break; |
463 | 0 | case ARM_VSTR_VPR_off: |
464 | 0 | case ARM_VSTR_VPR_post: |
465 | 0 | case ARM_VSTR_VPR_pre: |
466 | 0 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_VPR, CS_AC_READ); |
467 | 0 | break; |
468 | 269 | case ARM_VMSR_FPEXC: |
469 | 269 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPEXC, CS_AC_WRITE); |
470 | 269 | break; |
471 | 163 | case ARM_VMSR_FPINST: |
472 | 163 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPINST, CS_AC_WRITE); |
473 | 163 | break; |
474 | 69 | case ARM_VMSR_FPINST2: |
475 | 69 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPINST2, |
476 | 69 | CS_AC_WRITE); |
477 | 69 | break; |
478 | 72 | case ARM_VMSR_FPSID: |
479 | 72 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSID, CS_AC_WRITE); |
480 | 72 | break; |
481 | 34 | case ARM_t2SRSDB: |
482 | 86 | case ARM_t2SRSIA: |
483 | 86 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_SP, CS_AC_WRITE); |
484 | 86 | break; |
485 | 71 | case ARM_t2SRSDB_UPD: |
486 | 343 | case ARM_t2SRSIA_UPD: |
487 | 343 | ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_SP, |
488 | 343 | CS_AC_READ | CS_AC_WRITE); |
489 | 343 | break; |
490 | 106 | case ARM_MRSsys: |
491 | 124 | case ARM_t2MRSsys_AR: |
492 | 124 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_SPSR, CS_AC_READ); |
493 | 124 | break; |
494 | 352 | case ARM_MRS: |
495 | 386 | case ARM_t2MRS_AR: |
496 | 386 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_APSR, CS_AC_READ); |
497 | 386 | break; |
498 | 36 | case ARM_VMRS: |
499 | 36 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSCR, CS_AC_READ); |
500 | 36 | break; |
501 | 72 | case ARM_VMRS_FPCXTNS: |
502 | 72 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPCXTNS, CS_AC_READ); |
503 | 72 | break; |
504 | 19 | case ARM_VMRS_FPCXTS: |
505 | 19 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPCXTS, CS_AC_READ); |
506 | 19 | break; |
507 | 23 | case ARM_VMRS_FPEXC: |
508 | 23 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPEXC, CS_AC_READ); |
509 | 23 | break; |
510 | 19 | case ARM_VMRS_FPINST: |
511 | 19 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPINST, CS_AC_READ); |
512 | 19 | break; |
513 | 321 | case ARM_VMRS_FPINST2: |
514 | 321 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPINST2, CS_AC_READ); |
515 | 321 | break; |
516 | 68 | case ARM_VMRS_FPSCR_NZCVQC: |
517 | 68 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSCR_NZCVQC, |
518 | 68 | CS_AC_READ); |
519 | 68 | break; |
520 | 238 | case ARM_VMRS_FPSID: |
521 | 238 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSID, CS_AC_READ); |
522 | 238 | break; |
523 | 21 | case ARM_VMRS_MVFR0: |
524 | 21 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_MVFR0, CS_AC_READ); |
525 | 21 | break; |
526 | 72 | case ARM_VMRS_MVFR1: |
527 | 72 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_MVFR1, CS_AC_READ); |
528 | 72 | break; |
529 | 357 | case ARM_VMRS_MVFR2: |
530 | 357 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_MVFR2, CS_AC_READ); |
531 | 357 | break; |
532 | 0 | case ARM_VMRS_P0: |
533 | 0 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_P0, CS_AC_READ); |
534 | 0 | break; |
535 | 0 | case ARM_VMRS_VPR: |
536 | 0 | ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_VPR, CS_AC_READ); |
537 | 0 | break; |
538 | 0 | case ARM_MOVsr: |
539 | | // Add shift information |
540 | 0 | ARM_get_detail(MI)->operands[1].shift.type = |
541 | 0 | (arm_shifter)ARM_AM_getSORegShOp( |
542 | 0 | MCInst_getOpVal(MI, 3)) + |
543 | 0 | ARM_SFT_REG; |
544 | 0 | ARM_get_detail(MI)->operands[1].shift.value = |
545 | 0 | MCInst_getOpVal(MI, 2); |
546 | 0 | break; |
547 | 0 | case ARM_MOVsi: |
548 | 0 | if (ARM_AM_getSORegShOp(MCInst_getOpVal(MI, 2)) == ARM_AM_rrx) { |
549 | 0 | ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_RRX; |
550 | 0 | ARM_get_detail_op(MI, -1)->shift.value = |
551 | 0 | translateShiftImm(ARM_AM_getSORegOffset( |
552 | 0 | MCInst_getOpVal(MI, 2))); |
553 | 0 | return; |
554 | 0 | } |
555 | | |
556 | 0 | ARM_get_detail_op(MI, -1)->shift.type = |
557 | 0 | (arm_shifter)ARM_AM_getSORegShOp( |
558 | 0 | MCInst_getOpVal(MI, 2)); |
559 | 0 | ARM_get_detail_op(MI, -1)->shift.value = translateShiftImm( |
560 | 0 | ARM_AM_getSORegOffset(MCInst_getOpVal(MI, 2))); |
561 | 0 | break; |
562 | 0 | case ARM_tLDMIA: { |
563 | 0 | bool Writeback = true; |
564 | 0 | unsigned BaseReg = MCInst_getOpVal(MI, 0); |
565 | 0 | for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) { |
566 | 0 | if (MCInst_getOpVal(MI, i) == BaseReg) |
567 | 0 | Writeback = false; |
568 | 0 | } |
569 | 0 | if (Writeback && detail_is_set(MI)) { |
570 | 0 | ARM_get_detail(MI)->operands[0].access |= CS_AC_WRITE; |
571 | 0 | MI->flat_insn->detail->writeback = true; |
572 | 0 | } |
573 | 0 | break; |
574 | 0 | } |
575 | 76 | case ARM_RFEDA_UPD: |
576 | 149 | case ARM_RFEDB_UPD: |
577 | 227 | case ARM_RFEIA_UPD: |
578 | 297 | case ARM_RFEIB_UPD: |
579 | 297 | get_detail(MI)->writeback = true; |
580 | | // fallthrough |
581 | 315 | case ARM_RFEDA: |
582 | 333 | case ARM_RFEDB: |
583 | 367 | case ARM_RFEIA: |
584 | 385 | case ARM_RFEIB: { |
585 | 385 | arm_reg base_reg = ARM_get_detail_op(MI, -1)->reg; |
586 | 385 | ARM_get_detail_op(MI, -1)->type = ARM_OP_MEM; |
587 | 385 | ARM_get_detail_op(MI, -1)->mem.base = base_reg; |
588 | 385 | } |
589 | 1.05M | } |
590 | 1.05M | } |
591 | | |
592 | | /// Unfortunately there is currently no way to easily extract |
593 | | /// information about the vector data usage (sign and width used). |
594 | | /// See: https://github.com/capstone-engine/capstone/issues/2152 |
595 | | void ARM_add_vector_data(MCInst *MI, arm_vectordata_type data_type) |
596 | 69.0k | { |
597 | 69.0k | if (!detail_is_set(MI)) |
598 | 0 | return; |
599 | 69.0k | ARM_get_detail(MI)->vector_data = data_type; |
600 | 69.0k | } |
601 | | |
602 | | /// Unfortunately there is currently no way to easily extract |
603 | | /// information about the vector size. |
604 | | /// See: https://github.com/capstone-engine/capstone/issues/2152 |
605 | | void ARM_add_vector_size(MCInst *MI, unsigned size) |
606 | 61.3k | { |
607 | 61.3k | if (!detail_is_set(MI)) |
608 | 0 | return; |
609 | 61.3k | ARM_get_detail(MI)->vector_size = size; |
610 | 61.3k | } |
611 | | |
612 | | /// For ARM the attributation of post-indexed instructions is poor. |
613 | | /// Disponents or index register are sometimes not defined as such. |
614 | | /// Here we try to detect such cases. We check if the base register |
615 | | /// is a writeback register, but no other memory operand |
616 | | /// was disassembled. |
617 | | /// Because there must be a second memory operand (disponent/index) |
618 | | /// We assume that the following operand is actually |
619 | | /// the disponent/index reg. |
620 | | static void ARM_post_index_detection(MCInst *MI) |
621 | 1.07M | { |
622 | 1.07M | if (!detail_is_set(MI) || ARM_get_detail(MI)->post_index) |
623 | 30.6k | return; |
624 | | |
625 | 1.03M | int i = 0; |
626 | 3.44M | for (; i < ARM_get_detail(MI)->op_count; ++i) { |
627 | 2.72M | if (ARM_get_detail(MI)->operands[i].type & ARM_OP_MEM) |
628 | 321k | break; |
629 | 2.72M | } |
630 | 1.03M | if (i >= ARM_get_detail(MI)->op_count) { |
631 | | // Last operand |
632 | 717k | return; |
633 | 717k | } |
634 | | |
635 | 321k | cs_arm_op *op = &ARM_get_detail(MI)->operands[i]; |
636 | 321k | cs_arm_op op_next = ARM_get_detail(MI)->operands[i + 1]; |
637 | 321k | if (op_next.type == ARM_OP_INVALID || op->mem.disp != 0 || |
638 | 321k | op->mem.index != ARM_REG_INVALID) |
639 | 304k | return; |
640 | | |
641 | 17.1k | if (op_next.type & CS_OP_IMM) |
642 | 5.93k | op->mem.disp = op_next.imm; |
643 | 11.1k | else if (op_next.type & CS_OP_REG) |
644 | 11.1k | op->mem.index = op_next.reg; |
645 | | |
646 | 17.1k | op->subtracted = op_next.subtracted; |
647 | 17.1k | ARM_get_detail(MI)->post_index = true; |
648 | 17.1k | MI->flat_insn->detail->writeback = true; |
649 | 17.1k | ARM_dec_op_count(MI); |
650 | 17.1k | } |
651 | | |
652 | | void ARM_check_mem_access_validity(MCInst *MI) |
653 | 1.07M | { |
654 | 1.07M | #ifndef CAPSTONE_DIET |
655 | 1.07M | if (!detail_is_set(MI)) |
656 | 0 | return; |
657 | 1.07M | const arm_suppl_info *suppl = map_get_suppl_info(MI, arm_insns); |
658 | 1.07M | CS_ASSERT_RET(suppl); |
659 | 1.07M | if (suppl->mem_acc == CS_AC_INVALID) { |
660 | 684k | return; |
661 | 684k | } |
662 | 386k | cs_detail *detail = get_detail(MI); |
663 | 1.44M | for (int i = 0; i < detail->arm.op_count; ++i) { |
664 | 1.09M | if (detail->arm.operands[i].type == ARM_OP_MEM && |
665 | 1.09M | detail->arm.operands[i].access != suppl->mem_acc) { |
666 | 33.9k | detail->arm.operands[i].access = suppl->mem_acc; |
667 | 33.9k | return; |
668 | 33.9k | } |
669 | 1.09M | } |
670 | 386k | #endif // CAPSTONE_DIET |
671 | 386k | } |
672 | | |
673 | | /// Decodes the asm string for a given instruction |
674 | | /// and fills the detail information about the instruction and its operands. |
675 | | void ARM_printer(MCInst *MI, SStream *O, void * /* MCRegisterInfo* */ info) |
676 | 1.07M | { |
677 | 1.07M | MCRegisterInfo *MRI = (MCRegisterInfo *)info; |
678 | 1.07M | MI->MRI = MRI; |
679 | 1.07M | MI->fillDetailOps = detail_is_set(MI); |
680 | 1.07M | MI->flat_insn->usesAliasDetails = map_use_alias_details(MI); |
681 | 1.07M | ARM_LLVM_printInstruction(MI, O, info); |
682 | 1.07M | map_set_alias_id(MI, O, insn_alias_mnem_map, |
683 | 1.07M | ARR_SIZE(insn_alias_mnem_map) - 1); |
684 | 1.07M | ARM_add_not_defined_ops(MI); |
685 | 1.07M | ARM_post_index_detection(MI); |
686 | 1.07M | ARM_check_mem_access_validity(MI); |
687 | 1.07M | ARM_add_cs_groups(MI); |
688 | 1.07M | int syntax_opt = MI->csh->syntax; |
689 | 1.07M | if (syntax_opt & CS_OPT_SYNTAX_CS_REG_ALIAS) |
690 | 0 | patch_cs_reg_alias(O->buffer); |
691 | 1.07M | } |
692 | | |
693 | | #ifndef CAPSTONE_DIET |
694 | | static const char *const insn_name_maps[] = { |
695 | | #include "ARMGenCSMappingInsnName.inc" |
696 | | // Hard coded alias in LLVM, not defined as alias or instruction. |
697 | | // We give them a unique ID for convenience. |
698 | | "vpop", |
699 | | "vpush", |
700 | | }; |
701 | | #endif |
702 | | |
703 | | #ifndef CAPSTONE_DIET |
704 | | static const arm_reg arm_flag_regs[] = { |
705 | | ARM_REG_APSR, ARM_REG_APSR_NZCV, ARM_REG_CPSR, |
706 | | ARM_REG_FPCXTNS, ARM_REG_FPCXTS, ARM_REG_FPEXC, |
707 | | ARM_REG_FPINST, ARM_REG_FPSCR, ARM_REG_FPSCR_NZCV, |
708 | | ARM_REG_FPSCR_NZCVQC, |
709 | | }; |
710 | | #endif // CAPSTONE_DIET |
711 | | |
712 | | const char *ARM_insn_name(csh handle, unsigned int id) |
713 | 1.07M | { |
714 | 1.07M | #ifndef CAPSTONE_DIET |
715 | 1.07M | if (id < ARM_INS_ALIAS_END && id > ARM_INS_ALIAS_BEGIN) { |
716 | 0 | if (id - ARM_INS_ALIAS_BEGIN >= ARR_SIZE(insn_alias_mnem_map)) |
717 | 0 | return NULL; |
718 | | |
719 | 0 | return insn_alias_mnem_map[id - ARM_INS_ALIAS_BEGIN - 1].name; |
720 | 0 | } |
721 | 1.07M | if (id >= ARM_INS_ENDING) |
722 | 0 | return NULL; |
723 | | |
724 | 1.07M | if (id < ARR_SIZE(insn_name_maps)) |
725 | 1.07M | return insn_name_maps[id]; |
726 | | |
727 | | // not found |
728 | 0 | return NULL; |
729 | | #else |
730 | | return NULL; |
731 | | #endif |
732 | 1.07M | } |
733 | | |
734 | | #ifndef CAPSTONE_DIET |
735 | | static const name_map group_name_maps[] = { |
736 | | // generic groups |
737 | | { ARM_GRP_INVALID, NULL }, |
738 | | { ARM_GRP_JUMP, "jump" }, |
739 | | { ARM_GRP_CALL, "call" }, |
740 | | { ARM_GRP_RET, "return" }, |
741 | | { ARM_GRP_INT, "int" }, |
742 | | { ARM_GRP_PRIVILEGE, "privilege" }, |
743 | | { ARM_GRP_BRANCH_RELATIVE, "branch_relative" }, |
744 | | |
745 | | // architecture-specific groups |
746 | | #include "ARMGenCSFeatureName.inc" |
747 | | }; |
748 | | #endif |
749 | | |
750 | | const char *ARM_group_name(csh handle, unsigned int id) |
751 | 2.65M | { |
752 | 2.65M | #ifndef CAPSTONE_DIET |
753 | 2.65M | return id2name(group_name_maps, ARR_SIZE(group_name_maps), id); |
754 | | #else |
755 | | return NULL; |
756 | | #endif |
757 | 2.65M | } |
758 | | |
759 | | // list all relative branch instructions |
760 | | // ie: insns[i].branch && !insns[i].indirect_branch |
761 | | static const unsigned int insn_rel[] = { |
762 | | ARM_BL, ARM_BLX_pred, ARM_Bcc, ARM_t2B, ARM_t2Bcc, |
763 | | ARM_tB, ARM_tBcc, ARM_tCBNZ, ARM_tCBZ, ARM_BL_pred, |
764 | | ARM_BLXi, ARM_tBL, ARM_tBLXi, 0 |
765 | | }; |
766 | | |
767 | | static const unsigned int insn_blx_rel_to_arm[] = { ARM_tBLXi, 0 }; |
768 | | |
769 | | // check if this insn is relative branch |
770 | | bool ARM_rel_branch(cs_struct *h, unsigned int id) |
771 | 510k | { |
772 | 510k | int i; |
773 | | |
774 | 6.89M | for (i = 0; insn_rel[i]; i++) { |
775 | 6.42M | if (id == insn_rel[i]) { |
776 | 37.3k | return true; |
777 | 37.3k | } |
778 | 6.42M | } |
779 | | |
780 | | // not found |
781 | 473k | return false; |
782 | 510k | } |
783 | | |
784 | | bool ARM_blx_to_arm_mode(cs_struct *h, unsigned int id) |
785 | 29.2k | { |
786 | 29.2k | int i; |
787 | | |
788 | 58.0k | for (i = 0; insn_blx_rel_to_arm[i]; i++) |
789 | 29.2k | if (id == insn_blx_rel_to_arm[i]) |
790 | 469 | return true; |
791 | | |
792 | | // not found |
793 | 28.7k | return false; |
794 | 29.2k | } |
795 | | |
796 | | void ARM_check_updates_flags(MCInst *MI) |
797 | 1.07M | { |
798 | 1.07M | #ifndef CAPSTONE_DIET |
799 | 1.07M | if (!detail_is_set(MI)) |
800 | 0 | return; |
801 | 1.07M | cs_detail *detail = get_detail(MI); |
802 | 1.11M | for (int i = 0; i < detail->regs_write_count; ++i) { |
803 | 168k | if (detail->regs_write[i] == 0) |
804 | 0 | return; |
805 | 836k | for (int j = 0; j < ARR_SIZE(arm_flag_regs); ++j) { |
806 | 797k | if (detail->regs_write[i] == arm_flag_regs[j]) { |
807 | 129k | detail->arm.update_flags = true; |
808 | 129k | return; |
809 | 129k | } |
810 | 797k | } |
811 | 168k | } |
812 | 1.07M | #endif // CAPSTONE_DIET |
813 | 1.07M | } |
814 | | |
815 | | void ARM_set_instr_map_data(MCInst *MI) |
816 | 1.07M | { |
817 | 1.07M | map_cs_id(MI, arm_insns, ARR_SIZE(arm_insns)); |
818 | 1.07M | map_implicit_reads(MI, arm_insns); |
819 | 1.07M | map_implicit_writes(MI, arm_insns); |
820 | 1.07M | ARM_check_updates_flags(MI); |
821 | 1.07M | map_groups(MI, arm_insns); |
822 | 1.07M | } |
823 | | |
824 | | bool ARM_getInstruction(csh handle, const uint8_t *code, size_t code_len, |
825 | | MCInst *instr, uint16_t *size, uint64_t address, |
826 | | void *info) |
827 | 1.07M | { |
828 | 1.07M | ARM_init_cs_detail(instr); |
829 | 1.07M | DecodeStatus Result = ARM_LLVM_getInstruction( |
830 | 1.07M | handle, code, code_len, instr, size, address, info); |
831 | 1.07M | ARM_set_instr_map_data(instr); |
832 | 1.07M | if (Result == MCDisassembler_SoftFail) { |
833 | 99.8k | MCInst_setSoftFail(instr); |
834 | 99.8k | } |
835 | 1.07M | return Result != MCDisassembler_Fail; |
836 | 1.07M | } |
837 | | |
838 | | #define GET_REGINFO_MC_DESC |
839 | | #include "ARMGenRegisterInfo.inc" |
840 | | |
841 | | void ARM_init_mri(MCRegisterInfo *MRI) |
842 | 13.5k | { |
843 | 13.5k | MCRegisterInfo_InitMCRegisterInfo(MRI, ARMRegDesc, ARM_REG_ENDING, 0, 0, |
844 | 13.5k | ARMMCRegisterClasses, |
845 | 13.5k | ARR_SIZE(ARMMCRegisterClasses), 0, 0, |
846 | 13.5k | ARMRegDiffLists, 0, ARMSubRegIdxLists, |
847 | 13.5k | ARR_SIZE(ARMSubRegIdxLists), 0); |
848 | 13.5k | } |
849 | | |
850 | | #ifndef CAPSTONE_DIET |
851 | | static const map_insn_ops insn_operands[] = { |
852 | | #include "ARMGenCSMappingInsnOp.inc" |
853 | | }; |
854 | | |
855 | | void ARM_reg_access(const cs_insn *insn, cs_regs regs_read, |
856 | | uint8_t *regs_read_count, cs_regs regs_write, |
857 | | uint8_t *regs_write_count) |
858 | 0 | { |
859 | 0 | uint8_t i; |
860 | 0 | uint8_t read_count, write_count; |
861 | 0 | cs_arm *arm = &(insn->detail->arm); |
862 | |
|
863 | 0 | read_count = insn->detail->regs_read_count; |
864 | 0 | write_count = insn->detail->regs_write_count; |
865 | | |
866 | | // implicit registers |
867 | 0 | memcpy(regs_read, insn->detail->regs_read, |
868 | 0 | read_count * sizeof(insn->detail->regs_read[0])); |
869 | 0 | memcpy(regs_write, insn->detail->regs_write, |
870 | 0 | write_count * sizeof(insn->detail->regs_write[0])); |
871 | | |
872 | | // explicit registers |
873 | 0 | for (i = 0; i < arm->op_count; i++) { |
874 | 0 | cs_arm_op *op = &(arm->operands[i]); |
875 | 0 | switch ((int)op->type) { |
876 | 0 | case ARM_OP_REG: |
877 | 0 | if ((op->access & CS_AC_READ) && |
878 | 0 | !arr_exist(regs_read, read_count, op->reg)) { |
879 | 0 | regs_read[read_count] = (uint16_t)op->reg; |
880 | 0 | read_count++; |
881 | 0 | } |
882 | 0 | if ((op->access & CS_AC_WRITE) && |
883 | 0 | !arr_exist(regs_write, write_count, op->reg)) { |
884 | 0 | regs_write[write_count] = (uint16_t)op->reg; |
885 | 0 | write_count++; |
886 | 0 | } |
887 | 0 | break; |
888 | 0 | case ARM_OP_MEM: |
889 | | // registers appeared in memory references always being read |
890 | 0 | if ((op->mem.base != ARM_REG_INVALID) && |
891 | 0 | !arr_exist(regs_read, read_count, op->mem.base)) { |
892 | 0 | regs_read[read_count] = (uint16_t)op->mem.base; |
893 | 0 | read_count++; |
894 | 0 | } |
895 | 0 | if ((op->mem.index != ARM_REG_INVALID) && |
896 | 0 | !arr_exist(regs_read, read_count, op->mem.index)) { |
897 | 0 | regs_read[read_count] = (uint16_t)op->mem.index; |
898 | 0 | read_count++; |
899 | 0 | } |
900 | 0 | if ((insn->detail->writeback) && |
901 | 0 | (op->mem.base != ARM_REG_INVALID) && |
902 | 0 | !arr_exist(regs_write, write_count, op->mem.base)) { |
903 | 0 | regs_write[write_count] = |
904 | 0 | (uint16_t)op->mem.base; |
905 | 0 | write_count++; |
906 | 0 | } |
907 | 0 | default: |
908 | 0 | break; |
909 | 0 | } |
910 | 0 | } |
911 | | |
912 | 0 | *regs_read_count = read_count; |
913 | 0 | *regs_write_count = write_count; |
914 | 0 | } |
915 | | #endif |
916 | | |
917 | | void ARM_setup_op(cs_arm_op *op) |
918 | 38.8M | { |
919 | 38.8M | memset(op, 0, sizeof(cs_arm_op)); |
920 | 38.8M | op->type = ARM_OP_INVALID; |
921 | 38.8M | op->vector_index = -1; |
922 | 38.8M | op->neon_lane = -1; |
923 | 38.8M | } |
924 | | |
925 | | void ARM_init_cs_detail(MCInst *MI) |
926 | 1.07M | { |
927 | 1.07M | if (detail_is_set(MI)) { |
928 | 1.07M | unsigned int i; |
929 | | |
930 | 1.07M | memset(get_detail(MI), 0, |
931 | 1.07M | offsetof(cs_detail, arm) + sizeof(cs_arm)); |
932 | | |
933 | 39.8M | for (i = 0; i < ARR_SIZE(ARM_get_detail(MI)->operands); i++) |
934 | 38.7M | ARM_setup_op(&ARM_get_detail(MI)->operands[i]); |
935 | 1.07M | ARM_get_detail(MI)->cc = ARMCC_UNDEF; |
936 | 1.07M | ARM_get_detail(MI)->vcc = ARMVCC_None; |
937 | 1.07M | } |
938 | 1.07M | } |
939 | | |
940 | | static uint64_t t_add_pc(MCInst *MI, uint64_t v) |
941 | 314k | { |
942 | 314k | int32_t imm = (int32_t)v; |
943 | 314k | if (ARM_rel_branch(MI->csh, MI->Opcode)) { |
944 | 0 | uint32_t address; |
945 | | |
946 | | // only do this for relative branch |
947 | 0 | if (MI->csh->mode & CS_MODE_THUMB) { |
948 | 0 | address = (uint32_t)MI->address + 4; |
949 | 0 | if (ARM_blx_to_arm_mode(MI->csh, MI->Opcode)) { |
950 | | // here need to align down to the nearest 4-byte address |
951 | 0 | #define _ALIGN_DOWN(v, align_width) ((v / align_width) * align_width) |
952 | 0 | address = _ALIGN_DOWN(address, 4); |
953 | 0 | #undef _ALIGN_DOWN |
954 | 0 | } |
955 | 0 | } else { |
956 | 0 | address = (uint32_t)MI->address + 8; |
957 | 0 | } |
958 | |
|
959 | 0 | imm += address; |
960 | 0 | return imm; |
961 | 0 | } |
962 | 314k | return v; |
963 | 314k | } |
964 | | |
965 | | /// Transform a Qs register to its corresponding Ds + Offset register. |
966 | | static uint64_t t_qpr_to_dpr_list(MCInst *MI, unsigned OpNum, uint8_t offset) |
967 | 34.1k | { |
968 | 34.1k | uint64_t v = MCOperand_getReg(MCInst_getOperand(MI, OpNum)); |
969 | 34.1k | if (v >= ARM_REG_Q0 && v <= ARM_REG_Q15) |
970 | 0 | return ARM_REG_D0 + offset + (v - ARM_REG_Q0) * 2; |
971 | 34.1k | return v + offset; |
972 | 34.1k | } |
973 | | |
974 | | static uint64_t t_mod_imm_rotate(uint64_t v) |
975 | 11.3k | { |
976 | 11.3k | unsigned Bits = v & 0xFF; |
977 | 11.3k | unsigned Rot = (v & 0xF00) >> 7; |
978 | 11.3k | int32_t Rotated = ARM_AM_rotr32(Bits, Rot); |
979 | 11.3k | return Rotated; |
980 | 11.3k | } |
981 | | |
982 | | inline static uint64_t t_mod_imm_bits(uint64_t v) |
983 | 1.62k | { |
984 | 1.62k | unsigned Bits = v & 0xFF; |
985 | 1.62k | return Bits; |
986 | 1.62k | } |
987 | | |
988 | | inline static uint64_t t_mod_imm_rot(uint64_t v) |
989 | 1.62k | { |
990 | 1.62k | unsigned Rot = (v & 0xF00) >> 7; |
991 | 1.62k | return Rot; |
992 | 1.62k | } |
993 | | |
994 | | static uint64_t t_vmov_mod_imm(uint64_t v) |
995 | 2.18k | { |
996 | 2.18k | unsigned EltBits; |
997 | 2.18k | uint64_t Val = ARM_AM_decodeVMOVModImm(v, &EltBits); |
998 | 2.18k | return Val; |
999 | 2.18k | } |
1000 | | |
1001 | | /// Initializes or finishes a memory operand of Capstone (depending on \p |
1002 | | /// status). A memory operand in Capstone can be assembled by two LLVM operands. |
1003 | | /// E.g. the base register and the immediate disponent. |
1004 | | static void ARM_set_mem_access(MCInst *MI, bool status) |
1005 | 618k | { |
1006 | 618k | if (!detail_is_set(MI)) |
1007 | 0 | return; |
1008 | 618k | set_doing_mem(MI, status); |
1009 | 618k | if (status) { |
1010 | 309k | ARM_get_detail_op(MI, 0)->type = ARM_OP_MEM; |
1011 | 309k | ARM_get_detail_op(MI, 0)->mem.base = ARM_REG_INVALID; |
1012 | 309k | ARM_get_detail_op(MI, 0)->mem.index = ARM_REG_INVALID; |
1013 | 309k | ARM_get_detail_op(MI, 0)->mem.scale = 1; |
1014 | 309k | ARM_get_detail_op(MI, 0)->mem.disp = 0; |
1015 | | |
1016 | 309k | #ifndef CAPSTONE_DIET |
1017 | 309k | uint8_t access = |
1018 | 309k | map_get_op_access(MI, ARM_get_detail(MI)->op_count); |
1019 | 309k | ARM_get_detail_op(MI, 0)->access = access; |
1020 | 309k | #endif |
1021 | 309k | } else { |
1022 | | // done, select the next operand slot |
1023 | 309k | ARM_check_safe_inc(MI); |
1024 | 309k | ARM_inc_op_count(MI); |
1025 | 309k | } |
1026 | 618k | } |
1027 | | |
1028 | | /// Fills cs_detail with operand shift information for the last added operand. |
1029 | | static void add_cs_detail_RegImmShift(MCInst *MI, ARM_AM_ShiftOpc ShOpc, |
1030 | | unsigned ShImm) |
1031 | 47.9k | { |
1032 | 47.9k | if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm)) |
1033 | 1.19k | return; |
1034 | | |
1035 | 46.7k | if (!detail_is_set(MI)) |
1036 | 0 | return; |
1037 | | |
1038 | 46.7k | if (doing_mem(MI)) |
1039 | 4.53k | ARM_get_detail_op(MI, 0)->shift.type = (arm_shifter)ShOpc; |
1040 | 42.2k | else |
1041 | 42.2k | ARM_get_detail_op(MI, -1)->shift.type = (arm_shifter)ShOpc; |
1042 | | |
1043 | 46.7k | if (ShOpc != ARM_AM_rrx) { |
1044 | 45.2k | if (doing_mem(MI)) |
1045 | 4.39k | ARM_get_detail_op(MI, 0)->shift.value = |
1046 | 4.39k | translateShiftImm(ShImm); |
1047 | 40.8k | else |
1048 | 40.8k | ARM_get_detail_op(MI, -1)->shift.value = |
1049 | 40.8k | translateShiftImm(ShImm); |
1050 | 45.2k | } |
1051 | 46.7k | } |
1052 | | |
1053 | | /// Fills cs_detail with the data of the operand. |
1054 | | /// This function handles operands which's original printer function has no |
1055 | | /// specialities. |
1056 | | static void add_cs_detail_general(MCInst *MI, arm_op_group op_group, |
1057 | | unsigned OpNum) |
1058 | 3.79M | { |
1059 | 3.79M | if (!detail_is_set(MI)) |
1060 | 0 | return; |
1061 | 3.79M | cs_op_type op_type = map_get_op_type(MI, OpNum); |
1062 | | |
1063 | | // Fill cs_detail |
1064 | 3.79M | switch (op_group) { |
1065 | 0 | default: |
1066 | 0 | printf("ERROR: Operand group %d not handled!\n", op_group); |
1067 | 0 | CS_ASSERT_RET(0); |
1068 | 912k | case ARM_OP_GROUP_PredicateOperand: |
1069 | 937k | case ARM_OP_GROUP_MandatoryPredicateOperand: |
1070 | 938k | case ARM_OP_GROUP_MandatoryInvertedPredicateOperand: |
1071 | 951k | case ARM_OP_GROUP_MandatoryRestrictedPredicateOperand: { |
1072 | 951k | ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm( |
1073 | 951k | MCInst_getOperand(MI, OpNum)); |
1074 | 951k | if ((unsigned)CC == 15 && |
1075 | 951k | op_group == ARM_OP_GROUP_PredicateOperand) { |
1076 | 1.39k | ARM_get_detail(MI)->cc = ARMCC_UNDEF; |
1077 | 1.39k | return; |
1078 | 1.39k | } |
1079 | 949k | if (CC == ARMCC_HS && |
1080 | 949k | op_group == |
1081 | 10.3k | ARM_OP_GROUP_MandatoryRestrictedPredicateOperand) { |
1082 | 1.60k | ARM_get_detail(MI)->cc = ARMCC_HS; |
1083 | 1.60k | return; |
1084 | 1.60k | } |
1085 | 948k | ARM_get_detail(MI)->cc = CC; |
1086 | 948k | if (CC != ARMCC_AL) |
1087 | 185k | map_add_implicit_read(MI, ARM_REG_CPSR); |
1088 | 948k | break; |
1089 | 949k | } |
1090 | 33.7k | case ARM_OP_GROUP_VPTPredicateOperand: { |
1091 | 33.7k | ARMVCC_VPTCodes VCC = (ARMVCC_VPTCodes)MCOperand_getImm( |
1092 | 33.7k | MCInst_getOperand(MI, OpNum)); |
1093 | 33.7k | CS_ASSERT_RET(VCC <= ARMVCC_Else); |
1094 | 33.7k | if (VCC != ARMVCC_None) |
1095 | 3.01k | ARM_get_detail(MI)->vcc = VCC; |
1096 | 33.7k | break; |
1097 | 949k | } |
1098 | 1.74M | case ARM_OP_GROUP_Operand: |
1099 | 1.74M | if (op_type == CS_OP_IMM) { |
1100 | 314k | if (doing_mem(MI)) { |
1101 | 0 | ARM_set_detail_op_mem(MI, OpNum, false, 0, |
1102 | 0 | MCInst_getOpVal(MI, |
1103 | 0 | OpNum)); |
1104 | 314k | } else { |
1105 | 314k | ARM_set_detail_op_imm( |
1106 | 314k | MI, OpNum, ARM_OP_IMM, |
1107 | 314k | t_add_pc(MI, |
1108 | 314k | MCInst_getOpVal(MI, OpNum))); |
1109 | 314k | } |
1110 | 1.42M | } else if (op_type == CS_OP_REG) |
1111 | 1.42M | if (doing_mem(MI)) { |
1112 | 0 | bool is_index_reg = map_get_op_type(MI, OpNum) & |
1113 | 0 | CS_OP_MEM; |
1114 | 0 | ARM_set_detail_op_mem(MI, OpNum, is_index_reg, |
1115 | 0 | is_index_reg ? 1 : 0, |
1116 | 0 | MCInst_getOpVal(MI, |
1117 | 0 | OpNum)); |
1118 | 1.42M | } else { |
1119 | 1.42M | ARM_set_detail_op_reg( |
1120 | 1.42M | MI, OpNum, MCInst_getOpVal(MI, OpNum)); |
1121 | 1.42M | } |
1122 | 0 | else |
1123 | 0 | CS_ASSERT_RET(0 && "Op type not handled."); |
1124 | 1.74M | break; |
1125 | 67.6k | case ARM_OP_GROUP_PImmediate: |
1126 | 67.6k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_PIMM, |
1127 | 67.6k | MCInst_getOpVal(MI, OpNum)); |
1128 | 67.6k | break; |
1129 | 122k | case ARM_OP_GROUP_CImmediate: |
1130 | 122k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_CIMM, |
1131 | 122k | MCInst_getOpVal(MI, OpNum)); |
1132 | 122k | break; |
1133 | 45.6k | case ARM_OP_GROUP_AddrMode6Operand: |
1134 | 45.6k | if (!doing_mem(MI)) |
1135 | 45.6k | ARM_set_mem_access(MI, true); |
1136 | 45.6k | ARM_set_detail_op_mem(MI, OpNum, false, 0, |
1137 | 45.6k | MCInst_getOpVal(MI, OpNum)); |
1138 | 45.6k | ARM_get_detail_op(MI, 0)->mem.align = |
1139 | 45.6k | MCInst_getOpVal(MI, OpNum + 1) << 3; |
1140 | 45.6k | ARM_set_mem_access(MI, false); |
1141 | 45.6k | break; |
1142 | 15.3k | case ARM_OP_GROUP_AddrMode6OffsetOperand: { |
1143 | 15.3k | arm_reg reg = MCInst_getOpVal(MI, OpNum); |
1144 | 15.3k | if (reg != 0) { |
1145 | 11.4k | ARM_set_detail_op_mem_offset(MI, OpNum, reg, false); |
1146 | 11.4k | } |
1147 | 15.3k | break; |
1148 | 949k | } |
1149 | 41.7k | case ARM_OP_GROUP_AddrMode7Operand: |
1150 | 41.7k | if (!doing_mem(MI)) |
1151 | 41.7k | ARM_set_mem_access(MI, true); |
1152 | 41.7k | ARM_set_detail_op_mem(MI, OpNum, false, 0, |
1153 | 41.7k | MCInst_getOpVal(MI, OpNum)); |
1154 | 41.7k | ARM_set_mem_access(MI, false); |
1155 | 41.7k | break; |
1156 | 281k | case ARM_OP_GROUP_SBitModifierOperand: { |
1157 | 281k | unsigned SBit = MCInst_getOpVal(MI, OpNum); |
1158 | | |
1159 | 281k | if (SBit == 0) { |
1160 | | // Does not edit set flags. |
1161 | 30.0k | map_remove_implicit_write(MI, ARM_CPSR); |
1162 | 30.0k | ARM_get_detail(MI)->update_flags = false; |
1163 | 30.0k | break; |
1164 | 30.0k | } |
1165 | | // Add the implicit write again. Some instruction miss it. |
1166 | 251k | map_add_implicit_write(MI, ARM_CPSR); |
1167 | 251k | ARM_get_detail(MI)->update_flags = true; |
1168 | 251k | break; |
1169 | 281k | } |
1170 | 3.02k | case ARM_OP_GROUP_VectorListOne: |
1171 | 3.19k | case ARM_OP_GROUP_VectorListOneAllLanes: |
1172 | 3.19k | ARM_set_detail_op_reg(MI, OpNum, |
1173 | 3.19k | t_qpr_to_dpr_list(MI, OpNum, 0)); |
1174 | 3.19k | break; |
1175 | 6.72k | case ARM_OP_GROUP_VectorListTwo: |
1176 | 8.17k | case ARM_OP_GROUP_VectorListTwoAllLanes: { |
1177 | 8.17k | unsigned Reg = MCInst_getOpVal(MI, OpNum); |
1178 | 8.17k | ARM_set_detail_op_reg(MI, OpNum, |
1179 | 8.17k | MCRegisterInfo_getSubReg(MI->MRI, Reg, |
1180 | 8.17k | ARM_dsub_0)); |
1181 | 8.17k | ARM_set_detail_op_reg(MI, OpNum, |
1182 | 8.17k | MCRegisterInfo_getSubReg(MI->MRI, Reg, |
1183 | 8.17k | ARM_dsub_1)); |
1184 | 8.17k | break; |
1185 | 6.72k | } |
1186 | 906 | case ARM_OP_GROUP_VectorListTwoSpacedAllLanes: |
1187 | 4.15k | case ARM_OP_GROUP_VectorListTwoSpaced: { |
1188 | 4.15k | unsigned Reg = MCInst_getOpVal(MI, OpNum); |
1189 | 4.15k | ARM_set_detail_op_reg(MI, OpNum, |
1190 | 4.15k | MCRegisterInfo_getSubReg(MI->MRI, Reg, |
1191 | 4.15k | ARM_dsub_0)); |
1192 | 4.15k | ARM_set_detail_op_reg(MI, OpNum, |
1193 | 4.15k | MCRegisterInfo_getSubReg(MI->MRI, Reg, |
1194 | 4.15k | ARM_dsub_2)); |
1195 | 4.15k | break; |
1196 | 906 | } |
1197 | 3.04k | case ARM_OP_GROUP_VectorListThree: |
1198 | 3.04k | case ARM_OP_GROUP_VectorListThreeAllLanes: |
1199 | 3.04k | ARM_set_detail_op_reg(MI, OpNum, |
1200 | 3.04k | t_qpr_to_dpr_list(MI, OpNum, 0)); |
1201 | 3.04k | ARM_set_detail_op_reg(MI, OpNum, |
1202 | 3.04k | t_qpr_to_dpr_list(MI, OpNum, 1)); |
1203 | 3.04k | ARM_set_detail_op_reg(MI, OpNum, |
1204 | 3.04k | t_qpr_to_dpr_list(MI, OpNum, 2)); |
1205 | 3.04k | break; |
1206 | 0 | case ARM_OP_GROUP_VectorListThreeSpacedAllLanes: |
1207 | 0 | case ARM_OP_GROUP_VectorListThreeSpaced: |
1208 | 0 | ARM_set_detail_op_reg(MI, OpNum, |
1209 | 0 | t_qpr_to_dpr_list(MI, OpNum, 0)); |
1210 | 0 | ARM_set_detail_op_reg(MI, OpNum, |
1211 | 0 | t_qpr_to_dpr_list(MI, OpNum, 2)); |
1212 | 0 | ARM_set_detail_op_reg(MI, OpNum, |
1213 | 0 | t_qpr_to_dpr_list(MI, OpNum, 4)); |
1214 | 0 | break; |
1215 | 5.45k | case ARM_OP_GROUP_VectorListFour: |
1216 | 5.45k | case ARM_OP_GROUP_VectorListFourAllLanes: |
1217 | 5.45k | ARM_set_detail_op_reg(MI, OpNum, |
1218 | 5.45k | t_qpr_to_dpr_list(MI, OpNum, 0)); |
1219 | 5.45k | ARM_set_detail_op_reg(MI, OpNum, |
1220 | 5.45k | t_qpr_to_dpr_list(MI, OpNum, 1)); |
1221 | 5.45k | ARM_set_detail_op_reg(MI, OpNum, |
1222 | 5.45k | t_qpr_to_dpr_list(MI, OpNum, 2)); |
1223 | 5.45k | ARM_set_detail_op_reg(MI, OpNum, |
1224 | 5.45k | t_qpr_to_dpr_list(MI, OpNum, 3)); |
1225 | 5.45k | break; |
1226 | 0 | case ARM_OP_GROUP_VectorListFourSpacedAllLanes: |
1227 | 0 | case ARM_OP_GROUP_VectorListFourSpaced: |
1228 | 0 | ARM_set_detail_op_reg(MI, OpNum, |
1229 | 0 | t_qpr_to_dpr_list(MI, OpNum, 0)); |
1230 | 0 | ARM_set_detail_op_reg(MI, OpNum, |
1231 | 0 | t_qpr_to_dpr_list(MI, OpNum, 2)); |
1232 | 0 | ARM_set_detail_op_reg(MI, OpNum, |
1233 | 0 | t_qpr_to_dpr_list(MI, OpNum, 4)); |
1234 | 0 | ARM_set_detail_op_reg(MI, OpNum, |
1235 | 0 | t_qpr_to_dpr_list(MI, OpNum, 6)); |
1236 | 0 | break; |
1237 | 35.2k | case ARM_OP_GROUP_NoHashImmediate: |
1238 | 35.2k | ARM_set_detail_op_neon_lane(MI, OpNum); |
1239 | 35.2k | break; |
1240 | 42.4k | case ARM_OP_GROUP_RegisterList: { |
1241 | | // All operands n MI from OpNum on are registers. |
1242 | | // But the MappingInsnOps.inc has only a single entry for the whole |
1243 | | // list. So all registers in the list share those attributes. |
1244 | 42.4k | unsigned access = map_get_op_access(MI, OpNum); |
1245 | 293k | for (unsigned i = OpNum, e = MCInst_getNumOperands(MI); i != e; |
1246 | 251k | ++i) { |
1247 | 251k | unsigned Reg = |
1248 | 251k | MCOperand_getReg(MCInst_getOperand(MI, i)); |
1249 | | |
1250 | 251k | ARM_check_safe_inc(MI); |
1251 | 251k | ARM_get_detail_op(MI, 0)->type = ARM_OP_REG; |
1252 | 251k | ARM_get_detail_op(MI, 0)->reg = Reg; |
1253 | 251k | ARM_get_detail_op(MI, 0)->access = access; |
1254 | 251k | ARM_inc_op_count(MI); |
1255 | 251k | } |
1256 | 42.4k | break; |
1257 | 0 | } |
1258 | 12.8k | case ARM_OP_GROUP_ThumbITMask: { |
1259 | 12.8k | unsigned Mask = MCInst_getOpVal(MI, OpNum); |
1260 | 12.8k | unsigned Firstcond = MCInst_getOpVal(MI, OpNum - 1); |
1261 | 12.8k | unsigned CondBit0 = Firstcond & 1; |
1262 | 12.8k | unsigned NumTZ = CountTrailingZeros_32(Mask); |
1263 | 12.8k | unsigned Pos, e; |
1264 | 12.8k | ARM_PredBlockMask PredMask = ARM_PredBlockMaskInvalid; |
1265 | | |
1266 | | // Check the documentation of ARM_PredBlockMask how the bits are set. |
1267 | 46.3k | for (Pos = 3, e = NumTZ; Pos > e; --Pos) { |
1268 | 33.5k | bool Then = ((Mask >> Pos) & 1) == CondBit0; |
1269 | 33.5k | if (Then) |
1270 | 4.99k | PredMask <<= 1; |
1271 | 28.5k | else { |
1272 | 28.5k | PredMask |= 1; |
1273 | 28.5k | PredMask <<= 1; |
1274 | 28.5k | } |
1275 | 33.5k | } |
1276 | 12.8k | PredMask |= 1; |
1277 | 12.8k | ARM_get_detail(MI)->pred_mask = PredMask; |
1278 | 12.8k | break; |
1279 | 0 | } |
1280 | 8.63k | case ARM_OP_GROUP_VPTMask: { |
1281 | 8.63k | unsigned Mask = MCInst_getOpVal(MI, OpNum); |
1282 | 8.63k | unsigned NumTZ = CountTrailingZeros_32(Mask); |
1283 | 8.63k | ARM_PredBlockMask PredMask = ARM_PredBlockMaskInvalid; |
1284 | | |
1285 | | // Check the documentation of ARM_PredBlockMask how the bits are set. |
1286 | 30.7k | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
1287 | 22.0k | bool T = ((Mask >> Pos) & 1) == 0; |
1288 | 22.0k | if (T) |
1289 | 12.4k | PredMask <<= 1; |
1290 | 9.62k | else { |
1291 | 9.62k | PredMask |= 1; |
1292 | 9.62k | PredMask <<= 1; |
1293 | 9.62k | } |
1294 | 22.0k | } |
1295 | 8.63k | PredMask |= 1; |
1296 | 8.63k | ARM_get_detail(MI)->pred_mask = PredMask; |
1297 | 8.63k | break; |
1298 | 0 | } |
1299 | 8.44k | case ARM_OP_GROUP_MSRMaskOperand: { |
1300 | 8.44k | MCOperand *Op = MCInst_getOperand(MI, OpNum); |
1301 | 8.44k | unsigned SpecRegRBit = (unsigned)MCOperand_getImm(Op) >> 4; |
1302 | 8.44k | unsigned Mask = (unsigned)MCOperand_getImm(Op) & 0xf; |
1303 | 8.44k | bool IsOutReg = OpNum == 0; |
1304 | | |
1305 | 8.44k | if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) { |
1306 | 7.56k | const ARMSysReg_MClassSysReg *TheReg; |
1307 | 7.56k | unsigned SYSm = (unsigned)MCOperand_getImm(Op) & |
1308 | 7.56k | 0xFFF; // 12-bit SYMm |
1309 | 7.56k | unsigned Opcode = MCInst_getOpcode(MI); |
1310 | | |
1311 | 7.56k | if (Opcode == ARM_t2MSR_M && |
1312 | 7.56k | ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) { |
1313 | 6.64k | TheReg = |
1314 | 6.64k | ARMSysReg_lookupMClassSysRegBy12bitSYSmValue( |
1315 | 6.64k | SYSm); |
1316 | 6.64k | if (TheReg && MClassSysReg_isInRequiredFeatures( |
1317 | 2.62k | TheReg, ARM_FeatureDSP)) { |
1318 | 846 | ARM_set_detail_op_sysop( |
1319 | 846 | MI, TheReg->sysreg.mclasssysreg, |
1320 | 846 | ARM_OP_SYSREG, IsOutReg, Mask, |
1321 | 846 | SYSm); |
1322 | 846 | return; |
1323 | 846 | } |
1324 | 6.64k | } |
1325 | | |
1326 | 6.71k | SYSm &= 0xff; |
1327 | 6.71k | if (Opcode == ARM_t2MSR_M && |
1328 | 6.71k | ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) { |
1329 | 5.80k | TheReg = |
1330 | 5.80k | ARMSysReg_lookupMClassSysRegAPSRNonDeprecated( |
1331 | 5.80k | SYSm); |
1332 | 5.80k | if (TheReg) { |
1333 | 286 | ARM_set_detail_op_sysop( |
1334 | 286 | MI, TheReg->sysreg.mclasssysreg, |
1335 | 286 | ARM_OP_SYSREG, IsOutReg, Mask, |
1336 | 286 | SYSm); |
1337 | 286 | return; |
1338 | 286 | } |
1339 | 5.80k | } |
1340 | | |
1341 | 6.43k | TheReg = ARMSysReg_lookupMClassSysRegBy8bitSYSmValue( |
1342 | 6.43k | SYSm); |
1343 | 6.43k | if (TheReg) { |
1344 | 5.62k | ARM_set_detail_op_sysop( |
1345 | 5.62k | MI, TheReg->sysreg.mclasssysreg, |
1346 | 5.62k | ARM_OP_SYSREG, IsOutReg, Mask, SYSm); |
1347 | 5.62k | return; |
1348 | 5.62k | } |
1349 | | |
1350 | 808 | if (detail_is_set(MI)) |
1351 | 808 | MCOperand_CreateImm0(MI, SYSm); |
1352 | | |
1353 | 808 | ARM_set_detail_op_sysop(MI, SYSm, ARM_OP_SYSREG, |
1354 | 808 | IsOutReg, Mask, SYSm); |
1355 | | |
1356 | 808 | return; |
1357 | 6.43k | } |
1358 | | |
1359 | 876 | if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) { |
1360 | 160 | switch (Mask) { |
1361 | 0 | default: |
1362 | 0 | CS_ASSERT_RET(0 && "Unexpected mask value!"); |
1363 | 39 | case 4: |
1364 | 39 | ARM_set_detail_op_sysop(MI, |
1365 | 39 | ARM_MCLASSSYSREG_APSR_G, |
1366 | 39 | ARM_OP_SYSREG, IsOutReg, |
1367 | 39 | Mask, UINT16_MAX); |
1368 | 39 | return; |
1369 | 43 | case 8: |
1370 | 43 | ARM_set_detail_op_sysop( |
1371 | 43 | MI, ARM_MCLASSSYSREG_APSR_NZCVQ, |
1372 | 43 | ARM_OP_SYSREG, IsOutReg, Mask, |
1373 | 43 | UINT16_MAX); |
1374 | 43 | return; |
1375 | 78 | case 12: |
1376 | 78 | ARM_set_detail_op_sysop( |
1377 | 78 | MI, ARM_MCLASSSYSREG_APSR_NZCVQG, |
1378 | 78 | ARM_OP_SYSREG, IsOutReg, Mask, |
1379 | 78 | UINT16_MAX); |
1380 | 78 | return; |
1381 | 160 | } |
1382 | 160 | } |
1383 | | |
1384 | 716 | unsigned field = 0; |
1385 | 716 | if (Mask) { |
1386 | 512 | if (Mask & 8) |
1387 | 331 | field += SpecRegRBit ? ARM_FIELD_SPSR_F : |
1388 | 331 | ARM_FIELD_CPSR_F; |
1389 | 512 | if (Mask & 4) |
1390 | 327 | field += SpecRegRBit ? ARM_FIELD_SPSR_S : |
1391 | 327 | ARM_FIELD_CPSR_S; |
1392 | 512 | if (Mask & 2) |
1393 | 405 | field += SpecRegRBit ? ARM_FIELD_SPSR_X : |
1394 | 405 | ARM_FIELD_CPSR_X; |
1395 | 512 | if (Mask & 1) |
1396 | 372 | field += SpecRegRBit ? ARM_FIELD_SPSR_C : |
1397 | 372 | ARM_FIELD_CPSR_C; |
1398 | | |
1399 | 512 | ARM_set_detail_op_sysop(MI, field, |
1400 | 512 | SpecRegRBit ? ARM_OP_SPSR : |
1401 | 512 | ARM_OP_CPSR, |
1402 | 512 | IsOutReg, Mask, UINT16_MAX); |
1403 | 512 | } |
1404 | 716 | break; |
1405 | 876 | } |
1406 | 7.15k | case ARM_OP_GROUP_SORegRegOperand: { |
1407 | 7.15k | int64_t imm = |
1408 | 7.15k | MCOperand_getImm(MCInst_getOperand(MI, OpNum + 2)); |
1409 | 7.15k | ARM_get_detail_op(MI, 0)->shift.type = |
1410 | 7.15k | ARM_AM_getSORegShOp(imm) + ARM_SFT_REG; |
1411 | 7.15k | if (ARM_AM_getSORegShOp(imm) != ARM_AM_rrx) |
1412 | 7.15k | ARM_get_detail_op(MI, 0)->shift.value = |
1413 | 7.15k | MCInst_getOpVal(MI, OpNum + 1); |
1414 | | |
1415 | 7.15k | ARM_set_detail_op_reg(MI, OpNum, MCInst_getOpVal(MI, OpNum)); |
1416 | 7.15k | break; |
1417 | 876 | } |
1418 | 6.49k | case ARM_OP_GROUP_ModImmOperand: { |
1419 | 6.49k | int64_t imm = MCInst_getOpVal(MI, OpNum); |
1420 | 6.49k | int32_t Rotated = t_mod_imm_rotate(imm); |
1421 | 6.49k | if (ARM_AM_getSOImmVal(Rotated) == imm) { |
1422 | 4.86k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, |
1423 | 4.86k | t_mod_imm_rotate(imm)); |
1424 | 4.86k | return; |
1425 | 4.86k | } |
1426 | 1.62k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, |
1427 | 1.62k | t_mod_imm_bits(imm)); |
1428 | 1.62k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, |
1429 | 1.62k | t_mod_imm_rot(imm)); |
1430 | 1.62k | break; |
1431 | 6.49k | } |
1432 | 2.18k | case ARM_OP_GROUP_VMOVModImmOperand: |
1433 | 2.18k | ARM_set_detail_op_imm( |
1434 | 2.18k | MI, OpNum, ARM_OP_IMM, |
1435 | 2.18k | t_vmov_mod_imm(MCInst_getOpVal(MI, OpNum))); |
1436 | 2.18k | break; |
1437 | 529 | case ARM_OP_GROUP_FPImmOperand: |
1438 | 529 | ARM_set_detail_op_float(MI, OpNum, MCInst_getOpVal(MI, OpNum)); |
1439 | 529 | break; |
1440 | 1.13k | case ARM_OP_GROUP_ImmPlusOneOperand: |
1441 | 1.13k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, |
1442 | 1.13k | MCInst_getOpVal(MI, OpNum) + 1); |
1443 | 1.13k | break; |
1444 | 1.80k | case ARM_OP_GROUP_RotImmOperand: { |
1445 | 1.80k | unsigned RotImm = MCInst_getOpVal(MI, OpNum); |
1446 | 1.80k | if (RotImm == 0) |
1447 | 102 | return; |
1448 | 1.70k | ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_ROR; |
1449 | 1.70k | ARM_get_detail_op(MI, -1)->shift.value = RotImm * 8; |
1450 | 1.70k | break; |
1451 | 1.80k | } |
1452 | 1.58k | case ARM_OP_GROUP_FBits16: |
1453 | 1.58k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, |
1454 | 1.58k | 16 - MCInst_getOpVal(MI, OpNum)); |
1455 | 1.58k | break; |
1456 | 1.22k | case ARM_OP_GROUP_FBits32: |
1457 | 1.22k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, |
1458 | 1.22k | 32 - MCInst_getOpVal(MI, OpNum)); |
1459 | 1.22k | break; |
1460 | 2.95k | case ARM_OP_GROUP_T2SOOperand: |
1461 | 15.4k | case ARM_OP_GROUP_SORegImmOperand: |
1462 | 15.4k | ARM_set_detail_op_reg(MI, OpNum, MCInst_getOpVal(MI, OpNum)); |
1463 | 15.4k | uint64_t imm = MCInst_getOpVal(MI, OpNum + 1); |
1464 | 15.4k | ARM_AM_ShiftOpc ShOpc = ARM_AM_getSORegShOp(imm); |
1465 | 15.4k | unsigned ShImm = ARM_AM_getSORegOffset(imm); |
1466 | 15.4k | if (op_group == ARM_OP_GROUP_SORegImmOperand) { |
1467 | 12.5k | if (ShOpc == ARM_AM_no_shift || |
1468 | 12.5k | (ShOpc == ARM_AM_lsl && !ShImm)) |
1469 | 0 | return; |
1470 | 12.5k | } |
1471 | 15.4k | add_cs_detail_RegImmShift(MI, ShOpc, ShImm); |
1472 | 15.4k | break; |
1473 | 1.89k | case ARM_OP_GROUP_PostIdxRegOperand: { |
1474 | 1.89k | bool sub = MCInst_getOpVal(MI, OpNum + 1) ? false : true; |
1475 | 1.89k | ARM_set_detail_op_mem_offset(MI, OpNum, |
1476 | 1.89k | MCInst_getOpVal(MI, OpNum), sub); |
1477 | 1.89k | ARM_get_detail(MI)->post_index = true; |
1478 | 1.89k | break; |
1479 | 15.4k | } |
1480 | 842 | case ARM_OP_GROUP_PostIdxImm8Operand: { |
1481 | 842 | unsigned Imm8 = MCInst_getOpVal(MI, OpNum); |
1482 | 842 | bool sub = !(Imm8 & 256); |
1483 | 842 | ARM_set_detail_op_mem_offset(MI, OpNum, (Imm8 & 0xff), sub); |
1484 | 842 | ARM_get_detail(MI)->post_index = true; |
1485 | 842 | break; |
1486 | 15.4k | } |
1487 | 7.95k | case ARM_OP_GROUP_PostIdxImm8s4Operand: { |
1488 | 7.95k | unsigned Imm8s = MCInst_getOpVal(MI, OpNum); |
1489 | 7.95k | bool sub = !(Imm8s & 256); |
1490 | 7.95k | ARM_set_detail_op_mem_offset(MI, OpNum, (Imm8s & 0xff) << 2, |
1491 | 7.95k | sub); |
1492 | 7.95k | ARM_get_detail(MI)->post_index = true; |
1493 | 7.95k | break; |
1494 | 15.4k | } |
1495 | 129 | case ARM_OP_GROUP_AddrModeTBB: |
1496 | 234 | case ARM_OP_GROUP_AddrModeTBH: |
1497 | 234 | ARM_set_mem_access(MI, true); |
1498 | 234 | ARM_set_detail_op_mem(MI, OpNum, false, 0, |
1499 | 234 | MCInst_getOpVal(MI, OpNum)); |
1500 | 234 | ARM_set_detail_op_mem(MI, OpNum + 1, true, 1, |
1501 | 234 | MCInst_getOpVal(MI, OpNum + 1)); |
1502 | 234 | if (op_group == ARM_OP_GROUP_AddrModeTBH) { |
1503 | 105 | ARM_get_detail_op(MI, 0)->shift.type = ARM_SFT_LSL; |
1504 | 105 | ARM_get_detail_op(MI, 0)->shift.value = 1; |
1505 | 105 | } |
1506 | 234 | ARM_set_mem_access(MI, false); |
1507 | 234 | break; |
1508 | 4.65k | case ARM_OP_GROUP_AddrMode2Operand: { |
1509 | 4.65k | MCOperand *MO1 = MCInst_getOperand(MI, OpNum); |
1510 | 4.65k | if (!MCOperand_isReg(MO1)) |
1511 | | // Handled in printOperand |
1512 | 0 | break; |
1513 | | |
1514 | 4.65k | ARM_set_mem_access(MI, true); |
1515 | 4.65k | ARM_set_detail_op_mem(MI, OpNum, false, 0, |
1516 | 4.65k | MCInst_getOpVal(MI, OpNum)); |
1517 | 4.65k | unsigned int imm3 = MCInst_getOpVal(MI, OpNum + 2); |
1518 | 4.65k | unsigned ShOff = ARM_AM_getAM2Offset(imm3); |
1519 | 4.65k | ARM_AM_AddrOpc subtracted = ARM_AM_getAM2Op(imm3); |
1520 | 4.65k | if (!MCOperand_getReg(MCInst_getOperand(MI, OpNum + 1)) && |
1521 | 4.65k | ShOff) { |
1522 | 0 | ARM_get_detail_op(MI, 0)->shift.value = ShOff; |
1523 | 0 | ARM_get_detail_op(MI, 0)->subtracted = subtracted == |
1524 | 0 | ARM_AM_sub; |
1525 | 0 | ARM_set_mem_access(MI, false); |
1526 | 0 | break; |
1527 | 0 | } |
1528 | 4.65k | ARM_set_detail_op_mem(MI, OpNum + 1, true, |
1529 | 4.65k | subtracted == ARM_AM_sub ? -1 : 1, |
1530 | 4.65k | MCInst_getOpVal(MI, OpNum + 1)); |
1531 | 4.65k | add_cs_detail_RegImmShift(MI, ARM_AM_getAM2ShiftOpc(imm3), |
1532 | 4.65k | ARM_AM_getAM2Offset(imm3)); |
1533 | 4.65k | ARM_set_mem_access(MI, false); |
1534 | 4.65k | break; |
1535 | 4.65k | } |
1536 | 9.00k | case ARM_OP_GROUP_AddrMode2OffsetOperand: { |
1537 | 9.00k | uint64_t imm2 = MCInst_getOpVal(MI, OpNum + 1); |
1538 | 9.00k | ARM_AM_AddrOpc subtracted = ARM_AM_getAM2Op(imm2); |
1539 | 9.00k | if (!MCInst_getOpVal(MI, OpNum)) { |
1540 | 5.52k | ARM_set_detail_op_mem_offset(MI, OpNum + 1, |
1541 | 5.52k | ARM_AM_getAM2Offset(imm2), |
1542 | 5.52k | subtracted == ARM_AM_sub); |
1543 | 5.52k | ARM_get_detail(MI)->post_index = true; |
1544 | 5.52k | return; |
1545 | 5.52k | } |
1546 | 3.48k | ARM_set_detail_op_mem_offset(MI, OpNum, |
1547 | 3.48k | MCInst_getOpVal(MI, OpNum), |
1548 | 3.48k | subtracted == ARM_AM_sub); |
1549 | 3.48k | ARM_get_detail(MI)->post_index = true; |
1550 | 3.48k | add_cs_detail_RegImmShift(MI, ARM_AM_getAM2ShiftOpc(imm2), |
1551 | 3.48k | ARM_AM_getAM2Offset(imm2)); |
1552 | 3.48k | break; |
1553 | 9.00k | } |
1554 | 4.84k | case ARM_OP_GROUP_AddrMode3OffsetOperand: { |
1555 | 4.84k | MCOperand *MO1 = MCInst_getOperand(MI, OpNum); |
1556 | 4.84k | MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1); |
1557 | 4.84k | ARM_AM_AddrOpc subtracted = |
1558 | 4.84k | ARM_AM_getAM3Op(MCOperand_getImm(MO2)); |
1559 | 4.84k | if (MCOperand_getReg(MO1)) { |
1560 | 2.95k | ARM_set_detail_op_mem_offset(MI, OpNum, |
1561 | 2.95k | MCInst_getOpVal(MI, OpNum), |
1562 | 2.95k | subtracted == ARM_AM_sub); |
1563 | 2.95k | ARM_get_detail(MI)->post_index = true; |
1564 | 2.95k | return; |
1565 | 2.95k | } |
1566 | 1.89k | ARM_set_detail_op_mem_offset( |
1567 | 1.89k | MI, OpNum + 1, |
1568 | 1.89k | ARM_AM_getAM3Offset(MCInst_getOpVal(MI, OpNum + 1)), |
1569 | 1.89k | subtracted == ARM_AM_sub); |
1570 | 1.89k | ARM_get_detail(MI)->post_index = true; |
1571 | 1.89k | break; |
1572 | 4.84k | } |
1573 | 26.3k | case ARM_OP_GROUP_ThumbAddrModeSPOperand: |
1574 | 61.4k | case ARM_OP_GROUP_ThumbAddrModeImm5S1Operand: |
1575 | 100k | case ARM_OP_GROUP_ThumbAddrModeImm5S2Operand: |
1576 | 148k | case ARM_OP_GROUP_ThumbAddrModeImm5S4Operand: { |
1577 | 148k | MCOperand *MO1 = MCInst_getOperand(MI, OpNum); |
1578 | 148k | if (!MCOperand_isReg(MO1)) |
1579 | | // Handled in printOperand |
1580 | 0 | break; |
1581 | | |
1582 | 148k | ARM_set_mem_access(MI, true); |
1583 | 148k | ARM_set_detail_op_mem(MI, OpNum, false, 0, |
1584 | 148k | MCInst_getOpVal(MI, OpNum)); |
1585 | 148k | unsigned ImmOffs = MCInst_getOpVal(MI, OpNum + 1); |
1586 | 148k | if (ImmOffs) { |
1587 | 138k | unsigned Scale = 0; |
1588 | 138k | switch (op_group) { |
1589 | 0 | default: |
1590 | 0 | CS_ASSERT_RET( |
1591 | 0 | 0 && |
1592 | 0 | "Cannot determine scale. Operand group not handled."); |
1593 | 30.2k | case ARM_OP_GROUP_ThumbAddrModeImm5S1Operand: |
1594 | 30.2k | Scale = 1; |
1595 | 30.2k | break; |
1596 | 37.4k | case ARM_OP_GROUP_ThumbAddrModeImm5S2Operand: |
1597 | 37.4k | Scale = 2; |
1598 | 37.4k | break; |
1599 | 46.1k | case ARM_OP_GROUP_ThumbAddrModeImm5S4Operand: |
1600 | 70.5k | case ARM_OP_GROUP_ThumbAddrModeSPOperand: |
1601 | 70.5k | Scale = 4; |
1602 | 70.5k | break; |
1603 | 138k | } |
1604 | 138k | ARM_set_detail_op_mem(MI, OpNum + 1, false, 0, |
1605 | 138k | ImmOffs * Scale); |
1606 | 138k | } |
1607 | 148k | ARM_set_mem_access(MI, false); |
1608 | 148k | break; |
1609 | 148k | } |
1610 | 28.2k | case ARM_OP_GROUP_ThumbAddrModeRROperand: { |
1611 | 28.2k | MCOperand *MO1 = MCInst_getOperand(MI, OpNum); |
1612 | 28.2k | if (!MCOperand_isReg(MO1)) |
1613 | | // Handled in printOperand |
1614 | 0 | break; |
1615 | | |
1616 | 28.2k | ARM_set_mem_access(MI, true); |
1617 | 28.2k | ARM_set_detail_op_mem(MI, OpNum, false, 0, |
1618 | 28.2k | MCInst_getOpVal(MI, OpNum)); |
1619 | 28.2k | arm_reg RegNum = MCInst_getOpVal(MI, OpNum + 1); |
1620 | 28.2k | if (RegNum) |
1621 | 28.2k | ARM_set_detail_op_mem(MI, OpNum + 1, true, 1, RegNum); |
1622 | 28.2k | ARM_set_mem_access(MI, false); |
1623 | 28.2k | break; |
1624 | 28.2k | } |
1625 | 2.41k | case ARM_OP_GROUP_T2AddrModeImm8OffsetOperand: |
1626 | 6.00k | case ARM_OP_GROUP_T2AddrModeImm8s4OffsetOperand: { |
1627 | 6.00k | int32_t OffImm = MCInst_getOpVal(MI, OpNum); |
1628 | 6.00k | if (OffImm == INT32_MIN) |
1629 | 1.16k | ARM_set_detail_op_mem_offset(MI, OpNum, 0, false); |
1630 | 4.84k | else { |
1631 | 4.84k | bool sub = OffImm < 0; |
1632 | 4.84k | OffImm = OffImm < 0 ? OffImm * -1 : OffImm; |
1633 | 4.84k | ARM_set_detail_op_mem_offset(MI, OpNum, OffImm, sub); |
1634 | 4.84k | } |
1635 | 6.00k | ARM_get_detail(MI)->post_index = true; |
1636 | 6.00k | break; |
1637 | 2.41k | } |
1638 | 1.22k | case ARM_OP_GROUP_T2AddrModeSoRegOperand: { |
1639 | 1.22k | if (!doing_mem(MI)) |
1640 | 1.22k | ARM_set_mem_access(MI, true); |
1641 | | |
1642 | 1.22k | ARM_set_detail_op_mem(MI, OpNum, false, 0, |
1643 | 1.22k | MCInst_getOpVal(MI, OpNum)); |
1644 | 1.22k | ARM_set_detail_op_mem(MI, OpNum + 1, true, 1, |
1645 | 1.22k | MCInst_getOpVal(MI, OpNum + 1)); |
1646 | 1.22k | unsigned ShAmt = MCInst_getOpVal(MI, OpNum + 2); |
1647 | 1.22k | if (ShAmt) { |
1648 | 468 | ARM_get_detail_op(MI, 0)->shift.type = ARM_SFT_LSL; |
1649 | 468 | ARM_get_detail_op(MI, 0)->shift.value = ShAmt; |
1650 | 468 | } |
1651 | 1.22k | ARM_set_mem_access(MI, false); |
1652 | 1.22k | break; |
1653 | 2.41k | } |
1654 | 932 | case ARM_OP_GROUP_T2AddrModeImm0_1020s4Operand: |
1655 | 932 | ARM_set_mem_access(MI, true); |
1656 | 932 | ARM_set_detail_op_mem(MI, OpNum, false, 0, |
1657 | 932 | MCInst_getOpVal(MI, OpNum)); |
1658 | 932 | int64_t Imm0_1024s4 = MCInst_getOpVal(MI, OpNum + 1); |
1659 | 932 | if (Imm0_1024s4) |
1660 | 604 | ARM_set_detail_op_mem(MI, OpNum + 1, false, 0, |
1661 | 604 | Imm0_1024s4 * 4); |
1662 | 932 | ARM_set_mem_access(MI, false); |
1663 | 932 | break; |
1664 | 515 | case ARM_OP_GROUP_PKHLSLShiftImm: { |
1665 | 515 | unsigned ShiftImm = MCInst_getOpVal(MI, OpNum); |
1666 | 515 | if (ShiftImm == 0) |
1667 | 380 | return; |
1668 | 135 | ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_LSL; |
1669 | 135 | ARM_get_detail_op(MI, -1)->shift.value = ShiftImm; |
1670 | 135 | break; |
1671 | 515 | } |
1672 | 745 | case ARM_OP_GROUP_PKHASRShiftImm: { |
1673 | 745 | unsigned RShiftImm = MCInst_getOpVal(MI, OpNum); |
1674 | 745 | if (RShiftImm == 0) |
1675 | 141 | RShiftImm = 32; |
1676 | 745 | ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_ASR; |
1677 | 745 | ARM_get_detail_op(MI, -1)->shift.value = RShiftImm; |
1678 | 745 | break; |
1679 | 515 | } |
1680 | 17.2k | case ARM_OP_GROUP_ThumbS4ImmOperand: |
1681 | 17.2k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, |
1682 | 17.2k | MCInst_getOpVal(MI, OpNum) * 4); |
1683 | 17.2k | break; |
1684 | 45.5k | case ARM_OP_GROUP_ThumbSRImm: { |
1685 | 45.5k | unsigned SRImm = MCInst_getOpVal(MI, OpNum); |
1686 | 45.5k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, |
1687 | 45.5k | SRImm == 0 ? 32 : SRImm); |
1688 | 45.5k | break; |
1689 | 515 | } |
1690 | 734 | case ARM_OP_GROUP_BitfieldInvMaskImmOperand: { |
1691 | 734 | uint32_t v = ~MCInst_getOpVal(MI, OpNum); |
1692 | 734 | int32_t lsb = CountTrailingZeros_32(v); |
1693 | 734 | int32_t width = (32 - countLeadingZeros(v)) - lsb; |
1694 | 734 | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, lsb); |
1695 | 734 | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, width); |
1696 | 734 | break; |
1697 | 515 | } |
1698 | 1.11k | case ARM_OP_GROUP_CPSIMod: { |
1699 | 1.11k | unsigned Mode = MCInst_getOpVal(MI, OpNum); |
1700 | 1.11k | ARM_get_detail(MI)->cps_mode = Mode; |
1701 | 1.11k | break; |
1702 | 515 | } |
1703 | 1.11k | case ARM_OP_GROUP_CPSIFlag: { |
1704 | 1.11k | unsigned IFlags = MCInst_getOpVal(MI, OpNum); |
1705 | 1.11k | ARM_get_detail(MI)->cps_flag = IFlags == 0 ? ARM_CPSFLAG_NONE : |
1706 | 1.11k | IFlags; |
1707 | 1.11k | break; |
1708 | 515 | } |
1709 | 751 | case ARM_OP_GROUP_GPRPairOperand: { |
1710 | 751 | unsigned Reg = MCInst_getOpVal(MI, OpNum); |
1711 | 751 | ARM_set_detail_op_reg(MI, OpNum, |
1712 | 751 | MCRegisterInfo_getSubReg(MI->MRI, Reg, |
1713 | 751 | ARM_gsub_0)); |
1714 | 751 | ARM_set_detail_op_reg(MI, OpNum, |
1715 | 751 | MCRegisterInfo_getSubReg(MI->MRI, Reg, |
1716 | 751 | ARM_gsub_1)); |
1717 | 751 | break; |
1718 | 515 | } |
1719 | 2.52k | case ARM_OP_GROUP_MemBOption: |
1720 | 3.04k | case ARM_OP_GROUP_InstSyncBOption: |
1721 | 3.04k | case ARM_OP_GROUP_TraceSyncBOption: |
1722 | 3.04k | ARM_get_detail(MI)->mem_barrier = MCInst_getOpVal(MI, OpNum); |
1723 | 3.04k | break; |
1724 | 2.03k | case ARM_OP_GROUP_ShiftImmOperand: { |
1725 | 2.03k | unsigned ShiftOp = MCInst_getOpVal(MI, OpNum); |
1726 | 2.03k | bool isASR = (ShiftOp & (1 << 5)) != 0; |
1727 | 2.03k | unsigned Amt = ShiftOp & 0x1f; |
1728 | 2.03k | if (isASR) { |
1729 | 663 | unsigned tmp = Amt == 0 ? 32 : Amt; |
1730 | 663 | ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_ASR; |
1731 | 663 | ARM_get_detail_op(MI, -1)->shift.value = tmp; |
1732 | 1.36k | } else if (Amt) { |
1733 | 846 | ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_LSL; |
1734 | 846 | ARM_get_detail_op(MI, -1)->shift.value = Amt; |
1735 | 846 | } |
1736 | 2.03k | break; |
1737 | 3.04k | } |
1738 | 8.97k | case ARM_OP_GROUP_VectorIndex: |
1739 | 8.97k | ARM_get_detail_op(MI, -1)->vector_index = |
1740 | 8.97k | MCInst_getOpVal(MI, OpNum); |
1741 | 8.97k | break; |
1742 | 5.93k | case ARM_OP_GROUP_CoprocOptionImm: |
1743 | 5.93k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, |
1744 | 5.93k | MCInst_getOpVal(MI, OpNum)); |
1745 | 5.93k | break; |
1746 | 22.6k | case ARM_OP_GROUP_ThumbLdrLabelOperand: { |
1747 | 22.6k | int32_t OffImm = MCInst_getOpVal(MI, OpNum); |
1748 | 22.6k | if (OffImm == INT32_MIN) |
1749 | 602 | OffImm = 0; |
1750 | 22.6k | ARM_check_safe_inc(MI); |
1751 | 22.6k | ARM_get_detail_op(MI, 0)->type = ARM_OP_MEM; |
1752 | 22.6k | ARM_get_detail_op(MI, 0)->mem.base = ARM_REG_PC; |
1753 | 22.6k | ARM_get_detail_op(MI, 0)->mem.index = ARM_REG_INVALID; |
1754 | 22.6k | ARM_get_detail_op(MI, 0)->mem.scale = 1; |
1755 | 22.6k | ARM_get_detail_op(MI, 0)->mem.disp = OffImm; |
1756 | 22.6k | ARM_get_detail_op(MI, 0)->access = CS_AC_READ; |
1757 | 22.6k | ARM_inc_op_count(MI); |
1758 | 22.6k | break; |
1759 | 3.04k | } |
1760 | 465 | case ARM_OP_GROUP_BankedRegOperand: { |
1761 | 465 | uint32_t Banked = MCInst_getOpVal(MI, OpNum); |
1762 | 465 | const ARMBankedReg_BankedReg *TheReg = |
1763 | 465 | ARMBankedReg_lookupBankedRegByEncoding(Banked); |
1764 | 465 | bool IsOutReg = OpNum == 0; |
1765 | 465 | ARM_set_detail_op_sysop(MI, TheReg->sysreg.bankedreg, |
1766 | 465 | ARM_OP_BANKEDREG, IsOutReg, UINT8_MAX, |
1767 | 465 | TheReg->Encoding & |
1768 | 465 | 0xf); // Bit[4:0] are SYSm |
1769 | 465 | break; |
1770 | 3.04k | } |
1771 | 140 | case ARM_OP_GROUP_SetendOperand: { |
1772 | 140 | bool be = MCInst_getOpVal(MI, OpNum) != 0; |
1773 | 140 | ARM_check_safe_inc(MI); |
1774 | 140 | if (be) { |
1775 | 68 | ARM_get_detail_op(MI, 0)->type = ARM_OP_SETEND; |
1776 | 68 | ARM_get_detail_op(MI, 0)->setend = ARM_SETEND_BE; |
1777 | 72 | } else { |
1778 | 72 | ARM_get_detail_op(MI, 0)->type = ARM_OP_SETEND; |
1779 | 72 | ARM_get_detail_op(MI, 0)->setend = ARM_SETEND_LE; |
1780 | 72 | } |
1781 | 140 | ARM_inc_op_count(MI); |
1782 | 140 | break; |
1783 | 3.04k | } |
1784 | 0 | case ARM_OP_GROUP_MveSaturateOp: { |
1785 | 0 | uint32_t Val = MCInst_getOpVal(MI, OpNum); |
1786 | 0 | Val = Val == 1 ? 48 : 64; |
1787 | 0 | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Val); |
1788 | 0 | break; |
1789 | 3.04k | } |
1790 | 3.79M | } |
1791 | 3.79M | } |
1792 | | |
1793 | | /// Fills cs_detail with the data of the operand. |
1794 | | /// This function handles operands which original printer function is a template |
1795 | | /// with one argument. |
1796 | | static void add_cs_detail_template_1(MCInst *MI, arm_op_group op_group, |
1797 | | unsigned OpNum, uint64_t temp_arg_0) |
1798 | 75.1k | { |
1799 | 75.1k | if (!detail_is_set(MI)) |
1800 | 0 | return; |
1801 | 75.1k | switch (op_group) { |
1802 | 0 | default: |
1803 | 0 | printf("ERROR: Operand group %d not handled!\n", op_group); |
1804 | 0 | CS_ASSERT_RET(0); |
1805 | 5.13k | case ARM_OP_GROUP_AddrModeImm12Operand_0: |
1806 | 8.72k | case ARM_OP_GROUP_AddrModeImm12Operand_1: |
1807 | 10.5k | case ARM_OP_GROUP_T2AddrModeImm8s4Operand_0: |
1808 | 16.3k | case ARM_OP_GROUP_T2AddrModeImm8s4Operand_1: { |
1809 | 16.3k | MCOperand *MO1 = MCInst_getOperand(MI, OpNum); |
1810 | 16.3k | if (!MCOperand_isReg(MO1)) |
1811 | | // Handled in printOperand |
1812 | 0 | return; |
1813 | 16.3k | } |
1814 | | // fallthrough |
1815 | 27.0k | case ARM_OP_GROUP_T2AddrModeImm8Operand_0: |
1816 | 31.0k | case ARM_OP_GROUP_T2AddrModeImm8Operand_1: { |
1817 | 31.0k | bool AlwaysPrintImm0 = temp_arg_0; |
1818 | 31.0k | ARM_set_mem_access(MI, true); |
1819 | 31.0k | ARM_set_detail_op_mem(MI, OpNum, false, 0, |
1820 | 31.0k | MCInst_getOpVal(MI, OpNum)); |
1821 | 31.0k | int32_t Imm8 = MCInst_getOpVal(MI, OpNum + 1); |
1822 | 31.0k | if (Imm8 == INT32_MIN) |
1823 | 4.40k | Imm8 = 0; |
1824 | 31.0k | ARM_set_detail_op_mem(MI, OpNum + 1, false, 0, Imm8); |
1825 | 31.0k | if (AlwaysPrintImm0) |
1826 | 13.3k | map_add_implicit_write(MI, MCInst_getOpVal(MI, OpNum)); |
1827 | | |
1828 | 31.0k | ARM_set_mem_access(MI, false); |
1829 | 31.0k | break; |
1830 | 27.0k | } |
1831 | 517 | case ARM_OP_GROUP_AdrLabelOperand_0: |
1832 | 14.0k | case ARM_OP_GROUP_AdrLabelOperand_2: { |
1833 | 14.0k | unsigned Scale = temp_arg_0; |
1834 | 14.0k | int32_t OffImm = MCInst_getOpVal(MI, OpNum) << Scale; |
1835 | 14.0k | if (OffImm == INT32_MIN) |
1836 | 0 | OffImm = 0; |
1837 | 14.0k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, OffImm); |
1838 | 14.0k | break; |
1839 | 517 | } |
1840 | 3.60k | case ARM_OP_GROUP_AddrMode3Operand_0: |
1841 | 6.52k | case ARM_OP_GROUP_AddrMode3Operand_1: { |
1842 | 6.52k | bool AlwaysPrintImm0 = temp_arg_0; |
1843 | 6.52k | MCOperand *MO1 = MCInst_getOperand(MI, OpNum); |
1844 | 6.52k | if (!MCOperand_isReg(MO1)) |
1845 | | // Handled in printOperand |
1846 | 0 | break; |
1847 | | |
1848 | 6.52k | ARM_set_mem_access(MI, true); |
1849 | 6.52k | ARM_set_detail_op_mem(MI, OpNum, false, 0, |
1850 | 6.52k | MCInst_getOpVal(MI, OpNum)); |
1851 | | |
1852 | 6.52k | MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1); |
1853 | 6.52k | ARM_AM_AddrOpc Sign = |
1854 | 6.52k | ARM_AM_getAM3Op(MCInst_getOpVal(MI, OpNum + 2)); |
1855 | | |
1856 | 6.52k | if (MCOperand_getReg(MO2)) { |
1857 | 3.10k | ARM_set_detail_op_mem(MI, OpNum + 1, true, |
1858 | 3.10k | Sign == ARM_AM_sub ? -1 : 1, |
1859 | 3.10k | MCInst_getOpVal(MI, OpNum + 1)); |
1860 | 3.10k | ARM_get_detail_op(MI, 0)->subtracted = Sign == |
1861 | 3.10k | ARM_AM_sub; |
1862 | 3.10k | ARM_set_mem_access(MI, false); |
1863 | 3.10k | break; |
1864 | 3.10k | } |
1865 | 3.42k | unsigned ImmOffs = |
1866 | 3.42k | ARM_AM_getAM3Offset(MCInst_getOpVal(MI, OpNum + 2)); |
1867 | | |
1868 | 3.42k | if (AlwaysPrintImm0 || ImmOffs || Sign == ARM_AM_sub) { |
1869 | 3.10k | ARM_set_detail_op_mem(MI, OpNum + 2, false, 0, ImmOffs); |
1870 | 3.10k | ARM_get_detail_op(MI, 0)->subtracted = Sign == |
1871 | 3.10k | ARM_AM_sub; |
1872 | 3.10k | } |
1873 | 3.42k | ARM_set_mem_access(MI, false); |
1874 | 3.42k | break; |
1875 | 6.52k | } |
1876 | 10.2k | case ARM_OP_GROUP_AddrMode5Operand_0: |
1877 | 19.6k | case ARM_OP_GROUP_AddrMode5Operand_1: |
1878 | 20.2k | case ARM_OP_GROUP_AddrMode5FP16Operand_0: { |
1879 | 20.2k | bool AlwaysPrintImm0 = temp_arg_0; |
1880 | | |
1881 | 20.2k | if (AlwaysPrintImm0) { |
1882 | 9.41k | get_detail(MI)->writeback = true; |
1883 | 9.41k | map_add_implicit_write(MI, MCInst_getOpVal(MI, OpNum)); |
1884 | 9.41k | } |
1885 | | |
1886 | 20.2k | ARM_check_safe_inc(MI); |
1887 | 20.2k | cs_arm_op *Op = ARM_get_detail_op(MI, 0); |
1888 | 20.2k | Op->type = ARM_OP_MEM; |
1889 | 20.2k | Op->mem.base = MCInst_getOpVal(MI, OpNum); |
1890 | 20.2k | Op->mem.index = ARM_REG_INVALID; |
1891 | 20.2k | Op->mem.scale = 1; |
1892 | 20.2k | Op->mem.disp = 0; |
1893 | 20.2k | Op->access = CS_AC_READ; |
1894 | | |
1895 | 20.2k | ARM_AM_AddrOpc SubFlag = |
1896 | 20.2k | ARM_AM_getAM5Op(MCInst_getOpVal(MI, OpNum + 1)); |
1897 | 20.2k | unsigned ImmOffs = |
1898 | 20.2k | ARM_AM_getAM5Offset(MCInst_getOpVal(MI, OpNum + 1)); |
1899 | | |
1900 | 20.2k | if (AlwaysPrintImm0 || ImmOffs || SubFlag == ARM_AM_sub) { |
1901 | 19.5k | if (op_group == ARM_OP_GROUP_AddrMode5FP16Operand_0) { |
1902 | 483 | Op->mem.disp = ImmOffs * 2; |
1903 | 19.1k | } else { |
1904 | 19.1k | Op->mem.disp = ImmOffs * 4; |
1905 | 19.1k | } |
1906 | 19.5k | Op->subtracted = SubFlag == ARM_AM_sub; |
1907 | 19.5k | } |
1908 | 20.2k | ARM_inc_op_count(MI); |
1909 | 20.2k | break; |
1910 | 19.6k | } |
1911 | 305 | case ARM_OP_GROUP_MveAddrModeRQOperand_0: |
1912 | 511 | case ARM_OP_GROUP_MveAddrModeRQOperand_1: |
1913 | 623 | case ARM_OP_GROUP_MveAddrModeRQOperand_2: |
1914 | 703 | case ARM_OP_GROUP_MveAddrModeRQOperand_3: { |
1915 | 703 | unsigned Shift = temp_arg_0; |
1916 | 703 | ARM_set_mem_access(MI, true); |
1917 | 703 | ARM_set_detail_op_mem(MI, OpNum, false, 0, |
1918 | 703 | MCInst_getOpVal(MI, OpNum)); |
1919 | 703 | ARM_set_detail_op_mem(MI, OpNum + 1, true, 1, |
1920 | 703 | MCInst_getOpVal(MI, OpNum + 1)); |
1921 | 703 | if (Shift > 0) { |
1922 | 398 | add_cs_detail_RegImmShift(MI, ARM_AM_uxtw, Shift); |
1923 | 398 | } |
1924 | 703 | ARM_set_mem_access(MI, false); |
1925 | 703 | break; |
1926 | 623 | } |
1927 | 939 | case ARM_OP_GROUP_MVEVectorList_2: |
1928 | 2.53k | case ARM_OP_GROUP_MVEVectorList_4: { |
1929 | 2.53k | unsigned NumRegs = temp_arg_0; |
1930 | 2.53k | arm_reg Reg = MCInst_getOpVal(MI, OpNum); |
1931 | 10.8k | for (unsigned i = 0; i < NumRegs; ++i) { |
1932 | 8.27k | arm_reg SubReg = MCRegisterInfo_getSubReg( |
1933 | 8.27k | MI->MRI, Reg, ARM_qsub_0 + i); |
1934 | 8.27k | ARM_set_detail_op_reg(MI, OpNum, SubReg); |
1935 | 8.27k | } |
1936 | 2.53k | break; |
1937 | 939 | } |
1938 | 75.1k | } |
1939 | 75.1k | } |
1940 | | |
1941 | | /// Fills cs_detail with the data of the operand. |
1942 | | /// This function handles operands which's original printer function is a |
1943 | | /// template with two arguments. |
1944 | | static void add_cs_detail_template_2(MCInst *MI, arm_op_group op_group, |
1945 | | unsigned OpNum, uint64_t temp_arg_0, |
1946 | | uint64_t temp_arg_1) |
1947 | 2.47k | { |
1948 | 2.47k | if (!detail_is_set(MI)) |
1949 | 0 | return; |
1950 | 2.47k | switch (op_group) { |
1951 | 0 | default: |
1952 | 0 | printf("ERROR: Operand group %d not handled!\n", op_group); |
1953 | 0 | CS_ASSERT_RET(0); |
1954 | 1.29k | case ARM_OP_GROUP_ComplexRotationOp_90_0: |
1955 | 2.47k | case ARM_OP_GROUP_ComplexRotationOp_180_90: { |
1956 | 2.47k | unsigned Angle = temp_arg_0; |
1957 | 2.47k | unsigned Remainder = temp_arg_1; |
1958 | 2.47k | unsigned Rotation = |
1959 | 2.47k | (MCInst_getOpVal(MI, OpNum) * Angle) + Remainder; |
1960 | 2.47k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Rotation); |
1961 | 2.47k | break; |
1962 | 1.29k | } |
1963 | 2.47k | } |
1964 | 2.47k | } |
1965 | | |
1966 | | /// Fills cs_detail with the data of the operand. |
1967 | | /// Calls to this function are should not be added by hand! Please checkout the |
1968 | | /// patch `AddCSDetail` of the CppTranslator. |
1969 | | void ARM_add_cs_detail(MCInst *MI, int /* arm_op_group */ op_group, |
1970 | | va_list args) |
1971 | 3.89M | { |
1972 | 3.89M | if (!detail_is_set(MI) || !map_fill_detail_ops(MI)) |
1973 | 0 | return; |
1974 | 3.89M | switch (op_group) { |
1975 | 23.9k | case ARM_OP_GROUP_RegImmShift: { |
1976 | 23.9k | ARM_AM_ShiftOpc shift_opc = va_arg(args, ARM_AM_ShiftOpc); |
1977 | 23.9k | unsigned shift_imm = va_arg(args, unsigned); |
1978 | 23.9k | add_cs_detail_RegImmShift(MI, shift_opc, shift_imm); |
1979 | 23.9k | return; |
1980 | 0 | } |
1981 | 517 | case ARM_OP_GROUP_AdrLabelOperand_0: |
1982 | 14.0k | case ARM_OP_GROUP_AdrLabelOperand_2: |
1983 | 17.7k | case ARM_OP_GROUP_AddrMode3Operand_0: |
1984 | 20.6k | case ARM_OP_GROUP_AddrMode3Operand_1: |
1985 | 30.8k | case ARM_OP_GROUP_AddrMode5Operand_0: |
1986 | 40.3k | case ARM_OP_GROUP_AddrMode5Operand_1: |
1987 | 45.4k | case ARM_OP_GROUP_AddrModeImm12Operand_0: |
1988 | 49.0k | case ARM_OP_GROUP_AddrModeImm12Operand_1: |
1989 | 59.7k | case ARM_OP_GROUP_T2AddrModeImm8Operand_0: |
1990 | 63.7k | case ARM_OP_GROUP_T2AddrModeImm8Operand_1: |
1991 | 65.5k | case ARM_OP_GROUP_T2AddrModeImm8s4Operand_0: |
1992 | 71.3k | case ARM_OP_GROUP_T2AddrModeImm8s4Operand_1: |
1993 | 72.2k | case ARM_OP_GROUP_MVEVectorList_2: |
1994 | 73.8k | case ARM_OP_GROUP_MVEVectorList_4: |
1995 | 74.4k | case ARM_OP_GROUP_AddrMode5FP16Operand_0: |
1996 | 74.7k | case ARM_OP_GROUP_MveAddrModeRQOperand_0: |
1997 | 74.8k | case ARM_OP_GROUP_MveAddrModeRQOperand_3: |
1998 | 75.0k | case ARM_OP_GROUP_MveAddrModeRQOperand_1: |
1999 | 75.1k | case ARM_OP_GROUP_MveAddrModeRQOperand_2: { |
2000 | 75.1k | unsigned op_num = va_arg(args, unsigned); |
2001 | 75.1k | uint64_t templ_arg_0 = va_arg(args, uint64_t); |
2002 | 75.1k | add_cs_detail_template_1(MI, op_group, op_num, templ_arg_0); |
2003 | 75.1k | return; |
2004 | 75.0k | } |
2005 | 1.17k | case ARM_OP_GROUP_ComplexRotationOp_180_90: |
2006 | 2.47k | case ARM_OP_GROUP_ComplexRotationOp_90_0: { |
2007 | 2.47k | unsigned op_num = va_arg(args, unsigned); |
2008 | 2.47k | uint64_t templ_arg_0 = va_arg(args, uint64_t); |
2009 | 2.47k | uint64_t templ_arg_1 = va_arg(args, uint64_t); |
2010 | 2.47k | add_cs_detail_template_2(MI, op_group, op_num, templ_arg_0, |
2011 | 2.47k | templ_arg_1); |
2012 | 2.47k | return; |
2013 | 1.17k | } |
2014 | 3.89M | } |
2015 | 3.79M | unsigned op_num = va_arg(args, unsigned); |
2016 | 3.79M | add_cs_detail_general(MI, op_group, op_num); |
2017 | 3.79M | } |
2018 | | |
2019 | | static void insert_op(MCInst *MI, unsigned index, cs_arm_op op) |
2020 | 18.7k | { |
2021 | 18.7k | if (!detail_is_set(MI)) { |
2022 | 0 | return; |
2023 | 0 | } |
2024 | 18.7k | ARM_check_safe_inc(MI); |
2025 | | |
2026 | 18.7k | cs_arm_op *ops = ARM_get_detail(MI)->operands; |
2027 | 18.7k | int i = ARM_get_detail(MI)->op_count; |
2028 | 18.7k | if (index == -1) { |
2029 | 3.22k | ops[i] = op; |
2030 | 3.22k | ARM_inc_op_count(MI); |
2031 | 3.22k | return; |
2032 | 3.22k | } |
2033 | 19.9k | for (; i > 0 && i > index; --i) { |
2034 | 4.49k | ops[i] = ops[i - 1]; |
2035 | 4.49k | } |
2036 | 15.4k | ops[index] = op; |
2037 | 15.4k | ARM_inc_op_count(MI); |
2038 | 15.4k | } |
2039 | | |
2040 | | /// Inserts a register to the detail operands at @index. |
2041 | | /// Already present operands are moved. |
2042 | | /// If @index is -1 the operand is appended. |
2043 | | void ARM_insert_detail_op_reg_at(MCInst *MI, unsigned index, arm_reg Reg, |
2044 | | cs_ac_type access) |
2045 | 6.59k | { |
2046 | 6.59k | if (!detail_is_set(MI)) |
2047 | 0 | return; |
2048 | | |
2049 | 6.59k | cs_arm_op op; |
2050 | 6.59k | ARM_setup_op(&op); |
2051 | 6.59k | op.type = ARM_OP_REG; |
2052 | 6.59k | op.reg = Reg; |
2053 | 6.59k | op.access = access; |
2054 | 6.59k | insert_op(MI, index, op); |
2055 | 6.59k | } |
2056 | | |
2057 | | /// Inserts a immediate to the detail operands at @index. |
2058 | | /// Already present operands are moved. |
2059 | | /// If @index is -1 the operand is appended. |
2060 | | void ARM_insert_detail_op_imm_at(MCInst *MI, unsigned index, int64_t Val, |
2061 | | cs_ac_type access) |
2062 | 12.1k | { |
2063 | 12.1k | if (!detail_is_set(MI)) |
2064 | 0 | return; |
2065 | 12.1k | ARM_check_safe_inc(MI); |
2066 | | |
2067 | 12.1k | cs_arm_op op; |
2068 | 12.1k | ARM_setup_op(&op); |
2069 | 12.1k | op.type = ARM_OP_IMM; |
2070 | 12.1k | op.imm = Val; |
2071 | 12.1k | op.access = access; |
2072 | | |
2073 | 12.1k | insert_op(MI, index, op); |
2074 | 12.1k | } |
2075 | | |
2076 | | /// Adds a register ARM operand at position OpNum and increases the op_count by |
2077 | | /// one. |
2078 | | void ARM_set_detail_op_reg(MCInst *MI, unsigned OpNum, arm_reg Reg) |
2079 | 1.51M | { |
2080 | 1.51M | if (!detail_is_set(MI)) |
2081 | 0 | return; |
2082 | 1.51M | ARM_check_safe_inc(MI); |
2083 | 1.51M | CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM)); |
2084 | 1.51M | CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_REG); |
2085 | | |
2086 | 1.51M | ARM_get_detail_op(MI, 0)->type = ARM_OP_REG; |
2087 | 1.51M | ARM_get_detail_op(MI, 0)->reg = Reg; |
2088 | 1.51M | ARM_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum); |
2089 | 1.51M | ARM_inc_op_count(MI); |
2090 | 1.51M | } |
2091 | | |
2092 | | /// Adds an immediate ARM operand at position OpNum and increases the op_count |
2093 | | /// by one. |
2094 | | void ARM_set_detail_op_imm(MCInst *MI, unsigned OpNum, arm_op_type ImmType, |
2095 | | int64_t Imm) |
2096 | 663k | { |
2097 | 663k | if (!detail_is_set(MI)) |
2098 | 0 | return; |
2099 | 663k | ARM_check_safe_inc(MI); |
2100 | 663k | CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM)); |
2101 | 663k | CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_IMM); |
2102 | 663k | CS_ASSERT_RET(ImmType == ARM_OP_IMM || ImmType == ARM_OP_PIMM || |
2103 | 663k | ImmType == ARM_OP_CIMM); |
2104 | | |
2105 | 663k | ARM_get_detail_op(MI, 0)->type = ImmType; |
2106 | 663k | ARM_get_detail_op(MI, 0)->imm = Imm; |
2107 | 663k | ARM_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum); |
2108 | 663k | ARM_inc_op_count(MI); |
2109 | 663k | } |
2110 | | |
2111 | | /// Adds the operand as to the previously added memory operand. |
2112 | | void ARM_set_detail_op_mem_offset(MCInst *MI, unsigned OpNum, uint64_t Val, |
2113 | | bool subtracted) |
2114 | 42.0k | { |
2115 | 42.0k | CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_MEM); |
2116 | | |
2117 | 42.0k | if (!doing_mem(MI)) { |
2118 | 42.0k | CS_ASSERT_RET((ARM_get_detail_op(MI, -1) != NULL) && |
2119 | 42.0k | (ARM_get_detail_op(MI, -1)->type == ARM_OP_MEM)); |
2120 | 42.0k | ARM_dec_op_count(MI); |
2121 | 42.0k | } |
2122 | | |
2123 | 42.0k | if ((map_get_op_type(MI, OpNum) & ~CS_OP_MEM) == CS_OP_IMM) |
2124 | 22.2k | ARM_set_detail_op_mem(MI, OpNum, false, 0, Val); |
2125 | 19.8k | else if ((map_get_op_type(MI, OpNum) & ~CS_OP_MEM) == CS_OP_REG) |
2126 | 19.8k | ARM_set_detail_op_mem(MI, OpNum, true, subtracted ? -1 : 1, |
2127 | 19.8k | Val); |
2128 | 0 | else |
2129 | 0 | CS_ASSERT_RET(0 && "Memory type incorrect."); |
2130 | 42.0k | ARM_get_detail_op(MI, 0)->subtracted = subtracted; |
2131 | | |
2132 | 42.0k | if (!doing_mem(MI)) |
2133 | 42.0k | ARM_inc_op_count(MI); |
2134 | 42.0k | } |
2135 | | |
2136 | | /// Adds a memory ARM operand at position OpNum. op_count is *not* increased by |
2137 | | /// one. This is done by ARM_set_mem_access(). |
2138 | | void ARM_set_detail_op_mem(MCInst *MI, unsigned OpNum, bool is_index_reg, |
2139 | | int scale, uint64_t Val) |
2140 | 562k | { |
2141 | 562k | if (!detail_is_set(MI)) |
2142 | 0 | return; |
2143 | 562k | CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_MEM); |
2144 | 562k | cs_op_type secondary_type = map_get_op_type(MI, OpNum) & ~CS_OP_MEM; |
2145 | 562k | switch (secondary_type) { |
2146 | 0 | default: |
2147 | 0 | CS_ASSERT_RET(0 && "Secondary type not supported yet."); |
2148 | 367k | case CS_OP_REG: { |
2149 | 367k | CS_ASSERT_RET(secondary_type == CS_OP_REG); |
2150 | 367k | if (!is_index_reg) { |
2151 | 309k | ARM_get_detail_op(MI, 0)->mem.base = Val; |
2152 | 309k | if (MCInst_opIsTying(MI, OpNum) || |
2153 | 309k | MCInst_opIsTied(MI, OpNum)) { |
2154 | | // Base registers can be writeback registers. |
2155 | | // For this they tie an MC operand which has write |
2156 | | // access. But this one is never processed in the printer |
2157 | | // (because it is never emitted). Therefor it is never |
2158 | | // added to the modified list. |
2159 | | // Here we check for this case and add the memory register |
2160 | | // to the modified list. |
2161 | 78.0k | map_add_implicit_write( |
2162 | 78.0k | MI, MCInst_getOpVal(MI, OpNum)); |
2163 | 78.0k | MI->flat_insn->detail->writeback = true; |
2164 | 231k | } else { |
2165 | | // If the base register is not tied, set the writebak flag to false. |
2166 | | // Writeback for ARM only refers to the memory base register. |
2167 | | // But other registers might be marked as tied as well. |
2168 | 231k | MI->flat_insn->detail->writeback = false; |
2169 | 231k | } |
2170 | 309k | } else { |
2171 | 58.0k | ARM_get_detail_op(MI, 0)->mem.index = Val; |
2172 | 58.0k | } |
2173 | 367k | ARM_get_detail_op(MI, 0)->mem.scale = scale; |
2174 | | |
2175 | 367k | break; |
2176 | 0 | } |
2177 | 195k | case CS_OP_IMM: { |
2178 | 195k | CS_ASSERT_RET(secondary_type == CS_OP_IMM); |
2179 | 195k | if (((int32_t)Val) < 0) |
2180 | 11.0k | ARM_get_detail_op(MI, 0)->subtracted = true; |
2181 | 195k | ARM_get_detail_op(MI, 0)->mem.disp = ((int64_t)Val < 0) ? -Val : |
2182 | 195k | Val; |
2183 | 195k | break; |
2184 | 0 | } |
2185 | 562k | } |
2186 | | |
2187 | 562k | ARM_get_detail_op(MI, 0)->type = ARM_OP_MEM; |
2188 | 562k | ARM_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum); |
2189 | 562k | } |
2190 | | |
2191 | | /// Sets the neon_lane in the previous operand to the value of |
2192 | | /// MI->operands[OpNum] Decrements op_count by 1. |
2193 | | void ARM_set_detail_op_neon_lane(MCInst *MI, unsigned OpNum) |
2194 | 35.2k | { |
2195 | 35.2k | if (!detail_is_set(MI)) |
2196 | 0 | return; |
2197 | 35.2k | CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_IMM); |
2198 | 35.2k | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum)); |
2199 | | |
2200 | 35.2k | ARM_get_detail_op(MI, -1)->neon_lane = Val; |
2201 | 35.2k | } |
2202 | | |
2203 | | /// Adds a System Register and increments op_count by one. |
2204 | | /// @type ARM_OP_SYSREG, ARM_OP_BANKEDREG, ARM_OP_SYSM... |
2205 | | /// @p Mask is the MSR mask or UINT8_MAX if not set. |
2206 | | void ARM_set_detail_op_sysop(MCInst *MI, int Val, arm_op_type type, |
2207 | | bool IsOutReg, uint8_t Mask, uint16_t Sysm) |
2208 | 8.70k | { |
2209 | 8.70k | if (!detail_is_set(MI)) |
2210 | 0 | return; |
2211 | 8.70k | ARM_check_safe_inc(MI); |
2212 | | |
2213 | 8.70k | ARM_get_detail_op(MI, 0)->type = type; |
2214 | 8.70k | switch (type) { |
2215 | 0 | default: |
2216 | 0 | CS_ASSERT_RET(0 && "Unknown system operand type."); |
2217 | 7.72k | case ARM_OP_SYSREG: |
2218 | | // NOLINTBEGIN(clang-analyzer-optin.core.EnumCastOutOfRange) |
2219 | 7.72k | ARM_get_detail_op(MI, 0)->sysop.reg.mclasssysreg = Val; |
2220 | | // NOLINTEND(clang-analyzer-optin.core.EnumCastOutOfRange) |
2221 | 7.72k | break; |
2222 | 465 | case ARM_OP_BANKEDREG: |
2223 | 465 | ARM_get_detail_op(MI, 0)->sysop.reg.bankedreg = Val; |
2224 | 465 | break; |
2225 | 187 | case ARM_OP_SPSR: |
2226 | 512 | case ARM_OP_CPSR: |
2227 | 512 | ARM_get_detail_op(MI, 0)->reg = |
2228 | 512 | type == ARM_OP_SPSR ? ARM_REG_SPSR : ARM_REG_CPSR; |
2229 | | // NOLINTBEGIN(clang-analyzer-optin.core.EnumCastOutOfRange) |
2230 | 512 | ARM_get_detail_op(MI, 0)->sysop.psr_bits = Val; |
2231 | | // NOLINTEND(clang-analyzer-optin.core.EnumCastOutOfRange) |
2232 | 512 | break; |
2233 | 8.70k | } |
2234 | 8.70k | ARM_get_detail_op(MI, 0)->sysop.sysm = Sysm; |
2235 | 8.70k | ARM_get_detail_op(MI, 0)->sysop.msr_mask = Mask; |
2236 | 8.70k | ARM_get_detail_op(MI, 0)->access = IsOutReg ? CS_AC_WRITE : CS_AC_READ; |
2237 | 8.70k | ARM_inc_op_count(MI); |
2238 | 8.70k | } |
2239 | | |
2240 | | /// Transforms the immediate of the operand to a float and stores it. |
2241 | | /// Increments the op_counter by one. |
2242 | | void ARM_set_detail_op_float(MCInst *MI, unsigned OpNum, uint64_t Imm) |
2243 | 529 | { |
2244 | 529 | if (!detail_is_set(MI)) |
2245 | 0 | return; |
2246 | 529 | ARM_check_safe_inc(MI); |
2247 | | |
2248 | 529 | ARM_get_detail_op(MI, 0)->type = ARM_OP_FP; |
2249 | 529 | ARM_get_detail_op(MI, 0)->fp = ARM_AM_getFPImmFloat(Imm); |
2250 | 529 | ARM_inc_op_count(MI); |
2251 | 529 | } |
2252 | | |
2253 | | #endif |