Coverage Report

Created: 2025-08-28 06:43

/src/capstonenext/arch/X86/X86Mapping.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
3
4
#ifdef CAPSTONE_HAS_X86
5
6
#if defined(CAPSTONE_HAS_OSXKERNEL)
7
#include <Availability.h>
8
#endif
9
10
#include <string.h>
11
#ifndef CAPSTONE_HAS_OSXKERNEL
12
#include <stdlib.h>
13
#endif
14
15
#include "../../Mapping.h"
16
#include "../../MCInstPrinter.h"
17
#include "X86Mapping.h"
18
#include "X86DisassemblerDecoder.h"
19
20
#include "../../utils.h"
21
22
const uint64_t arch_masks[9] = {
23
  0,
24
  0xff,
25
  0xffff, // 16bit
26
  0,
27
  0xffffffff, // 32bit
28
  0,
29
  0,
30
  0,
31
  0xffffffffffffffffLL // 64bit
32
};
33
34
static const x86_reg sib_base_map[] = { X86_REG_INVALID,
35
#define ENTRY(x) X86_REG_##x,
36
          ALL_SIB_BASES
37
#undef ENTRY
38
};
39
40
// Fill-ins to make the compiler happy.  These constants are never actually
41
// assigned; they are just filler to make an automatically-generated switch
42
// statement work.
43
enum {
44
  X86_REG_BX_SI = 500,
45
  X86_REG_BX_DI = 501,
46
  X86_REG_BP_SI = 502,
47
  X86_REG_BP_DI = 503,
48
  X86_REG_sib = 504,
49
  X86_REG_sib64 = 505
50
};
51
52
static const x86_reg sib_index_map[] = { X86_REG_INVALID,
53
#define ENTRY(x) X86_REG_##x,
54
           ALL_EA_BASES REGS_XMM REGS_YMM REGS_ZMM
55
#undef ENTRY
56
};
57
58
static const x86_reg segment_map[] = {
59
  X86_REG_INVALID, X86_REG_CS, X86_REG_SS, X86_REG_DS,
60
  X86_REG_ES,  X86_REG_FS, X86_REG_GS,
61
};
62
63
x86_reg x86_map_sib_base(int r)
64
1.34M
{
65
1.34M
  return sib_base_map[r];
66
1.34M
}
67
68
x86_reg x86_map_sib_index(int r)
69
1.34M
{
70
1.34M
  return sib_index_map[r];
71
1.34M
}
72
73
x86_reg x86_map_segment(int r)
74
0
{
75
0
  return segment_map[r];
76
0
}
77
78
#ifndef CAPSTONE_DIET
79
static const name_map reg_name_maps[] = {
80
  { X86_REG_INVALID, NULL },
81
82
  { X86_REG_AH, "ah" },      { X86_REG_AL, "al" },
83
  { X86_REG_AX, "ax" },      { X86_REG_BH, "bh" },
84
  { X86_REG_BL, "bl" },      { X86_REG_BP, "bp" },
85
  { X86_REG_BPL, "bpl" },      { X86_REG_BX, "bx" },
86
  { X86_REG_CH, "ch" },      { X86_REG_CL, "cl" },
87
  { X86_REG_CS, "cs" },      { X86_REG_CX, "cx" },
88
  { X86_REG_DH, "dh" },      { X86_REG_DI, "di" },
89
  { X86_REG_DIL, "dil" },      { X86_REG_DL, "dl" },
90
  { X86_REG_DS, "ds" },      { X86_REG_DX, "dx" },
91
  { X86_REG_EAX, "eax" },      { X86_REG_EBP, "ebp" },
92
  { X86_REG_EBX, "ebx" },      { X86_REG_ECX, "ecx" },
93
  { X86_REG_EDI, "edi" },      { X86_REG_EDX, "edx" },
94
  { X86_REG_EFLAGS, "flags" }, { X86_REG_EIP, "eip" },
95
  { X86_REG_EIZ, "eiz" },      { X86_REG_ES, "es" },
96
  { X86_REG_ESI, "esi" },      { X86_REG_ESP, "esp" },
97
  { X86_REG_FPSW, "fpsw" },    { X86_REG_FS, "fs" },
98
  { X86_REG_GS, "gs" },      { X86_REG_IP, "ip" },
99
  { X86_REG_RAX, "rax" },      { X86_REG_RBP, "rbp" },
100
  { X86_REG_RBX, "rbx" },      { X86_REG_RCX, "rcx" },
101
  { X86_REG_RDI, "rdi" },      { X86_REG_RDX, "rdx" },
102
  { X86_REG_RIP, "rip" },      { X86_REG_RIZ, "riz" },
103
  { X86_REG_RSI, "rsi" },      { X86_REG_RSP, "rsp" },
104
  { X86_REG_SI, "si" },      { X86_REG_SIL, "sil" },
105
  { X86_REG_SP, "sp" },      { X86_REG_SPL, "spl" },
106
  { X86_REG_SS, "ss" },      { X86_REG_CR0, "cr0" },
107
  { X86_REG_CR1, "cr1" },      { X86_REG_CR2, "cr2" },
108
  { X86_REG_CR3, "cr3" },      { X86_REG_CR4, "cr4" },
109
  { X86_REG_CR5, "cr5" },      { X86_REG_CR6, "cr6" },
110
  { X86_REG_CR7, "cr7" },      { X86_REG_CR8, "cr8" },
111
  { X86_REG_CR9, "cr9" },      { X86_REG_CR10, "cr10" },
112
  { X86_REG_CR11, "cr11" },    { X86_REG_CR12, "cr12" },
113
  { X86_REG_CR13, "cr13" },    { X86_REG_CR14, "cr14" },
114
  { X86_REG_CR15, "cr15" },    { X86_REG_DR0, "dr0" },
115
  { X86_REG_DR1, "dr1" },      { X86_REG_DR2, "dr2" },
116
  { X86_REG_DR3, "dr3" },      { X86_REG_DR4, "dr4" },
117
  { X86_REG_DR5, "dr5" },      { X86_REG_DR6, "dr6" },
118
  { X86_REG_DR7, "dr7" },      { X86_REG_DR8, "dr8" },
119
  { X86_REG_DR9, "dr9" },      { X86_REG_DR10, "dr10" },
120
  { X86_REG_DR11, "dr11" },    { X86_REG_DR12, "dr12" },
121
  { X86_REG_DR13, "dr13" },    { X86_REG_DR14, "dr14" },
122
  { X86_REG_DR15, "dr15" },    { X86_REG_FP0, "fp0" },
123
  { X86_REG_FP1, "fp1" },      { X86_REG_FP2, "fp2" },
124
  { X86_REG_FP3, "fp3" },      { X86_REG_FP4, "fp4" },
125
  { X86_REG_FP5, "fp5" },      { X86_REG_FP6, "fp6" },
126
  { X86_REG_FP7, "fp7" },      { X86_REG_K0, "k0" },
127
  { X86_REG_K1, "k1" },      { X86_REG_K2, "k2" },
128
  { X86_REG_K3, "k3" },      { X86_REG_K4, "k4" },
129
  { X86_REG_K5, "k5" },      { X86_REG_K6, "k6" },
130
  { X86_REG_K7, "k7" },      { X86_REG_MM0, "mm0" },
131
  { X86_REG_MM1, "mm1" },      { X86_REG_MM2, "mm2" },
132
  { X86_REG_MM3, "mm3" },      { X86_REG_MM4, "mm4" },
133
  { X86_REG_MM5, "mm5" },      { X86_REG_MM6, "mm6" },
134
  { X86_REG_MM7, "mm7" },      { X86_REG_R8, "r8" },
135
  { X86_REG_R9, "r9" },      { X86_REG_R10, "r10" },
136
  { X86_REG_R11, "r11" },      { X86_REG_R12, "r12" },
137
  { X86_REG_R13, "r13" },      { X86_REG_R14, "r14" },
138
  { X86_REG_R15, "r15" },      { X86_REG_ST0, "st(0)" },
139
  { X86_REG_ST1, "st(1)" },    { X86_REG_ST2, "st(2)" },
140
  { X86_REG_ST3, "st(3)" },    { X86_REG_ST4, "st(4)" },
141
  { X86_REG_ST5, "st(5)" },    { X86_REG_ST6, "st(6)" },
142
  { X86_REG_ST7, "st(7)" },    { X86_REG_XMM0, "xmm0" },
143
  { X86_REG_XMM1, "xmm1" },    { X86_REG_XMM2, "xmm2" },
144
  { X86_REG_XMM3, "xmm3" },    { X86_REG_XMM4, "xmm4" },
145
  { X86_REG_XMM5, "xmm5" },    { X86_REG_XMM6, "xmm6" },
146
  { X86_REG_XMM7, "xmm7" },    { X86_REG_XMM8, "xmm8" },
147
  { X86_REG_XMM9, "xmm9" },    { X86_REG_XMM10, "xmm10" },
148
  { X86_REG_XMM11, "xmm11" },  { X86_REG_XMM12, "xmm12" },
149
  { X86_REG_XMM13, "xmm13" },  { X86_REG_XMM14, "xmm14" },
150
  { X86_REG_XMM15, "xmm15" },  { X86_REG_XMM16, "xmm16" },
151
  { X86_REG_XMM17, "xmm17" },  { X86_REG_XMM18, "xmm18" },
152
  { X86_REG_XMM19, "xmm19" },  { X86_REG_XMM20, "xmm20" },
153
  { X86_REG_XMM21, "xmm21" },  { X86_REG_XMM22, "xmm22" },
154
  { X86_REG_XMM23, "xmm23" },  { X86_REG_XMM24, "xmm24" },
155
  { X86_REG_XMM25, "xmm25" },  { X86_REG_XMM26, "xmm26" },
156
  { X86_REG_XMM27, "xmm27" },  { X86_REG_XMM28, "xmm28" },
157
  { X86_REG_XMM29, "xmm29" },  { X86_REG_XMM30, "xmm30" },
158
  { X86_REG_XMM31, "xmm31" },  { X86_REG_YMM0, "ymm0" },
159
  { X86_REG_YMM1, "ymm1" },    { X86_REG_YMM2, "ymm2" },
160
  { X86_REG_YMM3, "ymm3" },    { X86_REG_YMM4, "ymm4" },
161
  { X86_REG_YMM5, "ymm5" },    { X86_REG_YMM6, "ymm6" },
162
  { X86_REG_YMM7, "ymm7" },    { X86_REG_YMM8, "ymm8" },
163
  { X86_REG_YMM9, "ymm9" },    { X86_REG_YMM10, "ymm10" },
164
  { X86_REG_YMM11, "ymm11" },  { X86_REG_YMM12, "ymm12" },
165
  { X86_REG_YMM13, "ymm13" },  { X86_REG_YMM14, "ymm14" },
166
  { X86_REG_YMM15, "ymm15" },  { X86_REG_YMM16, "ymm16" },
167
  { X86_REG_YMM17, "ymm17" },  { X86_REG_YMM18, "ymm18" },
168
  { X86_REG_YMM19, "ymm19" },  { X86_REG_YMM20, "ymm20" },
169
  { X86_REG_YMM21, "ymm21" },  { X86_REG_YMM22, "ymm22" },
170
  { X86_REG_YMM23, "ymm23" },  { X86_REG_YMM24, "ymm24" },
171
  { X86_REG_YMM25, "ymm25" },  { X86_REG_YMM26, "ymm26" },
172
  { X86_REG_YMM27, "ymm27" },  { X86_REG_YMM28, "ymm28" },
173
  { X86_REG_YMM29, "ymm29" },  { X86_REG_YMM30, "ymm30" },
174
  { X86_REG_YMM31, "ymm31" },  { X86_REG_ZMM0, "zmm0" },
175
  { X86_REG_ZMM1, "zmm1" },    { X86_REG_ZMM2, "zmm2" },
176
  { X86_REG_ZMM3, "zmm3" },    { X86_REG_ZMM4, "zmm4" },
177
  { X86_REG_ZMM5, "zmm5" },    { X86_REG_ZMM6, "zmm6" },
178
  { X86_REG_ZMM7, "zmm7" },    { X86_REG_ZMM8, "zmm8" },
179
  { X86_REG_ZMM9, "zmm9" },    { X86_REG_ZMM10, "zmm10" },
180
  { X86_REG_ZMM11, "zmm11" },  { X86_REG_ZMM12, "zmm12" },
181
  { X86_REG_ZMM13, "zmm13" },  { X86_REG_ZMM14, "zmm14" },
182
  { X86_REG_ZMM15, "zmm15" },  { X86_REG_ZMM16, "zmm16" },
183
  { X86_REG_ZMM17, "zmm17" },  { X86_REG_ZMM18, "zmm18" },
184
  { X86_REG_ZMM19, "zmm19" },  { X86_REG_ZMM20, "zmm20" },
185
  { X86_REG_ZMM21, "zmm21" },  { X86_REG_ZMM22, "zmm22" },
186
  { X86_REG_ZMM23, "zmm23" },  { X86_REG_ZMM24, "zmm24" },
187
  { X86_REG_ZMM25, "zmm25" },  { X86_REG_ZMM26, "zmm26" },
188
  { X86_REG_ZMM27, "zmm27" },  { X86_REG_ZMM28, "zmm28" },
189
  { X86_REG_ZMM29, "zmm29" },  { X86_REG_ZMM30, "zmm30" },
190
  { X86_REG_ZMM31, "zmm31" },  { X86_REG_R8B, "r8b" },
191
  { X86_REG_R9B, "r9b" },      { X86_REG_R10B, "r10b" },
192
  { X86_REG_R11B, "r11b" },    { X86_REG_R12B, "r12b" },
193
  { X86_REG_R13B, "r13b" },    { X86_REG_R14B, "r14b" },
194
  { X86_REG_R15B, "r15b" },    { X86_REG_R8D, "r8d" },
195
  { X86_REG_R9D, "r9d" },      { X86_REG_R10D, "r10d" },
196
  { X86_REG_R11D, "r11d" },    { X86_REG_R12D, "r12d" },
197
  { X86_REG_R13D, "r13d" },    { X86_REG_R14D, "r14d" },
198
  { X86_REG_R15D, "r15d" },    { X86_REG_R8W, "r8w" },
199
  { X86_REG_R9W, "r9w" },      { X86_REG_R10W, "r10w" },
200
  { X86_REG_R11W, "r11w" },    { X86_REG_R12W, "r12w" },
201
  { X86_REG_R13W, "r13w" },    { X86_REG_R14W, "r14w" },
202
  { X86_REG_R15W, "r15w" },
203
204
  { X86_REG_BND0, "bnd0" },    { X86_REG_BND1, "bnd1" },
205
  { X86_REG_BND2, "bnd2" },    { X86_REG_BND3, "bnd3" },
206
};
207
#endif
208
209
// register size in non-64bit mode
210
const uint8_t regsize_map_32[] = {
211
  0, //   { X86_REG_INVALID, NULL },
212
  1, // { X86_REG_AH, "ah" },
213
  1, // { X86_REG_AL, "al" },
214
  2, // { X86_REG_AX, "ax" },
215
  1, // { X86_REG_BH, "bh" },
216
  1, // { X86_REG_BL, "bl" },
217
  2, // { X86_REG_BP, "bp" },
218
  1, // { X86_REG_BPL, "bpl" },
219
  2, // { X86_REG_BX, "bx" },
220
  1, // { X86_REG_CH, "ch" },
221
  1, // { X86_REG_CL, "cl" },
222
  2, // { X86_REG_CS, "cs" },
223
  2, // { X86_REG_CX, "cx" },
224
  1, // { X86_REG_DH, "dh" },
225
  2, // { X86_REG_DI, "di" },
226
  1, // { X86_REG_DIL, "dil" },
227
  1, // { X86_REG_DL, "dl" },
228
  2, // { X86_REG_DS, "ds" },
229
  2, // { X86_REG_DX, "dx" },
230
  4, // { X86_REG_EAX, "eax" },
231
  4, // { X86_REG_EBP, "ebp" },
232
  4, // { X86_REG_EBX, "ebx" },
233
  4, // { X86_REG_ECX, "ecx" },
234
  4, // { X86_REG_EDI, "edi" },
235
  4, // { X86_REG_EDX, "edx" },
236
  4, // { X86_REG_EFLAGS, "flags" },
237
  4, // { X86_REG_EIP, "eip" },
238
  4, // { X86_REG_EIZ, "eiz" },
239
  2, // { X86_REG_ES, "es" },
240
  4, // { X86_REG_ESI, "esi" },
241
  4, // { X86_REG_ESP, "esp" },
242
  10, // { X86_REG_FPSW, "fpsw" },
243
  2, // { X86_REG_FS, "fs" },
244
  2, // { X86_REG_GS, "gs" },
245
  2, // { X86_REG_IP, "ip" },
246
  8, // { X86_REG_RAX, "rax" },
247
  8, // { X86_REG_RBP, "rbp" },
248
  8, // { X86_REG_RBX, "rbx" },
249
  8, // { X86_REG_RCX, "rcx" },
250
  8, // { X86_REG_RDI, "rdi" },
251
  8, // { X86_REG_RDX, "rdx" },
252
  8, // { X86_REG_RIP, "rip" },
253
  8, // { X86_REG_RIZ, "riz" },
254
  8, // { X86_REG_RSI, "rsi" },
255
  8, // { X86_REG_RSP, "rsp" },
256
  2, // { X86_REG_SI, "si" },
257
  1, // { X86_REG_SIL, "sil" },
258
  2, // { X86_REG_SP, "sp" },
259
  1, // { X86_REG_SPL, "spl" },
260
  2, // { X86_REG_SS, "ss" },
261
  4, // { X86_REG_CR0, "cr0" },
262
  4, // { X86_REG_CR1, "cr1" },
263
  4, // { X86_REG_CR2, "cr2" },
264
  4, // { X86_REG_CR3, "cr3" },
265
  4, // { X86_REG_CR4, "cr4" },
266
  8, // { X86_REG_CR5, "cr5" },
267
  8, // { X86_REG_CR6, "cr6" },
268
  8, // { X86_REG_CR7, "cr7" },
269
  8, // { X86_REG_CR8, "cr8" },
270
  8, // { X86_REG_CR9, "cr9" },
271
  8, // { X86_REG_CR10, "cr10" },
272
  8, // { X86_REG_CR11, "cr11" },
273
  8, // { X86_REG_CR12, "cr12" },
274
  8, // { X86_REG_CR13, "cr13" },
275
  8, // { X86_REG_CR14, "cr14" },
276
  8, // { X86_REG_CR15, "cr15" },
277
  4, // { X86_REG_DR0, "dr0" },
278
  4, // { X86_REG_DR1, "dr1" },
279
  4, // { X86_REG_DR2, "dr2" },
280
  4, // { X86_REG_DR3, "dr3" },
281
  4, // { X86_REG_DR4, "dr4" },
282
  4, // { X86_REG_DR5, "dr5" },
283
  4, // { X86_REG_DR6, "dr6" },
284
  4, // { X86_REG_DR7, "dr7" },
285
  4, // { X86_REG_DR8, "dr8" },
286
  4, // { X86_REG_DR9, "dr9" },
287
  4, // { X86_REG_DR10, "dr10" },
288
  4, // { X86_REG_DR11, "dr11" },
289
  4, // { X86_REG_DR12, "dr12" },
290
  4, // { X86_REG_DR13, "dr13" },
291
  4, // { X86_REG_DR14, "dr14" },
292
  4, // { X86_REG_DR15, "dr15" },
293
  10, // { X86_REG_FP0, "fp0" },
294
  10, // { X86_REG_FP1, "fp1" },
295
  10, // { X86_REG_FP2, "fp2" },
296
  10, // { X86_REG_FP3, "fp3" },
297
  10, // { X86_REG_FP4, "fp4" },
298
  10, // { X86_REG_FP5, "fp5" },
299
  10, // { X86_REG_FP6, "fp6" },
300
  10, // { X86_REG_FP7, "fp7" },
301
  2, // { X86_REG_K0, "k0" },
302
  2, // { X86_REG_K1, "k1" },
303
  2, // { X86_REG_K2, "k2" },
304
  2, // { X86_REG_K3, "k3" },
305
  2, // { X86_REG_K4, "k4" },
306
  2, // { X86_REG_K5, "k5" },
307
  2, // { X86_REG_K6, "k6" },
308
  2, // { X86_REG_K7, "k7" },
309
  8, // { X86_REG_MM0, "mm0" },
310
  8, // { X86_REG_MM1, "mm1" },
311
  8, // { X86_REG_MM2, "mm2" },
312
  8, // { X86_REG_MM3, "mm3" },
313
  8, // { X86_REG_MM4, "mm4" },
314
  8, // { X86_REG_MM5, "mm5" },
315
  8, // { X86_REG_MM6, "mm6" },
316
  8, // { X86_REG_MM7, "mm7" },
317
  8, // { X86_REG_R8, "r8" },
318
  8, // { X86_REG_R9, "r9" },
319
  8, // { X86_REG_R10, "r10" },
320
  8, // { X86_REG_R11, "r11" },
321
  8, // { X86_REG_R12, "r12" },
322
  8, // { X86_REG_R13, "r13" },
323
  8, // { X86_REG_R14, "r14" },
324
  8, // { X86_REG_R15, "r15" },
325
  10, // { X86_REG_ST0, "st0" },
326
  10, // { X86_REG_ST1, "st1" },
327
  10, // { X86_REG_ST2, "st2" },
328
  10, // { X86_REG_ST3, "st3" },
329
  10, // { X86_REG_ST4, "st4" },
330
  10, // { X86_REG_ST5, "st5" },
331
  10, // { X86_REG_ST6, "st6" },
332
  10, // { X86_REG_ST7, "st7" },
333
  16, // { X86_REG_XMM0, "xmm0" },
334
  16, // { X86_REG_XMM1, "xmm1" },
335
  16, // { X86_REG_XMM2, "xmm2" },
336
  16, // { X86_REG_XMM3, "xmm3" },
337
  16, // { X86_REG_XMM4, "xmm4" },
338
  16, // { X86_REG_XMM5, "xmm5" },
339
  16, // { X86_REG_XMM6, "xmm6" },
340
  16, // { X86_REG_XMM7, "xmm7" },
341
  16, // { X86_REG_XMM8, "xmm8" },
342
  16, // { X86_REG_XMM9, "xmm9" },
343
  16, // { X86_REG_XMM10, "xmm10" },
344
  16, // { X86_REG_XMM11, "xmm11" },
345
  16, // { X86_REG_XMM12, "xmm12" },
346
  16, // { X86_REG_XMM13, "xmm13" },
347
  16, // { X86_REG_XMM14, "xmm14" },
348
  16, // { X86_REG_XMM15, "xmm15" },
349
  16, // { X86_REG_XMM16, "xmm16" },
350
  16, // { X86_REG_XMM17, "xmm17" },
351
  16, // { X86_REG_XMM18, "xmm18" },
352
  16, // { X86_REG_XMM19, "xmm19" },
353
  16, // { X86_REG_XMM20, "xmm20" },
354
  16, // { X86_REG_XMM21, "xmm21" },
355
  16, // { X86_REG_XMM22, "xmm22" },
356
  16, // { X86_REG_XMM23, "xmm23" },
357
  16, // { X86_REG_XMM24, "xmm24" },
358
  16, // { X86_REG_XMM25, "xmm25" },
359
  16, // { X86_REG_XMM26, "xmm26" },
360
  16, // { X86_REG_XMM27, "xmm27" },
361
  16, // { X86_REG_XMM28, "xmm28" },
362
  16, // { X86_REG_XMM29, "xmm29" },
363
  16, // { X86_REG_XMM30, "xmm30" },
364
  16, // { X86_REG_XMM31, "xmm31" },
365
  32, // { X86_REG_YMM0, "ymm0" },
366
  32, // { X86_REG_YMM1, "ymm1" },
367
  32, // { X86_REG_YMM2, "ymm2" },
368
  32, // { X86_REG_YMM3, "ymm3" },
369
  32, // { X86_REG_YMM4, "ymm4" },
370
  32, // { X86_REG_YMM5, "ymm5" },
371
  32, // { X86_REG_YMM6, "ymm6" },
372
  32, // { X86_REG_YMM7, "ymm7" },
373
  32, // { X86_REG_YMM8, "ymm8" },
374
  32, // { X86_REG_YMM9, "ymm9" },
375
  32, // { X86_REG_YMM10, "ymm10" },
376
  32, // { X86_REG_YMM11, "ymm11" },
377
  32, // { X86_REG_YMM12, "ymm12" },
378
  32, // { X86_REG_YMM13, "ymm13" },
379
  32, // { X86_REG_YMM14, "ymm14" },
380
  32, // { X86_REG_YMM15, "ymm15" },
381
  32, // { X86_REG_YMM16, "ymm16" },
382
  32, // { X86_REG_YMM17, "ymm17" },
383
  32, // { X86_REG_YMM18, "ymm18" },
384
  32, // { X86_REG_YMM19, "ymm19" },
385
  32, // { X86_REG_YMM20, "ymm20" },
386
  32, // { X86_REG_YMM21, "ymm21" },
387
  32, // { X86_REG_YMM22, "ymm22" },
388
  32, // { X86_REG_YMM23, "ymm23" },
389
  32, // { X86_REG_YMM24, "ymm24" },
390
  32, // { X86_REG_YMM25, "ymm25" },
391
  32, // { X86_REG_YMM26, "ymm26" },
392
  32, // { X86_REG_YMM27, "ymm27" },
393
  32, // { X86_REG_YMM28, "ymm28" },
394
  32, // { X86_REG_YMM29, "ymm29" },
395
  32, // { X86_REG_YMM30, "ymm30" },
396
  32, // { X86_REG_YMM31, "ymm31" },
397
  64, // { X86_REG_ZMM0, "zmm0" },
398
  64, // { X86_REG_ZMM1, "zmm1" },
399
  64, // { X86_REG_ZMM2, "zmm2" },
400
  64, // { X86_REG_ZMM3, "zmm3" },
401
  64, // { X86_REG_ZMM4, "zmm4" },
402
  64, // { X86_REG_ZMM5, "zmm5" },
403
  64, // { X86_REG_ZMM6, "zmm6" },
404
  64, // { X86_REG_ZMM7, "zmm7" },
405
  64, // { X86_REG_ZMM8, "zmm8" },
406
  64, // { X86_REG_ZMM9, "zmm9" },
407
  64, // { X86_REG_ZMM10, "zmm10" },
408
  64, // { X86_REG_ZMM11, "zmm11" },
409
  64, // { X86_REG_ZMM12, "zmm12" },
410
  64, // { X86_REG_ZMM13, "zmm13" },
411
  64, // { X86_REG_ZMM14, "zmm14" },
412
  64, // { X86_REG_ZMM15, "zmm15" },
413
  64, // { X86_REG_ZMM16, "zmm16" },
414
  64, // { X86_REG_ZMM17, "zmm17" },
415
  64, // { X86_REG_ZMM18, "zmm18" },
416
  64, // { X86_REG_ZMM19, "zmm19" },
417
  64, // { X86_REG_ZMM20, "zmm20" },
418
  64, // { X86_REG_ZMM21, "zmm21" },
419
  64, // { X86_REG_ZMM22, "zmm22" },
420
  64, // { X86_REG_ZMM23, "zmm23" },
421
  64, // { X86_REG_ZMM24, "zmm24" },
422
  64, // { X86_REG_ZMM25, "zmm25" },
423
  64, // { X86_REG_ZMM26, "zmm26" },
424
  64, // { X86_REG_ZMM27, "zmm27" },
425
  64, // { X86_REG_ZMM28, "zmm28" },
426
  64, // { X86_REG_ZMM29, "zmm29" },
427
  64, // { X86_REG_ZMM30, "zmm30" },
428
  64, // { X86_REG_ZMM31, "zmm31" },
429
  1, // { X86_REG_R8B, "r8b" },
430
  1, // { X86_REG_R9B, "r9b" },
431
  1, // { X86_REG_R10B, "r10b" },
432
  1, // { X86_REG_R11B, "r11b" },
433
  1, // { X86_REG_R12B, "r12b" },
434
  1, // { X86_REG_R13B, "r13b" },
435
  1, // { X86_REG_R14B, "r14b" },
436
  1, // { X86_REG_R15B, "r15b" },
437
  4, // { X86_REG_R8D, "r8d" },
438
  4, // { X86_REG_R9D, "r9d" },
439
  4, // { X86_REG_R10D, "r10d" },
440
  4, // { X86_REG_R11D, "r11d" },
441
  4, // { X86_REG_R12D, "r12d" },
442
  4, // { X86_REG_R13D, "r13d" },
443
  4, // { X86_REG_R14D, "r14d" },
444
  4, // { X86_REG_R15D, "r15d" },
445
  2, // { X86_REG_R8W, "r8w" },
446
  2, // { X86_REG_R9W, "r9w" },
447
  2, // { X86_REG_R10W, "r10w" },
448
  2, // { X86_REG_R11W, "r11w" },
449
  2, // { X86_REG_R12W, "r12w" },
450
  2, // { X86_REG_R13W, "r13w" },
451
  2, // { X86_REG_R14W, "r14w" },
452
  2, // { X86_REG_R15W, "r15w" },
453
  16, // { X86_REG_BND0, "bnd0" },
454
  16, // { X86_REG_BND1, "bnd0" },
455
  16, // { X86_REG_BND2, "bnd0" },
456
  16, // { X86_REG_BND3, "bnd0" },
457
};
458
459
// register size in 64bit mode
460
const uint8_t regsize_map_64[] = {
461
  0, //   { X86_REG_INVALID, NULL },
462
  1, // { X86_REG_AH, "ah" },
463
  1, // { X86_REG_AL, "al" },
464
  2, // { X86_REG_AX, "ax" },
465
  1, // { X86_REG_BH, "bh" },
466
  1, // { X86_REG_BL, "bl" },
467
  2, // { X86_REG_BP, "bp" },
468
  1, // { X86_REG_BPL, "bpl" },
469
  2, // { X86_REG_BX, "bx" },
470
  1, // { X86_REG_CH, "ch" },
471
  1, // { X86_REG_CL, "cl" },
472
  2, // { X86_REG_CS, "cs" },
473
  2, // { X86_REG_CX, "cx" },
474
  1, // { X86_REG_DH, "dh" },
475
  2, // { X86_REG_DI, "di" },
476
  1, // { X86_REG_DIL, "dil" },
477
  1, // { X86_REG_DL, "dl" },
478
  2, // { X86_REG_DS, "ds" },
479
  2, // { X86_REG_DX, "dx" },
480
  4, // { X86_REG_EAX, "eax" },
481
  4, // { X86_REG_EBP, "ebp" },
482
  4, // { X86_REG_EBX, "ebx" },
483
  4, // { X86_REG_ECX, "ecx" },
484
  4, // { X86_REG_EDI, "edi" },
485
  4, // { X86_REG_EDX, "edx" },
486
  8, // { X86_REG_EFLAGS, "flags" },
487
  4, // { X86_REG_EIP, "eip" },
488
  4, // { X86_REG_EIZ, "eiz" },
489
  2, // { X86_REG_ES, "es" },
490
  4, // { X86_REG_ESI, "esi" },
491
  4, // { X86_REG_ESP, "esp" },
492
  10, // { X86_REG_FPSW, "fpsw" },
493
  2, // { X86_REG_FS, "fs" },
494
  2, // { X86_REG_GS, "gs" },
495
  2, // { X86_REG_IP, "ip" },
496
  8, // { X86_REG_RAX, "rax" },
497
  8, // { X86_REG_RBP, "rbp" },
498
  8, // { X86_REG_RBX, "rbx" },
499
  8, // { X86_REG_RCX, "rcx" },
500
  8, // { X86_REG_RDI, "rdi" },
501
  8, // { X86_REG_RDX, "rdx" },
502
  8, // { X86_REG_RIP, "rip" },
503
  8, // { X86_REG_RIZ, "riz" },
504
  8, // { X86_REG_RSI, "rsi" },
505
  8, // { X86_REG_RSP, "rsp" },
506
  2, // { X86_REG_SI, "si" },
507
  1, // { X86_REG_SIL, "sil" },
508
  2, // { X86_REG_SP, "sp" },
509
  1, // { X86_REG_SPL, "spl" },
510
  2, // { X86_REG_SS, "ss" },
511
  8, // { X86_REG_CR0, "cr0" },
512
  8, // { X86_REG_CR1, "cr1" },
513
  8, // { X86_REG_CR2, "cr2" },
514
  8, // { X86_REG_CR3, "cr3" },
515
  8, // { X86_REG_CR4, "cr4" },
516
  8, // { X86_REG_CR5, "cr5" },
517
  8, // { X86_REG_CR6, "cr6" },
518
  8, // { X86_REG_CR7, "cr7" },
519
  8, // { X86_REG_CR8, "cr8" },
520
  8, // { X86_REG_CR9, "cr9" },
521
  8, // { X86_REG_CR10, "cr10" },
522
  8, // { X86_REG_CR11, "cr11" },
523
  8, // { X86_REG_CR12, "cr12" },
524
  8, // { X86_REG_CR13, "cr13" },
525
  8, // { X86_REG_CR14, "cr14" },
526
  8, // { X86_REG_CR15, "cr15" },
527
  8, // { X86_REG_DR0, "dr0" },
528
  8, // { X86_REG_DR1, "dr1" },
529
  8, // { X86_REG_DR2, "dr2" },
530
  8, // { X86_REG_DR3, "dr3" },
531
  8, // { X86_REG_DR4, "dr4" },
532
  8, // { X86_REG_DR5, "dr5" },
533
  8, // { X86_REG_DR6, "dr6" },
534
  8, // { X86_REG_DR7, "dr7" },
535
  8, // { X86_REG_DR8, "dr8" },
536
  8, // { X86_REG_DR9, "dr9" },
537
  8, // { X86_REG_DR10, "dr10" },
538
  8, // { X86_REG_DR11, "dr11" },
539
  8, // { X86_REG_DR12, "dr12" },
540
  8, // { X86_REG_DR13, "dr13" },
541
  8, // { X86_REG_DR14, "dr14" },
542
  8, // { X86_REG_DR15, "dr15" },
543
  10, // { X86_REG_FP0, "fp0" },
544
  10, // { X86_REG_FP1, "fp1" },
545
  10, // { X86_REG_FP2, "fp2" },
546
  10, // { X86_REG_FP3, "fp3" },
547
  10, // { X86_REG_FP4, "fp4" },
548
  10, // { X86_REG_FP5, "fp5" },
549
  10, // { X86_REG_FP6, "fp6" },
550
  10, // { X86_REG_FP7, "fp7" },
551
  2, // { X86_REG_K0, "k0" },
552
  2, // { X86_REG_K1, "k1" },
553
  2, // { X86_REG_K2, "k2" },
554
  2, // { X86_REG_K3, "k3" },
555
  2, // { X86_REG_K4, "k4" },
556
  2, // { X86_REG_K5, "k5" },
557
  2, // { X86_REG_K6, "k6" },
558
  2, // { X86_REG_K7, "k7" },
559
  8, // { X86_REG_MM0, "mm0" },
560
  8, // { X86_REG_MM1, "mm1" },
561
  8, // { X86_REG_MM2, "mm2" },
562
  8, // { X86_REG_MM3, "mm3" },
563
  8, // { X86_REG_MM4, "mm4" },
564
  8, // { X86_REG_MM5, "mm5" },
565
  8, // { X86_REG_MM6, "mm6" },
566
  8, // { X86_REG_MM7, "mm7" },
567
  8, // { X86_REG_R8, "r8" },
568
  8, // { X86_REG_R9, "r9" },
569
  8, // { X86_REG_R10, "r10" },
570
  8, // { X86_REG_R11, "r11" },
571
  8, // { X86_REG_R12, "r12" },
572
  8, // { X86_REG_R13, "r13" },
573
  8, // { X86_REG_R14, "r14" },
574
  8, // { X86_REG_R15, "r15" },
575
  10, // { X86_REG_ST0, "st0" },
576
  10, // { X86_REG_ST1, "st1" },
577
  10, // { X86_REG_ST2, "st2" },
578
  10, // { X86_REG_ST3, "st3" },
579
  10, // { X86_REG_ST4, "st4" },
580
  10, // { X86_REG_ST5, "st5" },
581
  10, // { X86_REG_ST6, "st6" },
582
  10, // { X86_REG_ST7, "st7" },
583
  16, // { X86_REG_XMM0, "xmm0" },
584
  16, // { X86_REG_XMM1, "xmm1" },
585
  16, // { X86_REG_XMM2, "xmm2" },
586
  16, // { X86_REG_XMM3, "xmm3" },
587
  16, // { X86_REG_XMM4, "xmm4" },
588
  16, // { X86_REG_XMM5, "xmm5" },
589
  16, // { X86_REG_XMM6, "xmm6" },
590
  16, // { X86_REG_XMM7, "xmm7" },
591
  16, // { X86_REG_XMM8, "xmm8" },
592
  16, // { X86_REG_XMM9, "xmm9" },
593
  16, // { X86_REG_XMM10, "xmm10" },
594
  16, // { X86_REG_XMM11, "xmm11" },
595
  16, // { X86_REG_XMM12, "xmm12" },
596
  16, // { X86_REG_XMM13, "xmm13" },
597
  16, // { X86_REG_XMM14, "xmm14" },
598
  16, // { X86_REG_XMM15, "xmm15" },
599
  16, // { X86_REG_XMM16, "xmm16" },
600
  16, // { X86_REG_XMM17, "xmm17" },
601
  16, // { X86_REG_XMM18, "xmm18" },
602
  16, // { X86_REG_XMM19, "xmm19" },
603
  16, // { X86_REG_XMM20, "xmm20" },
604
  16, // { X86_REG_XMM21, "xmm21" },
605
  16, // { X86_REG_XMM22, "xmm22" },
606
  16, // { X86_REG_XMM23, "xmm23" },
607
  16, // { X86_REG_XMM24, "xmm24" },
608
  16, // { X86_REG_XMM25, "xmm25" },
609
  16, // { X86_REG_XMM26, "xmm26" },
610
  16, // { X86_REG_XMM27, "xmm27" },
611
  16, // { X86_REG_XMM28, "xmm28" },
612
  16, // { X86_REG_XMM29, "xmm29" },
613
  16, // { X86_REG_XMM30, "xmm30" },
614
  16, // { X86_REG_XMM31, "xmm31" },
615
  32, // { X86_REG_YMM0, "ymm0" },
616
  32, // { X86_REG_YMM1, "ymm1" },
617
  32, // { X86_REG_YMM2, "ymm2" },
618
  32, // { X86_REG_YMM3, "ymm3" },
619
  32, // { X86_REG_YMM4, "ymm4" },
620
  32, // { X86_REG_YMM5, "ymm5" },
621
  32, // { X86_REG_YMM6, "ymm6" },
622
  32, // { X86_REG_YMM7, "ymm7" },
623
  32, // { X86_REG_YMM8, "ymm8" },
624
  32, // { X86_REG_YMM9, "ymm9" },
625
  32, // { X86_REG_YMM10, "ymm10" },
626
  32, // { X86_REG_YMM11, "ymm11" },
627
  32, // { X86_REG_YMM12, "ymm12" },
628
  32, // { X86_REG_YMM13, "ymm13" },
629
  32, // { X86_REG_YMM14, "ymm14" },
630
  32, // { X86_REG_YMM15, "ymm15" },
631
  32, // { X86_REG_YMM16, "ymm16" },
632
  32, // { X86_REG_YMM17, "ymm17" },
633
  32, // { X86_REG_YMM18, "ymm18" },
634
  32, // { X86_REG_YMM19, "ymm19" },
635
  32, // { X86_REG_YMM20, "ymm20" },
636
  32, // { X86_REG_YMM21, "ymm21" },
637
  32, // { X86_REG_YMM22, "ymm22" },
638
  32, // { X86_REG_YMM23, "ymm23" },
639
  32, // { X86_REG_YMM24, "ymm24" },
640
  32, // { X86_REG_YMM25, "ymm25" },
641
  32, // { X86_REG_YMM26, "ymm26" },
642
  32, // { X86_REG_YMM27, "ymm27" },
643
  32, // { X86_REG_YMM28, "ymm28" },
644
  32, // { X86_REG_YMM29, "ymm29" },
645
  32, // { X86_REG_YMM30, "ymm30" },
646
  32, // { X86_REG_YMM31, "ymm31" },
647
  64, // { X86_REG_ZMM0, "zmm0" },
648
  64, // { X86_REG_ZMM1, "zmm1" },
649
  64, // { X86_REG_ZMM2, "zmm2" },
650
  64, // { X86_REG_ZMM3, "zmm3" },
651
  64, // { X86_REG_ZMM4, "zmm4" },
652
  64, // { X86_REG_ZMM5, "zmm5" },
653
  64, // { X86_REG_ZMM6, "zmm6" },
654
  64, // { X86_REG_ZMM7, "zmm7" },
655
  64, // { X86_REG_ZMM8, "zmm8" },
656
  64, // { X86_REG_ZMM9, "zmm9" },
657
  64, // { X86_REG_ZMM10, "zmm10" },
658
  64, // { X86_REG_ZMM11, "zmm11" },
659
  64, // { X86_REG_ZMM12, "zmm12" },
660
  64, // { X86_REG_ZMM13, "zmm13" },
661
  64, // { X86_REG_ZMM14, "zmm14" },
662
  64, // { X86_REG_ZMM15, "zmm15" },
663
  64, // { X86_REG_ZMM16, "zmm16" },
664
  64, // { X86_REG_ZMM17, "zmm17" },
665
  64, // { X86_REG_ZMM18, "zmm18" },
666
  64, // { X86_REG_ZMM19, "zmm19" },
667
  64, // { X86_REG_ZMM20, "zmm20" },
668
  64, // { X86_REG_ZMM21, "zmm21" },
669
  64, // { X86_REG_ZMM22, "zmm22" },
670
  64, // { X86_REG_ZMM23, "zmm23" },
671
  64, // { X86_REG_ZMM24, "zmm24" },
672
  64, // { X86_REG_ZMM25, "zmm25" },
673
  64, // { X86_REG_ZMM26, "zmm26" },
674
  64, // { X86_REG_ZMM27, "zmm27" },
675
  64, // { X86_REG_ZMM28, "zmm28" },
676
  64, // { X86_REG_ZMM29, "zmm29" },
677
  64, // { X86_REG_ZMM30, "zmm30" },
678
  64, // { X86_REG_ZMM31, "zmm31" },
679
  1, // { X86_REG_R8B, "r8b" },
680
  1, // { X86_REG_R9B, "r9b" },
681
  1, // { X86_REG_R10B, "r10b" },
682
  1, // { X86_REG_R11B, "r11b" },
683
  1, // { X86_REG_R12B, "r12b" },
684
  1, // { X86_REG_R13B, "r13b" },
685
  1, // { X86_REG_R14B, "r14b" },
686
  1, // { X86_REG_R15B, "r15b" },
687
  4, // { X86_REG_R8D, "r8d" },
688
  4, // { X86_REG_R9D, "r9d" },
689
  4, // { X86_REG_R10D, "r10d" },
690
  4, // { X86_REG_R11D, "r11d" },
691
  4, // { X86_REG_R12D, "r12d" },
692
  4, // { X86_REG_R13D, "r13d" },
693
  4, // { X86_REG_R14D, "r14d" },
694
  4, // { X86_REG_R15D, "r15d" },
695
  2, // { X86_REG_R8W, "r8w" },
696
  2, // { X86_REG_R9W, "r9w" },
697
  2, // { X86_REG_R10W, "r10w" },
698
  2, // { X86_REG_R11W, "r11w" },
699
  2, // { X86_REG_R12W, "r12w" },
700
  2, // { X86_REG_R13W, "r13w" },
701
  2, // { X86_REG_R14W, "r14w" },
702
  2, // { X86_REG_R15W, "r15w" },
703
  16, // { X86_REG_BND0, "bnd0" },
704
  16, // { X86_REG_BND1, "bnd0" },
705
  16, // { X86_REG_BND2, "bnd0" },
706
  16, // { X86_REG_BND3, "bnd0" },
707
};
708
709
const char *X86_reg_name(csh handle, unsigned int reg)
710
1.78M
{
711
1.78M
#ifndef CAPSTONE_DIET
712
1.78M
  cs_struct *ud = (cs_struct *)handle;
713
714
1.78M
  if (reg >= ARR_SIZE(reg_name_maps))
715
0
    return NULL;
716
717
1.78M
  if (reg == X86_REG_EFLAGS) {
718
840k
    if (ud->mode & CS_MODE_32)
719
238k
      return "eflags";
720
601k
    if (ud->mode & CS_MODE_64)
721
321k
      return "rflags";
722
601k
  }
723
724
1.22M
  return reg_name_maps[reg].name;
725
#else
726
  return NULL;
727
#endif
728
1.78M
}
729
730
#ifndef CAPSTONE_DIET
731
static const char *const insn_name_maps[] = {
732
  NULL, // X86_INS_INVALID
733
#ifndef CAPSTONE_X86_REDUCE
734
#include "X86MappingInsnName.inc"
735
#else
736
#include "X86MappingInsnName_reduce.inc"
737
#endif
738
};
739
#endif
740
741
// NOTE: insn_name_maps[] is sorted in order
742
const char *X86_insn_name(csh handle, unsigned int id)
743
1.34M
{
744
1.34M
#ifndef CAPSTONE_DIET
745
1.34M
  if (id >= ARR_SIZE(insn_name_maps))
746
0
    return NULL;
747
748
1.34M
  return insn_name_maps[id];
749
#else
750
  return NULL;
751
#endif
752
1.34M
}
753
754
#ifndef CAPSTONE_DIET
755
static const name_map group_name_maps[] = {
756
  // generic groups
757
  { X86_GRP_INVALID, NULL },
758
  { X86_GRP_JUMP, "jump" },
759
  { X86_GRP_CALL, "call" },
760
  { X86_GRP_RET, "ret" },
761
  { X86_GRP_INT, "int" },
762
  { X86_GRP_IRET, "iret" },
763
  { X86_GRP_PRIVILEGE, "privilege" },
764
  { X86_GRP_BRANCH_RELATIVE, "branch_relative" },
765
766
  // architecture-specific groups
767
  { X86_GRP_VM, "vm" },
768
  { X86_GRP_3DNOW, "3dnow" },
769
  { X86_GRP_AES, "aes" },
770
  { X86_GRP_ADX, "adx" },
771
  { X86_GRP_AVX, "avx" },
772
  { X86_GRP_AVX2, "avx2" },
773
  { X86_GRP_AVX512, "avx512" },
774
  { X86_GRP_BMI, "bmi" },
775
  { X86_GRP_BMI2, "bmi2" },
776
  { X86_GRP_CMOV, "cmov" },
777
  { X86_GRP_F16C, "fc16" },
778
  { X86_GRP_FMA, "fma" },
779
  { X86_GRP_FMA4, "fma4" },
780
  { X86_GRP_FSGSBASE, "fsgsbase" },
781
  { X86_GRP_HLE, "hle" },
782
  { X86_GRP_MMX, "mmx" },
783
  { X86_GRP_MODE32, "mode32" },
784
  { X86_GRP_MODE64, "mode64" },
785
  { X86_GRP_RTM, "rtm" },
786
  { X86_GRP_SHA, "sha" },
787
  { X86_GRP_SSE1, "sse1" },
788
  { X86_GRP_SSE2, "sse2" },
789
  { X86_GRP_SSE3, "sse3" },
790
  { X86_GRP_SSE41, "sse41" },
791
  { X86_GRP_SSE42, "sse42" },
792
  { X86_GRP_SSE4A, "sse4a" },
793
  { X86_GRP_SSSE3, "ssse3" },
794
  { X86_GRP_PCLMUL, "pclmul" },
795
  { X86_GRP_XOP, "xop" },
796
  { X86_GRP_CDI, "cdi" },
797
  { X86_GRP_ERI, "eri" },
798
  { X86_GRP_TBM, "tbm" },
799
  { X86_GRP_16BITMODE, "16bitmode" },
800
  { X86_GRP_NOT64BITMODE, "not64bitmode" },
801
  { X86_GRP_SGX, "sgx" },
802
  { X86_GRP_DQI, "dqi" },
803
  { X86_GRP_BWI, "bwi" },
804
  { X86_GRP_PFI, "pfi" },
805
  { X86_GRP_VLX, "vlx" },
806
  { X86_GRP_SMAP, "smap" },
807
  { X86_GRP_NOVLX, "novlx" },
808
  { X86_GRP_FPU, "fpu" },
809
};
810
#endif
811
812
const char *X86_group_name(csh handle, unsigned int id)
813
596k
{
814
596k
#ifndef CAPSTONE_DIET
815
596k
  return id2name(group_name_maps, ARR_SIZE(group_name_maps), id);
816
#else
817
  return NULL;
818
#endif
819
596k
}
820
821
#define GET_INSTRINFO_ENUM
822
#ifdef CAPSTONE_X86_REDUCE
823
#include "X86GenInstrInfo_reduce.inc"
824
825
/// reduce x86 instructions
826
const insn_map_x86 insns[] = {
827
#include "X86MappingInsn_reduce.inc"
828
};
829
#else
830
#include "X86GenInstrInfo.inc"
831
832
/// full x86 instructions
833
const insn_map_x86 insns[] = {
834
#include "X86MappingInsn.inc"
835
};
836
#endif
837
838
#ifndef CAPSTONE_DIET
839
// in arr, replace r1 = r2
840
static void arr_replace(uint16_t *arr, uint8_t max, x86_reg r1, x86_reg r2)
841
177k
{
842
177k
  uint8_t i;
843
844
264k
  for (i = 0; i < max; i++) {
845
246k
    if (arr[i] == r1) {
846
159k
      arr[i] = r2;
847
159k
      break;
848
159k
    }
849
246k
  }
850
177k
}
851
#endif
852
853
// look for @id in @insns
854
// return -1 if not found
855
unsigned int find_insn(unsigned int id)
856
4.83M
{
857
  // binary searching since the IDs are sorted in order
858
4.83M
  unsigned int left, right, m;
859
4.83M
  unsigned int max = ARR_SIZE(insns);
860
861
4.83M
  right = max - 1;
862
863
4.83M
  if (id < insns[0].id || id > insns[right].id)
864
    // not found
865
141
    return -1;
866
867
4.83M
  left = 0;
868
869
63.1M
  while (left <= right) {
870
63.1M
    m = (left + right) / 2;
871
63.1M
    if (id == insns[m].id) {
872
4.83M
      return m;
873
4.83M
    }
874
875
58.3M
    if (id < insns[m].id)
876
34.2M
      right = m - 1;
877
24.0M
    else
878
24.0M
      left = m + 1;
879
58.3M
  }
880
881
  // not found
882
  // printf("NOT FOUNDDDDDDDDDDDDDDD id = %u\n", id);
883
0
  return -1;
884
4.83M
}
885
886
// given internal insn id, return public instruction info
887
void X86_get_insn_id(cs_struct *h, cs_insn *insn, unsigned int id)
888
706k
{
889
706k
  unsigned int i = find_insn(id);
890
706k
  if (i != -1) {
891
706k
    insn->id = insns[i].mapid;
892
893
706k
    if (h->detail_opt) {
894
706k
#ifndef CAPSTONE_DIET
895
706k
      memcpy(insn->detail->regs_read, insns[i].regs_use,
896
706k
             sizeof(insns[i].regs_use));
897
706k
      insn->detail->regs_read_count =
898
706k
        (uint8_t)count_positive(insns[i].regs_use);
899
900
      // special cases when regs_write[] depends on arch
901
706k
      switch (id) {
902
705k
      default:
903
705k
        memcpy(insn->detail->regs_write,
904
705k
               insns[i].regs_mod,
905
705k
               sizeof(insns[i].regs_mod));
906
705k
        insn->detail->regs_write_count =
907
705k
          (uint8_t)count_positive(
908
705k
            insns[i].regs_mod);
909
705k
        break;
910
615
      case X86_RDTSC:
911
615
        if (h->mode == CS_MODE_64) {
912
253
          memcpy(insn->detail->regs_write,
913
253
                 insns[i].regs_mod,
914
253
                 sizeof(insns[i].regs_mod));
915
253
          insn->detail->regs_write_count =
916
253
            (uint8_t)count_positive(
917
253
              insns[i].regs_mod);
918
362
        } else {
919
362
          insn->detail->regs_write[0] =
920
362
            X86_REG_EAX;
921
362
          insn->detail->regs_write[1] =
922
362
            X86_REG_EDX;
923
362
          insn->detail->regs_write_count = 2;
924
362
        }
925
615
        break;
926
459
      case X86_RDTSCP:
927
459
        if (h->mode == CS_MODE_64) {
928
196
          memcpy(insn->detail->regs_write,
929
196
                 insns[i].regs_mod,
930
196
                 sizeof(insns[i].regs_mod));
931
196
          insn->detail->regs_write_count =
932
196
            (uint8_t)count_positive(
933
196
              insns[i].regs_mod);
934
263
        } else {
935
263
          insn->detail->regs_write[0] =
936
263
            X86_REG_EAX;
937
263
          insn->detail->regs_write[1] =
938
263
            X86_REG_ECX;
939
263
          insn->detail->regs_write[2] =
940
263
            X86_REG_EDX;
941
263
          insn->detail->regs_write_count = 3;
942
263
        }
943
459
        break;
944
706k
      }
945
946
706k
      switch (insn->id) {
947
663k
      default:
948
663k
        break;
949
950
663k
      case X86_INS_LOOP:
951
3.14k
      case X86_INS_LOOPE:
952
4.14k
      case X86_INS_LOOPNE:
953
4.14k
        switch (h->mode) {
954
0
        default:
955
0
          break;
956
1.06k
        case CS_MODE_16:
957
1.06k
          insn->detail->regs_read[0] = X86_REG_CX;
958
1.06k
          insn->detail->regs_read_count = 1;
959
1.06k
          insn->detail->regs_write[0] =
960
1.06k
            X86_REG_CX;
961
1.06k
          insn->detail->regs_write_count = 1;
962
1.06k
          break;
963
1.32k
        case CS_MODE_32:
964
1.32k
          insn->detail->regs_read[0] =
965
1.32k
            X86_REG_ECX;
966
1.32k
          insn->detail->regs_read_count = 1;
967
1.32k
          insn->detail->regs_write[0] =
968
1.32k
            X86_REG_ECX;
969
1.32k
          insn->detail->regs_write_count = 1;
970
1.32k
          break;
971
1.75k
        case CS_MODE_64:
972
1.75k
          insn->detail->regs_read[0] =
973
1.75k
            X86_REG_RCX;
974
1.75k
          insn->detail->regs_read_count = 1;
975
1.75k
          insn->detail->regs_write[0] =
976
1.75k
            X86_REG_RCX;
977
1.75k
          insn->detail->regs_write_count = 1;
978
1.75k
          break;
979
4.14k
        }
980
981
        // LOOPE & LOOPNE also read EFLAGS
982
4.14k
        if (insn->id != X86_INS_LOOP) {
983
1.87k
          insn->detail->regs_read[1] =
984
1.87k
            X86_REG_EFLAGS;
985
1.87k
          insn->detail->regs_read_count = 2;
986
1.87k
        }
987
988
4.14k
        break;
989
990
1.60k
      case X86_INS_LODSB:
991
3.78k
      case X86_INS_LODSD:
992
4.67k
      case X86_INS_LODSQ:
993
6.24k
      case X86_INS_LODSW:
994
6.24k
        switch (h->mode) {
995
1.85k
        default:
996
1.85k
          break;
997
1.85k
        case CS_MODE_16:
998
1.79k
          arr_replace(
999
1.79k
            insn->detail->regs_read,
1000
1.79k
            insn->detail->regs_read_count,
1001
1.79k
            X86_REG_ESI, X86_REG_SI);
1002
1.79k
          arr_replace(
1003
1.79k
            insn->detail->regs_write,
1004
1.79k
            insn->detail->regs_write_count,
1005
1.79k
            X86_REG_ESI, X86_REG_SI);
1006
1.79k
          break;
1007
2.59k
        case CS_MODE_64:
1008
2.59k
          arr_replace(
1009
2.59k
            insn->detail->regs_read,
1010
2.59k
            insn->detail->regs_read_count,
1011
2.59k
            X86_REG_ESI, X86_REG_RSI);
1012
2.59k
          arr_replace(
1013
2.59k
            insn->detail->regs_write,
1014
2.59k
            insn->detail->regs_write_count,
1015
2.59k
            X86_REG_ESI, X86_REG_RSI);
1016
2.59k
          break;
1017
6.24k
        }
1018
6.24k
        break;
1019
1020
6.24k
      case X86_INS_SCASB:
1021
4.97k
      case X86_INS_SCASW:
1022
5.26k
      case X86_INS_SCASQ:
1023
8.00k
      case X86_INS_STOSB:
1024
10.3k
      case X86_INS_STOSD:
1025
11.0k
      case X86_INS_STOSQ:
1026
12.2k
      case X86_INS_STOSW:
1027
12.2k
        switch (h->mode) {
1028
3.38k
        default:
1029
3.38k
          break;
1030
5.55k
        case CS_MODE_16:
1031
5.55k
          arr_replace(
1032
5.55k
            insn->detail->regs_read,
1033
5.55k
            insn->detail->regs_read_count,
1034
5.55k
            X86_REG_EDI, X86_REG_DI);
1035
5.55k
          arr_replace(
1036
5.55k
            insn->detail->regs_write,
1037
5.55k
            insn->detail->regs_write_count,
1038
5.55k
            X86_REG_EDI, X86_REG_DI);
1039
5.55k
          break;
1040
3.35k
        case CS_MODE_64:
1041
3.35k
          arr_replace(
1042
3.35k
            insn->detail->regs_read,
1043
3.35k
            insn->detail->regs_read_count,
1044
3.35k
            X86_REG_EDI, X86_REG_RDI);
1045
3.35k
          arr_replace(
1046
3.35k
            insn->detail->regs_write,
1047
3.35k
            insn->detail->regs_write_count,
1048
3.35k
            X86_REG_EDI, X86_REG_RDI);
1049
3.35k
          break;
1050
12.2k
        }
1051
12.2k
        break;
1052
1053
12.2k
      case X86_INS_CMPSB:
1054
5.80k
      case X86_INS_CMPSD:
1055
6.86k
      case X86_INS_CMPSQ:
1056
10.8k
      case X86_INS_CMPSW:
1057
12.9k
      case X86_INS_MOVSB:
1058
14.3k
      case X86_INS_MOVSW:
1059
19.3k
      case X86_INS_MOVSD:
1060
20.9k
      case X86_INS_MOVSQ:
1061
20.9k
        switch (h->mode) {
1062
4.40k
        default:
1063
4.40k
          break;
1064
7.28k
        case CS_MODE_16:
1065
7.28k
          arr_replace(
1066
7.28k
            insn->detail->regs_read,
1067
7.28k
            insn->detail->regs_read_count,
1068
7.28k
            X86_REG_EDI, X86_REG_DI);
1069
7.28k
          arr_replace(
1070
7.28k
            insn->detail->regs_write,
1071
7.28k
            insn->detail->regs_write_count,
1072
7.28k
            X86_REG_EDI, X86_REG_DI);
1073
7.28k
          arr_replace(
1074
7.28k
            insn->detail->regs_read,
1075
7.28k
            insn->detail->regs_read_count,
1076
7.28k
            X86_REG_ESI, X86_REG_SI);
1077
7.28k
          arr_replace(
1078
7.28k
            insn->detail->regs_write,
1079
7.28k
            insn->detail->regs_write_count,
1080
7.28k
            X86_REG_ESI, X86_REG_SI);
1081
7.28k
          break;
1082
9.26k
        case CS_MODE_64:
1083
9.26k
          arr_replace(
1084
9.26k
            insn->detail->regs_read,
1085
9.26k
            insn->detail->regs_read_count,
1086
9.26k
            X86_REG_EDI, X86_REG_RDI);
1087
9.26k
          arr_replace(
1088
9.26k
            insn->detail->regs_write,
1089
9.26k
            insn->detail->regs_write_count,
1090
9.26k
            X86_REG_EDI, X86_REG_RDI);
1091
9.26k
          arr_replace(
1092
9.26k
            insn->detail->regs_read,
1093
9.26k
            insn->detail->regs_read_count,
1094
9.26k
            X86_REG_ESI, X86_REG_RSI);
1095
9.26k
          arr_replace(
1096
9.26k
            insn->detail->regs_write,
1097
9.26k
            insn->detail->regs_write_count,
1098
9.26k
            X86_REG_ESI, X86_REG_RSI);
1099
9.26k
          break;
1100
20.9k
        }
1101
20.9k
        break;
1102
706k
      }
1103
1104
706k
      memcpy(insn->detail->groups, insns[i].groups,
1105
706k
             sizeof(insns[i].groups));
1106
706k
      insn->detail->groups_count =
1107
706k
        (uint8_t)count_positive8(insns[i].groups);
1108
1109
706k
      if (insns[i].branch || insns[i].indirect_branch) {
1110
        // this insn also belongs to JUMP group. add JUMP group
1111
40.0k
        insn->detail
1112
40.0k
          ->groups[insn->detail->groups_count] =
1113
40.0k
          X86_GRP_JUMP;
1114
40.0k
        insn->detail->groups_count++;
1115
40.0k
      }
1116
1117
706k
      switch (insns[i].id) {
1118
950
      case X86_OUT8ir:
1119
1.63k
      case X86_OUT16ir:
1120
2.23k
      case X86_OUT32ir:
1121
2.23k
        if (insn->detail->x86.operands[0].imm == -78) {
1122
          // Writing to port 0xb2 causes an SMI on most platforms
1123
          // See: http://cs.gmu.edu/~tr-admin/papers/GMU-CS-TR-2011-8.pdf
1124
0
          insn->detail->groups
1125
0
            [insn->detail->groups_count] =
1126
0
            X86_GRP_INT;
1127
0
          insn->detail->groups_count++;
1128
0
        }
1129
2.23k
        break;
1130
1131
704k
      default:
1132
704k
        break;
1133
706k
      }
1134
706k
#endif
1135
706k
    }
1136
706k
  }
1137
706k
}
1138
1139
// map special instructions with accumulate registers.
1140
// this is needed because LLVM embeds these register names into AsmStrs[],
1141
// but not separately in operands
1142
struct insn_reg {
1143
  uint16_t insn;
1144
  x86_reg reg;
1145
  enum cs_ac_type access;
1146
};
1147
1148
struct insn_reg2 {
1149
  uint16_t insn;
1150
  x86_reg reg1, reg2;
1151
  enum cs_ac_type access1, access2;
1152
};
1153
1154
static const struct insn_reg insn_regs_att[] = {
1155
  { X86_INSB, X86_REG_DX, CS_AC_READ },
1156
  { X86_INSL, X86_REG_DX, CS_AC_READ },
1157
  { X86_INSW, X86_REG_DX, CS_AC_READ },
1158
  { X86_MOV16o16a, X86_REG_AX, CS_AC_READ },
1159
  { X86_MOV16o32a, X86_REG_AX, CS_AC_READ },
1160
  { X86_MOV16o64a, X86_REG_AX, CS_AC_READ },
1161
  { X86_MOV32o16a, X86_REG_EAX, CS_AC_READ },
1162
  { X86_MOV32o32a, X86_REG_EAX, CS_AC_READ },
1163
  { X86_MOV32o64a, X86_REG_EAX, CS_AC_READ },
1164
  { X86_MOV64o32a, X86_REG_RAX, CS_AC_READ },
1165
  { X86_MOV64o64a, X86_REG_RAX, CS_AC_READ },
1166
  { X86_MOV8o16a, X86_REG_AL, CS_AC_READ },
1167
  { X86_MOV8o32a, X86_REG_AL, CS_AC_READ },
1168
  { X86_MOV8o64a, X86_REG_AL, CS_AC_READ },
1169
  { X86_OUT16ir, X86_REG_AX, CS_AC_READ },
1170
  { X86_OUT32ir, X86_REG_EAX, CS_AC_READ },
1171
  { X86_OUT8ir, X86_REG_AL, CS_AC_READ },
1172
  { X86_POPDS16, X86_REG_DS, CS_AC_WRITE },
1173
  { X86_POPDS32, X86_REG_DS, CS_AC_WRITE },
1174
  { X86_POPES16, X86_REG_ES, CS_AC_WRITE },
1175
  { X86_POPES32, X86_REG_ES, CS_AC_WRITE },
1176
  { X86_POPFS16, X86_REG_FS, CS_AC_WRITE },
1177
  { X86_POPFS32, X86_REG_FS, CS_AC_WRITE },
1178
  { X86_POPFS64, X86_REG_FS, CS_AC_WRITE },
1179
  { X86_POPGS16, X86_REG_GS, CS_AC_WRITE },
1180
  { X86_POPGS32, X86_REG_GS, CS_AC_WRITE },
1181
  { X86_POPGS64, X86_REG_GS, CS_AC_WRITE },
1182
  { X86_POPSS16, X86_REG_SS, CS_AC_WRITE },
1183
  { X86_POPSS32, X86_REG_SS, CS_AC_WRITE },
1184
  { X86_PUSHCS16, X86_REG_CS, CS_AC_READ },
1185
  { X86_PUSHCS32, X86_REG_CS, CS_AC_READ },
1186
  { X86_PUSHDS16, X86_REG_DS, CS_AC_READ },
1187
  { X86_PUSHDS32, X86_REG_DS, CS_AC_READ },
1188
  { X86_PUSHES16, X86_REG_ES, CS_AC_READ },
1189
  { X86_PUSHES32, X86_REG_ES, CS_AC_READ },
1190
  { X86_PUSHFS16, X86_REG_FS, CS_AC_READ },
1191
  { X86_PUSHFS32, X86_REG_FS, CS_AC_READ },
1192
  { X86_PUSHFS64, X86_REG_FS, CS_AC_READ },
1193
  { X86_PUSHGS16, X86_REG_GS, CS_AC_READ },
1194
  { X86_PUSHGS32, X86_REG_GS, CS_AC_READ },
1195
  { X86_PUSHGS64, X86_REG_GS, CS_AC_READ },
1196
  { X86_PUSHSS16, X86_REG_SS, CS_AC_READ },
1197
  { X86_PUSHSS32, X86_REG_SS, CS_AC_READ },
1198
  { X86_RCL16rCL, X86_REG_CL, CS_AC_READ },
1199
  { X86_RCL32rCL, X86_REG_CL, CS_AC_READ },
1200
  { X86_RCL64rCL, X86_REG_CL, CS_AC_READ },
1201
  { X86_RCL8rCL, X86_REG_CL, CS_AC_READ },
1202
  { X86_RCR16rCL, X86_REG_CL, CS_AC_READ },
1203
  { X86_RCR32rCL, X86_REG_CL, CS_AC_READ },
1204
  { X86_RCR64rCL, X86_REG_CL, CS_AC_READ },
1205
  { X86_RCR8rCL, X86_REG_CL, CS_AC_READ },
1206
  { X86_ROL16rCL, X86_REG_CL, CS_AC_READ },
1207
  { X86_ROL32rCL, X86_REG_CL, CS_AC_READ },
1208
  { X86_ROL64rCL, X86_REG_CL, CS_AC_READ },
1209
  { X86_ROL8rCL, X86_REG_CL, CS_AC_READ },
1210
  { X86_ROR16rCL, X86_REG_CL, CS_AC_READ },
1211
  { X86_ROR32rCL, X86_REG_CL, CS_AC_READ },
1212
  { X86_ROR64rCL, X86_REG_CL, CS_AC_READ },
1213
  { X86_ROR8rCL, X86_REG_CL, CS_AC_READ },
1214
  { X86_SAL16rCL, X86_REG_CL, CS_AC_READ },
1215
  { X86_SAL32rCL, X86_REG_CL, CS_AC_READ },
1216
  { X86_SAL64rCL, X86_REG_CL, CS_AC_READ },
1217
  { X86_SAL8rCL, X86_REG_CL, CS_AC_READ },
1218
  { X86_SAR16rCL, X86_REG_CL, CS_AC_READ },
1219
  { X86_SAR32rCL, X86_REG_CL, CS_AC_READ },
1220
  { X86_SAR64rCL, X86_REG_CL, CS_AC_READ },
1221
  { X86_SAR8rCL, X86_REG_CL, CS_AC_READ },
1222
  { X86_SHL16rCL, X86_REG_CL, CS_AC_READ },
1223
  { X86_SHL32rCL, X86_REG_CL, CS_AC_READ },
1224
  { X86_SHL64rCL, X86_REG_CL, CS_AC_READ },
1225
  { X86_SHL8rCL, X86_REG_CL, CS_AC_READ },
1226
  { X86_SHLD16mrCL, X86_REG_CL, CS_AC_READ },
1227
  { X86_SHLD16rrCL, X86_REG_CL, CS_AC_READ },
1228
  { X86_SHLD32mrCL, X86_REG_CL, CS_AC_READ },
1229
  { X86_SHLD32rrCL, X86_REG_CL, CS_AC_READ },
1230
  { X86_SHLD64mrCL, X86_REG_CL, CS_AC_READ },
1231
  { X86_SHLD64rrCL, X86_REG_CL, CS_AC_READ },
1232
  { X86_SHR16rCL, X86_REG_CL, CS_AC_READ },
1233
  { X86_SHR32rCL, X86_REG_CL, CS_AC_READ },
1234
  { X86_SHR64rCL, X86_REG_CL, CS_AC_READ },
1235
  { X86_SHR8rCL, X86_REG_CL, CS_AC_READ },
1236
  { X86_SHRD16mrCL, X86_REG_CL, CS_AC_READ },
1237
  { X86_SHRD16rrCL, X86_REG_CL, CS_AC_READ },
1238
  { X86_SHRD32mrCL, X86_REG_CL, CS_AC_READ },
1239
  { X86_SHRD32rrCL, X86_REG_CL, CS_AC_READ },
1240
  { X86_SHRD64mrCL, X86_REG_CL, CS_AC_READ },
1241
  { X86_SHRD64rrCL, X86_REG_CL, CS_AC_READ },
1242
  { X86_XCHG16ar, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1243
  { X86_XCHG32ar, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1244
  { X86_XCHG64ar, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1245
};
1246
1247
static const struct insn_reg insn_regs_att_extra[] = {
1248
  // dummy entry, to avoid empty array
1249
  { 0, 0 },
1250
#ifndef CAPSTONE_X86_REDUCE
1251
  { X86_ADD_FrST0, X86_REG_ST0, CS_AC_READ },
1252
  { X86_DIVR_FrST0, X86_REG_ST0, CS_AC_READ },
1253
  { X86_DIV_FrST0, X86_REG_ST0, CS_AC_READ },
1254
  { X86_FNSTSW16r, X86_REG_AX, CS_AC_READ },
1255
  { X86_MUL_FrST0, X86_REG_ST0, CS_AC_READ },
1256
  { X86_SKINIT, X86_REG_EAX, CS_AC_READ },
1257
  { X86_SUBR_FrST0, X86_REG_ST0, CS_AC_READ },
1258
  { X86_SUB_FrST0, X86_REG_ST0, CS_AC_READ },
1259
  { X86_VMLOAD32, X86_REG_EAX, CS_AC_READ },
1260
  { X86_VMLOAD64, X86_REG_RAX, CS_AC_READ },
1261
  { X86_VMRUN32, X86_REG_EAX, CS_AC_READ },
1262
  { X86_VMRUN64, X86_REG_RAX, CS_AC_READ },
1263
  { X86_VMSAVE32, X86_REG_EAX, CS_AC_READ },
1264
  { X86_VMSAVE64, X86_REG_RAX, CS_AC_READ },
1265
#endif
1266
};
1267
1268
static const struct insn_reg insn_regs_intel[] = {
1269
  { X86_ADC16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1270
  { X86_ADC32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1271
  { X86_ADC64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1272
  { X86_ADC8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1273
  { X86_ADD16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1274
  { X86_ADD32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1275
  { X86_ADD64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1276
  { X86_ADD8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1277
  { X86_AND16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1278
  { X86_AND32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1279
  { X86_AND64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1280
  { X86_AND8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1281
  { X86_CMP16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1282
  { X86_CMP32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1283
  { X86_CMP64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1284
  { X86_CMP8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1285
  { X86_IN16ri, X86_REG_AX, CS_AC_WRITE },
1286
  { X86_IN32ri, X86_REG_EAX, CS_AC_WRITE },
1287
  { X86_IN8ri, X86_REG_AL, CS_AC_WRITE },
1288
  { X86_LODSB, X86_REG_AL, CS_AC_WRITE },
1289
  { X86_LODSL, X86_REG_EAX, CS_AC_WRITE },
1290
  { X86_LODSQ, X86_REG_RAX, CS_AC_WRITE },
1291
  { X86_LODSW, X86_REG_AX, CS_AC_WRITE },
1292
  { X86_MOV16ao16, X86_REG_AX,
1293
    CS_AC_WRITE }, // 16-bit A1 1020                  // mov     ax, word ptr [0x2010]
1294
  { X86_MOV16ao32, X86_REG_AX,
1295
    CS_AC_WRITE }, // 32-bit A1 10203040              // mov     ax, word ptr [0x40302010]
1296
  { X86_MOV16ao64, X86_REG_AX,
1297
    CS_AC_WRITE }, // 64-bit 66 A1 1020304050607080   // movabs  ax, word ptr [0x8070605040302010]
1298
  { X86_MOV32ao16, X86_REG_EAX,
1299
    CS_AC_WRITE }, // 32-bit 67 A1 1020               // mov     eax, dword ptr [0x2010]
1300
  { X86_MOV32ao32, X86_REG_EAX,
1301
    CS_AC_WRITE }, // 32-bit A1 10203040              // mov     eax, dword ptr [0x40302010]
1302
  { X86_MOV32ao64, X86_REG_EAX,
1303
    CS_AC_WRITE }, // 64-bit A1 1020304050607080      // movabs  eax, dword ptr [0x8070605040302010]
1304
  { X86_MOV64ao32, X86_REG_RAX,
1305
    CS_AC_WRITE }, // 64-bit 48 8B04 10203040         // mov     rax, qword ptr [0x40302010]
1306
  { X86_MOV64ao64, X86_REG_RAX,
1307
    CS_AC_WRITE }, // 64-bit 48 A1 1020304050607080   // movabs  rax, qword ptr [0x8070605040302010]
1308
  { X86_MOV8ao16, X86_REG_AL,
1309
    CS_AC_WRITE }, // 16-bit A0 1020                  // mov     al, byte ptr [0x2010]
1310
  { X86_MOV8ao32, X86_REG_AL,
1311
    CS_AC_WRITE }, // 32-bit A0 10203040              // mov     al, byte ptr [0x40302010]
1312
  { X86_MOV8ao64, X86_REG_AL,
1313
    CS_AC_WRITE }, // 64-bit 66 A0 1020304050607080   // movabs  al, byte ptr [0x8070605040302010]
1314
  { X86_OR16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1315
  { X86_OR32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1316
  { X86_OR64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1317
  { X86_OR8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1318
  { X86_OUTSB, X86_REG_DX, CS_AC_WRITE },
1319
  { X86_OUTSL, X86_REG_DX, CS_AC_WRITE },
1320
  { X86_OUTSW, X86_REG_DX, CS_AC_WRITE },
1321
  { X86_POPDS16, X86_REG_DS, CS_AC_WRITE },
1322
  { X86_POPDS32, X86_REG_DS, CS_AC_WRITE },
1323
  { X86_POPES16, X86_REG_ES, CS_AC_WRITE },
1324
  { X86_POPES32, X86_REG_ES, CS_AC_WRITE },
1325
  { X86_POPFS16, X86_REG_FS, CS_AC_WRITE },
1326
  { X86_POPFS32, X86_REG_FS, CS_AC_WRITE },
1327
  { X86_POPFS64, X86_REG_FS, CS_AC_WRITE },
1328
  { X86_POPGS16, X86_REG_GS, CS_AC_WRITE },
1329
  { X86_POPGS32, X86_REG_GS, CS_AC_WRITE },
1330
  { X86_POPGS64, X86_REG_GS, CS_AC_WRITE },
1331
  { X86_POPSS16, X86_REG_SS, CS_AC_WRITE },
1332
  { X86_POPSS32, X86_REG_SS, CS_AC_WRITE },
1333
  { X86_PUSHCS16, X86_REG_CS, CS_AC_READ },
1334
  { X86_PUSHCS32, X86_REG_CS, CS_AC_READ },
1335
  { X86_PUSHDS16, X86_REG_DS, CS_AC_READ },
1336
  { X86_PUSHDS32, X86_REG_DS, CS_AC_READ },
1337
  { X86_PUSHES16, X86_REG_ES, CS_AC_READ },
1338
  { X86_PUSHES32, X86_REG_ES, CS_AC_READ },
1339
  { X86_PUSHFS16, X86_REG_FS, CS_AC_READ },
1340
  { X86_PUSHFS32, X86_REG_FS, CS_AC_READ },
1341
  { X86_PUSHFS64, X86_REG_FS, CS_AC_READ },
1342
  { X86_PUSHGS16, X86_REG_GS, CS_AC_READ },
1343
  { X86_PUSHGS32, X86_REG_GS, CS_AC_READ },
1344
  { X86_PUSHGS64, X86_REG_GS, CS_AC_READ },
1345
  { X86_PUSHSS16, X86_REG_SS, CS_AC_READ },
1346
  { X86_PUSHSS32, X86_REG_SS, CS_AC_READ },
1347
  { X86_SBB16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1348
  { X86_SBB32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1349
  { X86_SBB64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1350
  { X86_SBB8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1351
  { X86_SCASB, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1352
  { X86_SCASL, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1353
  { X86_SCASQ, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1354
  { X86_SCASW, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1355
  { X86_SUB16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1356
  { X86_SUB32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1357
  { X86_SUB64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1358
  { X86_SUB8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1359
  { X86_TEST16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1360
  { X86_TEST32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1361
  { X86_TEST64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1362
  { X86_TEST8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1363
  { X86_XOR16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1364
  { X86_XOR32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1365
  { X86_XOR64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1366
  { X86_XOR8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1367
};
1368
1369
static const struct insn_reg insn_regs_intel_extra[] = {
1370
  // dummy entry, to avoid empty array
1371
  { 0, 0, 0 },
1372
#ifndef CAPSTONE_X86_REDUCE
1373
  { X86_CMOVBE_F, X86_REG_ST0, CS_AC_WRITE },
1374
  { X86_CMOVB_F, X86_REG_ST0, CS_AC_WRITE },
1375
  { X86_CMOVE_F, X86_REG_ST0, CS_AC_WRITE },
1376
  { X86_CMOVNBE_F, X86_REG_ST0, CS_AC_WRITE },
1377
  { X86_CMOVNB_F, X86_REG_ST0, CS_AC_WRITE },
1378
  { X86_CMOVNE_F, X86_REG_ST0, CS_AC_WRITE },
1379
  { X86_CMOVNP_F, X86_REG_ST0, CS_AC_WRITE },
1380
  { X86_CMOVP_F, X86_REG_ST0, CS_AC_WRITE },
1381
  // { X86_COMP_FST0r, X86_REG_ST0, CS_AC_WRITE },
1382
  // { X86_COM_FST0r, X86_REG_ST0, CS_AC_WRITE },
1383
  { X86_FNSTSW16r, X86_REG_AX, CS_AC_WRITE },
1384
  { X86_SKINIT, X86_REG_EAX, CS_AC_WRITE },
1385
  { X86_VMLOAD32, X86_REG_EAX, CS_AC_WRITE },
1386
  { X86_VMLOAD64, X86_REG_RAX, CS_AC_WRITE },
1387
  { X86_VMRUN32, X86_REG_EAX, CS_AC_WRITE },
1388
  { X86_VMRUN64, X86_REG_RAX, CS_AC_WRITE },
1389
  { X86_VMSAVE32, X86_REG_EAX, CS_AC_READ },
1390
  { X86_VMSAVE64, X86_REG_RAX, CS_AC_READ },
1391
  { X86_XCH_F, X86_REG_ST0, CS_AC_WRITE },
1392
#endif
1393
};
1394
1395
static const struct insn_reg2 insn_regs_intel2[] = {
1396
  { X86_IN16rr, X86_REG_AX, X86_REG_DX, CS_AC_WRITE, CS_AC_READ },
1397
  { X86_IN32rr, X86_REG_EAX, X86_REG_DX, CS_AC_WRITE, CS_AC_READ },
1398
  { X86_IN8rr, X86_REG_AL, X86_REG_DX, CS_AC_WRITE, CS_AC_READ },
1399
  { X86_INVLPGA32, X86_REG_EAX, X86_REG_ECX, CS_AC_READ, CS_AC_READ },
1400
  { X86_INVLPGA64, X86_REG_RAX, X86_REG_ECX, CS_AC_READ, CS_AC_READ },
1401
  { X86_OUT16rr, X86_REG_DX, X86_REG_AX, CS_AC_READ, CS_AC_READ },
1402
  { X86_OUT32rr, X86_REG_DX, X86_REG_EAX, CS_AC_READ, CS_AC_READ },
1403
  { X86_OUT8rr, X86_REG_DX, X86_REG_AL, CS_AC_READ, CS_AC_READ },
1404
};
1405
1406
static int binary_search1(const struct insn_reg *insns, unsigned int max,
1407
        unsigned int id)
1408
2.58M
{
1409
2.58M
  unsigned int first, last, mid;
1410
1411
2.58M
  first = 0;
1412
2.58M
  last = max - 1;
1413
1414
2.58M
  if (insns[0].insn > id || insns[last].insn < id) {
1415
    // not found
1416
369k
    return -1;
1417
369k
  }
1418
1419
13.6M
  while (first <= last) {
1420
11.5M
    mid = (first + last) / 2;
1421
11.5M
    if (insns[mid].insn < id) {
1422
5.66M
      first = mid + 1;
1423
5.87M
    } else if (insns[mid].insn == id) {
1424
103k
      return mid;
1425
5.76M
    } else {
1426
5.76M
      if (mid == 0)
1427
0
        break;
1428
5.76M
      last = mid - 1;
1429
5.76M
    }
1430
11.5M
  }
1431
1432
  // not found
1433
2.10M
  return -1;
1434
2.21M
}
1435
1436
static int binary_search2(const struct insn_reg2 *insns, unsigned int max,
1437
        unsigned int id)
1438
1.23M
{
1439
1.23M
  unsigned int first, last, mid;
1440
1441
1.23M
  first = 0;
1442
1.23M
  last = max - 1;
1443
1444
1.23M
  if (insns[0].insn > id || insns[last].insn < id) {
1445
    // not found
1446
920k
    return -1;
1447
920k
  }
1448
1449
1.24M
  while (first <= last) {
1450
948k
    mid = (first + last) / 2;
1451
948k
    if (insns[mid].insn < id) {
1452
612k
      first = mid + 1;
1453
612k
    } else if (insns[mid].insn == id) {
1454
25.5k
      return mid;
1455
310k
    } else {
1456
310k
      if (mid == 0)
1457
0
        break;
1458
310k
      last = mid - 1;
1459
310k
    }
1460
948k
  }
1461
1462
  // not found
1463
292k
  return -1;
1464
317k
}
1465
1466
// return register of given instruction id
1467
// return 0 if not found
1468
// this is to handle instructions embedding accumulate registers into AsmStrs[]
1469
x86_reg X86_insn_reg_intel(unsigned int id, enum cs_ac_type *access)
1470
641k
{
1471
641k
  int i;
1472
1473
641k
  i = binary_search1(insn_regs_intel, ARR_SIZE(insn_regs_intel), id);
1474
641k
  if (i != -1) {
1475
63.2k
    if (access) {
1476
63.2k
      *access = insn_regs_intel[i].access;
1477
63.2k
    }
1478
63.2k
    return insn_regs_intel[i].reg;
1479
63.2k
  }
1480
1481
577k
  i = binary_search1(insn_regs_intel_extra,
1482
577k
         ARR_SIZE(insn_regs_intel_extra), id);
1483
577k
  if (i != -1) {
1484
799
    if (access) {
1485
799
      *access = insn_regs_intel_extra[i].access;
1486
799
    }
1487
799
    return insn_regs_intel_extra[i].reg;
1488
799
  }
1489
1490
  // not found
1491
576k
  return 0;
1492
577k
}
1493
1494
bool X86_insn_reg_intel2(unsigned int id, x86_reg *reg1,
1495
       enum cs_ac_type *access1, x86_reg *reg2,
1496
       enum cs_ac_type *access2)
1497
576k
{
1498
576k
  int i = binary_search2(insn_regs_intel2, ARR_SIZE(insn_regs_intel2),
1499
576k
             id);
1500
576k
  if (i != -1) {
1501
9.21k
    *reg1 = insn_regs_intel2[i].reg1;
1502
9.21k
    *reg2 = insn_regs_intel2[i].reg2;
1503
9.21k
    if (access1)
1504
9.21k
      *access1 = insn_regs_intel2[i].access1;
1505
9.21k
    if (access2)
1506
9.21k
      *access2 = insn_regs_intel2[i].access2;
1507
9.21k
    return true;
1508
9.21k
  }
1509
1510
  // not found
1511
567k
  return false;
1512
576k
}
1513
1514
x86_reg X86_insn_reg_att(unsigned int id, enum cs_ac_type *access)
1515
700k
{
1516
700k
  int i;
1517
1518
700k
  i = binary_search1(insn_regs_att, ARR_SIZE(insn_regs_att), id);
1519
700k
  if (i != -1) {
1520
38.4k
    if (access)
1521
38.4k
      *access = insn_regs_att[i].access;
1522
38.4k
    return insn_regs_att[i].reg;
1523
38.4k
  }
1524
1525
662k
  i = binary_search1(insn_regs_att_extra, ARR_SIZE(insn_regs_att_extra),
1526
662k
         id);
1527
662k
  if (i != -1) {
1528
726
    if (access)
1529
726
      *access = insn_regs_att_extra[i].access;
1530
726
    return insn_regs_att_extra[i].reg;
1531
726
  }
1532
1533
  // not found
1534
661k
  return 0;
1535
662k
}
1536
1537
// ATT just reuses Intel data, but with the order of registers reversed
1538
bool X86_insn_reg_att2(unsigned int id, x86_reg *reg1, enum cs_ac_type *access1,
1539
           x86_reg *reg2, enum cs_ac_type *access2)
1540
661k
{
1541
661k
  int i = binary_search2(insn_regs_intel2, ARR_SIZE(insn_regs_intel2),
1542
661k
             id);
1543
661k
  if (i != -1) {
1544
16.3k
    *reg1 = insn_regs_intel2[i].reg2;
1545
16.3k
    *reg2 = insn_regs_intel2[i].reg1;
1546
16.3k
    if (access1)
1547
16.3k
      *access1 = insn_regs_intel2[i].access2;
1548
16.3k
    if (access2)
1549
16.3k
      *access2 = insn_regs_intel2[i].access1;
1550
16.3k
    return true;
1551
16.3k
  }
1552
1553
  // not found
1554
645k
  return false;
1555
661k
}
1556
1557
// given MCInst's id, find out if this insn is valid for REPNE prefix
1558
static bool valid_repne(cs_struct *h, unsigned int opcode)
1559
24.4k
{
1560
24.4k
  unsigned int id;
1561
24.4k
  unsigned int i = find_insn(opcode);
1562
24.4k
  if (i != -1) {
1563
24.4k
    id = insns[i].mapid;
1564
24.4k
    switch (id) {
1565
15.2k
    default:
1566
15.2k
      return false;
1567
1568
232
    case X86_INS_CMPSB:
1569
434
    case X86_INS_CMPSS:
1570
640
    case X86_INS_CMPSW:
1571
1.01k
    case X86_INS_CMPSQ:
1572
1573
1.22k
    case X86_INS_SCASB:
1574
1.50k
    case X86_INS_SCASW:
1575
1.62k
    case X86_INS_SCASQ:
1576
1577
1.70k
    case X86_INS_MOVSB:
1578
1.90k
    case X86_INS_MOVSS:
1579
2.17k
    case X86_INS_MOVSW:
1580
3.23k
    case X86_INS_MOVSQ:
1581
1582
3.44k
    case X86_INS_LODSB:
1583
3.67k
    case X86_INS_LODSW:
1584
3.88k
    case X86_INS_LODSD:
1585
3.95k
    case X86_INS_LODSQ:
1586
1587
4.04k
    case X86_INS_STOSB:
1588
4.24k
    case X86_INS_STOSW:
1589
4.45k
    case X86_INS_STOSD:
1590
4.67k
    case X86_INS_STOSQ:
1591
1592
4.92k
    case X86_INS_INSB:
1593
5.16k
    case X86_INS_INSW:
1594
5.36k
    case X86_INS_INSD:
1595
1596
5.47k
    case X86_INS_OUTSB:
1597
5.85k
    case X86_INS_OUTSW:
1598
6.12k
    case X86_INS_OUTSD:
1599
1600
6.12k
      return true;
1601
1602
1.58k
    case X86_INS_MOVSD:
1603
1.58k
      if (opcode == X86_MOVSW) // REP MOVSB
1604
0
        return true;
1605
1.58k
      else if (opcode == X86_MOVSL) // REP MOVSD
1606
294
        return true;
1607
1.28k
      return false;
1608
1609
1.19k
    case X86_INS_CMPSD:
1610
1.19k
      if (opcode == X86_CMPSL) // REP CMPSD
1611
256
        return true;
1612
941
      return false;
1613
1614
304
    case X86_INS_SCASD:
1615
304
      if (opcode == X86_SCASL) // REP SCASD
1616
304
        return true;
1617
0
      return false;
1618
24.4k
    }
1619
24.4k
  }
1620
1621
  // not found
1622
0
  return false;
1623
24.4k
}
1624
1625
// given MCInst's id, find out if this insn is valid for BND prefix
1626
// BND prefix is valid for CALL/JMP/RET
1627
#ifndef CAPSTONE_DIET
1628
static bool valid_bnd(cs_struct *h, unsigned int opcode)
1629
34.0k
{
1630
34.0k
  unsigned int id;
1631
34.0k
  unsigned int i = find_insn(opcode);
1632
34.0k
  if (i != -1) {
1633
34.0k
    id = insns[i].mapid;
1634
34.0k
    switch (id) {
1635
21.7k
    default:
1636
21.7k
      return false;
1637
1638
436
    case X86_INS_JAE:
1639
898
    case X86_INS_JA:
1640
1.27k
    case X86_INS_JBE:
1641
1.77k
    case X86_INS_JB:
1642
2.24k
    case X86_INS_JCXZ:
1643
2.63k
    case X86_INS_JECXZ:
1644
3.21k
    case X86_INS_JE:
1645
4.14k
    case X86_INS_JGE:
1646
4.58k
    case X86_INS_JG:
1647
5.14k
    case X86_INS_JLE:
1648
5.87k
    case X86_INS_JL:
1649
6.24k
    case X86_INS_JMP:
1650
6.68k
    case X86_INS_JNE:
1651
7.12k
    case X86_INS_JNO:
1652
7.55k
    case X86_INS_JNP:
1653
7.96k
    case X86_INS_JNS:
1654
8.45k
    case X86_INS_JO:
1655
8.74k
    case X86_INS_JP:
1656
9.20k
    case X86_INS_JRCXZ:
1657
9.73k
    case X86_INS_JS:
1658
1659
10.3k
    case X86_INS_CALL:
1660
11.2k
    case X86_INS_RET:
1661
11.7k
    case X86_INS_RETF:
1662
12.2k
    case X86_INS_RETFQ:
1663
12.2k
      return true;
1664
34.0k
    }
1665
34.0k
  }
1666
1667
  // not found
1668
0
  return false;
1669
34.0k
}
1670
1671
// return true if the opcode is XCHG [mem]
1672
static bool xchg_mem(unsigned int opcode)
1673
89.3k
{
1674
89.3k
  switch (opcode) {
1675
86.6k
  default:
1676
86.6k
    return false;
1677
457
  case X86_XCHG8rm:
1678
1.09k
  case X86_XCHG16rm:
1679
1.88k
  case X86_XCHG32rm:
1680
2.61k
  case X86_XCHG64rm:
1681
2.61k
    return true;
1682
89.3k
  }
1683
89.3k
}
1684
#endif
1685
1686
// given MCInst's id, find out if this insn is valid for REP prefix
1687
static bool valid_rep(cs_struct *h, unsigned int opcode)
1688
39.7k
{
1689
39.7k
  unsigned int id;
1690
39.7k
  unsigned int i = find_insn(opcode);
1691
39.7k
  if (i != -1) {
1692
39.7k
    id = insns[i].mapid;
1693
39.7k
    switch (id) {
1694
28.6k
    default:
1695
28.6k
      return false;
1696
1697
428
    case X86_INS_MOVSB:
1698
740
    case X86_INS_MOVSW:
1699
1.27k
    case X86_INS_MOVSQ:
1700
1701
1.70k
    case X86_INS_LODSB:
1702
2.19k
    case X86_INS_LODSW:
1703
3.02k
    case X86_INS_LODSQ:
1704
1705
3.33k
    case X86_INS_STOSB:
1706
3.73k
    case X86_INS_STOSW:
1707
4.12k
    case X86_INS_STOSQ:
1708
1709
4.47k
    case X86_INS_INSB:
1710
5.76k
    case X86_INS_INSW:
1711
6.56k
    case X86_INS_INSD:
1712
1713
7.22k
    case X86_INS_OUTSB:
1714
7.89k
    case X86_INS_OUTSW:
1715
8.73k
    case X86_INS_OUTSD:
1716
8.73k
      return true;
1717
1718
    // following are some confused instructions, which have the same
1719
    // mnemonics in 128bit media instructions. Intel is horribly crazy!
1720
1.52k
    case X86_INS_MOVSD:
1721
1.52k
      if (opcode == X86_MOVSL) // REP MOVSD
1722
647
        return true;
1723
882
      return false;
1724
1725
348
    case X86_INS_LODSD:
1726
348
      if (opcode == X86_LODSL) // REP LODSD
1727
348
        return true;
1728
0
      return false;
1729
1730
479
    case X86_INS_STOSD:
1731
479
      if (opcode == X86_STOSL) // REP STOSD
1732
479
        return true;
1733
0
      return false;
1734
39.7k
    }
1735
39.7k
  }
1736
1737
  // not found
1738
0
  return false;
1739
39.7k
}
1740
1741
#ifndef CAPSTONE_DIET
1742
// given MCInst's id, find if this is a "repz ret" instruction
1743
// gcc generates "repz ret" (f3 c3) instructions in some cases as an
1744
// optimization for AMD platforms, see:
1745
// https://gcc.gnu.org/legacy-ml/gcc-patches/2003-05/msg02117.html
1746
static bool valid_ret_repz(cs_struct *h, unsigned int opcode)
1747
25.7k
{
1748
25.7k
  unsigned int id;
1749
25.7k
  unsigned int i = find_insn(opcode);
1750
1751
25.7k
  if (i != -1) {
1752
25.7k
    id = insns[i].mapid;
1753
25.7k
    return id == X86_INS_RET;
1754
25.7k
  }
1755
1756
  // not found
1757
0
  return false;
1758
25.7k
}
1759
#endif
1760
1761
// given MCInst's id, find out if this insn is valid for REPE prefix
1762
static bool valid_repe(cs_struct *h, unsigned int opcode)
1763
29.4k
{
1764
29.4k
  unsigned int id;
1765
29.4k
  unsigned int i = find_insn(opcode);
1766
29.4k
  if (i != -1) {
1767
29.4k
    id = insns[i].mapid;
1768
29.4k
    switch (id) {
1769
25.5k
    default:
1770
25.5k
      return false;
1771
1772
470
    case X86_INS_CMPSB:
1773
896
    case X86_INS_CMPSW:
1774
1.44k
    case X86_INS_CMPSQ:
1775
1776
1.87k
    case X86_INS_SCASB:
1777
2.30k
    case X86_INS_SCASW:
1778
2.70k
    case X86_INS_SCASQ:
1779
2.70k
      return true;
1780
1781
    // following are some confused instructions, which have the same
1782
    // mnemonics in 128bit media instructions. Intel is horribly crazy!
1783
753
    case X86_INS_CMPSD:
1784
753
      if (opcode == X86_CMPSL) // REP CMPSD
1785
472
        return true;
1786
281
      return false;
1787
1788
535
    case X86_INS_SCASD:
1789
535
      if (opcode == X86_SCASL) // REP SCASD
1790
535
        return true;
1791
0
      return false;
1792
29.4k
    }
1793
29.4k
  }
1794
1795
  // not found
1796
0
  return false;
1797
29.4k
}
1798
1799
// Given MCInst's id, find out if this insn is valid for NOTRACK prefix.
1800
// NOTRACK prefix is valid for CALL/JMP.
1801
static bool valid_notrack(cs_struct *h, unsigned int opcode)
1802
5.16k
{
1803
5.16k
  unsigned int id;
1804
5.16k
  unsigned int i = find_insn(opcode);
1805
5.16k
  if (i != -1) {
1806
5.16k
    id = insns[i].mapid;
1807
5.16k
    switch (id) {
1808
4.67k
    default:
1809
4.67k
      return false;
1810
65
    case X86_INS_CALL:
1811
482
    case X86_INS_JMP:
1812
482
      return true;
1813
5.16k
    }
1814
5.16k
  }
1815
1816
  // not found
1817
0
  return false;
1818
5.16k
}
1819
1820
#ifndef CAPSTONE_DIET
1821
// add *CX register to regs_read[] & regs_write[]
1822
static void add_cx(MCInst *MI)
1823
28.2k
{
1824
28.2k
  if (MI->csh->detail_opt) {
1825
28.2k
    x86_reg cx;
1826
1827
28.2k
    if (MI->csh->mode & CS_MODE_16)
1828
9.51k
      cx = X86_REG_CX;
1829
18.7k
    else if (MI->csh->mode & CS_MODE_32)
1830
6.65k
      cx = X86_REG_ECX;
1831
12.0k
    else // 64-bit
1832
12.0k
      cx = X86_REG_RCX;
1833
1834
28.2k
    MI->flat_insn->detail
1835
28.2k
      ->regs_read[MI->flat_insn->detail->regs_read_count] =
1836
28.2k
      cx;
1837
28.2k
    MI->flat_insn->detail->regs_read_count++;
1838
1839
28.2k
    MI->flat_insn->detail
1840
28.2k
      ->regs_write[MI->flat_insn->detail->regs_write_count] =
1841
28.2k
      cx;
1842
28.2k
    MI->flat_insn->detail->regs_write_count++;
1843
28.2k
  }
1844
28.2k
}
1845
#endif
1846
1847
// return true if we patch the mnemonic
1848
bool X86_lockrep(MCInst *MI, SStream *O)
1849
1.34M
{
1850
1.34M
  unsigned int opcode;
1851
1.34M
  bool res = false;
1852
1853
1.34M
  switch (MI->x86_prefix[0]) {
1854
1.19M
  default:
1855
1.19M
    break;
1856
1.19M
  case 0xf0:
1857
61.0k
#ifndef CAPSTONE_DIET
1858
61.0k
    if (MI->xAcquireRelease == 0xf2)
1859
1.01k
      SStream_concat(O, "xacquire|lock|");
1860
59.9k
    else if (MI->xAcquireRelease == 0xf3)
1861
1.33k
      SStream_concat(O, "xrelease|lock|");
1862
58.6k
    else
1863
58.6k
      SStream_concat(O, "lock|");
1864
61.0k
#endif
1865
61.0k
    break;
1866
49.0k
  case 0xf2: // repne
1867
49.0k
    opcode = MCInst_getOpcode(MI);
1868
1869
49.0k
#ifndef CAPSTONE_DIET // only care about memonic in standard (non-diet) mode
1870
49.0k
    if (xchg_mem(opcode) && MI->xAcquireRelease) {
1871
698
      SStream_concat(O, "xacquire|");
1872
48.3k
    } else if (valid_repne(MI->csh, opcode)) {
1873
14.3k
      SStream_concat(O, "repne|");
1874
14.3k
      add_cx(MI);
1875
34.0k
    } else if (valid_bnd(MI->csh, opcode)) {
1876
12.2k
      SStream_concat(O, "bnd|");
1877
21.7k
    } else {
1878
      // invalid prefix
1879
21.7k
      MI->x86_prefix[0] = 0;
1880
1881
      // handle special cases
1882
21.7k
#ifndef CAPSTONE_X86_REDUCE
1883
#if 0
1884
        if (opcode == X86_MULPDrr) {
1885
          MCInst_setOpcode(MI, X86_MULSDrr);
1886
          SStream_concat0(O, "mulsd\t");
1887
          res = true;
1888
        }
1889
#endif
1890
21.7k
#endif
1891
21.7k
    }
1892
#else // diet mode -> only patch opcode in special cases
1893
    if (!valid_repne(MI->csh, opcode)) {
1894
      MI->x86_prefix[0] = 0;
1895
    }
1896
#ifndef CAPSTONE_X86_REDUCE
1897
#if 0
1898
      // handle special cases
1899
      if (opcode == X86_MULPDrr) {
1900
        MCInst_setOpcode(MI, X86_MULSDrr);
1901
      }
1902
#endif
1903
#endif
1904
#endif
1905
49.0k
    break;
1906
1907
40.2k
  case 0xf3:
1908
40.2k
    opcode = MCInst_getOpcode(MI);
1909
1910
40.2k
#ifndef CAPSTONE_DIET // only care about memonic in standard (non-diet) mode
1911
40.2k
    if (xchg_mem(opcode) && MI->xAcquireRelease) {
1912
561
      SStream_concat(O, "xrelease|");
1913
39.7k
    } else if (valid_rep(MI->csh, opcode)) {
1914
10.2k
      SStream_concat(O, "rep|");
1915
10.2k
      add_cx(MI);
1916
29.4k
    } else if (valid_repe(MI->csh, opcode)) {
1917
3.70k
      SStream_concat(O, "repe|");
1918
3.70k
      add_cx(MI);
1919
25.7k
    } else if (valid_ret_repz(MI->csh, opcode)) {
1920
744
      SStream_concat(O, "repz|");
1921
25.0k
    } else {
1922
      // invalid prefix
1923
25.0k
      MI->x86_prefix[0] = 0;
1924
1925
      // handle special cases
1926
25.0k
#ifndef CAPSTONE_X86_REDUCE
1927
#if 0
1928
        // FIXME: remove this special case?
1929
        if (opcode == X86_MULPDrr) {
1930
          MCInst_setOpcode(MI, X86_MULSSrr);
1931
          SStream_concat0(O, "mulss\t");
1932
          res = true;
1933
        }
1934
#endif
1935
25.0k
#endif
1936
25.0k
    }
1937
#else // diet mode -> only patch opcode in special cases
1938
    if (!valid_rep(MI->csh, opcode) &&
1939
        !valid_repe(MI->csh, opcode)) {
1940
      MI->x86_prefix[0] = 0;
1941
    }
1942
#ifndef CAPSTONE_X86_REDUCE
1943
#if 0
1944
      // handle special cases
1945
      // FIXME: remove this special case?
1946
      if (opcode == X86_MULPDrr) {
1947
        MCInst_setOpcode(MI, X86_MULSSrr);
1948
      }
1949
#endif
1950
#endif
1951
#endif
1952
40.2k
    break;
1953
1.34M
  }
1954
1955
1.34M
  switch (MI->x86_prefix[1]) {
1956
1.33M
  default:
1957
1.33M
    break;
1958
1.33M
  case 0x3e:
1959
5.16k
    opcode = MCInst_getOpcode(MI);
1960
5.16k
    if (valid_notrack(MI->csh, opcode)) {
1961
482
      SStream_concat(O, "notrack|");
1962
482
    }
1963
5.16k
    break;
1964
1.34M
  }
1965
1966
  // copy normalized prefix[] back to x86.prefix[]
1967
1.34M
  if (MI->csh->detail_opt)
1968
1.34M
    memcpy(MI->flat_insn->detail->x86.prefix, MI->x86_prefix,
1969
1.34M
           ARR_SIZE(MI->x86_prefix));
1970
1971
1.34M
  return res;
1972
1.34M
}
1973
1974
void op_addReg(MCInst *MI, int reg)
1975
98.5k
{
1976
98.5k
  if (MI->csh->detail_opt) {
1977
98.5k
    MI->flat_insn->detail->x86
1978
98.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1979
98.5k
      .type = X86_OP_REG;
1980
98.5k
    MI->flat_insn->detail->x86
1981
98.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1982
98.5k
      .reg = reg;
1983
98.5k
    MI->flat_insn->detail->x86
1984
98.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1985
98.5k
      .size = MI->csh->regsize_map[reg];
1986
98.5k
    MI->flat_insn->detail->x86.op_count++;
1987
98.5k
  }
1988
1989
98.5k
  if (MI->op1_size == 0)
1990
63.6k
    MI->op1_size = MI->csh->regsize_map[reg];
1991
98.5k
}
1992
1993
void op_addImm(MCInst *MI, int v)
1994
6.58k
{
1995
6.58k
  if (MI->csh->detail_opt) {
1996
6.58k
    MI->flat_insn->detail->x86
1997
6.58k
      .operands[MI->flat_insn->detail->x86.op_count]
1998
6.58k
      .type = X86_OP_IMM;
1999
6.58k
    MI->flat_insn->detail->x86
2000
6.58k
      .operands[MI->flat_insn->detail->x86.op_count]
2001
6.58k
      .imm = v;
2002
    // if op_count > 0, then this operand's size is taken from the destination op
2003
6.58k
    if (MI->csh->syntax != CS_OPT_SYNTAX_ATT) {
2004
6.58k
      if (MI->flat_insn->detail->x86.op_count > 0)
2005
6.58k
        MI->flat_insn->detail->x86
2006
6.58k
          .operands[MI->flat_insn->detail->x86
2007
6.58k
                .op_count]
2008
6.58k
          .size =
2009
6.58k
          MI->flat_insn->detail->x86.operands[0]
2010
6.58k
            .size;
2011
0
      else
2012
0
        MI->flat_insn->detail->x86
2013
0
          .operands[MI->flat_insn->detail->x86
2014
0
                .op_count]
2015
0
          .size = MI->imm_size;
2016
6.58k
    } else
2017
0
      MI->has_imm = true;
2018
6.58k
    MI->flat_insn->detail->x86.op_count++;
2019
6.58k
  }
2020
2021
6.58k
  if (MI->op1_size == 0)
2022
0
    MI->op1_size = MI->imm_size;
2023
6.58k
}
2024
2025
void op_addXopCC(MCInst *MI, int v)
2026
4.00k
{
2027
4.00k
  if (MI->csh->detail_opt) {
2028
4.00k
    MI->flat_insn->detail->x86.xop_cc = v;
2029
4.00k
  }
2030
4.00k
}
2031
2032
void op_addSseCC(MCInst *MI, int v)
2033
0
{
2034
0
  if (MI->csh->detail_opt) {
2035
0
    MI->flat_insn->detail->x86.sse_cc = v;
2036
0
  }
2037
0
}
2038
2039
void op_addAvxCC(MCInst *MI, int v)
2040
20.2k
{
2041
20.2k
  if (MI->csh->detail_opt) {
2042
20.2k
    MI->flat_insn->detail->x86.avx_cc = v;
2043
20.2k
  }
2044
20.2k
}
2045
2046
void op_addAvxRoundingMode(MCInst *MI, int v)
2047
4.79k
{
2048
4.79k
  if (MI->csh->detail_opt) {
2049
4.79k
    MI->flat_insn->detail->x86.avx_rm = v;
2050
4.79k
  }
2051
4.79k
}
2052
2053
// below functions supply details to X86GenAsmWriter*.inc
2054
void op_addAvxZeroOpmask(MCInst *MI)
2055
13.9k
{
2056
13.9k
  if (MI->csh->detail_opt) {
2057
    // link with the previous operand
2058
13.9k
    MI->flat_insn->detail->x86
2059
13.9k
      .operands[MI->flat_insn->detail->x86.op_count - 1]
2060
13.9k
      .avx_zero_opmask = true;
2061
13.9k
  }
2062
13.9k
}
2063
2064
void op_addAvxSae(MCInst *MI)
2065
12.0k
{
2066
12.0k
  if (MI->csh->detail_opt) {
2067
12.0k
    MI->flat_insn->detail->x86.avx_sae = true;
2068
12.0k
  }
2069
12.0k
}
2070
2071
void op_addAvxBroadcast(MCInst *MI, x86_avx_bcast v)
2072
16.6k
{
2073
16.6k
  if (MI->csh->detail_opt) {
2074
    // link with the previous operand
2075
16.6k
    MI->flat_insn->detail->x86
2076
16.6k
      .operands[MI->flat_insn->detail->x86.op_count - 1]
2077
16.6k
      .avx_bcast = v;
2078
16.6k
  }
2079
16.6k
}
2080
2081
#ifndef CAPSTONE_DIET
2082
// map instruction to its characteristics
2083
typedef struct insn_op {
2084
  uint64_t flags; // how this instruction update EFLAGS(arithmetic instructions) of FPU FLAGS(for FPU instructions)
2085
  uint8_t access[6];
2086
} insn_op;
2087
2088
static const insn_op insn_ops[] = {
2089
#ifdef CAPSTONE_X86_REDUCE
2090
#include "X86MappingInsnOp_reduce.inc"
2091
#else
2092
#include "X86MappingInsnOp.inc"
2093
#endif
2094
};
2095
2096
// given internal insn id, return operand access info
2097
const uint8_t *X86_get_op_access(cs_struct *h, unsigned int id,
2098
         uint64_t *eflags)
2099
3.27M
{
2100
3.27M
  unsigned int i = find_insn(id);
2101
3.27M
  if (i != -1) {
2102
3.27M
    *eflags = insn_ops[i].flags;
2103
3.27M
    return insn_ops[i].access;
2104
3.27M
  }
2105
2106
0
  return NULL;
2107
3.27M
}
2108
2109
void X86_reg_access(const cs_insn *insn, cs_regs regs_read,
2110
        uint8_t *regs_read_count, cs_regs regs_write,
2111
        uint8_t *regs_write_count)
2112
0
{
2113
0
  uint8_t i;
2114
0
  uint8_t read_count, write_count;
2115
0
  cs_x86 *x86 = &(insn->detail->x86);
2116
2117
0
  read_count = insn->detail->regs_read_count;
2118
0
  write_count = insn->detail->regs_write_count;
2119
2120
  // implicit registers
2121
0
  memcpy(regs_read, insn->detail->regs_read,
2122
0
         read_count * sizeof(insn->detail->regs_read[0]));
2123
0
  memcpy(regs_write, insn->detail->regs_write,
2124
0
         write_count * sizeof(insn->detail->regs_write[0]));
2125
2126
  // explicit registers
2127
0
  for (i = 0; i < x86->op_count; i++) {
2128
0
    cs_x86_op *op = &(x86->operands[i]);
2129
0
    switch ((int)op->type) {
2130
0
    case X86_OP_REG:
2131
0
      if ((op->access & CS_AC_READ) &&
2132
0
          !arr_exist(regs_read, read_count, op->reg)) {
2133
0
        regs_read[read_count] = op->reg;
2134
0
        read_count++;
2135
0
      }
2136
0
      if ((op->access & CS_AC_WRITE) &&
2137
0
          !arr_exist(regs_write, write_count, op->reg)) {
2138
0
        regs_write[write_count] = op->reg;
2139
0
        write_count++;
2140
0
      }
2141
0
      break;
2142
0
    case X86_OP_MEM:
2143
      // registers appeared in memory references always being read
2144
0
      if ((op->mem.segment != X86_REG_INVALID)) {
2145
0
        regs_read[read_count] = op->mem.segment;
2146
0
        read_count++;
2147
0
      }
2148
0
      if ((op->mem.base != X86_REG_INVALID) &&
2149
0
          !arr_exist(regs_read, read_count, op->mem.base)) {
2150
0
        regs_read[read_count] = op->mem.base;
2151
0
        read_count++;
2152
0
      }
2153
0
      if ((op->mem.index != X86_REG_INVALID) &&
2154
0
          !arr_exist(regs_read, read_count, op->mem.index)) {
2155
0
        regs_read[read_count] = op->mem.index;
2156
0
        read_count++;
2157
0
      }
2158
0
    default:
2159
0
      break;
2160
0
    }
2161
0
  }
2162
2163
0
  *regs_read_count = read_count;
2164
0
  *regs_write_count = write_count;
2165
0
}
2166
#endif
2167
2168
// map immediate size to instruction id
2169
// this array is sorted for binary searching
2170
static const struct size_id {
2171
  uint8_t enc_size;
2172
  uint8_t size;
2173
  uint16_t id;
2174
} x86_imm_size[] = {
2175
#include "X86ImmSize.inc"
2176
};
2177
2178
// given the instruction name, return the size of its immediate operand (or 0)
2179
uint8_t X86_immediate_size(unsigned int id, uint8_t *enc_size)
2180
195k
{
2181
  // binary searching since the IDs are sorted in order
2182
195k
  unsigned int left, right, m;
2183
2184
195k
  right = ARR_SIZE(x86_imm_size) - 1;
2185
2186
195k
  if (id < x86_imm_size[0].id || id > x86_imm_size[right].id)
2187
    // not found
2188
0
    return 0;
2189
2190
195k
  left = 0;
2191
2192
1.52M
  while (left <= right) {
2193
1.45M
    m = (left + right) / 2;
2194
1.45M
    if (id == x86_imm_size[m].id) {
2195
124k
      if (enc_size != NULL)
2196
123k
        *enc_size = x86_imm_size[m].enc_size;
2197
2198
124k
      return x86_imm_size[m].size;
2199
124k
    }
2200
2201
1.33M
    if (id > x86_imm_size[m].id)
2202
642k
      left = m + 1;
2203
689k
    else {
2204
689k
      if (m == 0)
2205
0
        break;
2206
689k
      right = m - 1;
2207
689k
    }
2208
1.33M
  }
2209
2210
  // not found
2211
71.0k
  return 0;
2212
195k
}
2213
2214
#define GET_REGINFO_ENUM
2215
#include "X86GenRegisterInfo.inc"
2216
2217
// map internal register id to public register id
2218
static const struct register_map {
2219
  unsigned short id;
2220
  unsigned short pub_id;
2221
} reg_map[] = {
2222
  // first dummy map
2223
  { 0, 0 },
2224
#include "X86MappingReg.inc"
2225
};
2226
2227
// return 0 on invalid input, or public register ID otherwise
2228
// NOTE: reg_map is sorted in order of internal register
2229
unsigned short X86_register_map(unsigned short id)
2230
3.67M
{
2231
3.67M
  if (id < ARR_SIZE(reg_map))
2232
3.67M
    return reg_map[id].pub_id;
2233
2234
0
  return 0;
2235
3.67M
}
2236
2237
/// The post-printer function. Used to fixup flaws in the disassembly information
2238
/// of certain instructions.
2239
void X86_postprinter(csh handle, cs_insn *insn, SStream *mnem, MCInst *mci)
2240
1.34M
{
2241
1.34M
  if (!insn || !insn->detail) {
2242
0
    return;
2243
0
  }
2244
1.34M
  switch (insn->id) {
2245
1.32M
  default:
2246
1.32M
    break;
2247
1.32M
  case X86_INS_RCL:
2248
    // Addmissing 1 immediate
2249
15.4k
    if (insn->detail->x86.op_count > 1) {
2250
14.1k
      return;
2251
14.1k
    }
2252
1.31k
    insn->detail->x86.operands[1].imm = 1;
2253
1.31k
    insn->detail->x86.operands[1].type = X86_OP_IMM;
2254
1.31k
    insn->detail->x86.operands[1].access = CS_AC_READ;
2255
1.31k
    insn->detail->x86.op_count++;
2256
1.31k
    break;
2257
1.34M
  }
2258
1.34M
}
2259
2260
#endif