Coverage Report

Created: 2025-08-28 06:43

/src/capstonev5/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an AArch64 MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
/* Capstone Disassembly Engine */
15
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2016 */
16
17
#ifdef CAPSTONE_HAS_ARM64
18
19
#include <capstone/platform.h>
20
#include <stdio.h>
21
#include <stdlib.h>
22
23
#include "AArch64InstPrinter.h"
24
#include "AArch64Disassembler.h"
25
#include "AArch64BaseInfo.h"
26
#include "../../utils.h"
27
#include "../../MCInst.h"
28
#include "../../SStream.h"
29
#include "../../MCRegisterInfo.h"
30
#include "../../MathExtras.h"
31
32
#include "AArch64Mapping.h"
33
#include "AArch64AddressingModes.h"
34
35
#define GET_REGINFO_ENUM
36
#include "AArch64GenRegisterInfo.inc"
37
38
#define GET_INSTRINFO_ENUM
39
#include "AArch64GenInstrInfo.inc"
40
41
#include "AArch64GenSubtargetInfo.inc"
42
43
44
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
45
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O);
46
static bool printSysAlias(MCInst *MI, SStream *O);
47
static char *printAliasInstr(MCInst *MI, SStream *OS, MCRegisterInfo *MRI);
48
static void printInstruction(MCInst *MI, SStream *O);
49
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O);
50
static void printCustomAliasOperand(MCInst *MI, uint64_t Address, unsigned OpIdx,
51
    unsigned PrintMethodIdx, SStream *OS);
52
53
54
static cs_ac_type get_op_access(cs_struct *h, unsigned int id, unsigned int index)
55
1.27M
{
56
1.27M
#ifndef CAPSTONE_DIET
57
1.27M
  const uint8_t *arr = AArch64_get_op_access(h, id);
58
59
1.27M
  if (arr[index] == CS_AC_IGNORE)
60
0
    return 0;
61
62
1.27M
  return arr[index];
63
#else
64
  return 0;
65
#endif
66
1.27M
}
67
68
static void op_addImm(MCInst *MI, int v)
69
3.87k
{
70
3.87k
  if (MI->csh->detail) {
71
3.87k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
72
3.87k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = v;
73
3.87k
    MI->flat_insn->detail->arm64.op_count++;
74
3.87k
  }
75
3.87k
}
76
77
static void set_sme_index(MCInst *MI, bool status)
78
13.6k
{
79
  // Doing SME Index operand
80
13.6k
  MI->csh->doing_SME_Index = status;
81
82
13.6k
  if (MI->csh->detail != CS_OPT_ON)
83
0
    return;
84
85
13.6k
  if (status) {
86
10.5k
    unsigned prevOpNum = MI->flat_insn->detail->arm64.op_count - 1; 
87
10.5k
    unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, prevOpNum));
88
    // Replace previous SME register operand with an OP_SME_INDEX operand
89
10.5k
    MI->flat_insn->detail->arm64.operands[prevOpNum].type = ARM64_OP_SME_INDEX;
90
10.5k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.reg = Reg;
91
10.5k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.base = ARM64_REG_INVALID;
92
10.5k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.disp = 0;
93
10.5k
  }
94
13.6k
}
95
96
static void set_mem_access(MCInst *MI, bool status)
97
441k
{
98
  // If status == false, check if this is meant for SME_index
99
441k
  if(!status && MI->csh->doing_SME_Index) {
100
7.53k
    MI->csh->doing_SME_Index = status;
101
7.53k
    return;
102
7.53k
  }
103
104
  // Doing Memory Operation
105
433k
  MI->csh->doing_mem = status;
106
107
108
433k
  if (MI->csh->detail != CS_OPT_ON)
109
0
    return;
110
111
433k
  if (status) {
112
216k
#ifndef CAPSTONE_DIET
113
216k
    uint8_t access;
114
216k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
115
216k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
116
216k
    MI->ac_idx++;
117
216k
#endif
118
216k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_MEM;
119
216k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = ARM64_REG_INVALID;
120
216k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = ARM64_REG_INVALID;
121
216k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = 0;
122
216k
  } else {
123
    // done, create the next operand slot
124
216k
    MI->flat_insn->detail->arm64.op_count++;
125
216k
  }
126
433k
}
127
128
void AArch64_printInst(MCInst *MI, SStream *O, void *Info)
129
433k
{
130
  // Check for special encodings and print the canonical alias instead.
131
433k
  unsigned Opcode = MCInst_getOpcode(MI);
132
433k
  int LSB, Width;
133
433k
  char *mnem;
134
135
  // printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
136
137
433k
  if (Opcode == AArch64_SYSxt && printSysAlias(MI, O))
138
984
    return;
139
140
  // SBFM/UBFM should print to a nicer aliased form if possible.
141
432k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
142
432k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
143
3.66k
    bool IsSigned = (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri);
144
3.66k
    bool Is64Bit = (Opcode == AArch64_SBFMXri || Opcode == AArch64_UBFMXri);
145
146
3.66k
    MCOperand *Op0 = MCInst_getOperand(MI, 0);
147
3.66k
    MCOperand *Op1 = MCInst_getOperand(MI, 1);
148
3.66k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
149
3.66k
    MCOperand *Op3 = MCInst_getOperand(MI, 3);
150
151
3.66k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 && MCOperand_isImm(Op3)) {
152
2.88k
      const char *AsmMnemonic = NULL;
153
154
2.88k
      switch (MCOperand_getImm(Op3)) {
155
737
        default:
156
737
          break;
157
158
1.22k
        case 7:
159
1.22k
          if (IsSigned)
160
965
            AsmMnemonic = "sxtb";
161
262
          else if (!Is64Bit)
162
67
            AsmMnemonic = "uxtb";
163
1.22k
          break;
164
165
364
        case 15:
166
364
          if (IsSigned)
167
260
            AsmMnemonic = "sxth";
168
104
          else if (!Is64Bit)
169
38
            AsmMnemonic = "uxth";
170
364
          break;
171
172
555
        case 31:
173
          // *xtw is only valid for signed 64-bit operations.
174
555
          if (Is64Bit && IsSigned)
175
451
            AsmMnemonic = "sxtw";
176
555
          break;
177
2.88k
      }
178
179
2.88k
      if (AsmMnemonic) {
180
1.78k
        SStream_concat(O, "%s\t%s, %s", AsmMnemonic,
181
1.78k
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
182
1.78k
            getRegisterName(getWRegFromXReg(MCOperand_getReg(Op1)), AArch64_NoRegAltName));
183
184
1.78k
        if (MI->csh->detail) {
185
1.78k
#ifndef CAPSTONE_DIET
186
1.78k
          uint8_t access;
187
1.78k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
188
1.78k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
189
1.78k
          MI->ac_idx++;
190
1.78k
#endif
191
1.78k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
192
1.78k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
193
1.78k
          MI->flat_insn->detail->arm64.op_count++;
194
1.78k
#ifndef CAPSTONE_DIET
195
1.78k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
196
1.78k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
197
1.78k
          MI->ac_idx++;
198
1.78k
#endif
199
1.78k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
200
1.78k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = getWRegFromXReg(MCOperand_getReg(Op1));
201
1.78k
          MI->flat_insn->detail->arm64.op_count++;
202
1.78k
        }
203
204
1.78k
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
205
206
1.78k
        return;
207
1.78k
      }
208
2.88k
    }
209
210
    // All immediate shifts are aliases, implemented using the Bitfield
211
    // instruction. In all cases the immediate shift amount shift must be in
212
    // the range 0 to (reg.size -1).
213
1.88k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
214
1.88k
      const char *AsmMnemonic = NULL;
215
1.88k
      int shift = 0;
216
1.88k
      int immr = (int)MCOperand_getImm(Op2);
217
1.88k
      int imms = (int)MCOperand_getImm(Op3);
218
219
1.88k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F && ((imms + 1) == immr)) {
220
66
        AsmMnemonic = "lsl";
221
66
        shift = 31 - imms;
222
1.82k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
223
1.82k
          ((imms + 1 == immr))) {
224
70
        AsmMnemonic = "lsl";
225
70
        shift = 63 - imms;
226
1.75k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
227
151
        AsmMnemonic = "lsr";
228
151
        shift = immr;
229
1.60k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
230
18
        AsmMnemonic = "lsr";
231
18
        shift = immr;
232
1.58k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
233
67
        AsmMnemonic = "asr";
234
67
        shift = immr;
235
1.51k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
236
71
        AsmMnemonic = "asr";
237
71
        shift = immr;
238
71
      }
239
240
1.88k
      if (AsmMnemonic) {
241
443
        SStream_concat(O, "%s\t%s, %s, ", AsmMnemonic,
242
443
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
243
443
            getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
244
245
443
        printInt32Bang(O, shift);
246
247
443
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
248
249
443
        if (MI->csh->detail) {
250
443
#ifndef CAPSTONE_DIET
251
443
          uint8_t access;
252
443
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
253
443
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
254
443
          MI->ac_idx++;
255
443
#endif
256
443
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
257
443
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
258
443
          MI->flat_insn->detail->arm64.op_count++;
259
443
#ifndef CAPSTONE_DIET
260
443
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
261
443
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
262
443
          MI->ac_idx++;
263
443
#endif
264
443
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
265
443
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
266
443
          MI->flat_insn->detail->arm64.op_count++;
267
443
#ifndef CAPSTONE_DIET
268
443
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
269
443
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
270
443
          MI->ac_idx++;
271
443
#endif
272
443
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
273
443
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = shift;
274
443
          MI->flat_insn->detail->arm64.op_count++;
275
443
        }
276
277
443
        return;
278
443
      }
279
1.88k
    }
280
281
    // SBFIZ/UBFIZ aliases
282
1.44k
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
283
396
      SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfiz" : "ubfiz"),
284
396
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
285
396
          getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
286
287
396
      printInt32Bang(O, (int)((Is64Bit ? 64 : 32) - MCOperand_getImm(Op2)));
288
289
396
      SStream_concat0(O, ", ");
290
291
396
      printInt32Bang(O, (int)MCOperand_getImm(Op3) + 1);
292
293
396
      MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfiz" : "ubfiz"));
294
295
396
      if (MI->csh->detail) {
296
396
#ifndef CAPSTONE_DIET
297
396
        uint8_t access;
298
396
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
299
396
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
300
396
        MI->ac_idx++;
301
396
#endif
302
396
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
303
396
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
304
396
        MI->flat_insn->detail->arm64.op_count++;
305
396
#ifndef CAPSTONE_DIET
306
396
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
307
396
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
308
396
        MI->ac_idx++;
309
396
#endif
310
396
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
311
396
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
312
396
        MI->flat_insn->detail->arm64.op_count++;
313
396
#ifndef CAPSTONE_DIET
314
396
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
315
396
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
316
396
        MI->ac_idx++;
317
396
#endif
318
396
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
319
396
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (Is64Bit ? 64 : 32) - (int)MCOperand_getImm(Op2);
320
396
        MI->flat_insn->detail->arm64.op_count++;
321
396
#ifndef CAPSTONE_DIET
322
396
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
323
396
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
324
396
        MI->ac_idx++;
325
396
#endif
326
396
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
327
396
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) + 1;
328
396
        MI->flat_insn->detail->arm64.op_count++;
329
396
      }
330
331
396
      return;
332
396
    }
333
334
    // Otherwise SBFX/UBFX is the preferred form
335
1.04k
    SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfx" : "ubfx"),
336
1.04k
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
337
1.04k
        getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
338
339
1.04k
    printInt32Bang(O, (int)MCOperand_getImm(Op2));
340
1.04k
    SStream_concat0(O, ", ");
341
1.04k
    printInt32Bang(O, (int)MCOperand_getImm(Op3) - (int)MCOperand_getImm(Op2) + 1);
342
343
1.04k
    MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfx" : "ubfx"));
344
345
1.04k
    if (MI->csh->detail) {
346
1.04k
#ifndef CAPSTONE_DIET
347
1.04k
      uint8_t access;
348
1.04k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
349
1.04k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
350
1.04k
      MI->ac_idx++;
351
1.04k
#endif
352
1.04k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
353
1.04k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
354
1.04k
      MI->flat_insn->detail->arm64.op_count++;
355
1.04k
#ifndef CAPSTONE_DIET
356
1.04k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
357
1.04k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
358
1.04k
      MI->ac_idx++;
359
1.04k
#endif
360
1.04k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
361
1.04k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
362
1.04k
      MI->flat_insn->detail->arm64.op_count++;
363
1.04k
#ifndef CAPSTONE_DIET
364
1.04k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
365
1.04k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
366
1.04k
      MI->ac_idx++;
367
1.04k
#endif
368
1.04k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
369
1.04k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op2);
370
1.04k
      MI->flat_insn->detail->arm64.op_count++;
371
1.04k
#ifndef CAPSTONE_DIET
372
1.04k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
373
1.04k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
374
1.04k
      MI->ac_idx++;
375
1.04k
#endif
376
1.04k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
377
1.04k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) - MCOperand_getImm(Op2) + 1;
378
1.04k
      MI->flat_insn->detail->arm64.op_count++;
379
1.04k
    }
380
381
1.04k
    return;
382
1.44k
  }
383
384
429k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
385
1.13k
    MCOperand *Op0 = MCInst_getOperand(MI, 0); // Op1 == Op0
386
1.13k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
387
1.13k
    int ImmR = (int)MCOperand_getImm(MCInst_getOperand(MI, 3));
388
1.13k
    int ImmS = (int)MCOperand_getImm(MCInst_getOperand(MI, 4));
389
390
1.13k
    if ((MCOperand_getReg(Op2) == AArch64_WZR || MCOperand_getReg(Op2) == AArch64_XZR) &&
391
1.13k
        (ImmR == 0 || ImmS < ImmR)) {
392
      // BFC takes precedence over its entire range, sligtly differently to BFI.
393
388
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
394
388
      int LSB = (BitWidth - ImmR) % BitWidth;
395
388
      int Width = ImmS + 1;
396
397
388
      SStream_concat(O, "bfc\t%s, ",
398
388
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName));
399
400
388
      printInt32Bang(O, LSB);
401
388
      SStream_concat0(O, ", ");
402
388
      printInt32Bang(O, Width);
403
388
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfc"));
404
405
388
      if (MI->csh->detail) {
406
388
#ifndef CAPSTONE_DIET
407
388
        uint8_t access;
408
388
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
409
388
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
410
388
        MI->ac_idx++;
411
388
#endif
412
388
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
413
388
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
414
388
        MI->flat_insn->detail->arm64.op_count++;
415
416
388
#ifndef CAPSTONE_DIET
417
388
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
418
388
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
419
388
        MI->ac_idx++;
420
388
#endif
421
388
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
422
388
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
423
388
        MI->flat_insn->detail->arm64.op_count++;
424
388
#ifndef CAPSTONE_DIET
425
388
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
426
388
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
427
388
        MI->ac_idx++;
428
388
#endif
429
388
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
430
388
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
431
388
        MI->flat_insn->detail->arm64.op_count++;
432
388
      }
433
434
388
      return;
435
745
    } else if (ImmS < ImmR) {
436
      // BFI alias
437
347
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
438
347
      LSB = (BitWidth - ImmR) % BitWidth;
439
347
      Width = ImmS + 1;
440
441
347
      SStream_concat(O, "bfi\t%s, %s, ",
442
347
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
443
347
          getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
444
445
347
      printInt32Bang(O, LSB);
446
347
      SStream_concat0(O, ", ");
447
347
      printInt32Bang(O, Width);
448
449
347
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfi"));
450
451
347
      if (MI->csh->detail) {
452
347
#ifndef CAPSTONE_DIET
453
347
        uint8_t access;
454
347
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
455
347
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
456
347
        MI->ac_idx++;
457
347
#endif
458
347
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
459
347
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
460
347
        MI->flat_insn->detail->arm64.op_count++;
461
347
#ifndef CAPSTONE_DIET
462
347
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
463
347
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
464
347
        MI->ac_idx++;
465
347
#endif
466
347
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
467
347
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
468
347
        MI->flat_insn->detail->arm64.op_count++;
469
347
#ifndef CAPSTONE_DIET
470
347
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
471
347
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
472
347
        MI->ac_idx++;
473
347
#endif
474
347
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
475
347
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
476
347
        MI->flat_insn->detail->arm64.op_count++;
477
347
#ifndef CAPSTONE_DIET
478
347
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
479
347
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
480
347
        MI->ac_idx++;
481
347
#endif
482
347
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
483
347
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
484
347
        MI->flat_insn->detail->arm64.op_count++;
485
347
      }
486
487
347
      return;
488
347
    }
489
490
398
    LSB = ImmR;
491
398
    Width = ImmS - ImmR + 1;
492
    // Otherwise BFXIL the preferred form
493
398
    SStream_concat(O, "bfxil\t%s, %s, ",
494
398
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
495
398
        getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
496
497
398
    printInt32Bang(O, LSB);
498
398
    SStream_concat0(O, ", ");
499
398
    printInt32Bang(O, Width);
500
501
398
    MCInst_setOpcodePub(MI, AArch64_map_insn("bfxil"));
502
503
398
    if (MI->csh->detail) {
504
398
#ifndef CAPSTONE_DIET
505
398
      uint8_t access;
506
398
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
507
398
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
508
398
      MI->ac_idx++;
509
398
#endif
510
398
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
511
398
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
512
398
      MI->flat_insn->detail->arm64.op_count++;
513
398
#ifndef CAPSTONE_DIET
514
398
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
515
398
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
516
398
      MI->ac_idx++;
517
398
#endif
518
398
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
519
398
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
520
398
      MI->flat_insn->detail->arm64.op_count++;
521
398
#ifndef CAPSTONE_DIET
522
398
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
523
398
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
524
398
      MI->ac_idx++;
525
398
#endif
526
398
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
527
398
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
528
398
      MI->flat_insn->detail->arm64.op_count++;
529
398
#ifndef CAPSTONE_DIET
530
398
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
531
398
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
532
398
      MI->ac_idx++;
533
398
#endif
534
398
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
535
398
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
536
398
      MI->flat_insn->detail->arm64.op_count++;
537
398
    }
538
539
398
    return;
540
1.13k
  }
541
542
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but their
543
  // domains overlap so they need to be prioritized. The chain is "MOVZ lsl #0 >
544
  // MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest instruction
545
  // that can represent the move is the MOV alias, and the rest get printed
546
  // normally.
547
428k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
548
428k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
549
616
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
550
616
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
551
616
    uint64_t Value = (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift;
552
553
616
    if (isMOVZMovAlias(Value, Shift,
554
616
          Opcode == AArch64_MOVZXi ? 64 : 32)) {
555
517
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
556
557
517
      printInt64Bang(O, SignExtend64(Value, RegWidth));
558
559
517
      if (MI->csh->detail) {
560
517
#ifndef CAPSTONE_DIET
561
517
        uint8_t access;
562
517
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
563
517
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
564
517
        MI->ac_idx++;
565
517
#endif
566
517
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
567
517
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
568
517
        MI->flat_insn->detail->arm64.op_count++;
569
570
517
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
571
517
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
572
517
        MI->flat_insn->detail->arm64.op_count++;
573
517
      }
574
575
517
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
576
577
517
      return;
578
517
    }
579
616
  }
580
581
427k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
582
427k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
583
1.64k
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
584
1.64k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
585
1.64k
    uint64_t Value = ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift);
586
587
1.64k
    if (RegWidth == 32)
588
352
      Value = Value & 0xffffffff;
589
590
1.64k
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
591
1.07k
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
592
593
1.07k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
594
595
1.07k
      if (MI->csh->detail) {
596
1.07k
#ifndef CAPSTONE_DIET
597
1.07k
        uint8_t access;
598
1.07k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
599
1.07k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
600
1.07k
        MI->ac_idx++;
601
1.07k
#endif
602
1.07k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
603
1.07k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
604
1.07k
        MI->flat_insn->detail->arm64.op_count++;
605
606
1.07k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
607
1.07k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
608
1.07k
        MI->flat_insn->detail->arm64.op_count++;
609
1.07k
      }
610
611
1.07k
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
612
613
1.07k
      return;
614
1.07k
    }
615
1.64k
  }
616
617
426k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
618
426k
      (MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_XZR ||
619
2.05k
       MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_WZR) &&
620
426k
      MCOperand_isImm(MCInst_getOperand(MI, 2))) {
621
641
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
622
641
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
623
641
        MCOperand_getImm(MCInst_getOperand(MI, 2)), RegWidth);
624
641
    SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
625
626
641
    printInt64Bang(O, SignExtend64(Value, RegWidth));
627
628
641
    if (MI->csh->detail) {
629
641
#ifndef CAPSTONE_DIET
630
641
      uint8_t access;
631
641
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
632
641
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
633
641
      MI->ac_idx++;
634
641
#endif
635
641
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
636
641
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
637
641
      MI->flat_insn->detail->arm64.op_count++;
638
639
641
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
640
641
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
641
641
      MI->flat_insn->detail->arm64.op_count++;
642
641
    }
643
644
641
    MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
645
646
641
    return;
647
641
  }
648
649
  // Instruction TSB is specified as a one operand instruction, but 'csync' is
650
  // not encoded, so for printing it is treated as a special case here:
651
425k
  if (Opcode == AArch64_TSB) {
652
151
    SStream_concat0(O, "tsb\tcsync");
653
151
    MCInst_setOpcodePub(MI, AArch64_map_insn("tsb"));
654
151
    return;
655
151
  }
656
657
425k
  MI->MRI = Info;
658
659
425k
  mnem = printAliasInstr(MI, O, (MCRegisterInfo *)Info);
660
425k
  if (mnem) {
661
56.3k
    MCInst_setOpcodePub(MI, AArch64_map_insn(mnem));
662
56.3k
    cs_mem_free(mnem);
663
664
56.3k
    switch(MCInst_getOpcode(MI)) {
665
33.3k
      default: break;
666
33.3k
      case AArch64_LD1i8_POST:
667
784
        arm64_op_addImm(MI, 1);
668
784
        break;
669
338
      case AArch64_LD1i16_POST:
670
338
        arm64_op_addImm(MI, 2);
671
338
        break;
672
1.07k
      case AArch64_LD1i32_POST:
673
1.07k
        arm64_op_addImm(MI, 4);
674
1.07k
        break;
675
35
      case AArch64_LD1Onev1d_POST:
676
374
      case AArch64_LD1Onev2s_POST:
677
500
      case AArch64_LD1Onev4h_POST:
678
742
      case AArch64_LD1Onev8b_POST:
679
2.36k
      case AArch64_LD1i64_POST:
680
2.36k
        arm64_op_addImm(MI, 8);
681
2.36k
        break;
682
110
      case AArch64_LD1Onev16b_POST:
683
186
      case AArch64_LD1Onev2d_POST:
684
416
      case AArch64_LD1Onev4s_POST:
685
476
      case AArch64_LD1Onev8h_POST:
686
545
      case AArch64_LD1Twov1d_POST:
687
579
      case AArch64_LD1Twov2s_POST:
688
754
      case AArch64_LD1Twov4h_POST:
689
1.39k
      case AArch64_LD1Twov8b_POST:
690
1.39k
        arm64_op_addImm(MI, 16);
691
1.39k
        break;
692
124
      case AArch64_LD1Threev1d_POST:
693
456
      case AArch64_LD1Threev2s_POST:
694
1.36k
      case AArch64_LD1Threev4h_POST:
695
2.24k
      case AArch64_LD1Threev8b_POST:
696
2.24k
        arm64_op_addImm(MI, 24);
697
2.24k
        break;
698
204
      case AArch64_LD1Fourv1d_POST:
699
394
      case AArch64_LD1Fourv2s_POST:
700
698
      case AArch64_LD1Fourv4h_POST:
701
757
      case AArch64_LD1Fourv8b_POST:
702
848
      case AArch64_LD1Twov16b_POST:
703
997
      case AArch64_LD1Twov2d_POST:
704
1.15k
      case AArch64_LD1Twov4s_POST:
705
1.26k
      case AArch64_LD1Twov8h_POST:
706
1.26k
        arm64_op_addImm(MI, 32);
707
1.26k
        break;
708
380
      case AArch64_LD1Threev16b_POST:
709
653
      case AArch64_LD1Threev2d_POST:
710
1.41k
      case AArch64_LD1Threev4s_POST:
711
1.81k
      case AArch64_LD1Threev8h_POST:
712
1.81k
         arm64_op_addImm(MI, 48);
713
1.81k
         break;
714
113
      case AArch64_LD1Fourv16b_POST:
715
315
      case AArch64_LD1Fourv2d_POST:
716
980
      case AArch64_LD1Fourv4s_POST:
717
1.58k
      case AArch64_LD1Fourv8h_POST:
718
1.58k
        arm64_op_addImm(MI, 64);
719
1.58k
        break;
720
69
      case AArch64_UMOVvi64:
721
69
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1D);
722
69
        break;
723
34
      case AArch64_UMOVvi32:
724
34
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1S);
725
34
        break;
726
144
      case AArch64_INSvi8gpr:
727
162
      case AArch64_DUP_ZI_B:
728
263
      case AArch64_CPY_ZPmI_B:
729
605
      case AArch64_CPY_ZPzI_B:
730
675
      case AArch64_CPY_ZPmV_B:
731
803
      case AArch64_CPY_ZPmR_B:
732
933
      case AArch64_DUP_ZR_B:
733
933
        if (MI->csh->detail) {
734
933
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
735
933
        }
736
933
        break;
737
36
      case AArch64_INSvi16gpr:
738
106
      case AArch64_DUP_ZI_H:
739
242
      case AArch64_CPY_ZPmI_H:
740
354
      case AArch64_CPY_ZPzI_H:
741
512
      case AArch64_CPY_ZPmV_H:
742
554
      case AArch64_CPY_ZPmR_H:
743
1.92k
      case AArch64_DUP_ZR_H:
744
1.99k
      case AArch64_FCPY_ZPmI_H:
745
2.23k
      case AArch64_FDUP_ZI_H:
746
2.23k
        if (MI->csh->detail) {
747
2.23k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
748
2.23k
        }
749
2.23k
        break;
750
69
      case AArch64_INSvi32gpr:
751
103
      case AArch64_DUP_ZI_S:
752
169
      case AArch64_CPY_ZPmI_S:
753
436
      case AArch64_CPY_ZPzI_S:
754
506
      case AArch64_CPY_ZPmV_S:
755
588
      case AArch64_CPY_ZPmR_S:
756
1.25k
      case AArch64_DUP_ZR_S:
757
1.27k
      case AArch64_FCPY_ZPmI_S:
758
1.31k
      case AArch64_FDUP_ZI_S:
759
1.31k
        if (MI->csh->detail) {
760
1.31k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
761
1.31k
        }
762
1.31k
        break;
763
310
      case AArch64_INSvi64gpr:
764
344
      case AArch64_DUP_ZI_D:
765
687
      case AArch64_CPY_ZPmI_D:
766
1.52k
      case AArch64_CPY_ZPzI_D:
767
1.55k
      case AArch64_CPY_ZPmV_D:
768
1.60k
      case AArch64_CPY_ZPmR_D:
769
1.82k
      case AArch64_DUP_ZR_D:
770
2.30k
      case AArch64_FCPY_ZPmI_D:
771
2.44k
      case AArch64_FDUP_ZI_D:
772
2.44k
        if (MI->csh->detail) {
773
2.44k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
774
2.44k
        }
775
2.44k
        break;
776
145
      case AArch64_INSvi8lane:
777
215
      case AArch64_ORR_PPzPP:
778
317
      case AArch64_ORRS_PPzPP:
779
317
        if (MI->csh->detail) {
780
317
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
781
317
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
782
317
        }
783
317
        break;
784
121
      case AArch64_INSvi16lane:
785
121
        if (MI->csh->detail) {
786
121
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
787
121
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
788
121
        }
789
121
         break;
790
73
      case AArch64_INSvi32lane:
791
73
        if (MI->csh->detail) {
792
73
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
793
73
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
794
73
        }
795
73
        break;
796
35
      case AArch64_INSvi64lane:
797
70
      case AArch64_ORR_ZZZ:
798
70
        if (MI->csh->detail) {
799
70
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
800
70
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
801
70
        }
802
70
        break;
803
216
      case AArch64_ORRv16i8:
804
251
      case AArch64_NOTv16i8:
805
251
        if (MI->csh->detail) {
806
251
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_16B;
807
251
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_16B;
808
251
        }
809
251
        break;
810
34
      case AArch64_ORRv8i8:
811
62
      case AArch64_NOTv8i8:
812
62
        if (MI->csh->detail) {
813
62
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_8B;
814
62
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_8B;
815
62
        }
816
62
        break;
817
68
      case AArch64_AND_PPzPP:
818
137
      case AArch64_ANDS_PPzPP:
819
173
      case AArch64_EOR_PPzPP:
820
399
      case AArch64_EORS_PPzPP:
821
622
      case AArch64_SEL_PPPP:
822
950
      case AArch64_SEL_ZPZZ_B:
823
950
        if (MI->csh->detail) {
824
950
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
825
950
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1B;
826
950
        }
827
950
        break;
828
70
      case AArch64_SEL_ZPZZ_D:
829
70
        if (MI->csh->detail) {
830
70
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
831
70
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1D;
832
70
        }
833
70
        break;
834
28
      case AArch64_SEL_ZPZZ_H:
835
28
        if (MI->csh->detail) {
836
28
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
837
28
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1H;
838
28
        }
839
28
        break;
840
77
      case AArch64_SEL_ZPZZ_S:
841
77
        if (MI->csh->detail) {
842
77
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
843
77
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1S;
844
77
        }
845
77
        break;
846
87
      case AArch64_DUP_ZZI_B:
847
87
        if (MI->csh->detail) {
848
87
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
849
87
          if (MI->flat_insn->detail->arm64.op_count == 1) {
850
0
            arm64_op_addReg(MI, ARM64_REG_B0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
851
87
          } else {
852
87
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
853
87
          }
854
87
        }
855
87
        break;
856
672
      case AArch64_DUP_ZZI_D:
857
672
        if (MI->csh->detail) {
858
672
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
859
672
          if (MI->flat_insn->detail->arm64.op_count == 1) {
860
0
            arm64_op_addReg(MI, ARM64_REG_D0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
861
672
          } else {
862
672
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
863
672
          }
864
672
        }
865
672
        break;
866
75
      case AArch64_DUP_ZZI_H:
867
75
        if (MI->csh->detail) {
868
75
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
869
75
          if (MI->flat_insn->detail->arm64.op_count == 1) {
870
0
            arm64_op_addReg(MI, ARM64_REG_H0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
871
75
          } else {
872
75
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
873
75
          }
874
75
        }
875
75
        break;
876
41
      case AArch64_DUP_ZZI_Q:
877
41
        if (MI->csh->detail) {
878
41
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1Q;
879
41
          if (MI->flat_insn->detail->arm64.op_count == 1) {
880
0
            arm64_op_addReg(MI, ARM64_REG_Q0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
881
41
          } else {
882
41
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1Q;
883
41
          }
884
41
         }
885
41
         break;
886
82
      case AArch64_DUP_ZZI_S:
887
82
        if (MI->csh->detail) {
888
82
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
889
82
          if (MI->flat_insn->detail->arm64.op_count == 1) {
890
0
            arm64_op_addReg(MI, ARM64_REG_S0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
891
82
          } else {
892
82
             MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
893
82
          }
894
82
        }
895
82
        break;
896
      // Hacky detail filling of SMSTART and SMSTOP alias'
897
142
      case AArch64_MSRpstatesvcrImm1:{
898
142
        if(MI->csh->detail){
899
142
          MI->flat_insn->detail->arm64.op_count = 2;
900
142
#ifndef CAPSTONE_DIET
901
142
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
902
142
          MI->ac_idx++;
903
142
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
904
142
          MI->ac_idx++;
905
142
#endif
906
142
          MI->flat_insn->detail->arm64.operands[0].type = ARM64_OP_SVCR;
907
142
          MI->flat_insn->detail->arm64.operands[0].sys = (unsigned)ARM64_SYSREG_SVCR;
908
142
          MI->flat_insn->detail->arm64.operands[0].svcr = lookupSVCRByEncoding(MCOperand_getImm(MCInst_getOperand(MI, 0)))->Encoding;
909
142
          MI->flat_insn->detail->arm64.operands[1].type = ARM64_OP_IMM;
910
142
          MI->flat_insn->detail->arm64.operands[1].imm = MCOperand_getImm(MCInst_getOperand(MI, 1));
911
142
        }
912
142
        break;
913
622
      }
914
56.3k
    }
915
369k
  } else {
916
369k
    printInstruction(MI, O);
917
369k
  }
918
425k
}
919
920
static bool printSysAlias(MCInst *MI, SStream *O)
921
4.13k
{
922
  // unsigned Opcode = MCInst_getOpcode(MI);
923
  //assert(Opcode == AArch64_SYSxt && "Invalid opcode for SYS alias!");
924
925
4.13k
  const char *Ins;
926
4.13k
  uint16_t Encoding;
927
4.13k
  bool NeedsReg;
928
4.13k
  char Name[64];
929
4.13k
  MCOperand *Op1 = MCInst_getOperand(MI, 0);
930
4.13k
  MCOperand *Cn = MCInst_getOperand(MI, 1);
931
4.13k
  MCOperand *Cm = MCInst_getOperand(MI, 2);
932
4.13k
  MCOperand *Op2 = MCInst_getOperand(MI, 3);
933
934
4.13k
  unsigned Op1Val = (unsigned)MCOperand_getImm(Op1);
935
4.13k
  unsigned CnVal = (unsigned)MCOperand_getImm(Cn);
936
4.13k
  unsigned CmVal = (unsigned)MCOperand_getImm(Cm);
937
4.13k
  unsigned Op2Val = (unsigned)MCOperand_getImm(Op2);
938
939
4.13k
  Encoding = Op2Val;
940
4.13k
  Encoding |= CmVal << 3;
941
4.13k
  Encoding |= CnVal << 7;
942
4.13k
  Encoding |= Op1Val << 11;
943
944
4.13k
  if (CnVal == 7) {
945
3.17k
    switch (CmVal) {
946
91
      default:
947
91
        return false;
948
949
      // IC aliases
950
225
      case 1: case 5: {
951
225
        const IC *IC = lookupICByEncoding(Encoding);
952
        // if (!IC || !IC->haveFeatures(STI.getFeatureBits()))
953
225
        if (!IC)
954
73
          return false;
955
956
152
        NeedsReg = IC->NeedsReg;
957
152
        Ins = "ic";
958
152
        strncpy(Name, IC->Name, sizeof(Name) - 1);
959
152
      }
960
0
      break;
961
962
      // DC aliases
963
2.00k
      case 4: case 6: case 10: case 11: case 12: case 14: {
964
2.00k
        const DC *DC = lookupDCByEncoding(Encoding);
965
        // if (!DC || !DC->haveFeatures(STI.getFeatureBits()))
966
2.00k
        if (!DC)
967
1.88k
          return false;
968
969
120
        NeedsReg = true;
970
120
        Ins = "dc";
971
120
        strncpy(Name, DC->Name, sizeof(Name) - 1);
972
120
      }
973
0
      break;
974
975
      // AT aliases
976
852
      case 8: case 9: {
977
852
        const AT *AT = lookupATByEncoding(Encoding);
978
        // if (!AT || !AT->haveFeatures(STI.getFeatureBits()))
979
852
        if (!AT)
980
287
          return false;
981
982
565
        NeedsReg = true;
983
565
        Ins = "at";
984
565
        strncpy(Name, AT->Name, sizeof(Name) - 1);
985
565
      }
986
0
      break;
987
3.17k
    }
988
3.17k
  } else if (CnVal == 8) {
989
    // TLBI aliases
990
232
    const TLBI *TLBI = lookupTLBIByEncoding(Encoding);
991
    // if (!TLBI || !TLBI->haveFeatures(STI.getFeatureBits()))
992
232
    if (!TLBI)
993
85
      return false;
994
995
147
    NeedsReg = TLBI->NeedsReg;
996
147
    Ins = "tlbi";
997
147
    strncpy(Name, TLBI->Name, sizeof(Name) - 1);
998
147
  } else
999
737
    return false;
1000
1001
984
  SStream_concat(O, "%s\t%s", Ins, Name);
1002
1003
984
  if (NeedsReg) {
1004
804
    SStream_concat(O, ", %s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 4)), AArch64_NoRegAltName));
1005
804
  }
1006
1007
984
  MCInst_setOpcodePub(MI, AArch64_map_insn(Ins));
1008
1009
984
  if (MI->csh->detail) {
1010
#if 0
1011
#ifndef CAPSTONE_DIET
1012
    uint8_t access;
1013
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1014
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1015
    MI->ac_idx++;
1016
#endif
1017
#endif
1018
984
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
1019
984
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = AArch64_map_sys_op(Name);
1020
984
    MI->flat_insn->detail->arm64.op_count++;
1021
1022
984
    if (NeedsReg) {
1023
804
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1024
804
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 4));
1025
804
      MI->flat_insn->detail->arm64.op_count++;
1026
804
    }
1027
984
  }
1028
1029
984
  return true;
1030
4.13k
}
1031
1032
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O)
1033
578k
{
1034
578k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1035
1036
578k
  if (MCOperand_isReg(Op)) {
1037
500k
    unsigned Reg = MCOperand_getReg(Op);
1038
1039
500k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1040
1041
500k
    if (MI->csh->detail) {
1042
500k
      if (MI->csh->doing_mem) {
1043
241k
        if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base == ARM64_REG_INVALID) {
1044
214k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = Reg;
1045
214k
        }
1046
26.3k
        else if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index == ARM64_REG_INVALID) {
1047
26.3k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = Reg;
1048
26.3k
        }
1049
259k
      } else if (MI->csh->doing_SME_Index) {
1050
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1051
10.5k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.base = Reg;
1052
248k
      } else {
1053
248k
#ifndef CAPSTONE_DIET
1054
248k
        uint8_t access;
1055
1056
248k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1057
248k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1058
248k
        MI->ac_idx++;
1059
248k
#endif
1060
248k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1061
248k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1062
248k
        MI->flat_insn->detail->arm64.op_count++;
1063
248k
      }
1064
500k
    }
1065
500k
  } else if (MCOperand_isImm(Op)) {
1066
78.0k
    int64_t imm = MCOperand_getImm(Op);
1067
1068
78.0k
    if (MI->Opcode == AArch64_ADR) {
1069
4.48k
      imm += MI->address;
1070
4.48k
      printUInt64Bang(O, imm);
1071
73.6k
    } else {
1072
73.6k
      if (MI->csh->doing_mem) {
1073
20.0k
        if (MI->csh->imm_unsigned) {
1074
0
          printUInt64Bang(O, imm);
1075
20.0k
        } else {
1076
20.0k
          printInt64Bang(O, imm);
1077
20.0k
        }
1078
20.0k
      } else
1079
53.5k
        printUInt64Bang(O, imm);
1080
73.6k
    }
1081
1082
78.0k
    if (MI->csh->detail) {
1083
78.0k
      if (MI->csh->doing_mem) {
1084
20.0k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)imm;
1085
58.0k
      } else if (MI->csh->doing_SME_Index) {
1086
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1087
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = (int32_t)imm; 
1088
58.0k
      } else {
1089
58.0k
#ifndef CAPSTONE_DIET
1090
58.0k
        uint8_t access;
1091
1092
58.0k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1093
58.0k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1094
58.0k
#endif
1095
58.0k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1096
58.0k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
1097
58.0k
        MI->flat_insn->detail->arm64.op_count++;
1098
58.0k
      }
1099
78.0k
    }
1100
78.0k
  }
1101
578k
}
1102
1103
static void printImm(MCInst *MI, unsigned OpNum, SStream *O)
1104
7.74k
{
1105
7.74k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1106
7.74k
  printUInt64Bang(O, MCOperand_getImm(Op));
1107
1108
7.74k
  if (MI->csh->detail) {
1109
7.74k
#ifndef CAPSTONE_DIET
1110
7.74k
    uint8_t access;
1111
7.74k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1112
7.74k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1113
7.74k
    MI->ac_idx++;
1114
7.74k
#endif
1115
7.74k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1116
7.74k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1117
7.74k
    MI->flat_insn->detail->arm64.op_count++;
1118
7.74k
  }
1119
7.74k
}
1120
1121
static void printImmHex(MCInst *MI, unsigned OpNum, SStream *O)
1122
99
{
1123
99
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1124
99
  printUInt64Bang(O, MCOperand_getImm(Op));
1125
1126
99
  if (MI->csh->detail) {
1127
99
#ifndef CAPSTONE_DIET
1128
99
    uint8_t access;
1129
99
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1130
99
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1131
99
    MI->ac_idx++;
1132
99
#endif
1133
99
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1134
99
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1135
99
    MI->flat_insn->detail->arm64.op_count++;
1136
99
  }
1137
99
}
1138
1139
4.02k
static void printSImm(MCInst *MI, unsigned OpNo, SStream *O, int Size) {
1140
4.02k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
1141
4.02k
  if (Size == 8)
1142
1.48k
  printInt64Bang(O, (signed char) MCOperand_getImm(Op));
1143
2.54k
  else if (Size == 16)
1144
2.54k
  printInt64Bang(O, (signed short) MCOperand_getImm(Op));
1145
0
  else
1146
0
    printInt64Bang(O, MCOperand_getImm(Op));
1147
1148
4.02k
  if (MI->csh->detail) {
1149
4.02k
#ifndef CAPSTONE_DIET
1150
4.02k
    uint8_t access;
1151
4.02k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1152
4.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1153
4.02k
    MI->ac_idx++;
1154
4.02k
#endif
1155
4.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1156
4.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1157
4.02k
    MI->flat_insn->detail->arm64.op_count++;
1158
4.02k
  }
1159
4.02k
}
1160
1161
static void printPostIncOperand(MCInst *MI, unsigned OpNum, SStream *O,
1162
    unsigned Imm)
1163
47.1k
{
1164
47.1k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1165
1166
47.1k
  if (MCOperand_isReg(Op)) {
1167
47.1k
    unsigned Reg = MCOperand_getReg(Op);
1168
47.1k
    if (Reg == AArch64_XZR) {
1169
0
      printInt32Bang(O, Imm);
1170
1171
0
      if (MI->csh->detail) {
1172
0
#ifndef CAPSTONE_DIET
1173
0
        uint8_t access;
1174
1175
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1176
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1177
0
        MI->ac_idx++;
1178
0
#endif
1179
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1180
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Imm;
1181
0
        MI->flat_insn->detail->arm64.op_count++;
1182
0
      }
1183
47.1k
    } else {
1184
47.1k
      SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1185
1186
47.1k
      if (MI->csh->detail) {
1187
47.1k
#ifndef CAPSTONE_DIET
1188
47.1k
        uint8_t access;
1189
1190
47.1k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1191
47.1k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1192
47.1k
        MI->ac_idx++;
1193
47.1k
#endif
1194
47.1k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1195
47.1k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1196
47.1k
        MI->flat_insn->detail->arm64.op_count++;
1197
47.1k
      }
1198
47.1k
    }
1199
47.1k
  }
1200
  //llvm_unreachable("unknown operand kind in printPostIncOperand64");
1201
47.1k
}
1202
1203
static void printVRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1204
73.0k
{
1205
73.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1206
  //assert(Op.isReg() && "Non-register vreg operand!");
1207
73.0k
  unsigned Reg = MCOperand_getReg(Op);
1208
1209
73.0k
  SStream_concat0(O, getRegisterName(Reg, AArch64_vreg));
1210
1211
73.0k
  if (MI->csh->detail) {
1212
73.0k
#ifndef CAPSTONE_DIET
1213
73.0k
    uint8_t access;
1214
73.0k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1215
73.0k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1216
73.0k
    MI->ac_idx++;
1217
73.0k
#endif
1218
73.0k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1219
73.0k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = AArch64_map_vregister(Reg);
1220
73.0k
    MI->flat_insn->detail->arm64.op_count++;
1221
73.0k
  }
1222
73.0k
}
1223
1224
static void printSysCROperand(MCInst *MI, unsigned OpNum, SStream *O)
1225
6.90k
{
1226
6.90k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1227
  //assert(Op.isImm() && "System instruction C[nm] operands must be immediates!");
1228
6.90k
  SStream_concat(O, "c%u", MCOperand_getImm(Op));
1229
1230
6.90k
  if (MI->csh->detail) {
1231
6.90k
#ifndef CAPSTONE_DIET
1232
6.90k
    uint8_t access;
1233
1234
6.90k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1235
6.90k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1236
6.90k
    MI->ac_idx++;
1237
6.90k
#endif
1238
6.90k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_CIMM;
1239
6.90k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1240
6.90k
    MI->flat_insn->detail->arm64.op_count++;
1241
6.90k
  }
1242
6.90k
}
1243
1244
static void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1245
4.78k
{
1246
4.78k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1247
4.78k
  if (MCOperand_isImm(MO)) {
1248
4.78k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1249
    //assert(Val == MO.getImm() && "Add/sub immediate out of range!");
1250
4.78k
    unsigned Shift = AArch64_AM_getShiftValue((int)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1)));
1251
1252
4.78k
    printInt32Bang(O, Val);
1253
1254
4.78k
    if (MI->csh->detail) {
1255
4.78k
#ifndef CAPSTONE_DIET
1256
4.78k
      uint8_t access;
1257
1258
4.78k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1259
4.78k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1260
4.78k
      MI->ac_idx++;
1261
4.78k
#endif
1262
4.78k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1263
4.78k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1264
4.78k
      MI->flat_insn->detail->arm64.op_count++;
1265
4.78k
    }
1266
1267
4.78k
    if (Shift != 0)
1268
1.62k
      printShifter(MI, OpNum + 1, O);
1269
4.78k
  }
1270
4.78k
}
1271
1272
static void printLogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
1273
5.39k
{
1274
5.39k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1275
1276
5.39k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 32);
1277
5.39k
  printUInt32Bang(O, (int)Val);
1278
1279
5.39k
  if (MI->csh->detail) {
1280
5.39k
#ifndef CAPSTONE_DIET
1281
5.39k
    uint8_t access;
1282
1283
5.39k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1284
5.39k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1285
5.39k
    MI->ac_idx++;
1286
5.39k
#endif
1287
5.39k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1288
5.39k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1289
5.39k
    MI->flat_insn->detail->arm64.op_count++;
1290
5.39k
  }
1291
5.39k
}
1292
1293
static void printLogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
1294
3.30k
{
1295
3.30k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1296
3.30k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 64);
1297
1298
3.30k
  switch(MI->flat_insn->id) {
1299
1.53k
    default:
1300
1.53k
      printInt64Bang(O, Val);
1301
1.53k
      break;
1302
1303
555
    case ARM64_INS_ORR:
1304
1.09k
    case ARM64_INS_AND:
1305
1.76k
    case ARM64_INS_EOR:
1306
1.76k
    case ARM64_INS_TST:
1307
      // do not print number in negative form
1308
1.76k
      if (Val >= 0 && Val <= HEX_THRESHOLD)
1309
80
        SStream_concat(O, "#%u", (int)Val);
1310
1.68k
      else
1311
1.68k
        SStream_concat(O, "#0x%"PRIx64, Val);
1312
1.76k
      break;
1313
3.30k
  }
1314
1315
3.30k
  if (MI->csh->detail) {
1316
3.30k
#ifndef CAPSTONE_DIET
1317
3.30k
    uint8_t access;
1318
1319
3.30k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1320
3.30k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1321
3.30k
    MI->ac_idx++;
1322
3.30k
#endif
1323
3.30k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1324
3.30k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int64_t)Val;
1325
3.30k
    MI->flat_insn->detail->arm64.op_count++;
1326
3.30k
  }
1327
3.30k
}
1328
1329
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1330
16.8k
{
1331
16.8k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1332
1333
  // LSL #0 should not be printed.
1334
16.8k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1335
16.8k
      AArch64_AM_getShiftValue(Val) == 0)
1336
1.99k
    return;
1337
1338
14.8k
  SStream_concat(O, ", %s ", AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)));
1339
14.8k
  printInt32BangDec(O, AArch64_AM_getShiftValue(Val));
1340
1341
14.8k
  if (MI->csh->detail) {
1342
14.8k
    arm64_shifter shifter = ARM64_SFT_INVALID;
1343
1344
14.8k
    switch(AArch64_AM_getShiftType(Val)) {
1345
0
      default:  // never reach
1346
7.84k
      case AArch64_AM_LSL:
1347
7.84k
        shifter = ARM64_SFT_LSL;
1348
7.84k
        break;
1349
1350
2.37k
      case AArch64_AM_LSR:
1351
2.37k
        shifter = ARM64_SFT_LSR;
1352
2.37k
        break;
1353
1354
2.38k
      case AArch64_AM_ASR:
1355
2.38k
        shifter = ARM64_SFT_ASR;
1356
2.38k
        break;
1357
1358
1.66k
      case AArch64_AM_ROR:
1359
1.66k
        shifter = ARM64_SFT_ROR;
1360
1.66k
        break;
1361
1362
545
      case AArch64_AM_MSL:
1363
545
        shifter = ARM64_SFT_MSL;
1364
545
        break;
1365
14.8k
    }
1366
1367
14.8k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = shifter;
1368
14.8k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = AArch64_AM_getShiftValue(Val);
1369
14.8k
  }
1370
14.8k
}
1371
1372
static void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1373
9.06k
{
1374
9.06k
  SStream_concat0(O, getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1375
1376
9.06k
  if (MI->csh->detail) {
1377
9.06k
#ifndef CAPSTONE_DIET
1378
9.06k
    uint8_t access;
1379
9.06k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1380
9.06k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1381
9.06k
    MI->ac_idx++;
1382
9.06k
#endif
1383
9.06k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1384
9.06k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1385
9.06k
    MI->flat_insn->detail->arm64.op_count++;
1386
9.06k
  }
1387
1388
9.06k
  printShifter(MI, OpNum + 1, O);
1389
9.06k
}
1390
1391
static void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1392
6.89k
{
1393
6.89k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1394
6.89k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1395
6.89k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1396
1397
  // If the destination or first source register operand is [W]SP, print
1398
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1399
  // all.
1400
6.89k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1401
2.94k
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, 0));
1402
2.94k
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, 1));
1403
1404
2.94k
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1405
2.94k
          ExtType == AArch64_AM_UXTX) ||
1406
2.94k
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1407
2.84k
         ExtType == AArch64_AM_UXTW)) {
1408
164
      if (ShiftVal != 0) {
1409
164
        SStream_concat0(O, ", lsl ");
1410
164
        printInt32Bang(O, ShiftVal);
1411
1412
164
        if (MI->csh->detail) {
1413
164
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1414
164
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1415
164
        }
1416
164
      }
1417
1418
164
      return;
1419
164
    }
1420
2.94k
  }
1421
1422
6.72k
  SStream_concat(O, ", %s", AArch64_AM_getShiftExtendName(ExtType));
1423
1424
6.72k
  if (MI->csh->detail) {
1425
6.72k
    arm64_extender ext = ARM64_EXT_INVALID;
1426
6.72k
    switch(ExtType) {
1427
0
      default:  // never reach
1428
1429
257
      case AArch64_AM_UXTB:
1430
257
        ext = ARM64_EXT_UXTB;
1431
257
        break;
1432
1433
1.92k
      case AArch64_AM_UXTH:
1434
1.92k
        ext = ARM64_EXT_UXTH;
1435
1.92k
        break;
1436
1437
1.27k
      case AArch64_AM_UXTW:
1438
1.27k
        ext = ARM64_EXT_UXTW;
1439
1.27k
        break;
1440
1441
1.50k
      case AArch64_AM_UXTX:
1442
1.50k
        ext = ARM64_EXT_UXTX;
1443
1.50k
        break;
1444
1445
620
      case AArch64_AM_SXTB:
1446
620
        ext = ARM64_EXT_SXTB;
1447
620
        break;
1448
1449
380
      case AArch64_AM_SXTH:
1450
380
        ext = ARM64_EXT_SXTH;
1451
380
        break;
1452
1453
366
      case AArch64_AM_SXTW:
1454
366
        ext = ARM64_EXT_SXTW;
1455
366
        break;
1456
1457
394
      case AArch64_AM_SXTX:
1458
394
        ext = ARM64_EXT_SXTX;
1459
394
        break;
1460
6.72k
    }
1461
1462
6.72k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].ext = ext;
1463
6.72k
  }
1464
1465
6.72k
  if (ShiftVal != 0) {
1466
6.32k
    SStream_concat0(O, " ");
1467
6.32k
    printInt32Bang(O, ShiftVal);
1468
1469
6.32k
    if (MI->csh->detail) {
1470
6.32k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1471
6.32k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1472
6.32k
    }
1473
6.32k
  }
1474
6.72k
}
1475
1476
static void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1477
5.61k
{
1478
5.61k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1479
1480
5.61k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1481
1482
5.61k
  if (MI->csh->detail) {
1483
5.61k
#ifndef CAPSTONE_DIET
1484
5.61k
    uint8_t access;
1485
5.61k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1486
5.61k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1487
5.61k
    MI->ac_idx++;
1488
5.61k
#endif
1489
5.61k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1490
5.61k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1491
5.61k
    MI->flat_insn->detail->arm64.op_count++;
1492
5.61k
  }
1493
1494
5.61k
  printArithExtend(MI, OpNum + 1, O);
1495
5.61k
}
1496
1497
static void printMemExtendImpl(MCInst *MI, bool SignExtend, bool DoShift, unsigned Width,
1498
             char SrcRegKind, SStream *O)
1499
24.2k
{
1500
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1501
24.2k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1502
24.2k
  if (IsLSL) {
1503
11.4k
    SStream_concat0(O, "lsl");
1504
1505
11.4k
    if (MI->csh->detail) {
1506
11.4k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1507
11.4k
    }
1508
12.7k
  } else {
1509
12.7k
    SStream_concat(O, "%cxt%c", (SignExtend ? 's' : 'u'), SrcRegKind);
1510
1511
12.7k
    if (MI->csh->detail) {
1512
12.7k
      if (!SignExtend) {
1513
7.01k
        switch(SrcRegKind) {
1514
0
          default: break;
1515
0
          case 'b':
1516
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTB;
1517
0
               break;
1518
0
          case 'h':
1519
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTH;
1520
0
               break;
1521
7.01k
          case 'w':
1522
7.01k
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTW;
1523
7.01k
               break;
1524
7.01k
        }
1525
7.01k
      } else {
1526
5.74k
          switch(SrcRegKind) {
1527
0
            default: break;
1528
0
            case 'b':
1529
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTB;
1530
0
              break;
1531
0
            case 'h':
1532
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTH;
1533
0
              break;
1534
4.72k
            case 'w':
1535
4.72k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTW;
1536
4.72k
              break;
1537
1.02k
            case 'x':
1538
1.02k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTX;
1539
1.02k
              break;
1540
5.74k
          }
1541
5.74k
      }
1542
12.7k
    }
1543
12.7k
  }
1544
1545
24.2k
  if (DoShift || IsLSL) {
1546
19.2k
    SStream_concat(O, " #%u", Log2_32(Width / 8));
1547
1548
19.2k
    if (MI->csh->detail) {
1549
19.2k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1550
19.2k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.value = Log2_32(Width / 8);
1551
19.2k
    }
1552
19.2k
  }
1553
24.2k
}
1554
1555
static void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind, unsigned Width)
1556
3.78k
{
1557
3.78k
  unsigned SignExtend = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1558
3.78k
  unsigned DoShift = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
1559
1560
3.78k
  printMemExtendImpl(MI, SignExtend, DoShift, Width, SrcRegKind, O);
1561
3.78k
}
1562
1563
static void printRegWithShiftExtend(MCInst *MI, unsigned OpNum, SStream *O,
1564
            bool SignExtend, int ExtWidth,
1565
            char SrcRegKind, char Suffix)
1566
25.2k
{
1567
25.2k
  bool DoShift;
1568
1569
25.2k
  printOperand(MI, OpNum, O);
1570
1571
25.2k
  if (Suffix == 's' || Suffix == 'd')
1572
12.4k
    SStream_concat(O, ".%c", Suffix);
1573
1574
25.2k
  DoShift = ExtWidth != 8;
1575
25.2k
  if (SignExtend || DoShift || SrcRegKind == 'w') {
1576
20.4k
    SStream_concat0(O, ", ");
1577
20.4k
    printMemExtendImpl(MI, SignExtend, DoShift, ExtWidth, SrcRegKind, O);
1578
20.4k
  }
1579
25.2k
}
1580
1581
static void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1582
4.26k
{
1583
4.26k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1584
4.26k
  SStream_concat0(O, getCondCodeName(CC));
1585
1586
4.26k
  if (MI->csh->detail)
1587
4.26k
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(CC + 1);
1588
4.26k
}
1589
1590
static void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1591
598
{
1592
598
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1593
598
  SStream_concat0(O, getCondCodeName(getInvertedCondCode(CC)));
1594
1595
598
  if (MI->csh->detail) {
1596
598
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(getInvertedCondCode(CC) + 1);
1597
598
  }
1598
598
}
1599
1600
static void printImmScale(MCInst *MI, unsigned OpNum, SStream *O, int Scale)
1601
26.2k
{
1602
26.2k
  int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1603
1604
26.2k
  printInt64Bang(O, val);
1605
1606
26.2k
  if (MI->csh->detail) {
1607
26.2k
    if (MI->csh->doing_mem) {
1608
21.6k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1609
21.6k
    } else {
1610
4.55k
#ifndef CAPSTONE_DIET
1611
4.55k
      uint8_t access;
1612
1613
4.55k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1614
4.55k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1615
4.55k
      MI->ac_idx++;
1616
4.55k
#endif
1617
4.55k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1618
4.55k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = val;
1619
4.55k
      MI->flat_insn->detail->arm64.op_count++;
1620
4.55k
    }
1621
26.2k
  }
1622
26.2k
}
1623
1624
static void printUImm12Offset(MCInst *MI, unsigned OpNum, SStream *O, unsigned Scale)
1625
12.5k
{
1626
12.5k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1627
1628
12.5k
  if (MCOperand_isImm(MO)) {
1629
12.5k
    int64_t val = Scale * MCOperand_getImm(MO);
1630
12.5k
    printInt64Bang(O, val);
1631
1632
12.5k
    if (MI->csh->detail) {
1633
12.5k
      if (MI->csh->doing_mem) {
1634
12.5k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1635
12.5k
      } else {
1636
0
#ifndef CAPSTONE_DIET
1637
0
        uint8_t access;
1638
1639
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1640
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1641
0
        MI->ac_idx++;
1642
0
#endif
1643
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1644
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int)val;
1645
0
        MI->flat_insn->detail->arm64.op_count++;
1646
0
      }
1647
12.5k
    }
1648
12.5k
  }
1649
12.5k
}
1650
1651
#if 0
1652
static void printAMIndexedWB(MCInst *MI, unsigned OpNum, SStream *O, unsigned int Scale)
1653
{
1654
  MCOperand *MO = MCInst_getOperand(MI, OpNum + 1);
1655
1656
  SStream_concat(O, "[%s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1657
1658
  if (MCOperand_isImm(MO)) {
1659
    int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1660
    printInt64Bang(O, val);
1661
  // } else {
1662
  //   // assert(MO1.isExpr() && "Unexpected operand type!");
1663
  //   SStream_concat0(O, ", ");
1664
  //   MO1.getExpr()->print(O, &MAI);
1665
  }
1666
1667
  SStream_concat0(O, "]");
1668
}
1669
#endif
1670
1671
// IsSVEPrefetch = false
1672
static void printPrefetchOp(MCInst *MI, unsigned OpNum, SStream *O, bool IsSVEPrefetch)
1673
9.70k
{
1674
9.70k
  unsigned prfop = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1675
1676
9.70k
  if (IsSVEPrefetch) {
1677
6.81k
    const SVEPRFM *PRFM = lookupSVEPRFMByEncoding(prfop);
1678
6.81k
    if (PRFM)
1679
6.14k
      SStream_concat0(O, PRFM->Name);
1680
1681
6.81k
    return;
1682
6.81k
  } else {
1683
2.89k
    const PRFM *PRFM = lookupPRFMByEncoding(prfop);
1684
2.89k
    if (PRFM)
1685
1.37k
      SStream_concat0(O, PRFM->Name);
1686
1687
2.89k
    return;
1688
2.89k
  }
1689
1690
  // FIXME: set OpcodePub?
1691
1692
0
  printInt32Bang(O, prfop);
1693
1694
0
  if (MI->csh->detail) {
1695
0
#ifndef CAPSTONE_DIET
1696
0
    uint8_t access;
1697
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1698
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1699
0
    MI->ac_idx++;
1700
0
#endif
1701
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1702
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = prfop;
1703
0
    MI->flat_insn->detail->arm64.op_count++;
1704
0
  }
1705
0
}
1706
1707
static void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1708
737
{
1709
737
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1710
737
  unsigned int psbhintop = MCOperand_getImm(Op);
1711
1712
737
  const PSB *PSB = lookupPSBByEncoding(psbhintop);
1713
737
  if (PSB)
1714
737
    SStream_concat0(O, PSB->Name);
1715
0
  else
1716
0
    printUInt32Bang(O, psbhintop);
1717
737
}
1718
1719
333
static void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O) {
1720
333
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, OpNum)) ^ 32;
1721
1722
333
  const BTI *BTI = lookupBTIByEncoding(btihintop);
1723
333
  if (BTI)
1724
333
  SStream_concat0(O, BTI->Name);
1725
0
  else
1726
0
  printUInt32Bang(O, btihintop);
1727
333
}
1728
1729
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1730
1.65k
{
1731
1.65k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1732
1.65k
  float FPImm = MCOperand_isFPImm(MO) ? MCOperand_getFPImm(MO) : AArch64_AM_getFPImmFloat((int)MCOperand_getImm(MO));
1733
1734
  // 8 decimal places are enough to perfectly represent permitted floats.
1735
#if defined(_KERNEL_MODE)
1736
  // Issue #681: Windows kernel does not support formatting float point
1737
  SStream_concat0(O, "#<float_point_unsupported>");
1738
#else
1739
1.65k
  SStream_concat(O, "#%.8f", FPImm);
1740
1.65k
#endif
1741
1742
1.65k
  if (MI->csh->detail) {
1743
1.65k
#ifndef CAPSTONE_DIET
1744
1.65k
    uint8_t access;
1745
1746
1.65k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1747
1.65k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1748
1.65k
    MI->ac_idx++;
1749
1.65k
#endif
1750
1.65k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_FP;
1751
1.65k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].fp = FPImm;
1752
1.65k
    MI->flat_insn->detail->arm64.op_count++;
1753
1.65k
  }
1754
1.65k
}
1755
1756
//static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride = 1)
1757
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride)
1758
321k
{
1759
642k
  while (Stride--) {
1760
321k
    if (Reg >= AArch64_Q0 && Reg <= AArch64_Q30) // AArch64_Q0 .. AArch64_Q30
1761
267k
      Reg += 1;
1762
53.2k
    else if (Reg == AArch64_Q31) // Vector lists can wrap around.
1763
12.9k
      Reg = AArch64_Q0;
1764
40.3k
    else if (Reg >= AArch64_Z0 && Reg <= AArch64_Z30) // AArch64_Z0 .. AArch64_Z30
1765
39.1k
      Reg += 1;
1766
1.19k
    else if (Reg == AArch64_Z31) // Vector lists can wrap around.
1767
1.19k
      Reg = AArch64_Z0;
1768
321k
  }
1769
1770
321k
  return Reg;
1771
321k
}
1772
1773
static void printGPRSeqPairsClassOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned int size)
1774
6.20k
{
1775
  // static_assert(size == 64 || size == 32,
1776
  //    "Template parameter must be either 32 or 64");
1777
6.20k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1778
6.20k
  unsigned Sube = (size == 32) ? AArch64_sube32 : AArch64_sube64;
1779
6.20k
  unsigned Subo = (size == 32) ? AArch64_subo32 : AArch64_subo64;
1780
6.20k
  unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube);
1781
6.20k
  unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo);
1782
1783
6.20k
  SStream_concat(O, "%s, %s", getRegisterName(Even, AArch64_NoRegAltName),
1784
6.20k
      getRegisterName(Odd, AArch64_NoRegAltName));
1785
1786
6.20k
  if (MI->csh->detail) {
1787
6.20k
#ifndef CAPSTONE_DIET
1788
6.20k
    uint8_t access;
1789
1790
6.20k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1791
6.20k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1792
6.20k
    MI->ac_idx++;
1793
6.20k
#endif
1794
1795
6.20k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1796
6.20k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Even;
1797
6.20k
    MI->flat_insn->detail->arm64.op_count++;
1798
1799
6.20k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1800
6.20k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Odd;
1801
6.20k
    MI->flat_insn->detail->arm64.op_count++;
1802
6.20k
  }
1803
6.20k
}
1804
1805
static void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1806
    char *LayoutSuffix, MCRegisterInfo *MRI, arm64_vas vas)
1807
130k
{
1808
1.91M
#define GETREGCLASS_CONTAIN0(_class, _reg) MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, _class), _reg)
1809
130k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1810
130k
  unsigned NumRegs = 1, FirstReg, i;
1811
1812
130k
  SStream_concat0(O, "{");
1813
1814
  // Work out how many registers there are in the list (if there is an actual
1815
  // list).
1816
130k
  if (GETREGCLASS_CONTAIN0(AArch64_DDRegClassID , Reg) ||
1817
130k
      GETREGCLASS_CONTAIN0(AArch64_ZPR2RegClassID, Reg) ||
1818
130k
      GETREGCLASS_CONTAIN0(AArch64_QQRegClassID, Reg))
1819
26.6k
    NumRegs = 2;
1820
103k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDRegClassID, Reg) ||
1821
103k
      GETREGCLASS_CONTAIN0(AArch64_ZPR3RegClassID, Reg) ||
1822
103k
      GETREGCLASS_CONTAIN0(AArch64_QQQRegClassID, Reg))
1823
36.3k
    NumRegs = 3;
1824
67.4k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDDRegClassID, Reg) ||
1825
67.4k
      GETREGCLASS_CONTAIN0(AArch64_ZPR4RegClassID, Reg) ||
1826
67.4k
      GETREGCLASS_CONTAIN0(AArch64_QQQQRegClassID, Reg))
1827
30.3k
    NumRegs = 4;
1828
1829
  // Now forget about the list and find out what the first register is.
1830
130k
  if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_dsub0)))
1831
19.1k
    Reg = FirstReg;
1832
111k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_qsub0)))
1833
65.5k
    Reg = FirstReg;
1834
45.7k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_zsub0)))
1835
8.65k
    Reg = FirstReg;
1836
1837
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1838
  // printing (otherwise getRegisterName fails).
1839
130k
  if (GETREGCLASS_CONTAIN0(AArch64_FPR64RegClassID, Reg)) {
1840
21.3k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(MRI, AArch64_FPR128RegClassID);
1841
21.3k
    Reg = MCRegisterInfo_getMatchingSuperReg(MRI, Reg, AArch64_dsub, FPR128RC);
1842
21.3k
  }
1843
1844
451k
  for (i = 0; i < NumRegs; ++i, Reg = getNextVectorRegister(Reg, 1)) {
1845
321k
    bool isZReg = GETREGCLASS_CONTAIN0(AArch64_ZPRRegClassID, Reg);
1846
321k
    if (isZReg)
1847
40.3k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName), LayoutSuffix);
1848
280k
    else
1849
280k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_vreg), LayoutSuffix);
1850
1851
321k
    if (MI->csh->detail) {
1852
321k
#ifndef CAPSTONE_DIET
1853
321k
      uint8_t access;
1854
1855
321k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1856
321k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1857
321k
      MI->ac_idx++;
1858
321k
#endif
1859
321k
      unsigned regForDetail = isZReg ? Reg : AArch64_map_vregister(Reg);
1860
321k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1861
321k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = regForDetail;
1862
321k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].vas = vas;
1863
321k
      MI->flat_insn->detail->arm64.op_count++;
1864
321k
    }
1865
1866
321k
    if (i + 1 != NumRegs)
1867
190k
      SStream_concat0(O, ", ");
1868
321k
  }
1869
1870
130k
  SStream_concat0(O, "}");
1871
130k
}
1872
1873
static void printTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O, unsigned NumLanes, char LaneKind)
1874
130k
{
1875
130k
  char Suffix[32];
1876
130k
  arm64_vas vas = 0;
1877
1878
130k
  if (NumLanes) {
1879
50.6k
    cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, LaneKind);
1880
1881
50.6k
    switch(LaneKind) {
1882
0
      default: break;
1883
15.6k
      case 'b':
1884
15.6k
        switch(NumLanes) {
1885
0
          default: break;
1886
0
          case 1:
1887
0
               vas = ARM64_VAS_1B;
1888
0
               break;
1889
0
          case 4:
1890
0
               vas = ARM64_VAS_4B;
1891
0
               break;
1892
6.47k
          case 8:
1893
6.47k
               vas = ARM64_VAS_8B;
1894
6.47k
               break;
1895
9.19k
          case 16:
1896
9.19k
               vas = ARM64_VAS_16B;
1897
9.19k
               break;
1898
15.6k
        }
1899
15.6k
        break;
1900
15.6k
      case 'h':
1901
13.1k
        switch(NumLanes) {
1902
0
          default: break;
1903
0
          case 1:
1904
0
               vas = ARM64_VAS_1H;
1905
0
               break;
1906
0
          case 2:
1907
0
               vas = ARM64_VAS_2H;
1908
0
               break;
1909
6.32k
          case 4:
1910
6.32k
               vas = ARM64_VAS_4H;
1911
6.32k
               break;
1912
6.84k
          case 8:
1913
6.84k
               vas = ARM64_VAS_8H;
1914
6.84k
               break;
1915
13.1k
        }
1916
13.1k
        break;
1917
13.3k
      case 's':
1918
13.3k
        switch(NumLanes) {
1919
0
          default: break;
1920
0
          case 1:
1921
0
               vas = ARM64_VAS_1S;
1922
0
               break;
1923
5.18k
          case 2:
1924
5.18k
               vas = ARM64_VAS_2S;
1925
5.18k
               break;
1926
8.13k
          case 4:
1927
8.13k
               vas = ARM64_VAS_4S;
1928
8.13k
               break;
1929
13.3k
        }
1930
13.3k
        break;
1931
13.3k
      case 'd':
1932
8.50k
        switch(NumLanes) {
1933
0
          default: break;
1934
3.34k
          case 1:
1935
3.34k
               vas = ARM64_VAS_1D;
1936
3.34k
               break;
1937
5.16k
          case 2:
1938
5.16k
               vas = ARM64_VAS_2D;
1939
5.16k
               break;
1940
8.50k
        }
1941
8.50k
        break;
1942
8.50k
      case 'q':
1943
0
        switch(NumLanes) {
1944
0
          default: break;
1945
0
          case 1:
1946
0
               vas = ARM64_VAS_1Q;
1947
0
               break;
1948
0
        }
1949
0
        break;
1950
50.6k
    }
1951
79.8k
  } else {
1952
79.8k
    cs_snprintf(Suffix, sizeof(Suffix), ".%c", LaneKind);
1953
1954
79.8k
    switch(LaneKind) {
1955
0
      default: break;
1956
16.6k
      case 'b':
1957
16.6k
           vas = ARM64_VAS_1B;
1958
16.6k
           break;
1959
17.8k
      case 'h':
1960
17.8k
           vas = ARM64_VAS_1H;
1961
17.8k
           break;
1962
21.7k
      case 's':
1963
21.7k
           vas = ARM64_VAS_1S;
1964
21.7k
           break;
1965
23.6k
      case 'd':
1966
23.6k
           vas = ARM64_VAS_1D;
1967
23.6k
           break;
1968
0
      case 'q':
1969
0
           vas = ARM64_VAS_1Q;
1970
0
           break;
1971
79.8k
    }
1972
79.8k
  }
1973
1974
130k
  printVectorList(MI, OpNum, O, Suffix, MI->MRI, vas);
1975
130k
}
1976
1977
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
1978
71.9k
{
1979
71.9k
  SStream_concat0(O, "[");
1980
71.9k
  printInt32(O, (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum)));
1981
71.9k
  SStream_concat0(O, "]");
1982
1983
71.9k
  if (MI->csh->detail) {
1984
71.9k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].vector_index = (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1985
71.9k
  }
1986
71.9k
}
1987
1988
static void printAlignedLabel(MCInst *MI, unsigned OpNum, SStream *O)
1989
17.2k
{
1990
17.2k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1991
1992
  // If the label has already been resolved to an immediate offset (say, when
1993
  // we're running the disassembler), just print the immediate.
1994
17.2k
  if (MCOperand_isImm(Op)) {
1995
17.2k
    uint64_t imm = (MCOperand_getImm(Op) * 4) + MI->address;
1996
17.2k
    printUInt64Bang(O, imm);
1997
1998
17.2k
    if (MI->csh->detail) {
1999
17.2k
#ifndef CAPSTONE_DIET
2000
17.2k
      uint8_t access;
2001
2002
17.2k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2003
17.2k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2004
17.2k
      MI->ac_idx++;
2005
17.2k
#endif
2006
17.2k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2007
17.2k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2008
17.2k
      MI->flat_insn->detail->arm64.op_count++;
2009
17.2k
    }
2010
17.2k
  }
2011
17.2k
}
2012
2013
static void printAdrpLabel(MCInst *MI, unsigned OpNum, SStream *O)
2014
3.39k
{
2015
3.39k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
2016
2017
3.39k
  if (MCOperand_isImm(Op)) {
2018
    // ADRP sign extends a 21-bit offset, shifts it left by 12
2019
    // and adds it to the value of the PC with its bottom 12 bits cleared
2020
3.39k
    uint64_t imm = (MCOperand_getImm(Op) * 0x1000) + (MI->address & ~0xfff);
2021
3.39k
    printUInt64Bang(O, imm);
2022
2023
3.39k
    if (MI->csh->detail) {
2024
3.39k
#ifndef CAPSTONE_DIET
2025
3.39k
      uint8_t access;
2026
2027
3.39k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2028
3.39k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2029
3.39k
      MI->ac_idx++;
2030
3.39k
#endif
2031
3.39k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2032
3.39k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2033
3.39k
      MI->flat_insn->detail->arm64.op_count++;
2034
3.39k
    }
2035
3.39k
  }
2036
3.39k
}
2037
2038
static void printBarrierOption(MCInst *MI, unsigned OpNum, SStream *O)
2039
548
{
2040
548
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2041
548
  unsigned Opcode = MCInst_getOpcode(MI);
2042
548
  const char *Name = NULL;
2043
2044
548
  if (Opcode == AArch64_ISB) {
2045
43
    const ISB *ISB = lookupISBByEncoding(Val);
2046
43
    Name = ISB ? ISB->Name : NULL;
2047
505
  } else if (Opcode == AArch64_TSB) {
2048
0
    const TSB *TSB = lookupTSBByEncoding(Val);
2049
0
    Name = TSB ? TSB->Name : NULL;
2050
505
  } else {
2051
505
    const DB *DB = lookupDBByEncoding(Val);
2052
505
    Name = DB ? DB->Name : NULL;
2053
505
  }
2054
2055
548
  if (Name) {
2056
328
    SStream_concat0(O, Name);
2057
2058
328
    if (MI->csh->detail) {
2059
328
#ifndef CAPSTONE_DIET
2060
328
      uint8_t access;
2061
2062
328
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2063
328
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2064
328
      MI->ac_idx++;
2065
328
#endif
2066
328
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2067
328
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2068
328
      MI->flat_insn->detail->arm64.op_count++;
2069
328
    }
2070
328
  } else {
2071
220
    printUInt32Bang(O, Val);
2072
2073
220
    if (MI->csh->detail) {
2074
220
#ifndef CAPSTONE_DIET
2075
220
      uint8_t access;
2076
2077
220
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2078
220
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2079
220
      MI->ac_idx++;
2080
220
#endif
2081
220
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2082
220
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2083
220
      MI->flat_insn->detail->arm64.op_count++;
2084
220
    }
2085
220
  }
2086
548
}
2087
2088
40
static void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O) {
2089
40
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
2090
  // assert(MI->getOpcode() == AArch64::DSBnXS);
2091
2092
40
  const char *Name = NULL;
2093
40
  const DBnXS *DB = lookupDBnXSByEncoding(Val);
2094
40
  Name = DB ? DB->Name : NULL;
2095
2096
40
  if (Name) {
2097
40
    SStream_concat0(O, Name);
2098
2099
40
    if (MI->csh->detail) {
2100
40
#ifndef CAPSTONE_DIET
2101
40
      uint8_t access;
2102
2103
40
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2104
40
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2105
40
      MI->ac_idx++;
2106
40
#endif
2107
40
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2108
40
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2109
40
      MI->flat_insn->detail->arm64.op_count++;
2110
40
    }
2111
40
  }
2112
0
  else {
2113
0
    printUInt32Bang(O, Val);
2114
2115
0
    if (MI->csh->detail) {
2116
0
#ifndef CAPSTONE_DIET
2117
0
      uint8_t access;
2118
2119
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2120
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2121
0
      MI->ac_idx++;
2122
0
#endif
2123
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2124
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2125
0
      MI->flat_insn->detail->arm64.op_count++;
2126
0
    }
2127
0
  }
2128
40
}
2129
2130
static void printMRSSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2131
2.38k
{
2132
2.38k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2133
2.38k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2134
2135
  // Horrible hack for the one register that has identical encodings but
2136
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2137
  // going to get the wrong entry
2138
2.38k
  if (Val == ARM64_SYSREG_DBGDTRRX_EL0) {
2139
260
    SStream_concat0(O, "dbgdtrrx_el0");
2140
2141
260
    if (MI->csh->detail) {
2142
260
#ifndef CAPSTONE_DIET
2143
260
      uint8_t access;
2144
2145
260
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2146
260
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2147
260
      MI->ac_idx++;
2148
260
#endif
2149
2150
260
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2151
260
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2152
260
      MI->flat_insn->detail->arm64.op_count++;
2153
260
    }
2154
2155
260
    return;
2156
260
  }
2157
2158
  // Another hack for a register which has an alternative name which is not an alias,
2159
  // and is not in the Armv9-A documentation.
2160
2.12k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2161
37
    SStream_concat0(O, "ttbr0_el2");
2162
2163
37
    if (MI->csh->detail) {
2164
37
#ifndef CAPSTONE_DIET
2165
37
      uint8_t access;
2166
2167
37
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2168
37
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2169
37
      MI->ac_idx++;
2170
37
#endif
2171
2172
37
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2173
37
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2174
37
      MI->flat_insn->detail->arm64.op_count++;
2175
37
    }
2176
2177
37
    return;
2178
37
  }
2179
2180
  // if (Reg && Reg->Readable && Reg->haveFeatures(STI.getFeatureBits()))
2181
2.08k
  if (Reg && Reg->Readable) {
2182
269
    SStream_concat0(O, Reg->Name);
2183
2184
269
    if (MI->csh->detail) {
2185
269
#ifndef CAPSTONE_DIET
2186
269
      uint8_t access;
2187
2188
269
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2189
269
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2190
269
      MI->ac_idx++;
2191
269
#endif
2192
2193
269
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2194
269
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2195
269
      MI->flat_insn->detail->arm64.op_count++;
2196
269
    }
2197
1.81k
  } else {
2198
1.81k
    char result[128];
2199
2200
1.81k
    AArch64SysReg_genericRegisterString(Val, result);
2201
1.81k
    SStream_concat0(O, result);
2202
2203
1.81k
    if (MI->csh->detail) {
2204
1.81k
#ifndef CAPSTONE_DIET
2205
1.81k
      uint8_t access;
2206
1.81k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2207
1.81k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2208
1.81k
      MI->ac_idx++;
2209
1.81k
#endif
2210
1.81k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2211
1.81k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2212
1.81k
      MI->flat_insn->detail->arm64.op_count++;
2213
1.81k
    }
2214
1.81k
  }
2215
2.08k
}
2216
2217
static void printMSRSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2218
5.99k
{
2219
5.99k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2220
5.99k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2221
2222
  // Horrible hack for the one register that has identical encodings but
2223
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2224
  // going to get the wrong entry
2225
5.99k
  if (Val == ARM64_SYSREG_DBGDTRTX_EL0) {
2226
1.35k
    SStream_concat0(O, "dbgdtrtx_el0");
2227
2228
1.35k
    if (MI->csh->detail) {
2229
1.35k
#ifndef CAPSTONE_DIET
2230
1.35k
      uint8_t access;
2231
2232
1.35k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2233
1.35k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2234
1.35k
      MI->ac_idx++;
2235
1.35k
#endif
2236
2237
1.35k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2238
1.35k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2239
1.35k
      MI->flat_insn->detail->arm64.op_count++;
2240
1.35k
    }
2241
2242
1.35k
    return;
2243
1.35k
  }
2244
2245
  // Another hack for a register which has an alternative name which is not an alias,
2246
  // and is not in the Armv9-A documentation.
2247
4.63k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2248
79
    SStream_concat0(O, "ttbr0_el2");
2249
2250
79
    if (MI->csh->detail) {
2251
79
#ifndef CAPSTONE_DIET
2252
79
      uint8_t access;
2253
2254
79
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2255
79
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2256
79
      MI->ac_idx++;
2257
79
#endif
2258
2259
79
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2260
79
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2261
79
      MI->flat_insn->detail->arm64.op_count++;
2262
79
    }
2263
2264
79
    return;
2265
79
  }
2266
2267
  // if (Reg && Reg->Writeable && Reg->haveFeatures(STI.getFeatureBits()))
2268
4.55k
  if (Reg && Reg->Writeable) {
2269
107
    SStream_concat0(O, Reg->Name);
2270
2271
107
    if (MI->csh->detail) {
2272
107
#ifndef CAPSTONE_DIET
2273
107
      uint8_t access;
2274
2275
107
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2276
107
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2277
107
      MI->ac_idx++;
2278
107
#endif
2279
2280
107
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2281
107
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2282
107
      MI->flat_insn->detail->arm64.op_count++;
2283
107
    }
2284
4.45k
  } else {
2285
4.45k
    char result[128];
2286
2287
4.45k
    AArch64SysReg_genericRegisterString(Val, result);
2288
4.45k
    SStream_concat0(O, result);
2289
2290
4.45k
    if (MI->csh->detail) {
2291
4.45k
#ifndef CAPSTONE_DIET
2292
4.45k
      uint8_t access;
2293
4.45k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2294
4.45k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2295
4.45k
      MI->ac_idx++;
2296
4.45k
#endif
2297
4.45k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2298
4.45k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2299
4.45k
      MI->flat_insn->detail->arm64.op_count++;
2300
4.45k
    }
2301
4.45k
  }
2302
4.55k
}
2303
2304
static void printSystemPStateField(MCInst *MI, unsigned OpNum, SStream *O)
2305
922
{
2306
922
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2307
2308
922
  const PState *PState = lookupPStateByEncoding(Val);
2309
2310
922
  if (PState) {
2311
922
    SStream_concat0(O, PState->Name);
2312
2313
922
    if (MI->csh->detail) {
2314
922
#ifndef CAPSTONE_DIET
2315
922
      uint8_t access;
2316
922
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2317
922
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2318
922
      MI->ac_idx++;
2319
922
#endif
2320
922
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_PSTATE;
2321
922
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].pstate = Val;
2322
922
      MI->flat_insn->detail->arm64.op_count++;
2323
922
    }
2324
922
  } else {
2325
0
    printUInt32Bang(O, Val);
2326
2327
0
    if (MI->csh->detail) {
2328
0
#ifndef CAPSTONE_DIET
2329
0
      unsigned char access;
2330
2331
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2332
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2333
0
      MI->ac_idx++;
2334
0
#endif
2335
2336
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2337
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2338
0
      MI->flat_insn->detail->arm64.op_count++;
2339
0
    }
2340
0
  }
2341
922
}
2342
2343
static void printSIMDType10Operand(MCInst *MI, unsigned OpNum, SStream *O)
2344
1.45k
{
2345
1.45k
  uint8_t RawVal = (uint8_t)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2346
1.45k
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2347
2348
1.45k
  SStream_concat(O, "#%#016llx", Val);
2349
2350
1.45k
  if (MI->csh->detail) {
2351
1.45k
#ifndef CAPSTONE_DIET
2352
1.45k
    unsigned char access;
2353
2354
1.45k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2355
1.45k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2356
1.45k
    MI->ac_idx++;
2357
1.45k
#endif
2358
1.45k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2359
1.45k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2360
1.45k
    MI->flat_insn->detail->arm64.op_count++;
2361
1.45k
  }
2362
1.45k
}
2363
2364
static void printComplexRotationOp(MCInst *MI, unsigned OpNum, SStream *O, int64_t Angle, int64_t Remainder)
2365
3.80k
{
2366
3.80k
  unsigned int Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2367
3.80k
  printInt64Bang(O, (Val * Angle) + Remainder);
2368
3.80k
  op_addImm(MI, (Val * Angle) + Remainder);
2369
3.80k
}
2370
2371
static void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
2372
0
{
2373
0
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
2374
    // assert(MCOperand_isImm(MO) && "Unexpected operand type!");
2375
0
    unsigned svcrop = MCOperand_getImm(MO);
2376
0
  const SVCR *svcr = lookupSVCRByEncoding(svcrop);
2377
    // assert(svcr && "Unexpected SVCR operand!");
2378
0
  SStream_concat0(O, svcr->Name);
2379
2380
0
  if (MI->csh->detail) {
2381
0
#ifndef CAPSTONE_DIET
2382
0
    uint8_t access;
2383
2384
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2385
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2386
0
    MI->ac_idx++;
2387
0
#endif
2388
2389
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SVCR;
2390
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = (unsigned)ARM64_SYSREG_SVCR;
2391
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].svcr = svcr->Encoding;
2392
0
    MI->flat_insn->detail->arm64.op_count++;
2393
0
  }
2394
0
}
2395
2396
static void printMatrix(MCInst *MI, unsigned OpNum, SStream *O, int EltSize)
2397
335
{
2398
335
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2399
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2400
335
  unsigned Reg = MCOperand_getReg(RegOp);
2401
2402
335
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2403
335
  const char *sizeStr = "";
2404
335
    switch (EltSize) {
2405
335
    case 0:
2406
335
    sizeStr = "";
2407
335
      break;
2408
0
    case 8:
2409
0
      sizeStr = ".b";
2410
0
      break;
2411
0
    case 16:
2412
0
      sizeStr = ".h";
2413
0
      break;
2414
0
    case 32:
2415
0
      sizeStr = ".s";
2416
0
      break;
2417
0
    case 64:
2418
0
      sizeStr = ".d";
2419
0
      break;
2420
0
    case 128:
2421
0
      sizeStr = ".q";
2422
0
      break;
2423
0
    default:
2424
0
    break;
2425
    //   llvm_unreachable("Unsupported element size");
2426
335
    }
2427
335
  SStream_concat0(O, sizeStr);
2428
2429
335
  if (MI->csh->detail) {
2430
335
#ifndef CAPSTONE_DIET
2431
335
    uint8_t access;
2432
2433
335
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2434
335
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2435
335
    MI->ac_idx++;
2436
335
#endif
2437
2438
335
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2439
335
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2440
335
    MI->flat_insn->detail->arm64.op_count++;
2441
335
  }
2442
335
}
2443
2444
static void printMatrixIndex(MCInst *MI, unsigned OpNum, SStream *O)
2445
10.5k
{
2446
10.5k
  int64_t imm = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2447
10.5k
  printInt64(O, imm);
2448
2449
10.5k
  if (MI->csh->detail) {
2450
10.5k
    if (MI->csh->doing_SME_Index) {
2451
      // Access op_count-1 as We want to add info to previous operand, not create a new one
2452
10.5k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = imm;
2453
10.5k
    }
2454
10.5k
  }
2455
10.5k
}
2456
2457
static void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
2458
2.21k
{
2459
2.21k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2460
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2461
2.21k
  unsigned Reg = MCOperand_getReg(RegOp);
2462
2.21k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2463
2464
2.21k
  if (MI->csh->detail) {
2465
2.21k
#ifndef CAPSTONE_DIET
2466
2.21k
    uint8_t access;
2467
2468
2.21k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2469
2.21k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2470
2.21k
    MI->ac_idx++;
2471
2.21k
#endif
2472
2473
2.21k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2474
2.21k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2475
2.21k
    MI->flat_insn->detail->arm64.op_count++;
2476
2.21k
  }
2477
2.21k
}
2478
2479
static void printMatrixTileVector(MCInst *MI, unsigned OpNum, SStream *O, bool IsVertical)
2480
9.36k
{
2481
9.36k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2482
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2483
9.36k
  unsigned Reg = MCOperand_getReg(RegOp);
2484
9.36k
#ifndef CAPSTONE_DIET
2485
9.36k
  const char *RegName = getRegisterName(Reg, AArch64_NoRegAltName);
2486
2487
9.36k
  const size_t strLn = strlen(RegName);
2488
  // +2 for extra chars, + 1 for null char \0
2489
9.36k
  char *RegNameNew = cs_mem_malloc(sizeof(char) * (strLn + 2 + 1));
2490
9.36k
  int index = 0, i;
2491
75.8k
  for (i = 0; i < (strLn + 2); i++){
2492
66.4k
    if(RegName[i] != '.'){
2493
57.0k
      RegNameNew[index] = RegName[i];
2494
57.0k
      index++;
2495
57.0k
    }
2496
9.36k
    else{
2497
9.36k
      RegNameNew[index] = IsVertical ? 'v' : 'h';
2498
9.36k
      RegNameNew[index + 1] = '.';
2499
9.36k
      index += 2;
2500
9.36k
    }
2501
66.4k
  }
2502
9.36k
  SStream_concat0(O, RegNameNew);
2503
9.36k
#endif
2504
2505
9.36k
  if (MI->csh->detail) {
2506
9.36k
#ifndef CAPSTONE_DIET
2507
9.36k
    uint8_t access;
2508
2509
9.36k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2510
9.36k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2511
9.36k
    MI->ac_idx++;
2512
9.36k
#endif
2513
2514
9.36k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2515
9.36k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2516
9.36k
    MI->flat_insn->detail->arm64.op_count++;
2517
9.36k
  }
2518
9.36k
#ifndef CAPSTONE_DIET
2519
9.36k
  cs_mem_free(RegNameNew);
2520
9.36k
#endif
2521
9.36k
}
2522
2523
static const unsigned MatrixZADRegisterTable[] = {
2524
  AArch64_ZAD0, AArch64_ZAD1, AArch64_ZAD2, AArch64_ZAD3,
2525
  AArch64_ZAD4, AArch64_ZAD5, AArch64_ZAD6, AArch64_ZAD7
2526
};
2527
2528
423
static void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O){
2529
423
  unsigned MaxRegs = 8;
2530
423
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2531
2532
423
  unsigned NumRegs = 0, I;
2533
3.80k
  for (I = 0; I < MaxRegs; ++I)
2534
3.38k
    if ((RegMask & (1 << I)) != 0)
2535
1.00k
      ++NumRegs;
2536
2537
423
  SStream_concat0(O, "{");
2538
423
  unsigned Printed = 0, J;
2539
3.80k
  for (J = 0; J < MaxRegs; ++J) {
2540
3.38k
    unsigned Reg = RegMask & (1 << J);
2541
3.38k
    if (Reg == 0)
2542
2.37k
      continue;
2543
1.00k
    SStream_concat0(O, getRegisterName(MatrixZADRegisterTable[J], AArch64_NoRegAltName));
2544
2545
1.00k
    if (MI->csh->detail) {
2546
1.00k
#ifndef CAPSTONE_DIET
2547
1.00k
      uint8_t access;
2548
2549
1.00k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2550
1.00k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2551
1.00k
      MI->ac_idx++;
2552
1.00k
#endif
2553
2554
1.00k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2555
1.00k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MatrixZADRegisterTable[J];
2556
1.00k
      MI->flat_insn->detail->arm64.op_count++;
2557
1.00k
    }
2558
2559
1.00k
    if (Printed + 1 != NumRegs)
2560
591
      SStream_concat0(O, ", ");
2561
1.00k
    ++Printed;
2562
1.00k
  }
2563
423
  SStream_concat0(O, "}");
2564
423
}
2565
2566
static void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2567
3.47k
{
2568
3.47k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2569
2570
3.47k
  const SVEPREDPAT *Pat = lookupSVEPREDPATByEncoding(Val);
2571
3.47k
  if (Pat)
2572
1.74k
    SStream_concat0(O, Pat->Name);
2573
1.73k
  else
2574
1.73k
    printUInt32Bang(O, Val);
2575
3.47k
}
2576
2577
// default suffix = 0
2578
static void printSVERegOp(MCInst *MI, unsigned OpNum, SStream *O, char suffix)
2579
190k
{
2580
190k
  unsigned int Reg;
2581
2582
#if 0
2583
  switch (suffix) {
2584
    case 0:
2585
    case 'b':
2586
    case 'h':
2587
    case 's':
2588
    case 'd':
2589
    case 'q':
2590
      break;
2591
    default:
2592
      // llvm_unreachable("Invalid kind specifier.");
2593
  }
2594
#endif
2595
2596
190k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2597
2598
190k
  if (MI->csh->detail) {
2599
190k
#ifndef CAPSTONE_DIET
2600
190k
      uint8_t access;
2601
2602
190k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2603
190k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2604
190k
      MI->ac_idx++;
2605
190k
#endif
2606
190k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2607
190k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2608
190k
    MI->flat_insn->detail->arm64.op_count++;
2609
190k
  }
2610
2611
190k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2612
2613
190k
  if (suffix != '\0')
2614
124k
    SStream_concat(O, ".%c", suffix);
2615
190k
}
2616
2617
static void printImmSVE16(int16_t Val, SStream *O)
2618
878
{
2619
878
  printUInt32Bang(O, Val);
2620
878
}
2621
2622
static void printImmSVE32(int32_t Val, SStream *O)
2623
1.36k
{
2624
1.36k
  printUInt32Bang(O, Val);
2625
1.36k
}
2626
2627
static void printImmSVE64(int64_t Val, SStream *O)
2628
2.08k
{
2629
2.08k
  printUInt64Bang(O, Val);
2630
2.08k
}
2631
2632
static void printImm8OptLsl32(MCInst *MI, unsigned OpNum, SStream *O)
2633
1.42k
{
2634
1.42k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2635
1.42k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2636
1.42k
  uint32_t Val;
2637
2638
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2639
  //  "Unexepected shift type!");
2640
2641
  // #0 lsl #8 is never pretty printed
2642
1.42k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2643
62
    printUInt32Bang(O, UnscaledVal);
2644
62
    printShifter(MI, OpNum + 1, O);
2645
62
    return;
2646
62
  }
2647
2648
1.36k
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2649
1.36k
  printImmSVE32(Val, O);
2650
1.36k
}
2651
2652
static void printImm8OptLsl64(MCInst *MI, unsigned OpNum, SStream *O)
2653
1.61k
{
2654
1.61k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2655
1.61k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2656
1.61k
  uint64_t Val;
2657
2658
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2659
  //  "Unexepected shift type!");
2660
2661
  // #0 lsl #8 is never pretty printed
2662
1.61k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2663
282
    printUInt32Bang(O, UnscaledVal);
2664
282
    printShifter(MI, OpNum + 1, O);
2665
282
    return;
2666
282
  }
2667
2668
1.33k
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2669
1.33k
  printImmSVE64(Val, O);
2670
1.33k
}
2671
2672
static void printSVELogicalImm16(MCInst *MI, unsigned OpNum, SStream *O)
2673
221
{
2674
221
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2675
221
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2676
2677
  // Prefer the default format for 16bit values, hex otherwise.
2678
221
  printImmSVE16(PrintVal, O);
2679
221
}
2680
2681
static void printSVELogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
2682
1.29k
{
2683
1.29k
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2684
1.29k
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2685
2686
  // Prefer the default format for 16bit values, hex otherwise.
2687
1.29k
  if ((uint16_t)PrintVal == (uint32_t)PrintVal)
2688
657
    printImmSVE16(PrintVal, O);
2689
642
  else
2690
642
    printUInt64Bang(O, PrintVal);
2691
1.29k
}
2692
2693
static void printSVELogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
2694
749
{
2695
749
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2696
749
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2697
2698
749
  printImmSVE64(PrintVal, O);
2699
749
}
2700
2701
static void printZPRasFPR(MCInst *MI, unsigned OpNum, SStream *O, int Width)
2702
2.53k
{
2703
2.53k
  unsigned int Base, Reg;
2704
2705
2.53k
  switch (Width) {
2706
0
    default: // llvm_unreachable("Unsupported width");
2707
206
    case 8:   Base = AArch64_B0; break;
2708
592
    case 16:  Base = AArch64_H0; break;
2709
698
    case 32:  Base = AArch64_S0; break;
2710
1.00k
    case 64:  Base = AArch64_D0; break;
2711
34
    case 128: Base = AArch64_Q0; break;
2712
2.53k
  }
2713
2714
2.53k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) - AArch64_Z0 + Base;
2715
2716
2.53k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2717
2718
2.53k
  if (MI->csh->detail) {
2719
2.53k
#ifndef CAPSTONE_DIET
2720
2.53k
    uint8_t access;
2721
2722
2.53k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2723
2.53k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2724
2.53k
    MI->ac_idx++;
2725
2.53k
#endif
2726
2.53k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2727
2.53k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2728
2.53k
    MI->flat_insn->detail->arm64.op_count++;
2729
2.53k
  }
2730
2.53k
}
2731
2732
static void printExactFPImm(MCInst *MI, unsigned OpNum, SStream *O, unsigned ImmIs0, unsigned ImmIs1)
2733
611
{
2734
611
  const ExactFPImm *Imm0Desc = lookupExactFPImmByEnum(ImmIs0);
2735
611
  const ExactFPImm *Imm1Desc = lookupExactFPImmByEnum(ImmIs1);
2736
611
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2737
2738
611
  SStream_concat0(O, Val ? Imm1Desc->Repr : Imm0Desc->Repr);
2739
611
}
2740
2741
static void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2742
7.54k
{
2743
7.54k
  unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2744
2745
7.54k
  SStream_concat0(O, getRegisterName(getWRegFromXReg(Reg), AArch64_NoRegAltName));
2746
7.54k
}
2747
2748
static void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O) 
2749
851
{
2750
851
    unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2751
2752
851
    SStream_concat0(O, getRegisterName(MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0), AArch64_NoRegAltName));
2753
851
}
2754
2755
#define PRINT_ALIAS_INSTR
2756
#include "AArch64GenAsmWriter.inc"
2757
#include "AArch64GenRegisterName.inc"
2758
2759
void AArch64_post_printer(csh handle, cs_insn *flat_insn, char *insn_asm, MCInst *mci)
2760
433k
{
2761
433k
  if (((cs_struct *)handle)->detail != CS_OPT_ON)
2762
0
    return;
2763
2764
433k
  if (mci->csh->detail) {
2765
433k
    unsigned opcode = MCInst_getOpcode(mci);
2766
2767
433k
    switch (opcode) {
2768
343k
      default:
2769
343k
        break;
2770
343k
      case AArch64_LD1Fourv16b_POST:
2771
793
      case AArch64_LD1Fourv1d_POST:
2772
1.00k
      case AArch64_LD1Fourv2d_POST:
2773
1.25k
      case AArch64_LD1Fourv2s_POST:
2774
1.56k
      case AArch64_LD1Fourv4h_POST:
2775
2.31k
      case AArch64_LD1Fourv4s_POST:
2776
2.63k
      case AArch64_LD1Fourv8b_POST:
2777
3.24k
      case AArch64_LD1Fourv8h_POST:
2778
3.35k
      case AArch64_LD1Onev16b_POST:
2779
3.43k
      case AArch64_LD1Onev1d_POST:
2780
3.52k
      case AArch64_LD1Onev2d_POST:
2781
3.86k
      case AArch64_LD1Onev2s_POST:
2782
3.99k
      case AArch64_LD1Onev4h_POST:
2783
4.23k
      case AArch64_LD1Onev4s_POST:
2784
4.47k
      case AArch64_LD1Onev8b_POST:
2785
4.58k
      case AArch64_LD1Onev8h_POST:
2786
4.65k
      case AArch64_LD1Rv16b_POST:
2787
4.73k
      case AArch64_LD1Rv1d_POST:
2788
4.80k
      case AArch64_LD1Rv2d_POST:
2789
4.87k
      case AArch64_LD1Rv2s_POST:
2790
5.07k
      case AArch64_LD1Rv4h_POST:
2791
5.12k
      case AArch64_LD1Rv4s_POST:
2792
5.15k
      case AArch64_LD1Rv8b_POST:
2793
5.19k
      case AArch64_LD1Rv8h_POST:
2794
5.59k
      case AArch64_LD1Threev16b_POST:
2795
5.72k
      case AArch64_LD1Threev1d_POST:
2796
6.03k
      case AArch64_LD1Threev2d_POST:
2797
6.38k
      case AArch64_LD1Threev2s_POST:
2798
7.43k
      case AArch64_LD1Threev4h_POST:
2799
8.35k
      case AArch64_LD1Threev4s_POST:
2800
9.29k
      case AArch64_LD1Threev8b_POST:
2801
10.0k
      case AArch64_LD1Threev8h_POST:
2802
10.1k
      case AArch64_LD1Twov16b_POST:
2803
10.2k
      case AArch64_LD1Twov1d_POST:
2804
10.4k
      case AArch64_LD1Twov2d_POST:
2805
10.4k
      case AArch64_LD1Twov2s_POST:
2806
10.7k
      case AArch64_LD1Twov4h_POST:
2807
10.9k
      case AArch64_LD1Twov4s_POST:
2808
11.5k
      case AArch64_LD1Twov8b_POST:
2809
11.7k
      case AArch64_LD1Twov8h_POST:
2810
12.3k
      case AArch64_LD1i16_POST:
2811
14.5k
      case AArch64_LD1i32_POST:
2812
16.2k
      case AArch64_LD1i64_POST:
2813
17.9k
      case AArch64_LD1i8_POST:
2814
18.1k
      case AArch64_LD2Rv16b_POST:
2815
18.4k
      case AArch64_LD2Rv1d_POST:
2816
18.4k
      case AArch64_LD2Rv2d_POST:
2817
18.6k
      case AArch64_LD2Rv2s_POST:
2818
18.7k
      case AArch64_LD2Rv4h_POST:
2819
18.9k
      case AArch64_LD2Rv4s_POST:
2820
19.4k
      case AArch64_LD2Rv8b_POST:
2821
19.5k
      case AArch64_LD2Rv8h_POST:
2822
20.0k
      case AArch64_LD2Twov16b_POST:
2823
20.1k
      case AArch64_LD2Twov2d_POST:
2824
20.2k
      case AArch64_LD2Twov2s_POST:
2825
20.3k
      case AArch64_LD2Twov4h_POST:
2826
20.6k
      case AArch64_LD2Twov4s_POST:
2827
20.8k
      case AArch64_LD2Twov8b_POST:
2828
20.9k
      case AArch64_LD2Twov8h_POST:
2829
21.0k
      case AArch64_LD2i16_POST:
2830
22.2k
      case AArch64_LD2i32_POST:
2831
24.3k
      case AArch64_LD2i64_POST:
2832
24.9k
      case AArch64_LD2i8_POST:
2833
25.1k
      case AArch64_LD3Rv16b_POST:
2834
25.3k
      case AArch64_LD3Rv1d_POST:
2835
25.5k
      case AArch64_LD3Rv2d_POST:
2836
25.6k
      case AArch64_LD3Rv2s_POST:
2837
25.6k
      case AArch64_LD3Rv4h_POST:
2838
25.9k
      case AArch64_LD3Rv4s_POST:
2839
26.0k
      case AArch64_LD3Rv8b_POST:
2840
26.3k
      case AArch64_LD3Rv8h_POST:
2841
26.6k
      case AArch64_LD3Threev16b_POST:
2842
27.0k
      case AArch64_LD3Threev2d_POST:
2843
27.2k
      case AArch64_LD3Threev2s_POST:
2844
27.7k
      case AArch64_LD3Threev4h_POST:
2845
27.8k
      case AArch64_LD3Threev4s_POST:
2846
27.9k
      case AArch64_LD3Threev8b_POST:
2847
28.6k
      case AArch64_LD3Threev8h_POST:
2848
30.6k
      case AArch64_LD3i16_POST:
2849
32.7k
      case AArch64_LD3i32_POST:
2850
36.8k
      case AArch64_LD3i64_POST:
2851
37.1k
      case AArch64_LD3i8_POST:
2852
37.3k
      case AArch64_LD4Fourv16b_POST:
2853
37.4k
      case AArch64_LD4Fourv2d_POST:
2854
37.4k
      case AArch64_LD4Fourv2s_POST:
2855
37.5k
      case AArch64_LD4Fourv4h_POST:
2856
38.2k
      case AArch64_LD4Fourv4s_POST:
2857
38.3k
      case AArch64_LD4Fourv8b_POST:
2858
38.5k
      case AArch64_LD4Fourv8h_POST:
2859
38.5k
      case AArch64_LD4Rv16b_POST:
2860
38.6k
      case AArch64_LD4Rv1d_POST:
2861
38.9k
      case AArch64_LD4Rv2d_POST:
2862
39.4k
      case AArch64_LD4Rv2s_POST:
2863
39.6k
      case AArch64_LD4Rv4h_POST:
2864
39.7k
      case AArch64_LD4Rv4s_POST:
2865
40.1k
      case AArch64_LD4Rv8b_POST:
2866
40.2k
      case AArch64_LD4Rv8h_POST:
2867
42.2k
      case AArch64_LD4i16_POST:
2868
43.0k
      case AArch64_LD4i32_POST:
2869
43.3k
      case AArch64_LD4i64_POST:
2870
44.2k
      case AArch64_LD4i8_POST:
2871
44.2k
      case AArch64_LDRBBpost:
2872
44.3k
      case AArch64_LDRBpost:
2873
44.4k
      case AArch64_LDRDpost:
2874
44.5k
      case AArch64_LDRHHpost:
2875
44.6k
      case AArch64_LDRHpost:
2876
44.7k
      case AArch64_LDRQpost:
2877
44.8k
      case AArch64_LDPDpost:
2878
44.9k
      case AArch64_LDPQpost:
2879
45.0k
      case AArch64_LDPSWpost:
2880
45.3k
      case AArch64_LDPSpost:
2881
45.9k
      case AArch64_LDPWpost:
2882
46.0k
      case AArch64_LDPXpost:
2883
46.0k
      case AArch64_ST1Fourv16b_POST:
2884
46.5k
      case AArch64_ST1Fourv1d_POST:
2885
46.9k
      case AArch64_ST1Fourv2d_POST:
2886
46.9k
      case AArch64_ST1Fourv2s_POST:
2887
47.3k
      case AArch64_ST1Fourv4h_POST:
2888
47.4k
      case AArch64_ST1Fourv4s_POST:
2889
47.9k
      case AArch64_ST1Fourv8b_POST:
2890
48.8k
      case AArch64_ST1Fourv8h_POST:
2891
48.9k
      case AArch64_ST1Onev16b_POST:
2892
49.1k
      case AArch64_ST1Onev1d_POST:
2893
49.1k
      case AArch64_ST1Onev2d_POST:
2894
49.5k
      case AArch64_ST1Onev2s_POST:
2895
49.5k
      case AArch64_ST1Onev4h_POST:
2896
49.6k
      case AArch64_ST1Onev4s_POST:
2897
49.8k
      case AArch64_ST1Onev8b_POST:
2898
49.9k
      case AArch64_ST1Onev8h_POST:
2899
50.7k
      case AArch64_ST1Threev16b_POST:
2900
50.8k
      case AArch64_ST1Threev1d_POST:
2901
50.8k
      case AArch64_ST1Threev2d_POST:
2902
51.1k
      case AArch64_ST1Threev2s_POST:
2903
52.1k
      case AArch64_ST1Threev4h_POST:
2904
52.2k
      case AArch64_ST1Threev4s_POST:
2905
53.3k
      case AArch64_ST1Threev8b_POST:
2906
53.9k
      case AArch64_ST1Threev8h_POST:
2907
55.0k
      case AArch64_ST1Twov16b_POST:
2908
55.0k
      case AArch64_ST1Twov1d_POST:
2909
55.8k
      case AArch64_ST1Twov2d_POST:
2910
55.9k
      case AArch64_ST1Twov2s_POST:
2911
56.0k
      case AArch64_ST1Twov4h_POST:
2912
56.1k
      case AArch64_ST1Twov4s_POST:
2913
56.5k
      case AArch64_ST1Twov8b_POST:
2914
56.7k
      case AArch64_ST1Twov8h_POST:
2915
57.0k
      case AArch64_ST1i16_POST:
2916
57.8k
      case AArch64_ST1i32_POST:
2917
58.1k
      case AArch64_ST1i64_POST:
2918
58.5k
      case AArch64_ST1i8_POST:
2919
58.9k
      case AArch64_ST2GPostIndex:
2920
59.5k
      case AArch64_ST2Twov16b_POST:
2921
59.5k
      case AArch64_ST2Twov2d_POST:
2922
59.7k
      case AArch64_ST2Twov2s_POST:
2923
60.3k
      case AArch64_ST2Twov4h_POST:
2924
60.9k
      case AArch64_ST2Twov4s_POST:
2925
61.0k
      case AArch64_ST2Twov8b_POST:
2926
61.8k
      case AArch64_ST2Twov8h_POST:
2927
61.9k
      case AArch64_ST2i16_POST:
2928
62.2k
      case AArch64_ST2i32_POST:
2929
62.5k
      case AArch64_ST2i64_POST:
2930
63.1k
      case AArch64_ST2i8_POST:
2931
63.3k
      case AArch64_ST3Threev16b_POST:
2932
63.6k
      case AArch64_ST3Threev2d_POST:
2933
64.7k
      case AArch64_ST3Threev2s_POST:
2934
64.7k
      case AArch64_ST3Threev4h_POST:
2935
65.0k
      case AArch64_ST3Threev4s_POST:
2936
65.2k
      case AArch64_ST3Threev8b_POST:
2937
65.2k
      case AArch64_ST3Threev8h_POST:
2938
65.8k
      case AArch64_ST3i16_POST:
2939
66.7k
      case AArch64_ST3i32_POST:
2940
66.9k
      case AArch64_ST3i64_POST:
2941
67.2k
      case AArch64_ST3i8_POST:
2942
68.5k
      case AArch64_ST4Fourv16b_POST:
2943
69.5k
      case AArch64_ST4Fourv2d_POST:
2944
69.6k
      case AArch64_ST4Fourv2s_POST:
2945
69.8k
      case AArch64_ST4Fourv4h_POST:
2946
70.2k
      case AArch64_ST4Fourv4s_POST:
2947
70.3k
      case AArch64_ST4Fourv8b_POST:
2948
70.4k
      case AArch64_ST4Fourv8h_POST:
2949
71.2k
      case AArch64_ST4i16_POST:
2950
72.8k
      case AArch64_ST4i32_POST:
2951
73.3k
      case AArch64_ST4i64_POST:
2952
73.4k
      case AArch64_ST4i8_POST:
2953
74.1k
      case AArch64_STPDpost:
2954
74.3k
      case AArch64_STPQpost:
2955
74.4k
      case AArch64_STPSpost:
2956
74.8k
      case AArch64_STPWpost:
2957
75.4k
      case AArch64_STPXpost:
2958
75.6k
      case AArch64_STRBBpost:
2959
75.8k
      case AArch64_STRBpost:
2960
75.9k
      case AArch64_STRDpost:
2961
76.2k
      case AArch64_STRHHpost:
2962
76.3k
      case AArch64_STRHpost:
2963
76.5k
      case AArch64_STRQpost:
2964
76.5k
      case AArch64_STRSpost:
2965
76.7k
      case AArch64_STRWpost:
2966
76.7k
      case AArch64_STRXpost:
2967
76.8k
      case AArch64_STZ2GPostIndex:
2968
76.9k
      case AArch64_STZGPostIndex:
2969
77.1k
      case AArch64_STGPostIndex:
2970
77.1k
      case AArch64_STGPpost:
2971
77.3k
      case AArch64_LDRSBWpost:
2972
77.5k
      case AArch64_LDRSBXpost:
2973
77.9k
      case AArch64_LDRSHWpost:
2974
78.2k
      case AArch64_LDRSHXpost:
2975
78.3k
      case AArch64_LDRSWpost:
2976
78.4k
      case AArch64_LDRSpost:
2977
78.4k
      case AArch64_LDRWpost:
2978
78.5k
      case AArch64_LDRXpost:
2979
78.5k
        flat_insn->detail->arm64.writeback = true;
2980
78.5k
          flat_insn->detail->arm64.post_index = true;
2981
78.5k
        break;
2982
554
      case AArch64_LDRAAwriteback:
2983
1.29k
      case AArch64_LDRABwriteback:
2984
1.43k
      case AArch64_ST2GPreIndex:
2985
1.80k
      case AArch64_LDPDpre:
2986
2.24k
      case AArch64_LDPQpre:
2987
2.34k
      case AArch64_LDPSWpre:
2988
2.59k
      case AArch64_LDPSpre:
2989
2.91k
      case AArch64_LDPWpre:
2990
3.55k
      case AArch64_LDPXpre:
2991
4.35k
      case AArch64_LDRBBpre:
2992
4.43k
      case AArch64_LDRBpre:
2993
4.50k
      case AArch64_LDRDpre:
2994
4.77k
      case AArch64_LDRHHpre:
2995
4.93k
      case AArch64_LDRHpre:
2996
4.97k
      case AArch64_LDRQpre:
2997
5.21k
      case AArch64_LDRSBWpre:
2998
5.29k
      case AArch64_LDRSBXpre:
2999
6.08k
      case AArch64_LDRSHWpre:
3000
6.16k
      case AArch64_LDRSHXpre:
3001
6.23k
      case AArch64_LDRSWpre:
3002
6.27k
      case AArch64_LDRSpre:
3003
6.30k
      case AArch64_LDRWpre:
3004
6.52k
      case AArch64_LDRXpre:
3005
6.87k
      case AArch64_STGPreIndex:
3006
7.00k
      case AArch64_STPDpre:
3007
7.43k
      case AArch64_STPQpre:
3008
7.89k
      case AArch64_STPSpre:
3009
8.15k
      case AArch64_STPWpre:
3010
8.96k
      case AArch64_STPXpre:
3011
9.15k
      case AArch64_STRBBpre:
3012
9.86k
      case AArch64_STRBpre:
3013
9.93k
      case AArch64_STRDpre:
3014
10.4k
      case AArch64_STRHHpre:
3015
10.5k
      case AArch64_STRHpre:
3016
10.5k
      case AArch64_STRQpre:
3017
10.6k
      case AArch64_STRSpre:
3018
11.1k
      case AArch64_STRWpre:
3019
11.3k
      case AArch64_STRXpre:
3020
11.6k
      case AArch64_STZ2GPreIndex:
3021
11.8k
      case AArch64_STZGPreIndex:
3022
11.8k
      case AArch64_STGPpre:
3023
11.8k
        flat_insn->detail->arm64.writeback = true;
3024
11.8k
        break;
3025
433k
    }
3026
433k
  }
3027
433k
}
3028
3029
#endif