Coverage Report

Created: 2025-08-28 06:43

/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
35.9k
{
38
35.9k
  SStream ss;
39
35.9k
  char *p, *p2, tmp[8];
40
35.9k
  unsigned int unit = 0;
41
35.9k
  int i;
42
35.9k
  cs_tms320c64x *tms320c64x;
43
44
35.9k
  if (mci->csh->detail) {
45
35.9k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
35.9k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
35.9k
      switch(insn->detail->groups[i]) {
49
10.0k
        case TMS320C64X_GRP_FUNIT_D:
50
10.0k
          unit = TMS320C64X_FUNIT_D;
51
10.0k
          break;
52
7.90k
        case TMS320C64X_GRP_FUNIT_L:
53
7.90k
          unit = TMS320C64X_FUNIT_L;
54
7.90k
          break;
55
2.27k
        case TMS320C64X_GRP_FUNIT_M:
56
2.27k
          unit = TMS320C64X_FUNIT_M;
57
2.27k
          break;
58
14.5k
        case TMS320C64X_GRP_FUNIT_S:
59
14.5k
          unit = TMS320C64X_FUNIT_S;
60
14.5k
          break;
61
1.21k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.21k
          unit = TMS320C64X_FUNIT_NO;
63
1.21k
          break;
64
35.9k
      }
65
35.9k
      if (unit != 0)
66
35.9k
        break;
67
35.9k
    }
68
35.9k
    tms320c64x->funit.unit = unit;
69
70
35.9k
    SStream_Init(&ss);
71
35.9k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
23.4k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
35.9k
    p = strchr(insn_asm, '\t');
75
35.9k
    if (p != NULL)
76
35.2k
      *p++ = '\0';
77
78
35.9k
    SStream_concat0(&ss, insn_asm);
79
35.9k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
28.3k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
21.3k
        p2--;
82
7.05k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
7.05k
      if (*p2 == 'a')
87
4.74k
        strcpy(tmp, "1T");
88
2.30k
      else
89
2.30k
        strcpy(tmp, "2T");
90
28.9k
    } else {
91
28.9k
      tmp[0] = '\0';
92
28.9k
    }
93
35.9k
    switch(tms320c64x->funit.unit) {
94
10.0k
      case TMS320C64X_FUNIT_D:
95
10.0k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
10.0k
        break;
97
7.90k
      case TMS320C64X_FUNIT_L:
98
7.90k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
7.90k
        break;
100
2.27k
      case TMS320C64X_FUNIT_M:
101
2.27k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.27k
        break;
103
14.5k
      case TMS320C64X_FUNIT_S:
104
14.5k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
14.5k
        break;
106
35.9k
    }
107
35.9k
    if (tms320c64x->funit.crosspath > 0)
108
8.25k
      SStream_concat0(&ss, "X");
109
110
35.9k
    if (p != NULL)
111
35.2k
      SStream_concat(&ss, "\t%s", p);
112
113
35.9k
    if (tms320c64x->parallel != 0)
114
17.4k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
35.9k
    strcpy(insn_asm, ss.buffer);
118
35.9k
  }
119
35.9k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
129k
{
129
129k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
129k
  unsigned reg;
131
132
129k
  if (MCOperand_isReg(Op)) {
133
90.7k
    reg = MCOperand_getReg(Op);
134
90.7k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
1.62k
      switch(reg) {
136
926
        case TMS320C64X_REG_EFR:
137
926
          SStream_concat0(O, "EFR");
138
926
          break;
139
363
        case TMS320C64X_REG_IFR:
140
363
          SStream_concat0(O, "IFR");
141
363
          break;
142
340
        default:
143
340
          SStream_concat0(O, getRegisterName(reg));
144
340
          break;
145
1.62k
      }
146
89.0k
    } else {
147
89.0k
      SStream_concat0(O, getRegisterName(reg));
148
89.0k
    }
149
150
90.7k
    if (MI->csh->detail) {
151
90.7k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
90.7k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
90.7k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
90.7k
    }
155
90.7k
  } else if (MCOperand_isImm(Op)) {
156
38.8k
    int64_t Imm = MCOperand_getImm(Op);
157
158
38.8k
    if (Imm >= 0) {
159
30.5k
      if (Imm > HEX_THRESHOLD)
160
18.0k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
12.4k
      else
162
12.4k
        SStream_concat(O, "%"PRIu64, Imm);
163
30.5k
    } else {
164
8.26k
      if (Imm < -HEX_THRESHOLD)
165
6.86k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
1.39k
      else
167
1.39k
        SStream_concat(O, "-%"PRIu64, -Imm);
168
8.26k
    }
169
170
38.8k
    if (MI->csh->detail) {
171
38.8k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
38.8k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
38.8k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
38.8k
    }
175
38.8k
  }
176
129k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
9.02k
{
180
9.02k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
9.02k
  int64_t Val = MCOperand_getImm(Op);
182
9.02k
  unsigned scaled, base, offset, mode, unit;
183
9.02k
  cs_tms320c64x *tms320c64x;
184
9.02k
  char st, nd;
185
186
9.02k
  scaled = (Val >> 19) & 1;
187
9.02k
  base = (Val >> 12) & 0x7f;
188
9.02k
  offset = (Val >> 5) & 0x7f;
189
9.02k
  mode = (Val >> 1) & 0xf;
190
9.02k
  unit = Val & 1;
191
192
9.02k
  if (scaled) {
193
8.08k
    st = '[';
194
8.08k
    nd = ']';
195
8.08k
  } else {
196
941
    st = '(';
197
941
    nd = ')';
198
941
  }
199
200
9.02k
  switch(mode) {
201
1.59k
    case 0:
202
1.59k
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
1.59k
      break;
204
604
    case 1:
205
604
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
604
      break;
207
518
    case 4:
208
518
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
518
      break;
210
598
    case 5:
211
598
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
598
      break;
213
674
    case 8:
214
674
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
674
      break;
216
976
    case 9:
217
976
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
976
      break;
219
760
    case 10:
220
760
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
760
      break;
222
767
    case 11:
223
767
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
767
      break;
225
736
    case 12:
226
736
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
736
      break;
228
659
    case 13:
229
659
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
659
      break;
231
573
    case 14:
232
573
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
573
      break;
234
566
    case 15:
235
566
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
566
      break;
237
9.02k
  }
238
239
9.02k
  if (MI->csh->detail) {
240
9.02k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
9.02k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
9.02k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
9.02k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
9.02k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
9.02k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
9.02k
    switch(mode) {
248
1.59k
      case 0:
249
1.59k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
1.59k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
1.59k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
1.59k
        break;
253
604
      case 1:
254
604
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
604
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
604
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
604
        break;
258
518
      case 4:
259
518
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
518
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
518
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
518
        break;
263
598
      case 5:
264
598
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
598
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
598
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
598
        break;
268
674
      case 8:
269
674
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
674
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
674
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
674
        break;
273
976
      case 9:
274
976
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
976
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
976
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
976
        break;
278
760
      case 10:
279
760
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
760
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
760
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
760
        break;
283
767
      case 11:
284
767
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
767
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
767
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
767
        break;
288
736
      case 12:
289
736
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
736
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
736
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
736
        break;
293
659
      case 13:
294
659
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
659
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
659
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
659
        break;
298
573
      case 14:
299
573
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
573
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
573
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
573
        break;
303
566
      case 15:
304
566
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
566
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
566
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
566
        break;
308
9.02k
    }
309
9.02k
    tms320c64x->op_count++;
310
9.02k
  }
311
9.02k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
5.00k
{
315
5.00k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
5.00k
  int64_t Val = MCOperand_getImm(Op);
317
5.00k
  uint16_t offset;
318
5.00k
  unsigned basereg;
319
5.00k
  cs_tms320c64x *tms320c64x;
320
321
5.00k
  basereg = Val & 0x7f;
322
5.00k
  offset = (Val >> 7) & 0x7fff;
323
5.00k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
5.00k
  if (MI->csh->detail) {
326
5.00k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
5.00k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
5.00k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
5.00k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
5.00k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
5.00k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
5.00k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
5.00k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
5.00k
    tms320c64x->op_count++;
336
5.00k
  }
337
5.00k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
22.5k
{
341
22.5k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
22.5k
  unsigned reg = MCOperand_getReg(Op);
343
22.5k
  cs_tms320c64x *tms320c64x;
344
345
22.5k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
22.5k
  if (MI->csh->detail) {
348
22.5k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
22.5k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
22.5k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
22.5k
    tms320c64x->op_count++;
353
22.5k
  }
354
22.5k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
68.3k
{
358
68.3k
  unsigned opcode = MCInst_getOpcode(MI);
359
68.3k
  MCOperand *op;
360
361
68.3k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
360
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
816
    case TMS320C64x_ADD_l1_irr:
366
1.17k
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.78k
    case TMS320C64x_ADD_s1_irr:
369
1.78k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.78k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.78k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.78k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.78k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
384
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
384
        op = MCInst_getOperand(MI, 2);
377
384
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
384
        SStream_concat0(O, "SUB\t");
380
384
        printOperand(MI, 1, O);
381
384
        SStream_concat0(O, ", ");
382
384
        printOperand(MI, 2, O);
383
384
        SStream_concat0(O, ", ");
384
384
        printOperand(MI, 0, O);
385
386
384
        return true;
387
384
      }
388
1.39k
      break;
389
68.3k
  }
390
67.9k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
145
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
556
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
966
    case TMS320C64x_ADD_l1_irr:
397
1.25k
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
1.41k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.83k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
2.12k
    case TMS320C64x_OR_s1_irr:
404
2.12k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
2.12k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
2.12k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
2.12k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
2.12k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
309
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
309
        MI->size--;
412
413
309
        SStream_concat0(O, "MV\t");
414
309
        printOperand(MI, 1, O);
415
309
        SStream_concat0(O, ", ");
416
309
        printOperand(MI, 0, O);
417
418
309
        return true;
419
309
      }
420
1.81k
      break;
421
67.9k
  }
422
67.6k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
441
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
608
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
1.07k
    case TMS320C64x_XOR_s1_irr:
429
1.07k
      if ((MCInst_getNumOperands(MI) == 3) &&
430
1.07k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
1.07k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
1.07k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
1.07k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
139
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
139
        MI->size--;
437
438
139
        SStream_concat0(O, "NOT\t");
439
139
        printOperand(MI, 1, O);
440
139
        SStream_concat0(O, ", ");
441
139
        printOperand(MI, 0, O);
442
443
139
        return true;
444
139
      }
445
935
      break;
446
67.6k
  }
447
67.5k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
1.21k
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
2.55k
    case TMS320C64x_MVK_l2_ir:
452
2.55k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
2.55k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
2.55k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
2.55k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
291
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
291
        MI->size--;
459
460
291
        SStream_concat0(O, "ZERO\t");
461
291
        printOperand(MI, 0, O);
462
463
291
        return true;
464
291
      }
465
2.25k
      break;
466
67.5k
  }
467
67.2k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
495
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
876
    case TMS320C64x_SUB_s1_rrr:
472
876
      if ((MCInst_getNumOperands(MI) == 3) &&
473
876
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
876
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
876
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
876
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
145
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
145
        MI->size -= 2;
480
481
145
        SStream_concat0(O, "ZERO\t");
482
145
        printOperand(MI, 0, O);
483
484
145
        return true;
485
145
      }
486
731
      break;
487
67.2k
  }
488
67.0k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
314
    case TMS320C64x_SUB_l1_irr:
491
873
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
1.28k
    case TMS320C64x_SUB_s1_irr:
494
1.28k
      if ((MCInst_getNumOperands(MI) == 3) &&
495
1.28k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
1.28k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
1.28k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
1.28k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
362
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
362
        MI->size--;
502
503
362
        SStream_concat0(O, "NEG\t");
504
362
        printOperand(MI, 1, O);
505
362
        SStream_concat0(O, ", ");
506
362
        printOperand(MI, 0, O);
507
508
362
        return true;
509
362
      }
510
923
      break;
511
67.0k
  }
512
66.7k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
319
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
1.06k
    case TMS320C64x_PACKLH2_s1_rrr:
517
1.06k
      if ((MCInst_getNumOperands(MI) == 3) &&
518
1.06k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
1.06k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
1.06k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
1.06k
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
230
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
230
        MI->size--;
525
526
230
        SStream_concat0(O, "SWAP2\t");
527
230
        printOperand(MI, 1, O);
528
230
        SStream_concat0(O, ", ");
529
230
        printOperand(MI, 0, O);
530
531
230
        return true;
532
230
      }
533
836
      break;
534
66.7k
  }
535
66.4k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.74k
    case TMS320C64x_NOP_n:
539
1.74k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.74k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.74k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
400
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
400
        MI->size--;
545
546
400
        SStream_concat0(O, "IDLE");
547
548
400
        return true;
549
400
      }
550
1.34k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
1.34k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
1.34k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
793
        MI->size--;
555
556
793
        SStream_concat0(O, "NOP");
557
558
793
        return true;
559
793
      }
560
550
      break;
561
66.4k
  }
562
563
65.3k
  return false;
564
66.4k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
68.3k
{
568
68.3k
  if (!printAliasInstruction(MI, O, Info))
569
65.3k
    printInstruction(MI, O, Info);
570
68.3k
}
571
572
#endif