Coverage Report

Created: 2025-08-29 06:29

/src/capstonenext/arch/Sparc/SparcInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===-- SparcInstPrinter.cpp - Convert Sparc MCInst to assembly syntax -----==//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
// This class prints an Sparc MCInst to a .s file.
24
//
25
//===----------------------------------------------------------------------===//
26
27
#include <stdio.h>
28
#include <string.h>
29
#include <stdlib.h>
30
#include <capstone/platform.h>
31
32
#include "../../MCInstPrinter.h"
33
#include "../../Mapping.h"
34
#include "SparcInstPrinter.h"
35
#include "SparcLinkage.h"
36
#include "SparcMCTargetDesc.h"
37
#include "SparcMapping.h"
38
#include "SparcDisassemblerExtension.h"
39
40
#define CONCAT(a, b) CONCAT_(a, b)
41
#define CONCAT_(a, b) a##_##b
42
43
#define DEBUG_TYPE "asm-printer"
44
45
static void printCustomAliasOperand(MCInst *MI, uint64_t Address,
46
            unsigned OpIdx, unsigned PrintMethodIdx,
47
            SStream *OS);
48
static void printOperand(MCInst *MI, int opNum, SStream *O);
49
50
#define GET_INSTRUCTION_NAME
51
#define PRINT_ALIAS_INSTR
52
#include "SparcGenAsmWriter.inc"
53
54
static void printRegName(SStream *OS, MCRegister Reg)
55
46.4k
{
56
46.4k
  SStream_concat1(OS, '%');
57
46.4k
  SStream_concat0(OS, getRegisterName(Reg, Sparc_NoRegAltName));
58
46.4k
}
59
60
static void printRegNameAlt(SStream *OS, MCRegister Reg, unsigned AltIdx)
61
29.4k
{
62
29.4k
  SStream_concat1(OS, '%');
63
29.4k
  SStream_concat0(OS, getRegisterName(Reg, AltIdx));
64
29.4k
}
65
66
static void printInst(MCInst *MI, uint64_t Address, SStream *O)
67
28.4k
{
68
28.4k
  bool isAlias = false;
69
28.4k
  bool useAliasDetails = map_use_alias_details(MI);
70
28.4k
  map_set_fill_detail_ops(MI, useAliasDetails);
71
72
28.4k
  if (!printAliasInstr(MI, Address, O) && !printSparcAliasInstr(MI, O)) {
73
25.4k
    MCInst_setIsAlias(MI, false);
74
25.4k
  } else {
75
2.94k
    isAlias = true;
76
2.94k
    MCInst_setIsAlias(MI, isAlias);
77
2.94k
    if (useAliasDetails) {
78
2.94k
      return;
79
2.94k
    }
80
2.94k
  }
81
82
25.4k
  if (!isAlias || !useAliasDetails) {
83
25.4k
    map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails));
84
25.4k
    if (isAlias)
85
0
      SStream_Close(O);
86
25.4k
    printInstruction(MI, Address, O);
87
25.4k
    if (isAlias)
88
0
      SStream_Open(O);
89
25.4k
  }
90
25.4k
}
91
92
bool printSparcAliasInstr(MCInst *MI, SStream *O)
93
26.0k
{
94
26.0k
  switch (MCInst_getOpcode(MI)) {
95
25.2k
  default:
96
25.2k
    return false;
97
38
  case Sparc_JMPLrr:
98
596
  case Sparc_JMPLri: {
99
596
    if (MCInst_getNumOperands(MI) != 3)
100
0
      return false;
101
596
    if (!MCOperand_isReg(MCInst_getOperand(MI, (0))))
102
0
      return false;
103
596
    switch (MCOperand_getReg(MCInst_getOperand(MI, (0)))) {
104
55
    default:
105
55
      return false;
106
462
    case Sparc_G0: // jmp $addr | ret | retl
107
462
      if (MCOperand_isImm(MCInst_getOperand(MI, (2))) &&
108
462
          MCOperand_getImm(MCInst_getOperand(MI, (2))) == 8) {
109
355
        switch (MCOperand_getReg(
110
355
          MCInst_getOperand(MI, (1)))) {
111
146
        default:
112
146
          break;
113
146
        case Sparc_I7:
114
6
          SStream_concat0(O, "\tret");
115
6
          return true;
116
203
        case Sparc_O7:
117
203
          SStream_concat0(O, "\tretl");
118
203
          return true;
119
355
        }
120
355
      }
121
253
      SStream_concat0(O, "\tjmp ");
122
253
      printMemOperand(MI, 1, O);
123
253
      return true;
124
79
    case Sparc_O7: // call $addr
125
79
      SStream_concat0(O, "\tcall ");
126
79
      printMemOperand(MI, 1, O);
127
79
      return true;
128
596
    }
129
596
  }
130
17
  case Sparc_V9FCMPS:
131
46
  case Sparc_V9FCMPD:
132
158
  case Sparc_V9FCMPQ:
133
185
  case Sparc_V9FCMPES:
134
198
  case Sparc_V9FCMPED:
135
207
  case Sparc_V9FCMPEQ: {
136
207
    if (Sparc_getFeatureBits(MI->csh->mode, Sparc_FeatureV9) ||
137
207
        (MCInst_getNumOperands(MI) != 3) ||
138
207
        (!MCOperand_isReg(MCInst_getOperand(MI, (0)))) ||
139
207
        (MCOperand_getReg(MCInst_getOperand(MI, (0))) !=
140
85
         Sparc_FCC0))
141
207
      return false;
142
    // if V8, skip printing %fcc0.
143
0
    switch (MCInst_getOpcode(MI)) {
144
0
    default:
145
0
    case Sparc_V9FCMPS:
146
0
      SStream_concat0(O, "\tfcmps ");
147
0
      break;
148
0
    case Sparc_V9FCMPD:
149
0
      SStream_concat0(O, "\tfcmpd ");
150
0
      break;
151
0
    case Sparc_V9FCMPQ:
152
0
      SStream_concat0(O, "\tfcmpq ");
153
0
      break;
154
0
    case Sparc_V9FCMPES:
155
0
      SStream_concat0(O, "\tfcmpes ");
156
0
      break;
157
0
    case Sparc_V9FCMPED:
158
0
      SStream_concat0(O, "\tfcmped ");
159
0
      break;
160
0
    case Sparc_V9FCMPEQ:
161
0
      SStream_concat0(O, "\tfcmpeq ");
162
0
      break;
163
0
    }
164
0
    printOperand(MI, 1, O);
165
0
    SStream_concat0(O, ", ");
166
0
    printOperand(MI, 2, O);
167
0
    return true;
168
0
  }
169
26.0k
  }
170
26.0k
}
171
172
static void printOperand(MCInst *MI, int opNum, SStream *O)
173
54.6k
{
174
54.6k
  Sparc_add_cs_detail_0(MI, Sparc_OP_GROUP_Operand, opNum);
175
54.6k
  MCOperand *MO = MCInst_getOperand(MI, (opNum));
176
177
54.6k
  if (MCOperand_isReg(MO)) {
178
34.1k
    unsigned Reg = MCOperand_getReg(MO);
179
34.1k
    if (Sparc_getFeatureBits(MI->csh->mode, Sparc_FeatureV9))
180
29.4k
      printRegNameAlt(O, Reg, Sparc_RegNamesStateReg);
181
4.69k
    else
182
4.69k
      printRegName(O, Reg);
183
34.1k
    return;
184
34.1k
  }
185
186
20.4k
  if (MCOperand_isImm(MO)) {
187
20.4k
    switch (MCInst_getOpcode(MI)) {
188
20.4k
    default:
189
20.4k
      printInt32(O, (int)MCOperand_getImm(MO));
190
20.4k
      return;
191
192
1
    case Sparc_TICCri: // Fall through
193
1
    case Sparc_TICCrr: // Fall through
194
4
    case Sparc_TRAPri: // Fall through
195
4
    case Sparc_TRAPrr: // Fall through
196
26
    case Sparc_TXCCri: // Fall through
197
26
    case Sparc_TXCCrr: // Fall through
198
      // Only seven-bit values up to 127.
199
26
      printInt8(O, ((int)MCOperand_getImm(MO) & 0x7f));
200
26
      return;
201
20.4k
    }
202
20.4k
  }
203
204
0
  CS_ASSERT(MCOperand_isExpr(MO) &&
205
0
      "Unknown operand kind in printOperand");
206
0
}
207
208
void printMemOperand(MCInst *MI, int opNum, SStream *O)
209
7.55k
{
210
7.55k
  Sparc_add_cs_detail_0(MI, Sparc_OP_GROUP_MemOperand, opNum);
211
7.55k
  MCOperand *Op1 = MCInst_getOperand(MI, (opNum));
212
7.55k
  MCOperand *Op2 = MCInst_getOperand(MI, (opNum + 1));
213
214
7.55k
  bool PrintedFirstOperand = false;
215
7.55k
  if (MCOperand_isReg(Op1) && MCOperand_getReg(Op1) != Sparc_G0) {
216
7.01k
    printOperand(MI, opNum, O);
217
7.01k
    PrintedFirstOperand = true;
218
7.01k
  }
219
220
  // Skip the second operand iff it adds nothing (literal 0 or %g0) and we've
221
  // already printed the first one
222
7.55k
  const bool SkipSecondOperand =
223
7.55k
    PrintedFirstOperand &&
224
7.55k
    ((MCOperand_isReg(Op2) && MCOperand_getReg(Op2) == Sparc_G0) ||
225
7.01k
     (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0));
226
227
7.55k
  if (!SkipSecondOperand) {
228
6.34k
    if (PrintedFirstOperand)
229
5.80k
      SStream_concat0(O, "+");
230
231
6.34k
    printOperand(MI, opNum + 1, O);
232
6.34k
  }
233
7.55k
}
234
235
void printCCOperand(MCInst *MI, int opNum, SStream *O)
236
7.86k
{
237
7.86k
  Sparc_add_cs_detail_0(MI, Sparc_OP_GROUP_CCOperand, opNum);
238
7.86k
  int CC = (int)MCOperand_getImm(MCInst_getOperand(MI, (opNum)));
239
7.86k
  switch (MCInst_getOpcode(MI)) {
240
1.98k
  default:
241
1.98k
    break;
242
1.98k
  case Sparc_FBCOND:
243
815
  case Sparc_FBCONDA:
244
935
  case Sparc_FBCOND_V9:
245
1.13k
  case Sparc_FBCONDA_V9:
246
1.34k
  case Sparc_BPFCC:
247
1.59k
  case Sparc_BPFCCA:
248
1.59k
  case Sparc_BPFCCNT:
249
1.59k
  case Sparc_BPFCCANT:
250
1.76k
  case Sparc_MOVFCCrr:
251
1.76k
  case Sparc_V9MOVFCCrr:
252
1.81k
  case Sparc_MOVFCCri:
253
1.81k
  case Sparc_V9MOVFCCri:
254
1.82k
  case Sparc_FMOVS_FCC:
255
1.82k
  case Sparc_V9FMOVS_FCC:
256
1.83k
  case Sparc_FMOVD_FCC:
257
1.83k
  case Sparc_V9FMOVD_FCC:
258
1.84k
  case Sparc_FMOVQ_FCC:
259
1.84k
  case Sparc_V9FMOVQ_FCC:
260
    // Make sure CC is a fp conditional flag.
261
1.84k
    CC = (CC < SPARC_CC_FCC_BEGIN) ? (CC + SPARC_CC_FCC_BEGIN) : CC;
262
1.84k
    break;
263
1.84k
  case Sparc_CBCOND:
264
2.62k
  case Sparc_CBCONDA:
265
    // Make sure CC is a cp conditional flag.
266
2.62k
    CC = (CC < SPARC_CC_CPCC_BEGIN) ? (CC + SPARC_CC_CPCC_BEGIN) :
267
2.62k
              CC;
268
2.62k
    break;
269
434
  case Sparc_BPR:
270
964
  case Sparc_BPRA:
271
1.24k
  case Sparc_BPRNT:
272
1.31k
  case Sparc_BPRANT:
273
1.33k
  case Sparc_MOVRri:
274
1.37k
  case Sparc_MOVRrr:
275
1.39k
  case Sparc_FMOVRS:
276
1.40k
  case Sparc_FMOVRD:
277
1.41k
  case Sparc_FMOVRQ:
278
    // Make sure CC is a register conditional flag.
279
1.41k
    CC = (CC < SPARC_CC_REG_BEGIN) ? (CC + SPARC_CC_REG_BEGIN) : CC;
280
1.41k
    break;
281
7.86k
  }
282
7.86k
  SStream_concat0(O, SPARCCondCodeToString((sparc_cc)CC));
283
7.86k
}
284
285
bool printGetPCX(MCInst *MI, unsigned opNum, SStream *O)
286
0
{
287
0
  printf("FIXME: Implement SparcInstPrinter::printGetPCX.");
288
0
  return true;
289
0
}
290
291
void printMembarTag(MCInst *MI, int opNum, SStream *O)
292
120
{
293
120
  Sparc_add_cs_detail_0(MI, Sparc_OP_GROUP_MembarTag, opNum);
294
120
  static const char *const TagNames[] = { "#LoadLoad",  "#StoreLoad",
295
120
            "#LoadStore", "#StoreStore",
296
120
            "#Lookaside", "#MemIssue",
297
120
            "#Sync" };
298
299
120
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (opNum)));
300
301
120
  if (Imm > 127) {
302
15
    printUInt32(O, Imm);
303
15
    return;
304
15
  }
305
306
105
  bool First = true;
307
5.98k
  for (unsigned i = 0; i < sizeof(TagNames); i++) {
308
5.88k
    if (Imm & (1ull << i)) {
309
298
      SStream_concat(O, "%s", (First ? "" : " | "));
310
298
      SStream_concat0(O, TagNames[i]);
311
298
      First = false;
312
298
    }
313
5.88k
  }
314
105
}
315
316
#define GET_ASITAG_IMPL
317
#include "SparcGenSystemOperands.inc"
318
319
void printASITag(MCInst *MI, int opNum, SStream *O)
320
2.75k
{
321
2.75k
  Sparc_add_cs_detail_0(MI, Sparc_OP_GROUP_ASITag, opNum);
322
2.75k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (opNum)));
323
2.75k
  const Sparc_ASITag_ASITag *ASITag =
324
2.75k
    Sparc_ASITag_lookupASITagByEncoding(Imm);
325
2.75k
  if (Sparc_getFeatureBits(MI->csh->mode, Sparc_FeatureV9) && ASITag) {
326
516
    SStream_concat1(O, '#');
327
516
    SStream_concat0(O, ASITag->Name);
328
516
  } else
329
2.24k
    printUInt32(O, Imm);
330
2.75k
}
331
332
void Sparc_LLVM_printInst(MCInst *MI, uint64_t Address, const char *Annot,
333
        SStream *O)
334
28.4k
{
335
28.4k
  printInst(MI, Address, O);
336
28.4k
}
337
338
const char *Sparc_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx)
339
10.9k
{
340
10.9k
  return getRegisterName(RegNo, AltIdx);
341
10.9k
}