Coverage Report

Created: 2025-08-29 06:29

/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
124k
{
67
124k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
124k
  MI->csh->doing_mem = status;
71
124k
  if (!status)
72
    // done, create the next operand slot
73
62.3k
    MI->flat_insn->detail->x86.op_count++;
74
124k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
7.53k
{
78
7.53k
  switch (MI->csh->mode) {
79
2.82k
  case CS_MODE_16:
80
2.82k
    switch (MI->flat_insn->id) {
81
870
    default:
82
870
      MI->x86opsize = 2;
83
870
      break;
84
359
    case X86_INS_LJMP:
85
483
    case X86_INS_LCALL:
86
483
      MI->x86opsize = 4;
87
483
      break;
88
454
    case X86_INS_SGDT:
89
866
    case X86_INS_SIDT:
90
1.19k
    case X86_INS_LGDT:
91
1.46k
    case X86_INS_LIDT:
92
1.46k
      MI->x86opsize = 6;
93
1.46k
      break;
94
2.82k
    }
95
2.82k
    break;
96
2.82k
  case CS_MODE_32:
97
2.30k
    switch (MI->flat_insn->id) {
98
620
    default:
99
620
      MI->x86opsize = 4;
100
620
      break;
101
79
    case X86_INS_LJMP:
102
668
    case X86_INS_JMP:
103
784
    case X86_INS_LCALL:
104
1.01k
    case X86_INS_SGDT:
105
1.12k
    case X86_INS_SIDT:
106
1.38k
    case X86_INS_LGDT:
107
1.68k
    case X86_INS_LIDT:
108
1.68k
      MI->x86opsize = 6;
109
1.68k
      break;
110
2.30k
    }
111
2.30k
    break;
112
2.40k
  case CS_MODE_64:
113
2.40k
    switch (MI->flat_insn->id) {
114
598
    default:
115
598
      MI->x86opsize = 8;
116
598
      break;
117
260
    case X86_INS_LJMP:
118
652
    case X86_INS_LCALL:
119
982
    case X86_INS_SGDT:
120
1.26k
    case X86_INS_SIDT:
121
1.42k
    case X86_INS_LGDT:
122
1.80k
    case X86_INS_LIDT:
123
1.80k
      MI->x86opsize = 10;
124
1.80k
      break;
125
2.40k
    }
126
2.40k
    break;
127
2.40k
  default: // never reach
128
0
    break;
129
7.53k
  }
130
131
7.53k
  printMemReference(MI, OpNo, O);
132
7.53k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
88.5k
{
136
88.5k
  MI->x86opsize = 1;
137
88.5k
  printMemReference(MI, OpNo, O);
138
88.5k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
33.9k
{
142
33.9k
  MI->x86opsize = 2;
143
144
33.9k
  printMemReference(MI, OpNo, O);
145
33.9k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
29.0k
{
149
29.0k
  MI->x86opsize = 4;
150
151
29.0k
  printMemReference(MI, OpNo, O);
152
29.0k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
13.3k
{
156
13.3k
  MI->x86opsize = 8;
157
13.3k
  printMemReference(MI, OpNo, O);
158
13.3k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
5.15k
{
162
5.15k
  MI->x86opsize = 16;
163
5.15k
  printMemReference(MI, OpNo, O);
164
5.15k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
4.53k
{
168
4.53k
  MI->x86opsize = 64;
169
4.53k
  printMemReference(MI, OpNo, O);
170
4.53k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
3.75k
{
175
3.75k
  MI->x86opsize = 32;
176
3.75k
  printMemReference(MI, OpNo, O);
177
3.75k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
8.32k
{
181
8.32k
  switch (MCInst_getOpcode(MI)) {
182
6.27k
  default:
183
6.27k
    MI->x86opsize = 4;
184
6.27k
    break;
185
1.06k
  case X86_FSTENVm:
186
2.04k
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
2.04k
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
404
    case CS_MODE_16:
192
404
      MI->x86opsize = 14;
193
404
      break;
194
355
    case CS_MODE_32:
195
1.63k
    case CS_MODE_64:
196
1.63k
      MI->x86opsize = 28;
197
1.63k
      break;
198
2.04k
    }
199
2.04k
    break;
200
8.32k
  }
201
202
8.32k
  printMemReference(MI, OpNo, O);
203
8.32k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
4.66k
{
207
4.66k
  MI->x86opsize = 8;
208
4.66k
  printMemReference(MI, OpNo, O);
209
4.66k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
455
{
213
455
  MI->x86opsize = 10;
214
455
  printMemReference(MI, OpNo, O);
215
455
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
4.40k
{
219
4.40k
  MI->x86opsize = 16;
220
4.40k
  printMemReference(MI, OpNo, O);
221
4.40k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
3.19k
{
225
3.19k
  MI->x86opsize = 32;
226
3.19k
  printMemReference(MI, OpNo, O);
227
3.19k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
2.23k
{
231
2.23k
  MI->x86opsize = 64;
232
2.23k
  printMemReference(MI, OpNo, O);
233
2.23k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
296k
{
242
296k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
296k
  if (MCOperand_isReg(Op)) {
244
296k
    printRegName(O, MCOperand_getReg(Op));
245
296k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
296k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
576k
{
290
576k
  uint8_t count, i;
291
576k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
576k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
576k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
1.65M
  for (count = 0; arr[count]; count++)
301
1.08M
    ;
302
303
576k
  if (count == 0)
304
37.3k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
539k
  count--;
308
1.62M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.62M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.08M
       i++) {
311
1.08M
    if (arr[count - i] != CS_AC_IGNORE)
312
928k
      access[i] = arr[count - i];
313
154k
    else
314
154k
      access[i] = 0;
315
1.08M
  }
316
539k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
28.1k
{
320
28.1k
  MCOperand *SegReg;
321
28.1k
  int reg;
322
323
28.1k
  if (MI->csh->detail_opt) {
324
28.1k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
28.1k
    MI->flat_insn->detail->x86
327
28.1k
      .operands[MI->flat_insn->detail->x86.op_count]
328
28.1k
      .type = X86_OP_MEM;
329
28.1k
    MI->flat_insn->detail->x86
330
28.1k
      .operands[MI->flat_insn->detail->x86.op_count]
331
28.1k
      .size = MI->x86opsize;
332
28.1k
    MI->flat_insn->detail->x86
333
28.1k
      .operands[MI->flat_insn->detail->x86.op_count]
334
28.1k
      .mem.segment = X86_REG_INVALID;
335
28.1k
    MI->flat_insn->detail->x86
336
28.1k
      .operands[MI->flat_insn->detail->x86.op_count]
337
28.1k
      .mem.base = X86_REG_INVALID;
338
28.1k
    MI->flat_insn->detail->x86
339
28.1k
      .operands[MI->flat_insn->detail->x86.op_count]
340
28.1k
      .mem.index = X86_REG_INVALID;
341
28.1k
    MI->flat_insn->detail->x86
342
28.1k
      .operands[MI->flat_insn->detail->x86.op_count]
343
28.1k
      .mem.scale = 1;
344
28.1k
    MI->flat_insn->detail->x86
345
28.1k
      .operands[MI->flat_insn->detail->x86.op_count]
346
28.1k
      .mem.disp = 0;
347
348
28.1k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
28.1k
            &MI->flat_insn->detail->x86.eflags);
350
28.1k
    MI->flat_insn->detail->x86
351
28.1k
      .operands[MI->flat_insn->detail->x86.op_count]
352
28.1k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
28.1k
  }
354
355
28.1k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
28.1k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
28.1k
  if (reg) {
359
611
    _printOperand(MI, Op + 1, O);
360
611
    SStream_concat0(O, ":");
361
362
611
    if (MI->csh->detail_opt) {
363
611
      MI->flat_insn->detail->x86
364
611
        .operands[MI->flat_insn->detail->x86.op_count]
365
611
        .mem.segment = X86_register_map(reg);
366
611
    }
367
611
  }
368
369
28.1k
  SStream_concat0(O, "(");
370
28.1k
  set_mem_access(MI, true);
371
372
28.1k
  printOperand(MI, Op, O);
373
374
28.1k
  SStream_concat0(O, ")");
375
28.1k
  set_mem_access(MI, false);
376
28.1k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
34.1k
{
380
34.1k
  if (MI->csh->detail_opt) {
381
34.1k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
34.1k
    MI->flat_insn->detail->x86
384
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
385
34.1k
      .type = X86_OP_MEM;
386
34.1k
    MI->flat_insn->detail->x86
387
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
388
34.1k
      .size = MI->x86opsize;
389
34.1k
    MI->flat_insn->detail->x86
390
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
391
34.1k
      .mem.segment = X86_REG_INVALID;
392
34.1k
    MI->flat_insn->detail->x86
393
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
394
34.1k
      .mem.base = X86_REG_INVALID;
395
34.1k
    MI->flat_insn->detail->x86
396
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
397
34.1k
      .mem.index = X86_REG_INVALID;
398
34.1k
    MI->flat_insn->detail->x86
399
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
400
34.1k
      .mem.scale = 1;
401
34.1k
    MI->flat_insn->detail->x86
402
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
403
34.1k
      .mem.disp = 0;
404
405
34.1k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
34.1k
            &MI->flat_insn->detail->x86.eflags);
407
34.1k
    MI->flat_insn->detail->x86
408
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
409
34.1k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
34.1k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
34.1k
  if (MI->csh->mode != CS_MODE_64) {
414
18.7k
    SStream_concat0(O, "%es:(");
415
18.7k
    if (MI->csh->detail_opt) {
416
18.7k
      MI->flat_insn->detail->x86
417
18.7k
        .operands[MI->flat_insn->detail->x86.op_count]
418
18.7k
        .mem.segment = X86_REG_ES;
419
18.7k
    }
420
18.7k
  } else
421
15.4k
    SStream_concat0(O, "(");
422
423
34.1k
  set_mem_access(MI, true);
424
425
34.1k
  printOperand(MI, Op, O);
426
427
34.1k
  SStream_concat0(O, ")");
428
34.1k
  set_mem_access(MI, false);
429
34.1k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
7.70k
{
433
7.70k
  MI->x86opsize = 1;
434
7.70k
  printSrcIdx(MI, OpNo, O);
435
7.70k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
6.49k
{
439
6.49k
  MI->x86opsize = 2;
440
6.49k
  printSrcIdx(MI, OpNo, O);
441
6.49k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
8.54k
{
445
8.54k
  MI->x86opsize = 4;
446
8.54k
  printSrcIdx(MI, OpNo, O);
447
8.54k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
5.45k
{
451
5.45k
  MI->x86opsize = 8;
452
5.45k
  printSrcIdx(MI, OpNo, O);
453
5.45k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
9.60k
{
457
9.60k
  MI->x86opsize = 1;
458
9.60k
  printDstIdx(MI, OpNo, O);
459
9.60k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
9.93k
{
463
9.93k
  MI->x86opsize = 2;
464
9.93k
  printDstIdx(MI, OpNo, O);
465
9.93k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
9.53k
{
469
9.53k
  MI->x86opsize = 4;
470
9.53k
  printDstIdx(MI, OpNo, O);
471
9.53k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
5.10k
{
475
5.10k
  MI->x86opsize = 8;
476
5.10k
  printDstIdx(MI, OpNo, O);
477
5.10k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
6.58k
{
481
6.58k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
6.58k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
6.58k
  int reg;
484
485
6.58k
  if (MI->csh->detail_opt) {
486
6.58k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
6.58k
    MI->flat_insn->detail->x86
489
6.58k
      .operands[MI->flat_insn->detail->x86.op_count]
490
6.58k
      .type = X86_OP_MEM;
491
6.58k
    MI->flat_insn->detail->x86
492
6.58k
      .operands[MI->flat_insn->detail->x86.op_count]
493
6.58k
      .size = MI->x86opsize;
494
6.58k
    MI->flat_insn->detail->x86
495
6.58k
      .operands[MI->flat_insn->detail->x86.op_count]
496
6.58k
      .mem.segment = X86_REG_INVALID;
497
6.58k
    MI->flat_insn->detail->x86
498
6.58k
      .operands[MI->flat_insn->detail->x86.op_count]
499
6.58k
      .mem.base = X86_REG_INVALID;
500
6.58k
    MI->flat_insn->detail->x86
501
6.58k
      .operands[MI->flat_insn->detail->x86.op_count]
502
6.58k
      .mem.index = X86_REG_INVALID;
503
6.58k
    MI->flat_insn->detail->x86
504
6.58k
      .operands[MI->flat_insn->detail->x86.op_count]
505
6.58k
      .mem.scale = 1;
506
6.58k
    MI->flat_insn->detail->x86
507
6.58k
      .operands[MI->flat_insn->detail->x86.op_count]
508
6.58k
      .mem.disp = 0;
509
510
6.58k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
6.58k
            &MI->flat_insn->detail->x86.eflags);
512
6.58k
    MI->flat_insn->detail->x86
513
6.58k
      .operands[MI->flat_insn->detail->x86.op_count]
514
6.58k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
6.58k
  }
516
517
  // If this has a segment register, print it.
518
6.58k
  reg = MCOperand_getReg(SegReg);
519
6.58k
  if (reg) {
520
184
    _printOperand(MI, Op + 1, O);
521
184
    SStream_concat0(O, ":");
522
523
184
    if (MI->csh->detail_opt) {
524
184
      MI->flat_insn->detail->x86
525
184
        .operands[MI->flat_insn->detail->x86.op_count]
526
184
        .mem.segment = X86_register_map(reg);
527
184
    }
528
184
  }
529
530
6.58k
  if (MCOperand_isImm(DispSpec)) {
531
6.58k
    int64_t imm = MCOperand_getImm(DispSpec);
532
6.58k
    if (MI->csh->detail_opt)
533
6.58k
      MI->flat_insn->detail->x86
534
6.58k
        .operands[MI->flat_insn->detail->x86.op_count]
535
6.58k
        .mem.disp = imm;
536
6.58k
    if (imm < 0) {
537
1.74k
      SStream_concat(O, "0x%" PRIx64,
538
1.74k
               arch_masks[MI->csh->mode] & imm);
539
4.84k
    } else {
540
4.84k
      if (imm > HEX_THRESHOLD)
541
4.39k
        SStream_concat(O, "0x%" PRIx64, imm);
542
446
      else
543
446
        SStream_concat(O, "%" PRIu64, imm);
544
4.84k
    }
545
6.58k
  }
546
547
6.58k
  if (MI->csh->detail_opt)
548
6.58k
    MI->flat_insn->detail->x86.op_count++;
549
6.58k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
34.9k
{
553
34.9k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
34.9k
  if (val > HEX_THRESHOLD)
556
31.7k
    SStream_concat(O, "$0x%x", val);
557
3.24k
  else
558
3.24k
    SStream_concat(O, "$%u", val);
559
560
34.9k
  if (MI->csh->detail_opt) {
561
34.9k
    MI->flat_insn->detail->x86
562
34.9k
      .operands[MI->flat_insn->detail->x86.op_count]
563
34.9k
      .type = X86_OP_IMM;
564
34.9k
    MI->flat_insn->detail->x86
565
34.9k
      .operands[MI->flat_insn->detail->x86.op_count]
566
34.9k
      .imm = val;
567
34.9k
    MI->flat_insn->detail->x86
568
34.9k
      .operands[MI->flat_insn->detail->x86.op_count]
569
34.9k
      .size = 1;
570
34.9k
    MI->flat_insn->detail->x86.op_count++;
571
34.9k
  }
572
34.9k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
3.18k
{
576
3.18k
  MI->x86opsize = 1;
577
3.18k
  printMemOffset(MI, OpNo, O);
578
3.18k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
1.42k
{
582
1.42k
  MI->x86opsize = 2;
583
1.42k
  printMemOffset(MI, OpNo, O);
584
1.42k
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
1.53k
{
588
1.53k
  MI->x86opsize = 4;
589
1.53k
  printMemOffset(MI, OpNo, O);
590
1.53k
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
436
{
594
436
  MI->x86opsize = 8;
595
436
  printMemOffset(MI, OpNo, O);
596
436
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
33.8k
{
604
33.8k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
33.8k
  if (MCOperand_isImm(Op)) {
606
33.8k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
33.8k
            MI->address;
608
609
    // truncate imm for non-64bit
610
33.8k
    if (MI->csh->mode != CS_MODE_64) {
611
22.5k
      imm = imm & 0xffffffff;
612
22.5k
    }
613
614
33.8k
    if (imm < 0) {
615
1.02k
      SStream_concat(O, "0x%" PRIx64, imm);
616
32.7k
    } else {
617
32.7k
      if (imm > HEX_THRESHOLD)
618
32.7k
        SStream_concat(O, "0x%" PRIx64, imm);
619
23
      else
620
23
        SStream_concat(O, "%" PRIu64, imm);
621
32.7k
    }
622
33.8k
    if (MI->csh->detail_opt) {
623
33.8k
      MI->flat_insn->detail->x86
624
33.8k
        .operands[MI->flat_insn->detail->x86.op_count]
625
33.8k
        .type = X86_OP_IMM;
626
33.8k
      MI->has_imm = true;
627
33.8k
      MI->flat_insn->detail->x86
628
33.8k
        .operands[MI->flat_insn->detail->x86.op_count]
629
33.8k
        .imm = imm;
630
33.8k
      MI->flat_insn->detail->x86.op_count++;
631
33.8k
    }
632
33.8k
  }
633
33.8k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
249k
{
637
249k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
249k
  if (MCOperand_isReg(Op)) {
639
218k
    unsigned int reg = MCOperand_getReg(Op);
640
218k
    printRegName(O, reg);
641
218k
    if (MI->csh->detail_opt) {
642
218k
      if (MI->csh->doing_mem) {
643
26.8k
        MI->flat_insn->detail->x86
644
26.8k
          .operands[MI->flat_insn->detail->x86
645
26.8k
                .op_count]
646
26.8k
          .mem.base = X86_register_map(reg);
647
191k
      } else {
648
191k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
191k
        MI->flat_insn->detail->x86
651
191k
          .operands[MI->flat_insn->detail->x86
652
191k
                .op_count]
653
191k
          .type = X86_OP_REG;
654
191k
        MI->flat_insn->detail->x86
655
191k
          .operands[MI->flat_insn->detail->x86
656
191k
                .op_count]
657
191k
          .reg = X86_register_map(reg);
658
191k
        MI->flat_insn->detail->x86
659
191k
          .operands[MI->flat_insn->detail->x86
660
191k
                .op_count]
661
191k
          .size =
662
191k
          MI->csh->regsize_map[X86_register_map(
663
191k
            reg)];
664
665
191k
        get_op_access(
666
191k
          MI->csh, MCInst_getOpcode(MI), access,
667
191k
          &MI->flat_insn->detail->x86.eflags);
668
191k
        MI->flat_insn->detail->x86
669
191k
          .operands[MI->flat_insn->detail->x86
670
191k
                .op_count]
671
191k
          .access =
672
191k
          access[MI->flat_insn->detail->x86
673
191k
                   .op_count];
674
675
191k
        MI->flat_insn->detail->x86.op_count++;
676
191k
      }
677
218k
    }
678
218k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
30.7k
    uint8_t encsize;
681
30.7k
    int64_t imm = MCOperand_getImm(Op);
682
30.7k
    uint8_t opsize =
683
30.7k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
30.7k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
14.6k
      imm = imm & 0xff;
687
14.6k
    }
688
689
30.7k
    switch (MI->flat_insn->id) {
690
13.5k
    default:
691
13.5k
      if (imm >= 0) {
692
11.3k
        if (imm > HEX_THRESHOLD)
693
10.4k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
918
        else
695
918
          SStream_concat(O, "$%" PRIu64, imm);
696
11.3k
      } else {
697
2.20k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
2.20k
        } else {
716
2.20k
          if (imm ==
717
2.20k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
2.20k
          else if (imm < -HEX_THRESHOLD)
722
1.07k
            SStream_concat(O,
723
1.07k
                     "$-0x%" PRIx64,
724
1.07k
                     -imm);
725
1.12k
          else
726
1.12k
            SStream_concat(O, "$-%" PRIu64,
727
1.12k
                     -imm);
728
2.20k
        }
729
2.20k
      }
730
13.5k
      break;
731
732
13.5k
    case X86_INS_MOVABS:
733
5.10k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
5.10k
      if (imm > HEX_THRESHOLD)
736
4.67k
        SStream_concat(O, "$0x%" PRIx64, imm);
737
437
      else
738
437
        SStream_concat(O, "$%" PRIu64, imm);
739
5.10k
      break;
740
741
0
    case X86_INS_IN:
742
0
    case X86_INS_OUT:
743
0
    case X86_INS_INT:
744
      // do not print number in negative form
745
0
      imm = imm & 0xff;
746
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
747
0
        SStream_concat(O, "$%u", imm);
748
0
      else {
749
0
        SStream_concat(O, "$0x%x", imm);
750
0
      }
751
0
      break;
752
753
636
    case X86_INS_LCALL:
754
1.29k
    case X86_INS_LJMP:
755
1.29k
    case X86_INS_JMP:
756
      // always print address in positive form
757
1.29k
      if (OpNo == 1) { // selector is ptr16
758
645
        imm = imm & 0xffff;
759
645
        opsize = 2;
760
645
      } else
761
645
        opsize = 4;
762
1.29k
      SStream_concat(O, "$0x%" PRIx64, imm);
763
1.29k
      break;
764
765
2.55k
    case X86_INS_AND:
766
5.11k
    case X86_INS_OR:
767
7.55k
    case X86_INS_XOR:
768
      // do not print number in negative form
769
7.55k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
770
758
        SStream_concat(O, "$%u", imm);
771
6.79k
      else {
772
6.79k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
773
6.79k
              imm;
774
6.79k
        SStream_concat(O, "$0x%" PRIx64, imm);
775
6.79k
      }
776
7.55k
      break;
777
778
2.32k
    case X86_INS_RET:
779
3.23k
    case X86_INS_RETF:
780
      // RET imm16
781
3.23k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
782
240
        SStream_concat(O, "$%u", imm);
783
2.99k
      else {
784
2.99k
        imm = 0xffff & imm;
785
2.99k
        SStream_concat(O, "$0x%x", imm);
786
2.99k
      }
787
3.23k
      break;
788
30.7k
    }
789
790
30.7k
    if (MI->csh->detail_opt) {
791
30.7k
      if (MI->csh->doing_mem) {
792
0
        MI->flat_insn->detail->x86
793
0
          .operands[MI->flat_insn->detail->x86
794
0
                .op_count]
795
0
          .type = X86_OP_MEM;
796
0
        MI->flat_insn->detail->x86
797
0
          .operands[MI->flat_insn->detail->x86
798
0
                .op_count]
799
0
          .mem.disp = imm;
800
30.7k
      } else {
801
30.7k
        MI->flat_insn->detail->x86
802
30.7k
          .operands[MI->flat_insn->detail->x86
803
30.7k
                .op_count]
804
30.7k
          .type = X86_OP_IMM;
805
30.7k
        MI->has_imm = true;
806
30.7k
        MI->flat_insn->detail->x86
807
30.7k
          .operands[MI->flat_insn->detail->x86
808
30.7k
                .op_count]
809
30.7k
          .imm = imm;
810
811
30.7k
        if (opsize > 0) {
812
26.3k
          MI->flat_insn->detail->x86
813
26.3k
            .operands[MI->flat_insn->detail
814
26.3k
                  ->x86.op_count]
815
26.3k
            .size = opsize;
816
26.3k
          MI->flat_insn->detail->x86.encoding
817
26.3k
            .imm_size = encsize;
818
26.3k
        } else if (MI->op1_size > 0)
819
0
          MI->flat_insn->detail->x86
820
0
            .operands[MI->flat_insn->detail
821
0
                  ->x86.op_count]
822
0
            .size = MI->op1_size;
823
4.40k
        else
824
4.40k
          MI->flat_insn->detail->x86
825
4.40k
            .operands[MI->flat_insn->detail
826
4.40k
                  ->x86.op_count]
827
4.40k
            .size = MI->imm_size;
828
829
30.7k
        MI->flat_insn->detail->x86.op_count++;
830
30.7k
      }
831
30.7k
    }
832
30.7k
  }
833
249k
}
834
835
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
836
213k
{
837
213k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
838
213k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
839
213k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
840
213k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
841
213k
  uint64_t ScaleVal;
842
213k
  int segreg;
843
213k
  int64_t DispVal = 1;
844
845
213k
  if (MI->csh->detail_opt) {
846
213k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
847
848
213k
    MI->flat_insn->detail->x86
849
213k
      .operands[MI->flat_insn->detail->x86.op_count]
850
213k
      .type = X86_OP_MEM;
851
213k
    MI->flat_insn->detail->x86
852
213k
      .operands[MI->flat_insn->detail->x86.op_count]
853
213k
      .size = MI->x86opsize;
854
213k
    MI->flat_insn->detail->x86
855
213k
      .operands[MI->flat_insn->detail->x86.op_count]
856
213k
      .mem.segment = X86_REG_INVALID;
857
213k
    MI->flat_insn->detail->x86
858
213k
      .operands[MI->flat_insn->detail->x86.op_count]
859
213k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
860
213k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
861
212k
      MI->flat_insn->detail->x86
862
212k
        .operands[MI->flat_insn->detail->x86.op_count]
863
212k
        .mem.index =
864
212k
        X86_register_map(MCOperand_getReg(IndexReg));
865
212k
    }
866
213k
    MI->flat_insn->detail->x86
867
213k
      .operands[MI->flat_insn->detail->x86.op_count]
868
213k
      .mem.scale = 1;
869
213k
    MI->flat_insn->detail->x86
870
213k
      .operands[MI->flat_insn->detail->x86.op_count]
871
213k
      .mem.disp = 0;
872
873
213k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
874
213k
            &MI->flat_insn->detail->x86.eflags);
875
213k
    MI->flat_insn->detail->x86
876
213k
      .operands[MI->flat_insn->detail->x86.op_count]
877
213k
      .access = access[MI->flat_insn->detail->x86.op_count];
878
213k
  }
879
880
  // If this has a segment register, print it.
881
213k
  segreg = MCOperand_getReg(SegReg);
882
213k
  if (segreg) {
883
6.26k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
884
6.26k
    SStream_concat0(O, ":");
885
886
6.26k
    if (MI->csh->detail_opt) {
887
6.26k
      MI->flat_insn->detail->x86
888
6.26k
        .operands[MI->flat_insn->detail->x86.op_count]
889
6.26k
        .mem.segment = X86_register_map(segreg);
890
6.26k
    }
891
6.26k
  }
892
893
213k
  if (MCOperand_isImm(DispSpec)) {
894
213k
    DispVal = MCOperand_getImm(DispSpec);
895
213k
    if (MI->csh->detail_opt)
896
213k
      MI->flat_insn->detail->x86
897
213k
        .operands[MI->flat_insn->detail->x86.op_count]
898
213k
        .mem.disp = DispVal;
899
213k
    if (DispVal) {
900
68.8k
      if (MCOperand_getReg(IndexReg) ||
901
68.8k
          MCOperand_getReg(BaseReg)) {
902
65.8k
        printInt64(O, DispVal);
903
65.8k
      } else {
904
        // only immediate as address of memory
905
3.00k
        if (DispVal < 0) {
906
1.31k
          SStream_concat(
907
1.31k
            O, "0x%" PRIx64,
908
1.31k
            arch_masks[MI->csh->mode] &
909
1.31k
              DispVal);
910
1.69k
        } else {
911
1.69k
          if (DispVal > HEX_THRESHOLD)
912
1.53k
            SStream_concat(O, "0x%" PRIx64,
913
1.53k
                     DispVal);
914
157
          else
915
157
            SStream_concat(O, "%" PRIu64,
916
157
                     DispVal);
917
1.69k
        }
918
3.00k
      }
919
68.8k
    }
920
213k
  }
921
922
213k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
923
210k
    SStream_concat0(O, "(");
924
925
210k
    if (MCOperand_getReg(BaseReg))
926
209k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
927
928
210k
    if (MCOperand_getReg(IndexReg) &&
929
210k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
930
80.4k
      SStream_concat0(O, ", ");
931
80.4k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
932
80.4k
      ScaleVal = MCOperand_getImm(
933
80.4k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
934
80.4k
      if (MI->csh->detail_opt)
935
80.4k
        MI->flat_insn->detail->x86
936
80.4k
          .operands[MI->flat_insn->detail->x86
937
80.4k
                .op_count]
938
80.4k
          .mem.scale = (int)ScaleVal;
939
80.4k
      if (ScaleVal != 1) {
940
8.41k
        SStream_concat(O, ", %u", ScaleVal);
941
8.41k
      }
942
80.4k
    }
943
944
210k
    SStream_concat0(O, ")");
945
210k
  } else {
946
3.48k
    if (!DispVal)
947
478
      SStream_concat0(O, "0");
948
3.48k
  }
949
950
213k
  if (MI->csh->detail_opt)
951
213k
    MI->flat_insn->detail->x86.op_count++;
952
213k
}
953
954
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
955
4.42k
{
956
4.42k
  switch (MI->Opcode) {
957
227
  default:
958
227
    break;
959
640
  case X86_LEA16r:
960
640
    MI->x86opsize = 2;
961
640
    break;
962
302
  case X86_LEA32r:
963
1.29k
  case X86_LEA64_32r:
964
1.29k
    MI->x86opsize = 4;
965
1.29k
    break;
966
135
  case X86_LEA64r:
967
135
    MI->x86opsize = 8;
968
135
    break;
969
0
#ifndef CAPSTONE_X86_REDUCE
970
268
  case X86_BNDCL32rm:
971
454
  case X86_BNDCN32rm:
972
741
  case X86_BNDCU32rm:
973
966
  case X86_BNDSTXmr:
974
1.55k
  case X86_BNDLDXrm:
975
1.65k
  case X86_BNDCL64rm:
976
1.78k
  case X86_BNDCN64rm:
977
2.13k
  case X86_BNDCU64rm:
978
2.13k
    MI->x86opsize = 16;
979
2.13k
    break;
980
4.42k
#endif
981
4.42k
  }
982
983
4.42k
  printMemReference(MI, OpNo, O);
984
4.42k
}
985
986
#include "X86InstPrinter.h"
987
988
// Include the auto-generated portion of the assembly writer.
989
#ifdef CAPSTONE_X86_REDUCE
990
#include "X86GenAsmWriter_reduce.inc"
991
#else
992
#include "X86GenAsmWriter.inc"
993
#endif
994
995
#include "X86GenRegisterName.inc"
996
997
static void printRegName(SStream *OS, unsigned RegNo)
998
776k
{
999
776k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1000
776k
}
1001
1002
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1003
558k
{
1004
558k
  x86_reg reg, reg2;
1005
558k
  enum cs_ac_type access1, access2;
1006
558k
  int i;
1007
1008
  // perhaps this instruction does not need printer
1009
558k
  if (MI->assembly[0]) {
1010
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1011
0
    return;
1012
0
  }
1013
1014
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1015
  // In Intel annotation it's always emitted as "call".
1016
  //
1017
  // TODO: Probably this hack should be redesigned via InstAlias in
1018
  // InstrInfo.td as soon as Requires clause is supported properly
1019
  // for InstAlias.
1020
558k
  if (MI->csh->mode == CS_MODE_64 &&
1021
558k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1022
0
    SStream_concat0(OS, "callq\t");
1023
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1024
0
    printPCRelImm(MI, 0, OS);
1025
0
    return;
1026
0
  }
1027
1028
558k
  X86_lockrep(MI, OS);
1029
558k
  printInstruction(MI, OS);
1030
1031
558k
  if (MI->has_imm) {
1032
    // if op_count > 1, then this operand's size is taken from the destination op
1033
95.4k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1034
51.3k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1035
51.3k
          MI->flat_insn->id != X86_INS_LJMP &&
1036
51.3k
          MI->flat_insn->id != X86_INS_JMP) {
1037
49.6k
        for (i = 0;
1038
150k
             i < MI->flat_insn->detail->x86.op_count;
1039
101k
             i++) {
1040
101k
          if (MI->flat_insn->detail->x86
1041
101k
                .operands[i]
1042
101k
                .type == X86_OP_IMM)
1043
50.3k
            MI->flat_insn->detail->x86
1044
50.3k
              .operands[i]
1045
50.3k
              .size =
1046
50.3k
              MI->flat_insn->detail
1047
50.3k
                ->x86
1048
50.3k
                .operands
1049
50.3k
                  [MI->flat_insn
1050
50.3k
                     ->detail
1051
50.3k
                     ->x86
1052
50.3k
                     .op_count -
1053
50.3k
                   1]
1054
50.3k
                .size;
1055
101k
        }
1056
49.6k
      }
1057
51.3k
    } else
1058
44.1k
      MI->flat_insn->detail->x86.operands[0].size =
1059
44.1k
        MI->imm_size;
1060
95.4k
  }
1061
1062
558k
  if (MI->csh->detail_opt) {
1063
558k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1064
1065
    // some instructions need to supply immediate 1 in the first op
1066
558k
    switch (MCInst_getOpcode(MI)) {
1067
523k
    default:
1068
523k
      break;
1069
523k
    case X86_SHL8r1:
1070
745
    case X86_SHL16r1:
1071
927
    case X86_SHL32r1:
1072
1.08k
    case X86_SHL64r1:
1073
1.40k
    case X86_SAL8r1:
1074
2.06k
    case X86_SAL16r1:
1075
2.73k
    case X86_SAL32r1:
1076
3.08k
    case X86_SAL64r1:
1077
3.24k
    case X86_SHR8r1:
1078
4.33k
    case X86_SHR16r1:
1079
5.62k
    case X86_SHR32r1:
1080
6.65k
    case X86_SHR64r1:
1081
6.76k
    case X86_SAR8r1:
1082
7.17k
    case X86_SAR16r1:
1083
7.40k
    case X86_SAR32r1:
1084
8.31k
    case X86_SAR64r1:
1085
11.2k
    case X86_RCL8r1:
1086
12.4k
    case X86_RCL16r1:
1087
13.5k
    case X86_RCL32r1:
1088
14.2k
    case X86_RCL64r1:
1089
14.5k
    case X86_RCR8r1:
1090
16.3k
    case X86_RCR16r1:
1091
17.9k
    case X86_RCR32r1:
1092
18.6k
    case X86_RCR64r1:
1093
18.9k
    case X86_ROL8r1:
1094
19.3k
    case X86_ROL16r1:
1095
19.6k
    case X86_ROL32r1:
1096
20.0k
    case X86_ROL64r1:
1097
20.6k
    case X86_ROR8r1:
1098
20.9k
    case X86_ROR16r1:
1099
21.3k
    case X86_ROR32r1:
1100
22.1k
    case X86_ROR64r1:
1101
22.6k
    case X86_SHL8m1:
1102
23.0k
    case X86_SHL16m1:
1103
23.6k
    case X86_SHL32m1:
1104
23.9k
    case X86_SHL64m1:
1105
24.1k
    case X86_SAL8m1:
1106
24.4k
    case X86_SAL16m1:
1107
24.6k
    case X86_SAL32m1:
1108
24.9k
    case X86_SAL64m1:
1109
25.1k
    case X86_SHR8m1:
1110
25.7k
    case X86_SHR16m1:
1111
26.0k
    case X86_SHR32m1:
1112
26.1k
    case X86_SHR64m1:
1113
26.4k
    case X86_SAR8m1:
1114
26.9k
    case X86_SAR16m1:
1115
27.2k
    case X86_SAR32m1:
1116
27.8k
    case X86_SAR64m1:
1117
28.0k
    case X86_RCL8m1:
1118
28.4k
    case X86_RCL16m1:
1119
28.8k
    case X86_RCL32m1:
1120
29.3k
    case X86_RCL64m1:
1121
29.4k
    case X86_RCR8m1:
1122
30.5k
    case X86_RCR16m1:
1123
30.8k
    case X86_RCR32m1:
1124
31.0k
    case X86_RCR64m1:
1125
31.6k
    case X86_ROL8m1:
1126
32.3k
    case X86_ROL16m1:
1127
33.1k
    case X86_ROL32m1:
1128
33.3k
    case X86_ROL64m1:
1129
33.8k
    case X86_ROR8m1:
1130
34.4k
    case X86_ROR16m1:
1131
34.8k
    case X86_ROR32m1:
1132
35.1k
    case X86_ROR64m1:
1133
      // shift all the ops right to leave 1st slot for this new register op
1134
35.1k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1135
35.1k
        &(MI->flat_insn->detail->x86.operands[0]),
1136
35.1k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1137
35.1k
          (ARR_SIZE(MI->flat_insn->detail->x86
1138
35.1k
                .operands) -
1139
35.1k
           1));
1140
35.1k
      MI->flat_insn->detail->x86.operands[0].type =
1141
35.1k
        X86_OP_IMM;
1142
35.1k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1143
35.1k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1144
35.1k
      MI->flat_insn->detail->x86.op_count++;
1145
558k
    }
1146
1147
    // special instruction needs to supply register op
1148
    // first op can be embedded in the asm by llvm.
1149
    // so we have to add the missing register as the first operand
1150
1151
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1152
1153
558k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1154
558k
    if (reg) {
1155
      // shift all the ops right to leave 1st slot for this new register op
1156
31.5k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1157
31.5k
        &(MI->flat_insn->detail->x86.operands[0]),
1158
31.5k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1159
31.5k
          (ARR_SIZE(MI->flat_insn->detail->x86
1160
31.5k
                .operands) -
1161
31.5k
           1));
1162
31.5k
      MI->flat_insn->detail->x86.operands[0].type =
1163
31.5k
        X86_OP_REG;
1164
31.5k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1165
31.5k
      MI->flat_insn->detail->x86.operands[0].size =
1166
31.5k
        MI->csh->regsize_map[reg];
1167
31.5k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1168
1169
31.5k
      MI->flat_insn->detail->x86.op_count++;
1170
526k
    } else {
1171
526k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1172
526k
                &access1, &reg2, &access2)) {
1173
14.1k
        MI->flat_insn->detail->x86.operands[0].type =
1174
14.1k
          X86_OP_REG;
1175
14.1k
        MI->flat_insn->detail->x86.operands[0].reg =
1176
14.1k
          reg;
1177
14.1k
        MI->flat_insn->detail->x86.operands[0].size =
1178
14.1k
          MI->csh->regsize_map[reg];
1179
14.1k
        MI->flat_insn->detail->x86.operands[0].access =
1180
14.1k
          access1;
1181
14.1k
        MI->flat_insn->detail->x86.operands[1].type =
1182
14.1k
          X86_OP_REG;
1183
14.1k
        MI->flat_insn->detail->x86.operands[1].reg =
1184
14.1k
          reg2;
1185
14.1k
        MI->flat_insn->detail->x86.operands[1].size =
1186
14.1k
          MI->csh->regsize_map[reg2];
1187
14.1k
        MI->flat_insn->detail->x86.operands[1].access =
1188
14.1k
          access2;
1189
14.1k
        MI->flat_insn->detail->x86.op_count = 2;
1190
14.1k
      }
1191
526k
    }
1192
1193
558k
#ifndef CAPSTONE_DIET
1194
558k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1195
558k
            &MI->flat_insn->detail->x86.eflags);
1196
558k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1197
558k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1198
558k
#endif
1199
558k
  }
1200
558k
}
1201
1202
#endif