/src/capstonenext/arch/X86/X86Disassembler.c
Line | Count | Source (jump to first uncovered line) |
1 | | //===-- X86Disassembler.cpp - Disassembler for x86 and x86_64 -------------===// |
2 | | // |
3 | | // The LLVM Compiler Infrastructure |
4 | | // |
5 | | // This file is distributed under the University of Illinois Open Source |
6 | | // License. See LICENSE.TXT for details. |
7 | | // |
8 | | //===----------------------------------------------------------------------===// |
9 | | // |
10 | | // This file is part of the X86 Disassembler. |
11 | | // It contains code to translate the data produced by the decoder into |
12 | | // MCInsts. |
13 | | // |
14 | | // The X86 disassembler is a table-driven disassembler for the 16-, 32-, and |
15 | | // 64-bit X86 instruction sets. The main decode sequence for an assembly |
16 | | // instruction in this disassembler is: |
17 | | // |
18 | | // 1. Read the prefix bytes and determine the attributes of the instruction. |
19 | | // These attributes, recorded in enum attributeBits |
20 | | // (X86DisassemblerDecoderCommon.h), form a bitmask. The table CONTEXTS_SYM |
21 | | // provides a mapping from bitmasks to contexts, which are represented by |
22 | | // enum InstructionContext (ibid.). |
23 | | // |
24 | | // 2. Read the opcode, and determine what kind of opcode it is. The |
25 | | // disassembler distinguishes four kinds of opcodes, which are enumerated in |
26 | | // OpcodeType (X86DisassemblerDecoderCommon.h): one-byte (0xnn), two-byte |
27 | | // (0x0f 0xnn), three-byte-38 (0x0f 0x38 0xnn), or three-byte-3a |
28 | | // (0x0f 0x3a 0xnn). Mandatory prefixes are treated as part of the context. |
29 | | // |
30 | | // 3. Depending on the opcode type, look in one of four ClassDecision structures |
31 | | // (X86DisassemblerDecoderCommon.h). Use the opcode class to determine which |
32 | | // OpcodeDecision (ibid.) to look the opcode in. Look up the opcode, to get |
33 | | // a ModRMDecision (ibid.). |
34 | | // |
35 | | // 4. Some instructions, such as escape opcodes or extended opcodes, or even |
36 | | // instructions that have ModRM*Reg / ModRM*Mem forms in LLVM, need the |
37 | | // ModR/M byte to complete decode. The ModRMDecision's type is an entry from |
38 | | // ModRMDecisionType (X86DisassemblerDecoderCommon.h) that indicates if the |
39 | | // ModR/M byte is required and how to interpret it. |
40 | | // |
41 | | // 5. After resolving the ModRMDecision, the disassembler has a unique ID |
42 | | // of type InstrUID (X86DisassemblerDecoderCommon.h). Looking this ID up in |
43 | | // INSTRUCTIONS_SYM yields the name of the instruction and the encodings and |
44 | | // meanings of its operands. |
45 | | // |
46 | | // 6. For each operand, its encoding is an entry from OperandEncoding |
47 | | // (X86DisassemblerDecoderCommon.h) and its type is an entry from |
48 | | // OperandType (ibid.). The encoding indicates how to read it from the |
49 | | // instruction; the type indicates how to interpret the value once it has |
50 | | // been read. For example, a register operand could be stored in the R/M |
51 | | // field of the ModR/M byte, the REG field of the ModR/M byte, or added to |
52 | | // the main opcode. This is orthogonal from its meaning (an GPR or an XMM |
53 | | // register, for instance). Given this information, the operands can be |
54 | | // extracted and interpreted. |
55 | | // |
56 | | // 7. As the last step, the disassembler translates the instruction information |
57 | | // and operands into a format understandable by the client - in this case, an |
58 | | // MCInst for use by the MC infrastructure. |
59 | | // |
60 | | // The disassembler is broken broadly into two parts: the table emitter that |
61 | | // emits the instruction decode tables discussed above during compilation, and |
62 | | // the disassembler itself. The table emitter is documented in more detail in |
63 | | // utils/TableGen/X86DisassemblerEmitter.h. |
64 | | // |
65 | | // X86Disassembler.cpp contains the code responsible for step 7, and for |
66 | | // invoking the decoder to execute steps 1-6. |
67 | | // X86DisassemblerDecoderCommon.h contains the definitions needed by both the |
68 | | // table emitter and the disassembler. |
69 | | // X86DisassemblerDecoder.h contains the public interface of the decoder, |
70 | | // factored out into C for possible use by other projects. |
71 | | // X86DisassemblerDecoder.c contains the source code of the decoder, which is |
72 | | // responsible for steps 1-6. |
73 | | // |
74 | | //===----------------------------------------------------------------------===// |
75 | | |
76 | | /* Capstone Disassembly Engine */ |
77 | | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */ |
78 | | |
79 | | #ifdef CAPSTONE_HAS_X86 |
80 | | |
81 | | #ifdef _MSC_VER |
82 | | // disable MSVC's warning on strncpy() |
83 | | #pragma warning(disable : 4996) |
84 | | // disable MSVC's warning on strncpy() |
85 | | #pragma warning(disable : 28719) |
86 | | #endif |
87 | | |
88 | | #include <capstone/platform.h> |
89 | | |
90 | | #if defined(CAPSTONE_HAS_OSXKERNEL) |
91 | | #include <Availability.h> |
92 | | #endif |
93 | | |
94 | | #include <string.h> |
95 | | |
96 | | #include "../../cs_priv.h" |
97 | | |
98 | | #include "X86BaseInfo.h" |
99 | | #include "X86Disassembler.h" |
100 | | #include "X86DisassemblerDecoderCommon.h" |
101 | | #include "X86DisassemblerDecoder.h" |
102 | | #include "../../MCInst.h" |
103 | | #include "../../utils.h" |
104 | | #include "X86Mapping.h" |
105 | | |
106 | | #define GET_REGINFO_ENUM |
107 | | #define GET_REGINFO_MC_DESC |
108 | | #include "X86GenRegisterInfo.inc" |
109 | | |
110 | | #define GET_INSTRINFO_ENUM |
111 | | #ifdef CAPSTONE_X86_REDUCE |
112 | | #include "X86GenInstrInfo_reduce.inc" |
113 | | #else |
114 | | #include "X86GenInstrInfo.inc" |
115 | | #endif |
116 | | |
117 | | // Fill-ins to make the compiler happy. These constants are never actually |
118 | | // assigned; they are just filler to make an automatically-generated switch |
119 | | // statement work. |
120 | | enum { |
121 | | X86_BX_SI = 500, |
122 | | X86_BX_DI = 501, |
123 | | X86_BP_SI = 502, |
124 | | X86_BP_DI = 503, |
125 | | X86_sib = 504, |
126 | | X86_sib64 = 505 |
127 | | }; |
128 | | |
129 | | // |
130 | | // Private code that translates from struct InternalInstructions to MCInsts. |
131 | | // |
132 | | |
133 | | /// translateRegister - Translates an internal register to the appropriate LLVM |
134 | | /// register, and appends it as an operand to an MCInst. |
135 | | /// |
136 | | /// @param mcInst - The MCInst to append to. |
137 | | /// @param reg - The Reg to append. |
138 | | static void translateRegister(MCInst *mcInst, Reg reg) |
139 | 765k | { |
140 | 170M | #define ENTRY(x) X86_##x, |
141 | 765k | static const uint16_t llvmRegnums[] = { ALL_REGS 0 }; |
142 | 765k | #undef ENTRY |
143 | | |
144 | 765k | uint16_t llvmRegnum = llvmRegnums[reg]; |
145 | 765k | MCOperand_CreateReg0(mcInst, llvmRegnum); |
146 | 765k | } |
147 | | |
148 | | static const uint8_t segmentRegnums[SEG_OVERRIDE_max] = { |
149 | | 0, // SEG_OVERRIDE_NONE |
150 | | X86_CS, X86_SS, X86_DS, X86_ES, X86_FS, X86_GS |
151 | | }; |
152 | | |
153 | | /// translateSrcIndex - Appends a source index operand to an MCInst. |
154 | | /// |
155 | | /// @param mcInst - The MCInst to append to. |
156 | | /// @param insn - The internal instruction. |
157 | | static bool translateSrcIndex(MCInst *mcInst, InternalInstruction *insn) |
158 | 52.2k | { |
159 | 52.2k | unsigned baseRegNo; |
160 | | |
161 | 52.2k | if (insn->mode == MODE_64BIT) |
162 | 21.7k | baseRegNo = insn->hasAdSize ? X86_ESI : X86_RSI; |
163 | 30.4k | else if (insn->mode == MODE_32BIT) |
164 | 12.0k | baseRegNo = insn->hasAdSize ? X86_SI : X86_ESI; |
165 | 18.4k | else { |
166 | | // assert(insn->mode == MODE_16BIT); |
167 | 18.4k | baseRegNo = insn->hasAdSize ? X86_ESI : X86_SI; |
168 | 18.4k | } |
169 | | |
170 | 52.2k | MCOperand_CreateReg0(mcInst, baseRegNo); |
171 | | |
172 | 52.2k | MCOperand_CreateReg0(mcInst, segmentRegnums[insn->segmentOverride]); |
173 | | |
174 | 52.2k | return false; |
175 | 52.2k | } |
176 | | |
177 | | /// translateDstIndex - Appends a destination index operand to an MCInst. |
178 | | /// |
179 | | /// @param mcInst - The MCInst to append to. |
180 | | /// @param insn - The internal instruction. |
181 | | static bool translateDstIndex(MCInst *mcInst, InternalInstruction *insn) |
182 | 62.1k | { |
183 | 62.1k | unsigned baseRegNo; |
184 | | |
185 | 62.1k | if (insn->mode == MODE_64BIT) |
186 | 24.3k | baseRegNo = insn->hasAdSize ? X86_EDI : X86_RDI; |
187 | 37.8k | else if (insn->mode == MODE_32BIT) |
188 | 13.8k | baseRegNo = insn->hasAdSize ? X86_DI : X86_EDI; |
189 | 23.9k | else { |
190 | | // assert(insn->mode == MODE_16BIT); |
191 | 23.9k | baseRegNo = insn->hasAdSize ? X86_EDI : X86_DI; |
192 | 23.9k | } |
193 | | |
194 | 62.1k | MCOperand_CreateReg0(mcInst, baseRegNo); |
195 | | |
196 | 62.1k | return false; |
197 | 62.1k | } |
198 | | |
199 | | /// translateImmediate - Appends an immediate operand to an MCInst. |
200 | | /// |
201 | | /// @param mcInst - The MCInst to append to. |
202 | | /// @param immediate - The immediate value to append. |
203 | | /// @param operand - The operand, as stored in the descriptor table. |
204 | | /// @param insn - The internal instruction. |
205 | | static void translateImmediate(MCInst *mcInst, uint64_t immediate, |
206 | | const OperandSpecifier *operand, |
207 | | InternalInstruction *insn) |
208 | 281k | { |
209 | 281k | OperandType type; |
210 | | |
211 | 281k | type = (OperandType)operand->type; |
212 | 281k | if (type == TYPE_REL) { |
213 | | //isBranch = true; |
214 | | //pcrel = insn->startLocation + insn->immediateOffset + insn->immediateSize; |
215 | 67.4k | switch (operand->encoding) { |
216 | 0 | default: |
217 | 0 | break; |
218 | 4.11k | case ENCODING_Iv: |
219 | 4.11k | switch (insn->displacementSize) { |
220 | 0 | default: |
221 | 0 | break; |
222 | 0 | case 1: |
223 | 0 | if (immediate & 0x80) |
224 | 0 | immediate |= ~(0xffull); |
225 | 0 | break; |
226 | 1.78k | case 2: |
227 | 1.78k | if (immediate & 0x8000) |
228 | 980 | immediate |= ~(0xffffull); |
229 | 1.78k | break; |
230 | 2.32k | case 4: |
231 | 2.32k | if (immediate & 0x80000000) |
232 | 1.02k | immediate |= ~(0xffffffffull); |
233 | 2.32k | break; |
234 | 0 | case 8: |
235 | 0 | break; |
236 | 4.11k | } |
237 | 4.11k | break; |
238 | 58.3k | case ENCODING_IB: |
239 | 58.3k | if (immediate & 0x80) |
240 | 19.2k | immediate |= ~(0xffull); |
241 | 58.3k | break; |
242 | 2.61k | case ENCODING_IW: |
243 | 2.61k | if (immediate & 0x8000) |
244 | 1.78k | immediate |= ~(0xffffull); |
245 | 2.61k | break; |
246 | 2.34k | case ENCODING_ID: |
247 | 2.34k | if (immediate & 0x80000000) |
248 | 1.47k | immediate |= ~(0xffffffffull); |
249 | 2.34k | break; |
250 | 67.4k | } |
251 | 67.4k | } // By default sign-extend all X86 immediates based on their encoding. |
252 | 214k | else if (type == TYPE_IMM) { |
253 | 121k | switch (operand->encoding) { |
254 | 36.7k | default: |
255 | 36.7k | break; |
256 | 71.5k | case ENCODING_IB: |
257 | 71.5k | if (immediate & 0x80) |
258 | 27.6k | immediate |= ~(0xffull); |
259 | 71.5k | break; |
260 | 10.4k | case ENCODING_IW: |
261 | 10.4k | if (immediate & 0x8000) |
262 | 6.13k | immediate |= ~(0xffffull); |
263 | 10.4k | break; |
264 | 1.91k | case ENCODING_ID: |
265 | 1.91k | if (immediate & 0x80000000) |
266 | 881 | immediate |= ~(0xffffffffull); |
267 | 1.91k | break; |
268 | 821 | case ENCODING_IO: |
269 | 821 | break; |
270 | 121k | } |
271 | 121k | } else if (type == TYPE_IMM3) { |
272 | 13.6k | #ifndef CAPSTONE_X86_REDUCE |
273 | | // Check for immediates that printSSECC can't handle. |
274 | 13.6k | if (immediate >= 8) { |
275 | 8.80k | unsigned NewOpc = 0; |
276 | | |
277 | 8.80k | switch (MCInst_getOpcode(mcInst)) { |
278 | 0 | default: |
279 | 0 | break; // never reach |
280 | 190 | case X86_CMPPDrmi: |
281 | 190 | NewOpc = X86_CMPPDrmi_alt; |
282 | 190 | break; |
283 | 288 | case X86_CMPPDrri: |
284 | 288 | NewOpc = X86_CMPPDrri_alt; |
285 | 288 | break; |
286 | 782 | case X86_CMPPSrmi: |
287 | 782 | NewOpc = X86_CMPPSrmi_alt; |
288 | 782 | break; |
289 | 519 | case X86_CMPPSrri: |
290 | 519 | NewOpc = X86_CMPPSrri_alt; |
291 | 519 | break; |
292 | 663 | case X86_CMPSDrm: |
293 | 663 | NewOpc = X86_CMPSDrm_alt; |
294 | 663 | break; |
295 | 1.12k | case X86_CMPSDrr: |
296 | 1.12k | NewOpc = X86_CMPSDrr_alt; |
297 | 1.12k | break; |
298 | 598 | case X86_CMPSSrm: |
299 | 598 | NewOpc = X86_CMPSSrm_alt; |
300 | 598 | break; |
301 | 165 | case X86_CMPSSrr: |
302 | 165 | NewOpc = X86_CMPSSrr_alt; |
303 | 165 | break; |
304 | 646 | case X86_VPCOMBri: |
305 | 646 | NewOpc = X86_VPCOMBri_alt; |
306 | 646 | break; |
307 | 263 | case X86_VPCOMBmi: |
308 | 263 | NewOpc = X86_VPCOMBmi_alt; |
309 | 263 | break; |
310 | 694 | case X86_VPCOMWri: |
311 | 694 | NewOpc = X86_VPCOMWri_alt; |
312 | 694 | break; |
313 | 130 | case X86_VPCOMWmi: |
314 | 130 | NewOpc = X86_VPCOMWmi_alt; |
315 | 130 | break; |
316 | 250 | case X86_VPCOMDri: |
317 | 250 | NewOpc = X86_VPCOMDri_alt; |
318 | 250 | break; |
319 | 171 | case X86_VPCOMDmi: |
320 | 171 | NewOpc = X86_VPCOMDmi_alt; |
321 | 171 | break; |
322 | 321 | case X86_VPCOMQri: |
323 | 321 | NewOpc = X86_VPCOMQri_alt; |
324 | 321 | break; |
325 | 86 | case X86_VPCOMQmi: |
326 | 86 | NewOpc = X86_VPCOMQmi_alt; |
327 | 86 | break; |
328 | 97 | case X86_VPCOMUBri: |
329 | 97 | NewOpc = X86_VPCOMUBri_alt; |
330 | 97 | break; |
331 | 475 | case X86_VPCOMUBmi: |
332 | 475 | NewOpc = X86_VPCOMUBmi_alt; |
333 | 475 | break; |
334 | 290 | case X86_VPCOMUWri: |
335 | 290 | NewOpc = X86_VPCOMUWri_alt; |
336 | 290 | break; |
337 | 97 | case X86_VPCOMUWmi: |
338 | 97 | NewOpc = X86_VPCOMUWmi_alt; |
339 | 97 | break; |
340 | 442 | case X86_VPCOMUDri: |
341 | 442 | NewOpc = X86_VPCOMUDri_alt; |
342 | 442 | break; |
343 | 197 | case X86_VPCOMUDmi: |
344 | 197 | NewOpc = X86_VPCOMUDmi_alt; |
345 | 197 | break; |
346 | 146 | case X86_VPCOMUQri: |
347 | 146 | NewOpc = X86_VPCOMUQri_alt; |
348 | 146 | break; |
349 | 167 | case X86_VPCOMUQmi: |
350 | 167 | NewOpc = X86_VPCOMUQmi_alt; |
351 | 167 | break; |
352 | 8.80k | } |
353 | | |
354 | | // Switch opcode to the one that doesn't get special printing. |
355 | 8.80k | if (NewOpc != 0) { |
356 | 8.80k | MCInst_setOpcode(mcInst, NewOpc); |
357 | 8.80k | } |
358 | 8.80k | } |
359 | 13.6k | #endif |
360 | 79.3k | } else if (type == TYPE_IMM5) { |
361 | 15.9k | #ifndef CAPSTONE_X86_REDUCE |
362 | | // Check for immediates that printAVXCC can't handle. |
363 | 15.9k | if (immediate >= 32) { |
364 | 13.0k | unsigned NewOpc = 0; |
365 | | |
366 | 13.0k | switch (MCInst_getOpcode(mcInst)) { |
367 | 4.71k | default: |
368 | 4.71k | break; // unexpected opcode |
369 | 4.71k | case X86_VCMPPDrmi: |
370 | 79 | NewOpc = X86_VCMPPDrmi_alt; |
371 | 79 | break; |
372 | 311 | case X86_VCMPPDrri: |
373 | 311 | NewOpc = X86_VCMPPDrri_alt; |
374 | 311 | break; |
375 | 106 | case X86_VCMPPSrmi: |
376 | 106 | NewOpc = X86_VCMPPSrmi_alt; |
377 | 106 | break; |
378 | 513 | case X86_VCMPPSrri: |
379 | 513 | NewOpc = X86_VCMPPSrri_alt; |
380 | 513 | break; |
381 | 260 | case X86_VCMPSDrm: |
382 | 260 | NewOpc = X86_VCMPSDrm_alt; |
383 | 260 | break; |
384 | 151 | case X86_VCMPSDrr: |
385 | 151 | NewOpc = X86_VCMPSDrr_alt; |
386 | 151 | break; |
387 | 179 | case X86_VCMPSSrm: |
388 | 179 | NewOpc = X86_VCMPSSrm_alt; |
389 | 179 | break; |
390 | 801 | case X86_VCMPSSrr: |
391 | 801 | NewOpc = X86_VCMPSSrr_alt; |
392 | 801 | break; |
393 | 99 | case X86_VCMPPDYrmi: |
394 | 99 | NewOpc = X86_VCMPPDYrmi_alt; |
395 | 99 | break; |
396 | 106 | case X86_VCMPPDYrri: |
397 | 106 | NewOpc = X86_VCMPPDYrri_alt; |
398 | 106 | break; |
399 | 409 | case X86_VCMPPSYrmi: |
400 | 409 | NewOpc = X86_VCMPPSYrmi_alt; |
401 | 409 | break; |
402 | 373 | case X86_VCMPPSYrri: |
403 | 373 | NewOpc = X86_VCMPPSYrri_alt; |
404 | 373 | break; |
405 | 363 | case X86_VCMPPDZrmi: |
406 | 363 | NewOpc = X86_VCMPPDZrmi_alt; |
407 | 363 | break; |
408 | 597 | case X86_VCMPPDZrri: |
409 | 597 | NewOpc = X86_VCMPPDZrri_alt; |
410 | 597 | break; |
411 | 249 | case X86_VCMPPDZrrib: |
412 | 249 | NewOpc = X86_VCMPPDZrrib_alt; |
413 | 249 | break; |
414 | 149 | case X86_VCMPPSZrmi: |
415 | 149 | NewOpc = X86_VCMPPSZrmi_alt; |
416 | 149 | break; |
417 | 49 | case X86_VCMPPSZrri: |
418 | 49 | NewOpc = X86_VCMPPSZrri_alt; |
419 | 49 | break; |
420 | 113 | case X86_VCMPPSZrrib: |
421 | 113 | NewOpc = X86_VCMPPSZrrib_alt; |
422 | 113 | break; |
423 | 167 | case X86_VCMPPDZ128rmi: |
424 | 167 | NewOpc = X86_VCMPPDZ128rmi_alt; |
425 | 167 | break; |
426 | 476 | case X86_VCMPPDZ128rri: |
427 | 476 | NewOpc = X86_VCMPPDZ128rri_alt; |
428 | 476 | break; |
429 | 175 | case X86_VCMPPSZ128rmi: |
430 | 175 | NewOpc = X86_VCMPPSZ128rmi_alt; |
431 | 175 | break; |
432 | 362 | case X86_VCMPPSZ128rri: |
433 | 362 | NewOpc = X86_VCMPPSZ128rri_alt; |
434 | 362 | break; |
435 | 311 | case X86_VCMPPDZ256rmi: |
436 | 311 | NewOpc = X86_VCMPPDZ256rmi_alt; |
437 | 311 | break; |
438 | 181 | case X86_VCMPPDZ256rri: |
439 | 181 | NewOpc = X86_VCMPPDZ256rri_alt; |
440 | 181 | break; |
441 | 79 | case X86_VCMPPSZ256rmi: |
442 | 79 | NewOpc = X86_VCMPPSZ256rmi_alt; |
443 | 79 | break; |
444 | 318 | case X86_VCMPPSZ256rri: |
445 | 318 | NewOpc = X86_VCMPPSZ256rri_alt; |
446 | 318 | break; |
447 | 81 | case X86_VCMPSDZrm_Int: |
448 | 81 | NewOpc = X86_VCMPSDZrmi_alt; |
449 | 81 | break; |
450 | 120 | case X86_VCMPSDZrr_Int: |
451 | 120 | NewOpc = X86_VCMPSDZrri_alt; |
452 | 120 | break; |
453 | 541 | case X86_VCMPSDZrrb_Int: |
454 | 541 | NewOpc = X86_VCMPSDZrrb_alt; |
455 | 541 | break; |
456 | 177 | case X86_VCMPSSZrm_Int: |
457 | 177 | NewOpc = X86_VCMPSSZrmi_alt; |
458 | 177 | break; |
459 | 111 | case X86_VCMPSSZrr_Int: |
460 | 111 | NewOpc = X86_VCMPSSZrri_alt; |
461 | 111 | break; |
462 | 304 | case X86_VCMPSSZrrb_Int: |
463 | 304 | NewOpc = X86_VCMPSSZrrb_alt; |
464 | 304 | break; |
465 | 13.0k | } |
466 | | |
467 | | // Switch opcode to the one that doesn't get special printing. |
468 | 13.0k | if (NewOpc != 0) { |
469 | 8.31k | MCInst_setOpcode(mcInst, NewOpc); |
470 | 8.31k | } |
471 | 13.0k | } |
472 | 15.9k | #endif |
473 | 63.4k | } else if (type == TYPE_AVX512ICC) { |
474 | 15.3k | #ifndef CAPSTONE_X86_REDUCE |
475 | 15.3k | if (immediate >= 8 || ((immediate & 0x3) == 3)) { |
476 | 10.5k | unsigned NewOpc = 0; |
477 | 10.5k | switch (MCInst_getOpcode(mcInst)) { |
478 | 0 | default: // llvm_unreachable("unexpected opcode"); |
479 | 242 | case X86_VPCMPBZ128rmi: |
480 | 242 | NewOpc = X86_VPCMPBZ128rmi_alt; |
481 | 242 | break; |
482 | 34 | case X86_VPCMPBZ128rmik: |
483 | 34 | NewOpc = X86_VPCMPBZ128rmik_alt; |
484 | 34 | break; |
485 | 39 | case X86_VPCMPBZ128rri: |
486 | 39 | NewOpc = X86_VPCMPBZ128rri_alt; |
487 | 39 | break; |
488 | 120 | case X86_VPCMPBZ128rrik: |
489 | 120 | NewOpc = X86_VPCMPBZ128rrik_alt; |
490 | 120 | break; |
491 | 232 | case X86_VPCMPBZ256rmi: |
492 | 232 | NewOpc = X86_VPCMPBZ256rmi_alt; |
493 | 232 | break; |
494 | 60 | case X86_VPCMPBZ256rmik: |
495 | 60 | NewOpc = X86_VPCMPBZ256rmik_alt; |
496 | 60 | break; |
497 | 447 | case X86_VPCMPBZ256rri: |
498 | 447 | NewOpc = X86_VPCMPBZ256rri_alt; |
499 | 447 | break; |
500 | 35 | case X86_VPCMPBZ256rrik: |
501 | 35 | NewOpc = X86_VPCMPBZ256rrik_alt; |
502 | 35 | break; |
503 | 47 | case X86_VPCMPBZrmi: |
504 | 47 | NewOpc = X86_VPCMPBZrmi_alt; |
505 | 47 | break; |
506 | 190 | case X86_VPCMPBZrmik: |
507 | 190 | NewOpc = X86_VPCMPBZrmik_alt; |
508 | 190 | break; |
509 | 17 | case X86_VPCMPBZrri: |
510 | 17 | NewOpc = X86_VPCMPBZrri_alt; |
511 | 17 | break; |
512 | 20 | case X86_VPCMPBZrrik: |
513 | 20 | NewOpc = X86_VPCMPBZrrik_alt; |
514 | 20 | break; |
515 | 9 | case X86_VPCMPDZ128rmi: |
516 | 9 | NewOpc = X86_VPCMPDZ128rmi_alt; |
517 | 9 | break; |
518 | 12 | case X86_VPCMPDZ128rmib: |
519 | 12 | NewOpc = X86_VPCMPDZ128rmib_alt; |
520 | 12 | break; |
521 | 86 | case X86_VPCMPDZ128rmibk: |
522 | 86 | NewOpc = X86_VPCMPDZ128rmibk_alt; |
523 | 86 | break; |
524 | 160 | case X86_VPCMPDZ128rmik: |
525 | 160 | NewOpc = X86_VPCMPDZ128rmik_alt; |
526 | 160 | break; |
527 | 19 | case X86_VPCMPDZ128rri: |
528 | 19 | NewOpc = X86_VPCMPDZ128rri_alt; |
529 | 19 | break; |
530 | 62 | case X86_VPCMPDZ128rrik: |
531 | 62 | NewOpc = X86_VPCMPDZ128rrik_alt; |
532 | 62 | break; |
533 | 62 | case X86_VPCMPDZ256rmi: |
534 | 62 | NewOpc = X86_VPCMPDZ256rmi_alt; |
535 | 62 | break; |
536 | 34 | case X86_VPCMPDZ256rmib: |
537 | 34 | NewOpc = X86_VPCMPDZ256rmib_alt; |
538 | 34 | break; |
539 | 11 | case X86_VPCMPDZ256rmibk: |
540 | 11 | NewOpc = X86_VPCMPDZ256rmibk_alt; |
541 | 11 | break; |
542 | 849 | case X86_VPCMPDZ256rmik: |
543 | 849 | NewOpc = X86_VPCMPDZ256rmik_alt; |
544 | 849 | break; |
545 | 24 | case X86_VPCMPDZ256rri: |
546 | 24 | NewOpc = X86_VPCMPDZ256rri_alt; |
547 | 24 | break; |
548 | 62 | case X86_VPCMPDZ256rrik: |
549 | 62 | NewOpc = X86_VPCMPDZ256rrik_alt; |
550 | 62 | break; |
551 | 19 | case X86_VPCMPDZrmi: |
552 | 19 | NewOpc = X86_VPCMPDZrmi_alt; |
553 | 19 | break; |
554 | 200 | case X86_VPCMPDZrmib: |
555 | 200 | NewOpc = X86_VPCMPDZrmib_alt; |
556 | 200 | break; |
557 | 111 | case X86_VPCMPDZrmibk: |
558 | 111 | NewOpc = X86_VPCMPDZrmibk_alt; |
559 | 111 | break; |
560 | 81 | case X86_VPCMPDZrmik: |
561 | 81 | NewOpc = X86_VPCMPDZrmik_alt; |
562 | 81 | break; |
563 | 6 | case X86_VPCMPDZrri: |
564 | 6 | NewOpc = X86_VPCMPDZrri_alt; |
565 | 6 | break; |
566 | 13 | case X86_VPCMPDZrrik: |
567 | 13 | NewOpc = X86_VPCMPDZrrik_alt; |
568 | 13 | break; |
569 | 8 | case X86_VPCMPQZ128rmi: |
570 | 8 | NewOpc = X86_VPCMPQZ128rmi_alt; |
571 | 8 | break; |
572 | 23 | case X86_VPCMPQZ128rmib: |
573 | 23 | NewOpc = X86_VPCMPQZ128rmib_alt; |
574 | 23 | break; |
575 | 46 | case X86_VPCMPQZ128rmibk: |
576 | 46 | NewOpc = X86_VPCMPQZ128rmibk_alt; |
577 | 46 | break; |
578 | 64 | case X86_VPCMPQZ128rmik: |
579 | 64 | NewOpc = X86_VPCMPQZ128rmik_alt; |
580 | 64 | break; |
581 | 1 | case X86_VPCMPQZ128rri: |
582 | 1 | NewOpc = X86_VPCMPQZ128rri_alt; |
583 | 1 | break; |
584 | 44 | case X86_VPCMPQZ128rrik: |
585 | 44 | NewOpc = X86_VPCMPQZ128rrik_alt; |
586 | 44 | break; |
587 | 47 | case X86_VPCMPQZ256rmi: |
588 | 47 | NewOpc = X86_VPCMPQZ256rmi_alt; |
589 | 47 | break; |
590 | 35 | case X86_VPCMPQZ256rmib: |
591 | 35 | NewOpc = X86_VPCMPQZ256rmib_alt; |
592 | 35 | break; |
593 | 20 | case X86_VPCMPQZ256rmibk: |
594 | 20 | NewOpc = X86_VPCMPQZ256rmibk_alt; |
595 | 20 | break; |
596 | 20 | case X86_VPCMPQZ256rmik: |
597 | 20 | NewOpc = X86_VPCMPQZ256rmik_alt; |
598 | 20 | break; |
599 | 29 | case X86_VPCMPQZ256rri: |
600 | 29 | NewOpc = X86_VPCMPQZ256rri_alt; |
601 | 29 | break; |
602 | 244 | case X86_VPCMPQZ256rrik: |
603 | 244 | NewOpc = X86_VPCMPQZ256rrik_alt; |
604 | 244 | break; |
605 | 1 | case X86_VPCMPQZrmi: |
606 | 1 | NewOpc = X86_VPCMPQZrmi_alt; |
607 | 1 | break; |
608 | 59 | case X86_VPCMPQZrmib: |
609 | 59 | NewOpc = X86_VPCMPQZrmib_alt; |
610 | 59 | break; |
611 | 183 | case X86_VPCMPQZrmibk: |
612 | 183 | NewOpc = X86_VPCMPQZrmibk_alt; |
613 | 183 | break; |
614 | 10 | case X86_VPCMPQZrmik: |
615 | 10 | NewOpc = X86_VPCMPQZrmik_alt; |
616 | 10 | break; |
617 | 217 | case X86_VPCMPQZrri: |
618 | 217 | NewOpc = X86_VPCMPQZrri_alt; |
619 | 217 | break; |
620 | 122 | case X86_VPCMPQZrrik: |
621 | 122 | NewOpc = X86_VPCMPQZrrik_alt; |
622 | 122 | break; |
623 | 17 | case X86_VPCMPUBZ128rmi: |
624 | 17 | NewOpc = X86_VPCMPUBZ128rmi_alt; |
625 | 17 | break; |
626 | 20 | case X86_VPCMPUBZ128rmik: |
627 | 20 | NewOpc = X86_VPCMPUBZ128rmik_alt; |
628 | 20 | break; |
629 | 72 | case X86_VPCMPUBZ128rri: |
630 | 72 | NewOpc = X86_VPCMPUBZ128rri_alt; |
631 | 72 | break; |
632 | 27 | case X86_VPCMPUBZ128rrik: |
633 | 27 | NewOpc = X86_VPCMPUBZ128rrik_alt; |
634 | 27 | break; |
635 | 62 | case X86_VPCMPUBZ256rmi: |
636 | 62 | NewOpc = X86_VPCMPUBZ256rmi_alt; |
637 | 62 | break; |
638 | 41 | case X86_VPCMPUBZ256rmik: |
639 | 41 | NewOpc = X86_VPCMPUBZ256rmik_alt; |
640 | 41 | break; |
641 | 10 | case X86_VPCMPUBZ256rri: |
642 | 10 | NewOpc = X86_VPCMPUBZ256rri_alt; |
643 | 10 | break; |
644 | 46 | case X86_VPCMPUBZ256rrik: |
645 | 46 | NewOpc = X86_VPCMPUBZ256rrik_alt; |
646 | 46 | break; |
647 | 72 | case X86_VPCMPUBZrmi: |
648 | 72 | NewOpc = X86_VPCMPUBZrmi_alt; |
649 | 72 | break; |
650 | 39 | case X86_VPCMPUBZrmik: |
651 | 39 | NewOpc = X86_VPCMPUBZrmik_alt; |
652 | 39 | break; |
653 | 11 | case X86_VPCMPUBZrri: |
654 | 11 | NewOpc = X86_VPCMPUBZrri_alt; |
655 | 11 | break; |
656 | 7 | case X86_VPCMPUBZrrik: |
657 | 7 | NewOpc = X86_VPCMPUBZrrik_alt; |
658 | 7 | break; |
659 | 64 | case X86_VPCMPUDZ128rmi: |
660 | 64 | NewOpc = X86_VPCMPUDZ128rmi_alt; |
661 | 64 | break; |
662 | 22 | case X86_VPCMPUDZ128rmib: |
663 | 22 | NewOpc = X86_VPCMPUDZ128rmib_alt; |
664 | 22 | break; |
665 | 313 | case X86_VPCMPUDZ128rmibk: |
666 | 313 | NewOpc = X86_VPCMPUDZ128rmibk_alt; |
667 | 313 | break; |
668 | 74 | case X86_VPCMPUDZ128rmik: |
669 | 74 | NewOpc = X86_VPCMPUDZ128rmik_alt; |
670 | 74 | break; |
671 | 7 | case X86_VPCMPUDZ128rri: |
672 | 7 | NewOpc = X86_VPCMPUDZ128rri_alt; |
673 | 7 | break; |
674 | 90 | case X86_VPCMPUDZ128rrik: |
675 | 90 | NewOpc = X86_VPCMPUDZ128rrik_alt; |
676 | 90 | break; |
677 | 20 | case X86_VPCMPUDZ256rmi: |
678 | 20 | NewOpc = X86_VPCMPUDZ256rmi_alt; |
679 | 20 | break; |
680 | 489 | case X86_VPCMPUDZ256rmib: |
681 | 489 | NewOpc = X86_VPCMPUDZ256rmib_alt; |
682 | 489 | break; |
683 | 186 | case X86_VPCMPUDZ256rmibk: |
684 | 186 | NewOpc = X86_VPCMPUDZ256rmibk_alt; |
685 | 186 | break; |
686 | 24 | case X86_VPCMPUDZ256rmik: |
687 | 24 | NewOpc = X86_VPCMPUDZ256rmik_alt; |
688 | 24 | break; |
689 | 8 | case X86_VPCMPUDZ256rri: |
690 | 8 | NewOpc = X86_VPCMPUDZ256rri_alt; |
691 | 8 | break; |
692 | 50 | case X86_VPCMPUDZ256rrik: |
693 | 50 | NewOpc = X86_VPCMPUDZ256rrik_alt; |
694 | 50 | break; |
695 | 19 | case X86_VPCMPUDZrmi: |
696 | 19 | NewOpc = X86_VPCMPUDZrmi_alt; |
697 | 19 | break; |
698 | 60 | case X86_VPCMPUDZrmib: |
699 | 60 | NewOpc = X86_VPCMPUDZrmib_alt; |
700 | 60 | break; |
701 | 218 | case X86_VPCMPUDZrmibk: |
702 | 218 | NewOpc = X86_VPCMPUDZrmibk_alt; |
703 | 218 | break; |
704 | 90 | case X86_VPCMPUDZrmik: |
705 | 90 | NewOpc = X86_VPCMPUDZrmik_alt; |
706 | 90 | break; |
707 | 5 | case X86_VPCMPUDZrri: |
708 | 5 | NewOpc = X86_VPCMPUDZrri_alt; |
709 | 5 | break; |
710 | 151 | case X86_VPCMPUDZrrik: |
711 | 151 | NewOpc = X86_VPCMPUDZrrik_alt; |
712 | 151 | break; |
713 | 62 | case X86_VPCMPUQZ128rmi: |
714 | 62 | NewOpc = X86_VPCMPUQZ128rmi_alt; |
715 | 62 | break; |
716 | 615 | case X86_VPCMPUQZ128rmib: |
717 | 615 | NewOpc = X86_VPCMPUQZ128rmib_alt; |
718 | 615 | break; |
719 | 55 | case X86_VPCMPUQZ128rmibk: |
720 | 55 | NewOpc = X86_VPCMPUQZ128rmibk_alt; |
721 | 55 | break; |
722 | 14 | case X86_VPCMPUQZ128rmik: |
723 | 14 | NewOpc = X86_VPCMPUQZ128rmik_alt; |
724 | 14 | break; |
725 | 47 | case X86_VPCMPUQZ128rri: |
726 | 47 | NewOpc = X86_VPCMPUQZ128rri_alt; |
727 | 47 | break; |
728 | 27 | case X86_VPCMPUQZ128rrik: |
729 | 27 | NewOpc = X86_VPCMPUQZ128rrik_alt; |
730 | 27 | break; |
731 | 37 | case X86_VPCMPUQZ256rmi: |
732 | 37 | NewOpc = X86_VPCMPUQZ256rmi_alt; |
733 | 37 | break; |
734 | 305 | case X86_VPCMPUQZ256rmib: |
735 | 305 | NewOpc = X86_VPCMPUQZ256rmib_alt; |
736 | 305 | break; |
737 | 40 | case X86_VPCMPUQZ256rmibk: |
738 | 40 | NewOpc = X86_VPCMPUQZ256rmibk_alt; |
739 | 40 | break; |
740 | 10 | case X86_VPCMPUQZ256rmik: |
741 | 10 | NewOpc = X86_VPCMPUQZ256rmik_alt; |
742 | 10 | break; |
743 | 188 | case X86_VPCMPUQZ256rri: |
744 | 188 | NewOpc = X86_VPCMPUQZ256rri_alt; |
745 | 188 | break; |
746 | 65 | case X86_VPCMPUQZ256rrik: |
747 | 65 | NewOpc = X86_VPCMPUQZ256rrik_alt; |
748 | 65 | break; |
749 | 73 | case X86_VPCMPUQZrmi: |
750 | 73 | NewOpc = X86_VPCMPUQZrmi_alt; |
751 | 73 | break; |
752 | 20 | case X86_VPCMPUQZrmib: |
753 | 20 | NewOpc = X86_VPCMPUQZrmib_alt; |
754 | 20 | break; |
755 | 159 | case X86_VPCMPUQZrmibk: |
756 | 159 | NewOpc = X86_VPCMPUQZrmibk_alt; |
757 | 159 | break; |
758 | 292 | case X86_VPCMPUQZrmik: |
759 | 292 | NewOpc = X86_VPCMPUQZrmik_alt; |
760 | 292 | break; |
761 | 15 | case X86_VPCMPUQZrri: |
762 | 15 | NewOpc = X86_VPCMPUQZrri_alt; |
763 | 15 | break; |
764 | 53 | case X86_VPCMPUQZrrik: |
765 | 53 | NewOpc = X86_VPCMPUQZrrik_alt; |
766 | 53 | break; |
767 | 8 | case X86_VPCMPUWZ128rmi: |
768 | 8 | NewOpc = X86_VPCMPUWZ128rmi_alt; |
769 | 8 | break; |
770 | 17 | case X86_VPCMPUWZ128rmik: |
771 | 17 | NewOpc = X86_VPCMPUWZ128rmik_alt; |
772 | 17 | break; |
773 | 20 | case X86_VPCMPUWZ128rri: |
774 | 20 | NewOpc = X86_VPCMPUWZ128rri_alt; |
775 | 20 | break; |
776 | 299 | case X86_VPCMPUWZ128rrik: |
777 | 299 | NewOpc = X86_VPCMPUWZ128rrik_alt; |
778 | 299 | break; |
779 | 15 | case X86_VPCMPUWZ256rmi: |
780 | 15 | NewOpc = X86_VPCMPUWZ256rmi_alt; |
781 | 15 | break; |
782 | 32 | case X86_VPCMPUWZ256rmik: |
783 | 32 | NewOpc = X86_VPCMPUWZ256rmik_alt; |
784 | 32 | break; |
785 | 10 | case X86_VPCMPUWZ256rri: |
786 | 10 | NewOpc = X86_VPCMPUWZ256rri_alt; |
787 | 10 | break; |
788 | 157 | case X86_VPCMPUWZ256rrik: |
789 | 157 | NewOpc = X86_VPCMPUWZ256rrik_alt; |
790 | 157 | break; |
791 | 284 | case X86_VPCMPUWZrmi: |
792 | 284 | NewOpc = X86_VPCMPUWZrmi_alt; |
793 | 284 | break; |
794 | 58 | case X86_VPCMPUWZrmik: |
795 | 58 | NewOpc = X86_VPCMPUWZrmik_alt; |
796 | 58 | break; |
797 | 110 | case X86_VPCMPUWZrri: |
798 | 110 | NewOpc = X86_VPCMPUWZrri_alt; |
799 | 110 | break; |
800 | 16 | case X86_VPCMPUWZrrik: |
801 | 16 | NewOpc = X86_VPCMPUWZrrik_alt; |
802 | 16 | break; |
803 | 25 | case X86_VPCMPWZ128rmi: |
804 | 25 | NewOpc = X86_VPCMPWZ128rmi_alt; |
805 | 25 | break; |
806 | 290 | case X86_VPCMPWZ128rmik: |
807 | 290 | NewOpc = X86_VPCMPWZ128rmik_alt; |
808 | 290 | break; |
809 | 5 | case X86_VPCMPWZ128rri: |
810 | 5 | NewOpc = X86_VPCMPWZ128rri_alt; |
811 | 5 | break; |
812 | 13 | case X86_VPCMPWZ128rrik: |
813 | 13 | NewOpc = X86_VPCMPWZ128rrik_alt; |
814 | 13 | break; |
815 | 39 | case X86_VPCMPWZ256rmi: |
816 | 39 | NewOpc = X86_VPCMPWZ256rmi_alt; |
817 | 39 | break; |
818 | 14 | case X86_VPCMPWZ256rmik: |
819 | 14 | NewOpc = X86_VPCMPWZ256rmik_alt; |
820 | 14 | break; |
821 | 70 | case X86_VPCMPWZ256rri: |
822 | 70 | NewOpc = X86_VPCMPWZ256rri_alt; |
823 | 70 | break; |
824 | 15 | case X86_VPCMPWZ256rrik: |
825 | 15 | NewOpc = X86_VPCMPWZ256rrik_alt; |
826 | 15 | break; |
827 | 51 | case X86_VPCMPWZrmi: |
828 | 51 | NewOpc = X86_VPCMPWZrmi_alt; |
829 | 51 | break; |
830 | 63 | case X86_VPCMPWZrmik: |
831 | 63 | NewOpc = X86_VPCMPWZrmik_alt; |
832 | 63 | break; |
833 | 65 | case X86_VPCMPWZrri: |
834 | 65 | NewOpc = X86_VPCMPWZrri_alt; |
835 | 65 | break; |
836 | 16 | case X86_VPCMPWZrrik: |
837 | 16 | NewOpc = X86_VPCMPWZrrik_alt; |
838 | 16 | break; |
839 | 10.5k | } |
840 | | |
841 | | // Switch opcode to the one that doesn't get special printing. |
842 | 10.5k | if (NewOpc != 0) { |
843 | 10.5k | MCInst_setOpcode(mcInst, NewOpc); |
844 | 10.5k | } |
845 | 10.5k | } |
846 | 15.3k | #endif |
847 | 15.3k | } |
848 | | |
849 | 281k | switch (type) { |
850 | 1.53k | case TYPE_XMM: |
851 | 1.53k | MCOperand_CreateReg0(mcInst, |
852 | 1.53k | X86_XMM0 + ((uint32_t)immediate >> 4)); |
853 | 1.53k | return; |
854 | 1.10k | case TYPE_YMM: |
855 | 1.10k | MCOperand_CreateReg0(mcInst, |
856 | 1.10k | X86_YMM0 + ((uint32_t)immediate >> 4)); |
857 | 1.10k | return; |
858 | 0 | case TYPE_ZMM: |
859 | 0 | MCOperand_CreateReg0(mcInst, |
860 | 0 | X86_ZMM0 + ((uint32_t)immediate >> 4)); |
861 | 0 | return; |
862 | 279k | default: |
863 | | // operand is 64 bits wide. Do nothing. |
864 | 279k | break; |
865 | 281k | } |
866 | | |
867 | 279k | MCOperand_CreateImm0(mcInst, immediate); |
868 | | |
869 | 279k | if (type == TYPE_MOFFS) { |
870 | 11.6k | MCOperand_CreateReg0(mcInst, |
871 | 11.6k | segmentRegnums[insn->segmentOverride]); |
872 | 11.6k | } |
873 | 279k | } |
874 | | |
875 | | /// translateRMRegister - Translates a register stored in the R/M field of the |
876 | | /// ModR/M byte to its LLVM equivalent and appends it to an MCInst. |
877 | | /// @param mcInst - The MCInst to append to. |
878 | | /// @param insn - The internal instruction to extract the R/M field |
879 | | /// from. |
880 | | /// @return - 0 on success; -1 otherwise |
881 | | static bool translateRMRegister(MCInst *mcInst, InternalInstruction *insn) |
882 | 199k | { |
883 | 199k | if (insn->eaBase == EA_BASE_sib || insn->eaBase == EA_BASE_sib64) { |
884 | | //debug("A R/M register operand may not have a SIB byte"); |
885 | 0 | return true; |
886 | 0 | } |
887 | | |
888 | 199k | switch (insn->eaBase) { |
889 | 0 | case EA_BASE_NONE: |
890 | | //debug("EA_BASE_NONE for ModR/M base"); |
891 | 0 | return true; |
892 | 0 | #define ENTRY(x) case EA_BASE_##x: |
893 | 0 | ALL_EA_BASES |
894 | 0 | #undef ENTRY |
895 | | //debug("A R/M register operand may not have a base; " |
896 | | // "the operand must be a register."); |
897 | 0 | return true; |
898 | 0 | #define ENTRY(x) \ |
899 | 199k | case EA_REG_##x: \ |
900 | 199k | MCOperand_CreateReg0(mcInst, X86_##x); \ |
901 | 199k | break; |
902 | 0 | ALL_REGS |
903 | 0 | #undef ENTRY |
904 | 0 | default: |
905 | | //debug("Unexpected EA base register"); |
906 | 0 | return true; |
907 | 199k | } |
908 | | |
909 | 199k | return false; |
910 | 199k | } |
911 | | |
912 | | /// translateRMMemory - Translates a memory operand stored in the Mod and R/M |
913 | | /// fields of an internal instruction (and possibly its SIB byte) to a memory |
914 | | /// operand in LLVM's format, and appends it to an MCInst. |
915 | | /// |
916 | | /// @param mcInst - The MCInst to append to. |
917 | | /// @param insn - The instruction to extract Mod, R/M, and SIB fields |
918 | | /// from. |
919 | | /// @return - 0 on success; nonzero otherwise |
920 | | static bool translateRMMemory(MCInst *mcInst, InternalInstruction *insn) |
921 | 412k | { |
922 | | // Addresses in an MCInst are represented as five operands: |
923 | | // 1. basereg (register) The R/M base, or (if there is a SIB) the |
924 | | // SIB base |
925 | | // 2. scaleamount (immediate) 1, or (if there is a SIB) the specified |
926 | | // scale amount |
927 | | // 3. indexreg (register) x86_registerNONE, or (if there is a SIB) |
928 | | // the index (which is multiplied by the |
929 | | // scale amount) |
930 | | // 4. displacement (immediate) 0, or the displacement if there is one |
931 | | // 5. segmentreg (register) x86_registerNONE for now, but could be set |
932 | | // if we have segment overrides |
933 | 412k | int scaleAmount, indexReg; |
934 | | |
935 | 412k | if (insn->eaBase == EA_BASE_sib || insn->eaBase == EA_BASE_sib64) { |
936 | 29.4k | if (insn->sibBase != SIB_BASE_NONE) { |
937 | 28.0k | switch (insn->sibBase) { |
938 | 0 | #define ENTRY(x) \ |
939 | 28.0k | case SIB_BASE_##x: \ |
940 | 28.0k | MCOperand_CreateReg0(mcInst, X86_##x); \ |
941 | 28.0k | break; |
942 | 0 | ALL_SIB_BASES |
943 | 0 | #undef ENTRY |
944 | 0 | default: |
945 | | //debug("Unexpected sibBase"); |
946 | 0 | return true; |
947 | 28.0k | } |
948 | 28.0k | } else { |
949 | 1.42k | MCOperand_CreateReg0(mcInst, 0); |
950 | 1.42k | } |
951 | | |
952 | 29.4k | if (insn->sibIndex != SIB_INDEX_NONE) { |
953 | 25.2k | switch (insn->sibIndex) { |
954 | 0 | default: |
955 | | //debug("Unexpected sibIndex"); |
956 | 0 | return true; |
957 | 0 | #define ENTRY(x) \ |
958 | 25.2k | case SIB_INDEX_##x: \ |
959 | 25.2k | indexReg = X86_##x; \ |
960 | 25.2k | break; |
961 | 0 | EA_BASES_32BIT |
962 | 238 | EA_BASES_64BIT |
963 | 450 | REGS_XMM |
964 | 39 | REGS_YMM |
965 | 25.2k | REGS_ZMM |
966 | 25.2k | #undef ENTRY |
967 | 25.2k | } |
968 | 25.2k | } else { |
969 | | // Use EIZ/RIZ for a few ambiguous cases where the SIB byte is present, |
970 | | // but no index is used and modrm alone should have been enough. |
971 | | // -No base register in 32-bit mode. In 64-bit mode this is used to |
972 | | // avoid rip-relative addressing. |
973 | | // -Any base register used other than ESP/RSP/R12D/R12. Using these as a |
974 | | // base always requires a SIB byte. |
975 | | // -A scale other than 1 is used. |
976 | 4.21k | if (insn->sibScale != 1 || |
977 | 4.21k | (insn->sibBase == SIB_BASE_NONE && |
978 | 1.91k | insn->mode != MODE_64BIT) || |
979 | 4.21k | (insn->sibBase != SIB_BASE_NONE && |
980 | 1.82k | insn->sibBase != SIB_BASE_ESP && |
981 | 1.82k | insn->sibBase != SIB_BASE_RSP && |
982 | 1.82k | insn->sibBase != SIB_BASE_R12D && |
983 | 3.20k | insn->sibBase != SIB_BASE_R12)) { |
984 | 3.20k | indexReg = insn->addressSize == 4 ? X86_EIZ : |
985 | 3.20k | X86_RIZ; |
986 | 3.20k | } else |
987 | 1.01k | indexReg = 0; |
988 | 4.21k | } |
989 | | |
990 | 29.4k | scaleAmount = insn->sibScale; |
991 | 382k | } else { |
992 | 382k | switch (insn->eaBase) { |
993 | 8.92k | case EA_BASE_NONE: |
994 | 8.92k | if (insn->eaDisplacement == EA_DISP_NONE) { |
995 | | //debug("EA_BASE_NONE and EA_DISP_NONE for ModR/M base"); |
996 | 0 | return true; |
997 | 0 | } |
998 | 8.92k | if (insn->mode == MODE_64BIT) { |
999 | 2.10k | if (insn->prefix3 == |
1000 | 2.10k | 0x67) // address-size prefix overrides RIP relative addressing |
1001 | 344 | MCOperand_CreateReg0(mcInst, X86_EIP); |
1002 | 1.76k | else |
1003 | | // Section 2.2.1.6 |
1004 | 1.76k | MCOperand_CreateReg0( |
1005 | 1.76k | mcInst, insn->addressSize == 4 ? |
1006 | 0 | X86_EIP : |
1007 | 1.76k | X86_RIP); |
1008 | 6.81k | } else { |
1009 | 6.81k | MCOperand_CreateReg0(mcInst, 0); |
1010 | 6.81k | } |
1011 | | |
1012 | 8.92k | indexReg = 0; |
1013 | 8.92k | break; |
1014 | 53.7k | case EA_BASE_BX_SI: |
1015 | 53.7k | MCOperand_CreateReg0(mcInst, X86_BX); |
1016 | 53.7k | indexReg = X86_SI; |
1017 | 53.7k | break; |
1018 | 19.3k | case EA_BASE_BX_DI: |
1019 | 19.3k | MCOperand_CreateReg0(mcInst, X86_BX); |
1020 | 19.3k | indexReg = X86_DI; |
1021 | 19.3k | break; |
1022 | 16.9k | case EA_BASE_BP_SI: |
1023 | 16.9k | MCOperand_CreateReg0(mcInst, X86_BP); |
1024 | 16.9k | indexReg = X86_SI; |
1025 | 16.9k | break; |
1026 | 13.0k | case EA_BASE_BP_DI: |
1027 | 13.0k | MCOperand_CreateReg0(mcInst, X86_BP); |
1028 | 13.0k | indexReg = X86_DI; |
1029 | 13.0k | break; |
1030 | 270k | default: |
1031 | 270k | indexReg = 0; |
1032 | 270k | switch (insn->eaBase) { |
1033 | 0 | default: |
1034 | | //debug("Unexpected eaBase"); |
1035 | 0 | return true; |
1036 | | // Here, we will use the fill-ins defined above. However, |
1037 | | // BX_SI, BX_DI, BP_SI, and BP_DI are all handled above and |
1038 | | // sib and sib64 were handled in the top-level if, so they're only |
1039 | | // placeholders to keep the compiler happy. |
1040 | 0 | #define ENTRY(x) \ |
1041 | 270k | case EA_BASE_##x: \ |
1042 | 270k | MCOperand_CreateReg0(mcInst, X86_##x); \ |
1043 | 270k | break; |
1044 | 0 | ALL_EA_BASES |
1045 | 0 | #undef ENTRY |
1046 | 0 | #define ENTRY(x) case EA_REG_##x: |
1047 | 1.78k | ALL_REGS |
1048 | 0 | #undef ENTRY |
1049 | | //debug("A R/M memory operand may not be a register; " |
1050 | | // "the base field must be a base."); |
1051 | 0 | return true; |
1052 | 270k | } |
1053 | 382k | } |
1054 | | |
1055 | 382k | scaleAmount = 1; |
1056 | 382k | } |
1057 | | |
1058 | 412k | MCOperand_CreateImm0(mcInst, scaleAmount); |
1059 | 412k | MCOperand_CreateReg0(mcInst, indexReg); |
1060 | 412k | MCOperand_CreateImm0(mcInst, insn->displacement); |
1061 | | |
1062 | 412k | MCOperand_CreateReg0(mcInst, segmentRegnums[insn->segmentOverride]); |
1063 | | |
1064 | 412k | return false; |
1065 | 412k | } |
1066 | | |
1067 | | /// translateRM - Translates an operand stored in the R/M (and possibly SIB) |
1068 | | /// byte of an instruction to LLVM form, and appends it to an MCInst. |
1069 | | /// |
1070 | | /// @param mcInst - The MCInst to append to. |
1071 | | /// @param operand - The operand, as stored in the descriptor table. |
1072 | | /// @param insn - The instruction to extract Mod, R/M, and SIB fields |
1073 | | /// from. |
1074 | | /// @return - 0 on success; nonzero otherwise |
1075 | | static bool translateRM(MCInst *mcInst, const OperandSpecifier *operand, |
1076 | | InternalInstruction *insn) |
1077 | 611k | { |
1078 | 611k | switch (operand->type) { |
1079 | 0 | default: |
1080 | | //debug("Unexpected type for a R/M operand"); |
1081 | 0 | return true; |
1082 | 64.9k | case TYPE_R8: |
1083 | 66.3k | case TYPE_R16: |
1084 | 67.9k | case TYPE_R32: |
1085 | 81.7k | case TYPE_R64: |
1086 | 149k | case TYPE_Rv: |
1087 | 153k | case TYPE_MM64: |
1088 | 175k | case TYPE_XMM: |
1089 | 185k | case TYPE_YMM: |
1090 | 196k | case TYPE_ZMM: |
1091 | 198k | case TYPE_VK: |
1092 | 198k | case TYPE_DEBUGREG: |
1093 | 198k | case TYPE_CONTROLREG: |
1094 | 199k | case TYPE_BNDR: |
1095 | 199k | return translateRMRegister(mcInst, insn); |
1096 | 403k | case TYPE_M: |
1097 | 406k | case TYPE_MVSIBX: |
1098 | 409k | case TYPE_MVSIBY: |
1099 | 412k | case TYPE_MVSIBZ: |
1100 | 412k | return translateRMMemory(mcInst, insn); |
1101 | 611k | } |
1102 | 611k | } |
1103 | | |
1104 | | /// translateFPRegister - Translates a stack position on the FPU stack to its |
1105 | | /// LLVM form, and appends it to an MCInst. |
1106 | | /// |
1107 | | /// @param mcInst - The MCInst to append to. |
1108 | | /// @param stackPos - The stack position to translate. |
1109 | | static void translateFPRegister(MCInst *mcInst, uint8_t stackPos) |
1110 | 5.26k | { |
1111 | 5.26k | MCOperand_CreateReg0(mcInst, X86_ST0 + stackPos); |
1112 | 5.26k | } |
1113 | | |
1114 | | /// translateMaskRegister - Translates a 3-bit mask register number to |
1115 | | /// LLVM form, and appends it to an MCInst. |
1116 | | /// |
1117 | | /// @param mcInst - The MCInst to append to. |
1118 | | /// @param maskRegNum - Number of mask register from 0 to 7. |
1119 | | /// @return - false on success; true otherwise. |
1120 | | static bool translateMaskRegister(MCInst *mcInst, uint8_t maskRegNum) |
1121 | 56.7k | { |
1122 | 56.7k | if (maskRegNum >= 8) { |
1123 | | // debug("Invalid mask register number"); |
1124 | 0 | return true; |
1125 | 0 | } |
1126 | | |
1127 | 56.7k | MCOperand_CreateReg0(mcInst, X86_K0 + maskRegNum); |
1128 | | |
1129 | 56.7k | return false; |
1130 | 56.7k | } |
1131 | | |
1132 | | /// translateOperand - Translates an operand stored in an internal instruction |
1133 | | /// to LLVM's format and appends it to an MCInst. |
1134 | | /// |
1135 | | /// @param mcInst - The MCInst to append to. |
1136 | | /// @param operand - The operand, as stored in the descriptor table. |
1137 | | /// @param insn - The internal instruction. |
1138 | | /// @return - false on success; true otherwise. |
1139 | | static bool translateOperand(MCInst *mcInst, const OperandSpecifier *operand, |
1140 | | InternalInstruction *insn) |
1141 | 2.07M | { |
1142 | 2.07M | switch (operand->encoding) { |
1143 | 516k | case ENCODING_REG: |
1144 | 516k | translateRegister(mcInst, insn->reg); |
1145 | 516k | return false; |
1146 | 56.7k | case ENCODING_WRITEMASK: |
1147 | 56.7k | return translateMaskRegister(mcInst, insn->writemask); |
1148 | 3.96M | CASE_ENCODING_RM: |
1149 | 3.96M | CASE_ENCODING_VSIB: |
1150 | 611k | return translateRM(mcInst, operand, insn); |
1151 | 211k | case ENCODING_IB: |
1152 | 224k | case ENCODING_IW: |
1153 | 228k | case ENCODING_ID: |
1154 | 229k | case ENCODING_IO: |
1155 | 270k | case ENCODING_Iv: |
1156 | 281k | case ENCODING_Ia: |
1157 | 281k | translateImmediate( |
1158 | 281k | mcInst, |
1159 | 281k | insn->immediates[insn->numImmediatesTranslated++], |
1160 | 281k | operand, insn); |
1161 | 281k | return false; |
1162 | 2.87k | case ENCODING_IRC: |
1163 | 2.87k | MCOperand_CreateImm0(mcInst, insn->RC); |
1164 | 2.87k | return false; |
1165 | 52.2k | case ENCODING_SI: |
1166 | 52.2k | return translateSrcIndex(mcInst, insn); |
1167 | 62.1k | case ENCODING_DI: |
1168 | 62.1k | return translateDstIndex(mcInst, insn); |
1169 | 14.8k | case ENCODING_RB: |
1170 | 14.8k | case ENCODING_RW: |
1171 | 14.8k | case ENCODING_RD: |
1172 | 32.6k | case ENCODING_RO: |
1173 | 179k | case ENCODING_Rv: |
1174 | 179k | translateRegister(mcInst, insn->opcodeRegister); |
1175 | 179k | return false; |
1176 | 5.26k | case ENCODING_FP: |
1177 | 5.26k | translateFPRegister(mcInst, insn->modRM & 7); |
1178 | 5.26k | return false; |
1179 | 69.7k | case ENCODING_VVVV: |
1180 | 69.7k | translateRegister(mcInst, insn->vvvv); |
1181 | 69.7k | return false; |
1182 | 236k | case ENCODING_DUP: |
1183 | 236k | return translateOperand( |
1184 | 236k | mcInst, &insn->operands[operand->type - TYPE_DUP0], |
1185 | 236k | insn); |
1186 | 0 | default: |
1187 | | //debug("Unhandled operand encoding during translation"); |
1188 | 0 | return true; |
1189 | 2.07M | } |
1190 | 2.07M | } |
1191 | | |
1192 | | static bool translateInstruction(MCInst *mcInst, InternalInstruction *insn) |
1193 | 1.03M | { |
1194 | 1.03M | int index; |
1195 | | |
1196 | 1.03M | if (!insn->spec) { |
1197 | | //debug("Instruction has no specification"); |
1198 | 0 | return true; |
1199 | 0 | } |
1200 | | |
1201 | 1.03M | MCInst_clear(mcInst); |
1202 | 1.03M | MCInst_setOpcode(mcInst, insn->instructionID); |
1203 | | |
1204 | | // If when reading the prefix bytes we determined the overlapping 0xf2 or 0xf3 |
1205 | | // prefix bytes should be disassembled as xrelease and xacquire then set the |
1206 | | // opcode to those instead of the rep and repne opcodes. |
1207 | 1.03M | #ifndef CAPSTONE_X86_REDUCE |
1208 | 1.03M | if (insn->xAcquireRelease) { |
1209 | 4.64k | if (MCInst_getOpcode(mcInst) == X86_REP_PREFIX) |
1210 | 0 | MCInst_setOpcode(mcInst, X86_XRELEASE_PREFIX); |
1211 | 4.64k | else if (MCInst_getOpcode(mcInst) == X86_REPNE_PREFIX) |
1212 | 0 | MCInst_setOpcode(mcInst, X86_XACQUIRE_PREFIX); |
1213 | 4.64k | } |
1214 | 1.03M | #endif |
1215 | | |
1216 | 1.03M | insn->numImmediatesTranslated = 0; |
1217 | | |
1218 | 7.26M | for (index = 0; index < X86_MAX_OPERANDS; ++index) { |
1219 | 6.22M | if (insn->operands[index].encoding != ENCODING_NONE) { |
1220 | 1.83M | if (translateOperand(mcInst, &insn->operands[index], |
1221 | 1.83M | insn)) { |
1222 | 0 | return true; |
1223 | 0 | } |
1224 | 1.83M | } |
1225 | 6.22M | } |
1226 | | |
1227 | 1.03M | return false; |
1228 | 1.03M | } |
1229 | | |
1230 | | static int reader(const struct reader_info *info, uint8_t *byte, |
1231 | | uint64_t address) |
1232 | 4.71M | { |
1233 | 4.71M | if (address - info->offset >= info->size) |
1234 | | // out of buffer range |
1235 | 4.86k | return -1; |
1236 | | |
1237 | 4.71M | *byte = info->code[address - info->offset]; |
1238 | | |
1239 | 4.71M | return 0; |
1240 | 4.71M | } |
1241 | | |
1242 | | // copy x86 detail information from internal structure to public structure |
1243 | | static void update_pub_insn(cs_insn *pub, InternalInstruction *inter) |
1244 | 1.03M | { |
1245 | 1.03M | if (inter->vectorExtensionType != 0) { |
1246 | 93.0k | memcpy(pub->detail->x86.opcode, inter->vectorExtensionPrefix, |
1247 | 93.0k | sizeof(pub->detail->x86.opcode)); |
1248 | 944k | } else { |
1249 | 944k | if (inter->twoByteEscape) { |
1250 | 50.0k | if (inter->threeByteEscape) { |
1251 | 0 | pub->detail->x86.opcode[0] = |
1252 | 0 | inter->twoByteEscape; |
1253 | 0 | pub->detail->x86.opcode[1] = |
1254 | 0 | inter->threeByteEscape; |
1255 | 0 | pub->detail->x86.opcode[2] = inter->opcode; |
1256 | 50.0k | } else { |
1257 | 50.0k | pub->detail->x86.opcode[0] = |
1258 | 50.0k | inter->twoByteEscape; |
1259 | 50.0k | pub->detail->x86.opcode[1] = inter->opcode; |
1260 | 50.0k | } |
1261 | 894k | } else { |
1262 | 894k | pub->detail->x86.opcode[0] = inter->opcode; |
1263 | 894k | } |
1264 | 944k | } |
1265 | | |
1266 | 1.03M | pub->detail->x86.rex = inter->rexPrefix; |
1267 | | |
1268 | 1.03M | pub->detail->x86.addr_size = inter->addressSize; |
1269 | | |
1270 | 1.03M | pub->detail->x86.modrm = inter->orgModRM; |
1271 | 1.03M | pub->detail->x86.encoding.modrm_offset = inter->modRMOffset; |
1272 | | |
1273 | 1.03M | pub->detail->x86.sib = inter->sib; |
1274 | 1.03M | pub->detail->x86.sib_index = x86_map_sib_index(inter->sibIndex); |
1275 | 1.03M | pub->detail->x86.sib_scale = inter->sibScale; |
1276 | 1.03M | pub->detail->x86.sib_base = x86_map_sib_base(inter->sibBase); |
1277 | | |
1278 | 1.03M | pub->detail->x86.disp = inter->displacement; |
1279 | 1.03M | if (inter->consumedDisplacement) { |
1280 | 141k | pub->detail->x86.encoding.disp_offset = |
1281 | 141k | inter->displacementOffset; |
1282 | 141k | pub->detail->x86.encoding.disp_size = inter->displacementSize; |
1283 | 141k | } |
1284 | | |
1285 | 1.03M | pub->detail->x86.encoding.imm_offset = inter->immediateOffset; |
1286 | 1.03M | if (pub->detail->x86.encoding.imm_size == 0 && |
1287 | 1.03M | inter->immediateOffset != 0) |
1288 | 263k | pub->detail->x86.encoding.imm_size = inter->immediateSize; |
1289 | 1.03M | } |
1290 | | |
1291 | | void X86_init(MCRegisterInfo *MRI) |
1292 | 14.5k | { |
1293 | | // InitMCRegisterInfo(), X86GenRegisterInfo.inc |
1294 | | // RI->InitMCRegisterInfo(X86RegDesc, 277, |
1295 | | // RA, PC, |
1296 | | // X86MCRegisterClasses, 86, |
1297 | | // X86RegUnitRoots, 162, X86RegDiffLists, X86LaneMaskLists, X86RegStrings, |
1298 | | // X86RegClassStrings, |
1299 | | // X86SubRegIdxLists, 9, |
1300 | | // X86SubRegIdxRanges, X86RegEncodingTable); |
1301 | | /* |
1302 | | InitMCRegisterInfo(X86RegDesc, 234, |
1303 | | RA, PC, |
1304 | | X86MCRegisterClasses, 79, |
1305 | | X86RegUnitRoots, 119, X86RegDiffLists, X86RegStrings, |
1306 | | X86SubRegIdxLists, 7, |
1307 | | X86SubRegIdxRanges, X86RegEncodingTable); |
1308 | | */ |
1309 | | |
1310 | 14.5k | MCRegisterInfo_InitMCRegisterInfo(MRI, X86RegDesc, 277, 0, 0, |
1311 | 14.5k | X86MCRegisterClasses, 86, 0, 0, |
1312 | 14.5k | X86RegDiffLists, 0, X86SubRegIdxLists, |
1313 | 14.5k | 9, 0); |
1314 | 14.5k | } |
1315 | | |
1316 | | // Public interface for the disassembler |
1317 | | bool X86_getInstruction(csh ud, const uint8_t *code, size_t code_len, |
1318 | | MCInst *instr, uint16_t *size, uint64_t address, |
1319 | | void *_info) |
1320 | 1.04M | { |
1321 | 1.04M | cs_struct *handle = (cs_struct *)(uintptr_t)ud; |
1322 | 1.04M | InternalInstruction insn = { 0 }; |
1323 | 1.04M | struct reader_info info; |
1324 | 1.04M | int ret; |
1325 | 1.04M | bool result; |
1326 | | |
1327 | 1.04M | info.code = code; |
1328 | 1.04M | info.size = code_len; |
1329 | 1.04M | info.offset = address; |
1330 | | |
1331 | 1.04M | if (instr->flat_insn->detail) { |
1332 | | // instr->flat_insn->detail initialization: 3 alternatives |
1333 | | |
1334 | | // 1. The whole structure, this is how it's done in other arch disassemblers |
1335 | | // Probably overkill since cs_detail is huge because of the 36 operands of ARM |
1336 | | |
1337 | | //memset(instr->flat_insn->detail, 0, sizeof(cs_detail)); |
1338 | | |
1339 | | // 2. Only the part relevant to x86 |
1340 | 1.04M | memset(instr->flat_insn->detail, 0, |
1341 | 1.04M | offsetof(cs_detail, x86) + sizeof(cs_x86)); |
1342 | | |
1343 | | // 3. The relevant part except for x86.operands |
1344 | | // sizeof(cs_x86) is 0x1c0, sizeof(x86.operands) is 0x180 |
1345 | | // marginally faster, should be okay since x86.op_count is set to 0 |
1346 | | |
1347 | | //memset(instr->flat_insn->detail, 0, offsetof(cs_detail, x86)+offsetof(cs_x86, operands)); |
1348 | 1.04M | } |
1349 | | |
1350 | 1.04M | if (handle->mode & CS_MODE_16) |
1351 | 372k | ret = decodeInstruction(&insn, reader, &info, address, |
1352 | 372k | MODE_16BIT); |
1353 | 671k | else if (handle->mode & CS_MODE_32) |
1354 | 298k | ret = decodeInstruction(&insn, reader, &info, address, |
1355 | 298k | MODE_32BIT); |
1356 | 373k | else |
1357 | 373k | ret = decodeInstruction(&insn, reader, &info, address, |
1358 | 373k | MODE_64BIT); |
1359 | | |
1360 | 1.04M | if (ret) { |
1361 | | // *size = (uint16_t)(insn.readerCursor - address); |
1362 | 7.13k | return false; |
1363 | 1.03M | } else { |
1364 | 1.03M | *size = (uint16_t)insn.length; |
1365 | | |
1366 | 1.03M | result = (!translateInstruction(instr, &insn)) ? true : false; |
1367 | 1.03M | if (result) { |
1368 | 1.03M | unsigned Flags = X86_IP_NO_PREFIX; |
1369 | 1.03M | instr->imm_size = insn.immSize; |
1370 | | |
1371 | | // copy all prefixes |
1372 | 1.03M | instr->x86_prefix[0] = insn.prefix0; |
1373 | 1.03M | instr->x86_prefix[1] = insn.prefix1; |
1374 | 1.03M | instr->x86_prefix[2] = insn.prefix2; |
1375 | 1.03M | instr->x86_prefix[3] = insn.prefix3; |
1376 | 1.03M | instr->xAcquireRelease = insn.xAcquireRelease; |
1377 | | |
1378 | 1.03M | if (handle->detail_opt) { |
1379 | 1.03M | update_pub_insn(instr->flat_insn, &insn); |
1380 | 1.03M | } |
1381 | | |
1382 | 1.03M | if (insn.hasAdSize) |
1383 | 8.59k | Flags |= X86_IP_HAS_AD_SIZE; |
1384 | | |
1385 | 1.03M | if (!insn.mandatoryPrefix) { |
1386 | 1.02M | if (insn.hasOpSize) |
1387 | 19.7k | Flags |= X86_IP_HAS_OP_SIZE; |
1388 | | |
1389 | 1.02M | if (insn.repeatPrefix == 0xf2) |
1390 | 29.5k | Flags |= X86_IP_HAS_REPEAT_NE; |
1391 | 992k | else if (insn.repeatPrefix == 0xf3 && |
1392 | | // It should not be 'pause' f3 90 |
1393 | 992k | insn.opcode != 0x90) |
1394 | 24.8k | Flags |= X86_IP_HAS_REPEAT; |
1395 | 1.02M | if (insn.hasLockPrefix) |
1396 | 39.6k | Flags |= X86_IP_HAS_LOCK; |
1397 | 1.02M | } |
1398 | | |
1399 | 1.03M | instr->flags = Flags; |
1400 | 1.03M | } |
1401 | | |
1402 | 1.03M | return result; |
1403 | 1.03M | } |
1404 | 1.04M | } |
1405 | | |
1406 | | #endif |