Coverage Report

Created: 2025-08-29 06:29

/src/capstonev5/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an AArch64 MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
/* Capstone Disassembly Engine */
15
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2016 */
16
17
#ifdef CAPSTONE_HAS_ARM64
18
19
#include <capstone/platform.h>
20
#include <stdio.h>
21
#include <stdlib.h>
22
23
#include "AArch64InstPrinter.h"
24
#include "AArch64Disassembler.h"
25
#include "AArch64BaseInfo.h"
26
#include "../../utils.h"
27
#include "../../MCInst.h"
28
#include "../../SStream.h"
29
#include "../../MCRegisterInfo.h"
30
#include "../../MathExtras.h"
31
32
#include "AArch64Mapping.h"
33
#include "AArch64AddressingModes.h"
34
35
#define GET_REGINFO_ENUM
36
#include "AArch64GenRegisterInfo.inc"
37
38
#define GET_INSTRINFO_ENUM
39
#include "AArch64GenInstrInfo.inc"
40
41
#include "AArch64GenSubtargetInfo.inc"
42
43
44
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
45
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O);
46
static bool printSysAlias(MCInst *MI, SStream *O);
47
static char *printAliasInstr(MCInst *MI, SStream *OS, MCRegisterInfo *MRI);
48
static void printInstruction(MCInst *MI, SStream *O);
49
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O);
50
static void printCustomAliasOperand(MCInst *MI, uint64_t Address, unsigned OpIdx,
51
    unsigned PrintMethodIdx, SStream *OS);
52
53
54
static cs_ac_type get_op_access(cs_struct *h, unsigned int id, unsigned int index)
55
685k
{
56
685k
#ifndef CAPSTONE_DIET
57
685k
  const uint8_t *arr = AArch64_get_op_access(h, id);
58
59
685k
  if (arr[index] == CS_AC_IGNORE)
60
0
    return 0;
61
62
685k
  return arr[index];
63
#else
64
  return 0;
65
#endif
66
685k
}
67
68
static void op_addImm(MCInst *MI, int v)
69
2.38k
{
70
2.38k
  if (MI->csh->detail) {
71
2.38k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
72
2.38k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = v;
73
2.38k
    MI->flat_insn->detail->arm64.op_count++;
74
2.38k
  }
75
2.38k
}
76
77
static void set_sme_index(MCInst *MI, bool status)
78
7.87k
{
79
  // Doing SME Index operand
80
7.87k
  MI->csh->doing_SME_Index = status;
81
82
7.87k
  if (MI->csh->detail != CS_OPT_ON)
83
0
    return;
84
85
7.87k
  if (status) {
86
5.99k
    unsigned prevOpNum = MI->flat_insn->detail->arm64.op_count - 1; 
87
5.99k
    unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, prevOpNum));
88
    // Replace previous SME register operand with an OP_SME_INDEX operand
89
5.99k
    MI->flat_insn->detail->arm64.operands[prevOpNum].type = ARM64_OP_SME_INDEX;
90
5.99k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.reg = Reg;
91
5.99k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.base = ARM64_REG_INVALID;
92
5.99k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.disp = 0;
93
5.99k
  }
94
7.87k
}
95
96
static void set_mem_access(MCInst *MI, bool status)
97
231k
{
98
  // If status == false, check if this is meant for SME_index
99
231k
  if(!status && MI->csh->doing_SME_Index) {
100
4.12k
    MI->csh->doing_SME_Index = status;
101
4.12k
    return;
102
4.12k
  }
103
104
  // Doing Memory Operation
105
227k
  MI->csh->doing_mem = status;
106
107
108
227k
  if (MI->csh->detail != CS_OPT_ON)
109
0
    return;
110
111
227k
  if (status) {
112
113k
#ifndef CAPSTONE_DIET
113
113k
    uint8_t access;
114
113k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
115
113k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
116
113k
    MI->ac_idx++;
117
113k
#endif
118
113k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_MEM;
119
113k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = ARM64_REG_INVALID;
120
113k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = ARM64_REG_INVALID;
121
113k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = 0;
122
113k
  } else {
123
    // done, create the next operand slot
124
113k
    MI->flat_insn->detail->arm64.op_count++;
125
113k
  }
126
227k
}
127
128
void AArch64_printInst(MCInst *MI, SStream *O, void *Info)
129
234k
{
130
  // Check for special encodings and print the canonical alias instead.
131
234k
  unsigned Opcode = MCInst_getOpcode(MI);
132
234k
  int LSB, Width;
133
234k
  char *mnem;
134
135
  // printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
136
137
234k
  if (Opcode == AArch64_SYSxt && printSysAlias(MI, O))
138
574
    return;
139
140
  // SBFM/UBFM should print to a nicer aliased form if possible.
141
233k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
142
233k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
143
2.35k
    bool IsSigned = (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri);
144
2.35k
    bool Is64Bit = (Opcode == AArch64_SBFMXri || Opcode == AArch64_UBFMXri);
145
146
2.35k
    MCOperand *Op0 = MCInst_getOperand(MI, 0);
147
2.35k
    MCOperand *Op1 = MCInst_getOperand(MI, 1);
148
2.35k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
149
2.35k
    MCOperand *Op3 = MCInst_getOperand(MI, 3);
150
151
2.35k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 && MCOperand_isImm(Op3)) {
152
1.80k
      const char *AsmMnemonic = NULL;
153
154
1.80k
      switch (MCOperand_getImm(Op3)) {
155
661
        default:
156
661
          break;
157
158
661
        case 7:
159
507
          if (IsSigned)
160
375
            AsmMnemonic = "sxtb";
161
132
          else if (!Is64Bit)
162
80
            AsmMnemonic = "uxtb";
163
507
          break;
164
165
311
        case 15:
166
311
          if (IsSigned)
167
218
            AsmMnemonic = "sxth";
168
93
          else if (!Is64Bit)
169
29
            AsmMnemonic = "uxth";
170
311
          break;
171
172
322
        case 31:
173
          // *xtw is only valid for signed 64-bit operations.
174
322
          if (Is64Bit && IsSigned)
175
280
            AsmMnemonic = "sxtw";
176
322
          break;
177
1.80k
      }
178
179
1.80k
      if (AsmMnemonic) {
180
982
        SStream_concat(O, "%s\t%s, %s", AsmMnemonic,
181
982
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
182
982
            getRegisterName(getWRegFromXReg(MCOperand_getReg(Op1)), AArch64_NoRegAltName));
183
184
982
        if (MI->csh->detail) {
185
982
#ifndef CAPSTONE_DIET
186
982
          uint8_t access;
187
982
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
188
982
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
189
982
          MI->ac_idx++;
190
982
#endif
191
982
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
192
982
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
193
982
          MI->flat_insn->detail->arm64.op_count++;
194
982
#ifndef CAPSTONE_DIET
195
982
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
196
982
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
197
982
          MI->ac_idx++;
198
982
#endif
199
982
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
200
982
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = getWRegFromXReg(MCOperand_getReg(Op1));
201
982
          MI->flat_insn->detail->arm64.op_count++;
202
982
        }
203
204
982
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
205
206
982
        return;
207
982
      }
208
1.80k
    }
209
210
    // All immediate shifts are aliases, implemented using the Bitfield
211
    // instruction. In all cases the immediate shift amount shift must be in
212
    // the range 0 to (reg.size -1).
213
1.37k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
214
1.37k
      const char *AsmMnemonic = NULL;
215
1.37k
      int shift = 0;
216
1.37k
      int immr = (int)MCOperand_getImm(Op2);
217
1.37k
      int imms = (int)MCOperand_getImm(Op3);
218
219
1.37k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F && ((imms + 1) == immr)) {
220
48
        AsmMnemonic = "lsl";
221
48
        shift = 31 - imms;
222
1.32k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
223
1.32k
          ((imms + 1 == immr))) {
224
18
        AsmMnemonic = "lsl";
225
18
        shift = 63 - imms;
226
1.30k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
227
56
        AsmMnemonic = "lsr";
228
56
        shift = immr;
229
1.25k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
230
10
        AsmMnemonic = "lsr";
231
10
        shift = immr;
232
1.24k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
233
58
        AsmMnemonic = "asr";
234
58
        shift = immr;
235
1.18k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
236
8
        AsmMnemonic = "asr";
237
8
        shift = immr;
238
8
      }
239
240
1.37k
      if (AsmMnemonic) {
241
198
        SStream_concat(O, "%s\t%s, %s, ", AsmMnemonic,
242
198
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
243
198
            getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
244
245
198
        printInt32Bang(O, shift);
246
247
198
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
248
249
198
        if (MI->csh->detail) {
250
198
#ifndef CAPSTONE_DIET
251
198
          uint8_t access;
252
198
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
253
198
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
254
198
          MI->ac_idx++;
255
198
#endif
256
198
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
257
198
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
258
198
          MI->flat_insn->detail->arm64.op_count++;
259
198
#ifndef CAPSTONE_DIET
260
198
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
261
198
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
262
198
          MI->ac_idx++;
263
198
#endif
264
198
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
265
198
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
266
198
          MI->flat_insn->detail->arm64.op_count++;
267
198
#ifndef CAPSTONE_DIET
268
198
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
269
198
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
270
198
          MI->ac_idx++;
271
198
#endif
272
198
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
273
198
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = shift;
274
198
          MI->flat_insn->detail->arm64.op_count++;
275
198
        }
276
277
198
        return;
278
198
      }
279
1.37k
    }
280
281
    // SBFIZ/UBFIZ aliases
282
1.17k
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
283
362
      SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfiz" : "ubfiz"),
284
362
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
285
362
          getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
286
287
362
      printInt32Bang(O, (int)((Is64Bit ? 64 : 32) - MCOperand_getImm(Op2)));
288
289
362
      SStream_concat0(O, ", ");
290
291
362
      printInt32Bang(O, (int)MCOperand_getImm(Op3) + 1);
292
293
362
      MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfiz" : "ubfiz"));
294
295
362
      if (MI->csh->detail) {
296
362
#ifndef CAPSTONE_DIET
297
362
        uint8_t access;
298
362
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
299
362
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
300
362
        MI->ac_idx++;
301
362
#endif
302
362
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
303
362
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
304
362
        MI->flat_insn->detail->arm64.op_count++;
305
362
#ifndef CAPSTONE_DIET
306
362
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
307
362
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
308
362
        MI->ac_idx++;
309
362
#endif
310
362
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
311
362
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
312
362
        MI->flat_insn->detail->arm64.op_count++;
313
362
#ifndef CAPSTONE_DIET
314
362
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
315
362
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
316
362
        MI->ac_idx++;
317
362
#endif
318
362
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
319
362
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (Is64Bit ? 64 : 32) - (int)MCOperand_getImm(Op2);
320
362
        MI->flat_insn->detail->arm64.op_count++;
321
362
#ifndef CAPSTONE_DIET
322
362
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
323
362
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
324
362
        MI->ac_idx++;
325
362
#endif
326
362
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
327
362
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) + 1;
328
362
        MI->flat_insn->detail->arm64.op_count++;
329
362
      }
330
331
362
      return;
332
362
    }
333
334
    // Otherwise SBFX/UBFX is the preferred form
335
813
    SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfx" : "ubfx"),
336
813
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
337
813
        getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
338
339
813
    printInt32Bang(O, (int)MCOperand_getImm(Op2));
340
813
    SStream_concat0(O, ", ");
341
813
    printInt32Bang(O, (int)MCOperand_getImm(Op3) - (int)MCOperand_getImm(Op2) + 1);
342
343
813
    MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfx" : "ubfx"));
344
345
813
    if (MI->csh->detail) {
346
813
#ifndef CAPSTONE_DIET
347
813
      uint8_t access;
348
813
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
349
813
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
350
813
      MI->ac_idx++;
351
813
#endif
352
813
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
353
813
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
354
813
      MI->flat_insn->detail->arm64.op_count++;
355
813
#ifndef CAPSTONE_DIET
356
813
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
357
813
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
358
813
      MI->ac_idx++;
359
813
#endif
360
813
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
361
813
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
362
813
      MI->flat_insn->detail->arm64.op_count++;
363
813
#ifndef CAPSTONE_DIET
364
813
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
365
813
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
366
813
      MI->ac_idx++;
367
813
#endif
368
813
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
369
813
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op2);
370
813
      MI->flat_insn->detail->arm64.op_count++;
371
813
#ifndef CAPSTONE_DIET
372
813
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
373
813
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
374
813
      MI->ac_idx++;
375
813
#endif
376
813
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
377
813
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) - MCOperand_getImm(Op2) + 1;
378
813
      MI->flat_insn->detail->arm64.op_count++;
379
813
    }
380
381
813
    return;
382
1.17k
  }
383
384
231k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
385
627
    MCOperand *Op0 = MCInst_getOperand(MI, 0); // Op1 == Op0
386
627
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
387
627
    int ImmR = (int)MCOperand_getImm(MCInst_getOperand(MI, 3));
388
627
    int ImmS = (int)MCOperand_getImm(MCInst_getOperand(MI, 4));
389
390
627
    if ((MCOperand_getReg(Op2) == AArch64_WZR || MCOperand_getReg(Op2) == AArch64_XZR) &&
391
627
        (ImmR == 0 || ImmS < ImmR)) {
392
      // BFC takes precedence over its entire range, sligtly differently to BFI.
393
135
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
394
135
      int LSB = (BitWidth - ImmR) % BitWidth;
395
135
      int Width = ImmS + 1;
396
397
135
      SStream_concat(O, "bfc\t%s, ",
398
135
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName));
399
400
135
      printInt32Bang(O, LSB);
401
135
      SStream_concat0(O, ", ");
402
135
      printInt32Bang(O, Width);
403
135
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfc"));
404
405
135
      if (MI->csh->detail) {
406
135
#ifndef CAPSTONE_DIET
407
135
        uint8_t access;
408
135
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
409
135
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
410
135
        MI->ac_idx++;
411
135
#endif
412
135
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
413
135
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
414
135
        MI->flat_insn->detail->arm64.op_count++;
415
416
135
#ifndef CAPSTONE_DIET
417
135
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
418
135
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
419
135
        MI->ac_idx++;
420
135
#endif
421
135
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
422
135
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
423
135
        MI->flat_insn->detail->arm64.op_count++;
424
135
#ifndef CAPSTONE_DIET
425
135
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
426
135
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
427
135
        MI->ac_idx++;
428
135
#endif
429
135
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
430
135
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
431
135
        MI->flat_insn->detail->arm64.op_count++;
432
135
      }
433
434
135
      return;
435
492
    } else if (ImmS < ImmR) {
436
      // BFI alias
437
203
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
438
203
      LSB = (BitWidth - ImmR) % BitWidth;
439
203
      Width = ImmS + 1;
440
441
203
      SStream_concat(O, "bfi\t%s, %s, ",
442
203
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
443
203
          getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
444
445
203
      printInt32Bang(O, LSB);
446
203
      SStream_concat0(O, ", ");
447
203
      printInt32Bang(O, Width);
448
449
203
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfi"));
450
451
203
      if (MI->csh->detail) {
452
203
#ifndef CAPSTONE_DIET
453
203
        uint8_t access;
454
203
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
455
203
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
456
203
        MI->ac_idx++;
457
203
#endif
458
203
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
459
203
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
460
203
        MI->flat_insn->detail->arm64.op_count++;
461
203
#ifndef CAPSTONE_DIET
462
203
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
463
203
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
464
203
        MI->ac_idx++;
465
203
#endif
466
203
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
467
203
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
468
203
        MI->flat_insn->detail->arm64.op_count++;
469
203
#ifndef CAPSTONE_DIET
470
203
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
471
203
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
472
203
        MI->ac_idx++;
473
203
#endif
474
203
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
475
203
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
476
203
        MI->flat_insn->detail->arm64.op_count++;
477
203
#ifndef CAPSTONE_DIET
478
203
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
479
203
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
480
203
        MI->ac_idx++;
481
203
#endif
482
203
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
483
203
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
484
203
        MI->flat_insn->detail->arm64.op_count++;
485
203
      }
486
487
203
      return;
488
203
    }
489
490
289
    LSB = ImmR;
491
289
    Width = ImmS - ImmR + 1;
492
    // Otherwise BFXIL the preferred form
493
289
    SStream_concat(O, "bfxil\t%s, %s, ",
494
289
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
495
289
        getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
496
497
289
    printInt32Bang(O, LSB);
498
289
    SStream_concat0(O, ", ");
499
289
    printInt32Bang(O, Width);
500
501
289
    MCInst_setOpcodePub(MI, AArch64_map_insn("bfxil"));
502
503
289
    if (MI->csh->detail) {
504
289
#ifndef CAPSTONE_DIET
505
289
      uint8_t access;
506
289
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
507
289
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
508
289
      MI->ac_idx++;
509
289
#endif
510
289
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
511
289
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
512
289
      MI->flat_insn->detail->arm64.op_count++;
513
289
#ifndef CAPSTONE_DIET
514
289
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
515
289
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
516
289
      MI->ac_idx++;
517
289
#endif
518
289
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
519
289
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
520
289
      MI->flat_insn->detail->arm64.op_count++;
521
289
#ifndef CAPSTONE_DIET
522
289
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
523
289
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
524
289
      MI->ac_idx++;
525
289
#endif
526
289
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
527
289
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
528
289
      MI->flat_insn->detail->arm64.op_count++;
529
289
#ifndef CAPSTONE_DIET
530
289
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
531
289
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
532
289
      MI->ac_idx++;
533
289
#endif
534
289
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
535
289
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
536
289
      MI->flat_insn->detail->arm64.op_count++;
537
289
    }
538
539
289
    return;
540
627
  }
541
542
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but their
543
  // domains overlap so they need to be prioritized. The chain is "MOVZ lsl #0 >
544
  // MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest instruction
545
  // that can represent the move is the MOV alias, and the rest get printed
546
  // normally.
547
230k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
548
230k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
549
367
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
550
367
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
551
367
    uint64_t Value = (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift;
552
553
367
    if (isMOVZMovAlias(Value, Shift,
554
367
          Opcode == AArch64_MOVZXi ? 64 : 32)) {
555
331
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
556
557
331
      printInt64Bang(O, SignExtend64(Value, RegWidth));
558
559
331
      if (MI->csh->detail) {
560
331
#ifndef CAPSTONE_DIET
561
331
        uint8_t access;
562
331
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
563
331
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
564
331
        MI->ac_idx++;
565
331
#endif
566
331
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
567
331
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
568
331
        MI->flat_insn->detail->arm64.op_count++;
569
570
331
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
571
331
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
572
331
        MI->flat_insn->detail->arm64.op_count++;
573
331
      }
574
575
331
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
576
577
331
      return;
578
331
    }
579
367
  }
580
581
230k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
582
230k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
583
1.07k
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
584
1.07k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
585
1.07k
    uint64_t Value = ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift);
586
587
1.07k
    if (RegWidth == 32)
588
187
      Value = Value & 0xffffffff;
589
590
1.07k
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
591
892
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
592
593
892
      printInt64Bang(O, SignExtend64(Value, RegWidth));
594
595
892
      if (MI->csh->detail) {
596
892
#ifndef CAPSTONE_DIET
597
892
        uint8_t access;
598
892
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
599
892
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
600
892
        MI->ac_idx++;
601
892
#endif
602
892
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
603
892
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
604
892
        MI->flat_insn->detail->arm64.op_count++;
605
606
892
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
607
892
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
608
892
        MI->flat_insn->detail->arm64.op_count++;
609
892
      }
610
611
892
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
612
613
892
      return;
614
892
    }
615
1.07k
  }
616
617
229k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
618
229k
      (MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_XZR ||
619
1.45k
       MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_WZR) &&
620
229k
      MCOperand_isImm(MCInst_getOperand(MI, 2))) {
621
352
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
622
352
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
623
352
        MCOperand_getImm(MCInst_getOperand(MI, 2)), RegWidth);
624
352
    SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
625
626
352
    printInt64Bang(O, SignExtend64(Value, RegWidth));
627
628
352
    if (MI->csh->detail) {
629
352
#ifndef CAPSTONE_DIET
630
352
      uint8_t access;
631
352
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
632
352
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
633
352
      MI->ac_idx++;
634
352
#endif
635
352
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
636
352
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
637
352
      MI->flat_insn->detail->arm64.op_count++;
638
639
352
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
640
352
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
641
352
      MI->flat_insn->detail->arm64.op_count++;
642
352
    }
643
644
352
    MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
645
646
352
    return;
647
352
  }
648
649
  // Instruction TSB is specified as a one operand instruction, but 'csync' is
650
  // not encoded, so for printing it is treated as a special case here:
651
228k
  if (Opcode == AArch64_TSB) {
652
109
    SStream_concat0(O, "tsb\tcsync");
653
109
    MCInst_setOpcodePub(MI, AArch64_map_insn("tsb"));
654
109
    return;
655
109
  }
656
657
228k
  MI->MRI = Info;
658
659
228k
  mnem = printAliasInstr(MI, O, (MCRegisterInfo *)Info);
660
228k
  if (mnem) {
661
29.9k
    MCInst_setOpcodePub(MI, AArch64_map_insn(mnem));
662
29.9k
    cs_mem_free(mnem);
663
664
29.9k
    switch(MCInst_getOpcode(MI)) {
665
17.4k
      default: break;
666
17.4k
      case AArch64_LD1i8_POST:
667
244
        arm64_op_addImm(MI, 1);
668
244
        break;
669
47
      case AArch64_LD1i16_POST:
670
47
        arm64_op_addImm(MI, 2);
671
47
        break;
672
543
      case AArch64_LD1i32_POST:
673
543
        arm64_op_addImm(MI, 4);
674
543
        break;
675
3
      case AArch64_LD1Onev1d_POST:
676
252
      case AArch64_LD1Onev2s_POST:
677
338
      case AArch64_LD1Onev4h_POST:
678
507
      case AArch64_LD1Onev8b_POST:
679
1.41k
      case AArch64_LD1i64_POST:
680
1.41k
        arm64_op_addImm(MI, 8);
681
1.41k
        break;
682
34
      case AArch64_LD1Onev16b_POST:
683
102
      case AArch64_LD1Onev2d_POST:
684
188
      case AArch64_LD1Onev4s_POST:
685
192
      case AArch64_LD1Onev8h_POST:
686
261
      case AArch64_LD1Twov1d_POST:
687
264
      case AArch64_LD1Twov2s_POST:
688
461
      case AArch64_LD1Twov4h_POST:
689
910
      case AArch64_LD1Twov8b_POST:
690
910
        arm64_op_addImm(MI, 16);
691
910
        break;
692
101
      case AArch64_LD1Threev1d_POST:
693
162
      case AArch64_LD1Threev2s_POST:
694
569
      case AArch64_LD1Threev4h_POST:
695
1.14k
      case AArch64_LD1Threev8b_POST:
696
1.14k
        arm64_op_addImm(MI, 24);
697
1.14k
        break;
698
157
      case AArch64_LD1Fourv1d_POST:
699
243
      case AArch64_LD1Fourv2s_POST:
700
592
      case AArch64_LD1Fourv4h_POST:
701
634
      case AArch64_LD1Fourv8b_POST:
702
733
      case AArch64_LD1Twov16b_POST:
703
941
      case AArch64_LD1Twov2d_POST:
704
1.13k
      case AArch64_LD1Twov4s_POST:
705
1.15k
      case AArch64_LD1Twov8h_POST:
706
1.15k
        arm64_op_addImm(MI, 32);
707
1.15k
        break;
708
278
      case AArch64_LD1Threev16b_POST:
709
359
      case AArch64_LD1Threev2d_POST:
710
587
      case AArch64_LD1Threev4s_POST:
711
769
      case AArch64_LD1Threev8h_POST:
712
769
         arm64_op_addImm(MI, 48);
713
769
         break;
714
12
      case AArch64_LD1Fourv16b_POST:
715
119
      case AArch64_LD1Fourv2d_POST:
716
487
      case AArch64_LD1Fourv4s_POST:
717
744
      case AArch64_LD1Fourv8h_POST:
718
744
        arm64_op_addImm(MI, 64);
719
744
        break;
720
1
      case AArch64_UMOVvi64:
721
1
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1D);
722
1
        break;
723
18
      case AArch64_UMOVvi32:
724
18
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1S);
725
18
        break;
726
91
      case AArch64_INSvi8gpr:
727
101
      case AArch64_DUP_ZI_B:
728
113
      case AArch64_CPY_ZPmI_B:
729
216
      case AArch64_CPY_ZPzI_B:
730
250
      case AArch64_CPY_ZPmV_B:
731
313
      case AArch64_CPY_ZPmR_B:
732
348
      case AArch64_DUP_ZR_B:
733
348
        if (MI->csh->detail) {
734
348
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
735
348
        }
736
348
        break;
737
21
      case AArch64_INSvi16gpr:
738
79
      case AArch64_DUP_ZI_H:
739
235
      case AArch64_CPY_ZPmI_H:
740
312
      case AArch64_CPY_ZPzI_H:
741
459
      case AArch64_CPY_ZPmV_H:
742
495
      case AArch64_CPY_ZPmR_H:
743
904
      case AArch64_DUP_ZR_H:
744
913
      case AArch64_FCPY_ZPmI_H:
745
1.16k
      case AArch64_FDUP_ZI_H:
746
1.16k
        if (MI->csh->detail) {
747
1.16k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
748
1.16k
        }
749
1.16k
        break;
750
63
      case AArch64_INSvi32gpr:
751
71
      case AArch64_DUP_ZI_S:
752
86
      case AArch64_CPY_ZPmI_S:
753
152
      case AArch64_CPY_ZPzI_S:
754
194
      case AArch64_CPY_ZPmV_S:
755
228
      case AArch64_CPY_ZPmR_S:
756
451
      case AArch64_DUP_ZR_S:
757
459
      case AArch64_FCPY_ZPmI_S:
758
493
      case AArch64_FDUP_ZI_S:
759
493
        if (MI->csh->detail) {
760
493
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
761
493
        }
762
493
        break;
763
191
      case AArch64_INSvi64gpr:
764
217
      case AArch64_DUP_ZI_D:
765
383
      case AArch64_CPY_ZPmI_D:
766
712
      case AArch64_CPY_ZPzI_D:
767
734
      case AArch64_CPY_ZPmV_D:
768
791
      case AArch64_CPY_ZPmR_D:
769
838
      case AArch64_DUP_ZR_D:
770
997
      case AArch64_FCPY_ZPmI_D:
771
1.06k
      case AArch64_FDUP_ZI_D:
772
1.06k
        if (MI->csh->detail) {
773
1.06k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
774
1.06k
        }
775
1.06k
        break;
776
84
      case AArch64_INSvi8lane:
777
88
      case AArch64_ORR_PPzPP:
778
850
      case AArch64_ORRS_PPzPP:
779
850
        if (MI->csh->detail) {
780
850
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
781
850
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
782
850
        }
783
850
        break;
784
54
      case AArch64_INSvi16lane:
785
54
        if (MI->csh->detail) {
786
54
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
787
54
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
788
54
        }
789
54
         break;
790
74
      case AArch64_INSvi32lane:
791
74
        if (MI->csh->detail) {
792
74
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
793
74
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
794
74
        }
795
74
        break;
796
30
      case AArch64_INSvi64lane:
797
71
      case AArch64_ORR_ZZZ:
798
71
        if (MI->csh->detail) {
799
71
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
800
71
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
801
71
        }
802
71
        break;
803
174
      case AArch64_ORRv16i8:
804
186
      case AArch64_NOTv16i8:
805
186
        if (MI->csh->detail) {
806
186
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_16B;
807
186
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_16B;
808
186
        }
809
186
        break;
810
14
      case AArch64_ORRv8i8:
811
32
      case AArch64_NOTv8i8:
812
32
        if (MI->csh->detail) {
813
32
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_8B;
814
32
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_8B;
815
32
        }
816
32
        break;
817
36
      case AArch64_AND_PPzPP:
818
87
      case AArch64_ANDS_PPzPP:
819
97
      case AArch64_EOR_PPzPP:
820
177
      case AArch64_EORS_PPzPP:
821
233
      case AArch64_SEL_PPPP:
822
313
      case AArch64_SEL_ZPZZ_B:
823
313
        if (MI->csh->detail) {
824
313
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
825
313
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1B;
826
313
        }
827
313
        break;
828
57
      case AArch64_SEL_ZPZZ_D:
829
57
        if (MI->csh->detail) {
830
57
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
831
57
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1D;
832
57
        }
833
57
        break;
834
14
      case AArch64_SEL_ZPZZ_H:
835
14
        if (MI->csh->detail) {
836
14
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
837
14
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1H;
838
14
        }
839
14
        break;
840
154
      case AArch64_SEL_ZPZZ_S:
841
154
        if (MI->csh->detail) {
842
154
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
843
154
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1S;
844
154
        }
845
154
        break;
846
15
      case AArch64_DUP_ZZI_B:
847
15
        if (MI->csh->detail) {
848
15
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
849
15
          if (MI->flat_insn->detail->arm64.op_count == 1) {
850
0
            arm64_op_addReg(MI, ARM64_REG_B0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
851
15
          } else {
852
15
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
853
15
          }
854
15
        }
855
15
        break;
856
338
      case AArch64_DUP_ZZI_D:
857
338
        if (MI->csh->detail) {
858
338
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
859
338
          if (MI->flat_insn->detail->arm64.op_count == 1) {
860
0
            arm64_op_addReg(MI, ARM64_REG_D0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
861
338
          } else {
862
338
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
863
338
          }
864
338
        }
865
338
        break;
866
77
      case AArch64_DUP_ZZI_H:
867
77
        if (MI->csh->detail) {
868
77
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
869
77
          if (MI->flat_insn->detail->arm64.op_count == 1) {
870
0
            arm64_op_addReg(MI, ARM64_REG_H0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
871
77
          } else {
872
77
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
873
77
          }
874
77
        }
875
77
        break;
876
26
      case AArch64_DUP_ZZI_Q:
877
26
        if (MI->csh->detail) {
878
26
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1Q;
879
26
          if (MI->flat_insn->detail->arm64.op_count == 1) {
880
0
            arm64_op_addReg(MI, ARM64_REG_Q0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
881
26
          } else {
882
26
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1Q;
883
26
          }
884
26
         }
885
26
         break;
886
84
      case AArch64_DUP_ZZI_S:
887
84
        if (MI->csh->detail) {
888
84
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
889
84
          if (MI->flat_insn->detail->arm64.op_count == 1) {
890
0
            arm64_op_addReg(MI, ARM64_REG_S0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
891
84
          } else {
892
84
             MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
893
84
          }
894
84
        }
895
84
        break;
896
      // Hacky detail filling of SMSTART and SMSTOP alias'
897
34
      case AArch64_MSRpstatesvcrImm1:{
898
34
        if(MI->csh->detail){
899
34
          MI->flat_insn->detail->arm64.op_count = 2;
900
34
#ifndef CAPSTONE_DIET
901
34
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
902
34
          MI->ac_idx++;
903
34
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
904
34
          MI->ac_idx++;
905
34
#endif
906
34
          MI->flat_insn->detail->arm64.operands[0].type = ARM64_OP_SVCR;
907
34
          MI->flat_insn->detail->arm64.operands[0].sys = (unsigned)ARM64_SYSREG_SVCR;
908
34
          MI->flat_insn->detail->arm64.operands[0].svcr = lookupSVCRByEncoding(MCOperand_getImm(MCInst_getOperand(MI, 0)))->Encoding;
909
34
          MI->flat_insn->detail->arm64.operands[1].type = ARM64_OP_IMM;
910
34
          MI->flat_insn->detail->arm64.operands[1].imm = MCOperand_getImm(MCInst_getOperand(MI, 1));
911
34
        }
912
34
        break;
913
233
      }
914
29.9k
    }
915
198k
  } else {
916
198k
    printInstruction(MI, O);
917
198k
  }
918
228k
}
919
920
static bool printSysAlias(MCInst *MI, SStream *O)
921
2.50k
{
922
  // unsigned Opcode = MCInst_getOpcode(MI);
923
  //assert(Opcode == AArch64_SYSxt && "Invalid opcode for SYS alias!");
924
925
2.50k
  const char *Ins;
926
2.50k
  uint16_t Encoding;
927
2.50k
  bool NeedsReg;
928
2.50k
  char Name[64];
929
2.50k
  MCOperand *Op1 = MCInst_getOperand(MI, 0);
930
2.50k
  MCOperand *Cn = MCInst_getOperand(MI, 1);
931
2.50k
  MCOperand *Cm = MCInst_getOperand(MI, 2);
932
2.50k
  MCOperand *Op2 = MCInst_getOperand(MI, 3);
933
934
2.50k
  unsigned Op1Val = (unsigned)MCOperand_getImm(Op1);
935
2.50k
  unsigned CnVal = (unsigned)MCOperand_getImm(Cn);
936
2.50k
  unsigned CmVal = (unsigned)MCOperand_getImm(Cm);
937
2.50k
  unsigned Op2Val = (unsigned)MCOperand_getImm(Op2);
938
939
2.50k
  Encoding = Op2Val;
940
2.50k
  Encoding |= CmVal << 3;
941
2.50k
  Encoding |= CnVal << 7;
942
2.50k
  Encoding |= Op1Val << 11;
943
944
2.50k
  if (CnVal == 7) {
945
1.98k
    switch (CmVal) {
946
35
      default:
947
35
        return false;
948
949
      // IC aliases
950
160
      case 1: case 5: {
951
160
        const IC *IC = lookupICByEncoding(Encoding);
952
        // if (!IC || !IC->haveFeatures(STI.getFeatureBits()))
953
160
        if (!IC)
954
74
          return false;
955
956
86
        NeedsReg = IC->NeedsReg;
957
86
        Ins = "ic";
958
86
        strncpy(Name, IC->Name, sizeof(Name) - 1);
959
86
      }
960
0
      break;
961
962
      // DC aliases
963
1.35k
      case 4: case 6: case 10: case 11: case 12: case 14: {
964
1.35k
        const DC *DC = lookupDCByEncoding(Encoding);
965
        // if (!DC || !DC->haveFeatures(STI.getFeatureBits()))
966
1.35k
        if (!DC)
967
1.28k
          return false;
968
969
72
        NeedsReg = true;
970
72
        Ins = "dc";
971
72
        strncpy(Name, DC->Name, sizeof(Name) - 1);
972
72
      }
973
0
      break;
974
975
      // AT aliases
976
436
      case 8: case 9: {
977
436
        const AT *AT = lookupATByEncoding(Encoding);
978
        // if (!AT || !AT->haveFeatures(STI.getFeatureBits()))
979
436
        if (!AT)
980
118
          return false;
981
982
318
        NeedsReg = true;
983
318
        Ins = "at";
984
318
        strncpy(Name, AT->Name, sizeof(Name) - 1);
985
318
      }
986
0
      break;
987
1.98k
    }
988
1.98k
  } else if (CnVal == 8) {
989
    // TLBI aliases
990
121
    const TLBI *TLBI = lookupTLBIByEncoding(Encoding);
991
    // if (!TLBI || !TLBI->haveFeatures(STI.getFeatureBits()))
992
121
    if (!TLBI)
993
23
      return false;
994
995
98
    NeedsReg = TLBI->NeedsReg;
996
98
    Ins = "tlbi";
997
98
    strncpy(Name, TLBI->Name, sizeof(Name) - 1);
998
98
  } else
999
400
    return false;
1000
1001
574
  SStream_concat(O, "%s\t%s", Ins, Name);
1002
1003
574
  if (NeedsReg) {
1004
470
    SStream_concat(O, ", %s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 4)), AArch64_NoRegAltName));
1005
470
  }
1006
1007
574
  MCInst_setOpcodePub(MI, AArch64_map_insn(Ins));
1008
1009
574
  if (MI->csh->detail) {
1010
#if 0
1011
#ifndef CAPSTONE_DIET
1012
    uint8_t access;
1013
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1014
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1015
    MI->ac_idx++;
1016
#endif
1017
#endif
1018
574
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
1019
574
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = AArch64_map_sys_op(Name);
1020
574
    MI->flat_insn->detail->arm64.op_count++;
1021
1022
574
    if (NeedsReg) {
1023
470
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1024
470
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 4));
1025
470
      MI->flat_insn->detail->arm64.op_count++;
1026
470
    }
1027
574
  }
1028
1029
574
  return true;
1030
2.50k
}
1031
1032
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O)
1033
320k
{
1034
320k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1035
1036
320k
  if (MCOperand_isReg(Op)) {
1037
274k
    unsigned Reg = MCOperand_getReg(Op);
1038
1039
274k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1040
1041
274k
    if (MI->csh->detail) {
1042
274k
      if (MI->csh->doing_mem) {
1043
128k
        if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base == ARM64_REG_INVALID) {
1044
112k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = Reg;
1045
112k
        }
1046
15.3k
        else if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index == ARM64_REG_INVALID) {
1047
15.3k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = Reg;
1048
15.3k
        }
1049
146k
      } else if (MI->csh->doing_SME_Index) {
1050
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1051
5.99k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.base = Reg;
1052
140k
      } else {
1053
140k
#ifndef CAPSTONE_DIET
1054
140k
        uint8_t access;
1055
1056
140k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1057
140k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1058
140k
        MI->ac_idx++;
1059
140k
#endif
1060
140k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1061
140k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1062
140k
        MI->flat_insn->detail->arm64.op_count++;
1063
140k
      }
1064
274k
    }
1065
274k
  } else if (MCOperand_isImm(Op)) {
1066
45.8k
    int64_t imm = MCOperand_getImm(Op);
1067
1068
45.8k
    if (MI->Opcode == AArch64_ADR) {
1069
2.26k
      imm += MI->address;
1070
2.26k
      printUInt64Bang(O, imm);
1071
43.5k
    } else {
1072
43.5k
      if (MI->csh->doing_mem) {
1073
11.5k
        if (MI->csh->imm_unsigned) {
1074
0
          printUInt64Bang(O, imm);
1075
11.5k
        } else {
1076
11.5k
          printInt64Bang(O, imm);
1077
11.5k
        }
1078
11.5k
      } else
1079
32.0k
        printUInt64Bang(O, imm);
1080
43.5k
    }
1081
1082
45.8k
    if (MI->csh->detail) {
1083
45.8k
      if (MI->csh->doing_mem) {
1084
11.5k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)imm;
1085
34.2k
      } else if (MI->csh->doing_SME_Index) {
1086
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1087
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = (int32_t)imm; 
1088
34.2k
      } else {
1089
34.2k
#ifndef CAPSTONE_DIET
1090
34.2k
        uint8_t access;
1091
1092
34.2k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1093
34.2k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1094
34.2k
#endif
1095
34.2k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1096
34.2k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
1097
34.2k
        MI->flat_insn->detail->arm64.op_count++;
1098
34.2k
      }
1099
45.8k
    }
1100
45.8k
  }
1101
320k
}
1102
1103
static void printImm(MCInst *MI, unsigned OpNum, SStream *O)
1104
4.26k
{
1105
4.26k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1106
4.26k
  printUInt64Bang(O, MCOperand_getImm(Op));
1107
1108
4.26k
  if (MI->csh->detail) {
1109
4.26k
#ifndef CAPSTONE_DIET
1110
4.26k
    uint8_t access;
1111
4.26k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1112
4.26k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1113
4.26k
    MI->ac_idx++;
1114
4.26k
#endif
1115
4.26k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1116
4.26k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1117
4.26k
    MI->flat_insn->detail->arm64.op_count++;
1118
4.26k
  }
1119
4.26k
}
1120
1121
static void printImmHex(MCInst *MI, unsigned OpNum, SStream *O)
1122
104
{
1123
104
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1124
104
  printUInt64Bang(O, MCOperand_getImm(Op));
1125
1126
104
  if (MI->csh->detail) {
1127
104
#ifndef CAPSTONE_DIET
1128
104
    uint8_t access;
1129
104
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1130
104
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1131
104
    MI->ac_idx++;
1132
104
#endif
1133
104
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1134
104
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1135
104
    MI->flat_insn->detail->arm64.op_count++;
1136
104
  }
1137
104
}
1138
1139
1.60k
static void printSImm(MCInst *MI, unsigned OpNo, SStream *O, int Size) {
1140
1.60k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
1141
1.60k
  if (Size == 8)
1142
155
  printInt64Bang(O, (signed char) MCOperand_getImm(Op));
1143
1.45k
  else if (Size == 16)
1144
1.45k
  printInt64Bang(O, (signed short) MCOperand_getImm(Op));
1145
0
  else
1146
0
    printInt64Bang(O, MCOperand_getImm(Op));
1147
1148
1.60k
  if (MI->csh->detail) {
1149
1.60k
#ifndef CAPSTONE_DIET
1150
1.60k
    uint8_t access;
1151
1.60k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1152
1.60k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1153
1.60k
    MI->ac_idx++;
1154
1.60k
#endif
1155
1.60k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1156
1.60k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1157
1.60k
    MI->flat_insn->detail->arm64.op_count++;
1158
1.60k
  }
1159
1.60k
}
1160
1161
static void printPostIncOperand(MCInst *MI, unsigned OpNum, SStream *O,
1162
    unsigned Imm)
1163
25.1k
{
1164
25.1k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1165
1166
25.1k
  if (MCOperand_isReg(Op)) {
1167
25.1k
    unsigned Reg = MCOperand_getReg(Op);
1168
25.1k
    if (Reg == AArch64_XZR) {
1169
0
      printInt32Bang(O, Imm);
1170
1171
0
      if (MI->csh->detail) {
1172
0
#ifndef CAPSTONE_DIET
1173
0
        uint8_t access;
1174
1175
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1176
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1177
0
        MI->ac_idx++;
1178
0
#endif
1179
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1180
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Imm;
1181
0
        MI->flat_insn->detail->arm64.op_count++;
1182
0
      }
1183
25.1k
    } else {
1184
25.1k
      SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1185
1186
25.1k
      if (MI->csh->detail) {
1187
25.1k
#ifndef CAPSTONE_DIET
1188
25.1k
        uint8_t access;
1189
1190
25.1k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1191
25.1k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1192
25.1k
        MI->ac_idx++;
1193
25.1k
#endif
1194
25.1k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1195
25.1k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1196
25.1k
        MI->flat_insn->detail->arm64.op_count++;
1197
25.1k
      }
1198
25.1k
    }
1199
25.1k
  }
1200
  //llvm_unreachable("unknown operand kind in printPostIncOperand64");
1201
25.1k
}
1202
1203
static void printVRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1204
40.2k
{
1205
40.2k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1206
  //assert(Op.isReg() && "Non-register vreg operand!");
1207
40.2k
  unsigned Reg = MCOperand_getReg(Op);
1208
1209
40.2k
  SStream_concat0(O, getRegisterName(Reg, AArch64_vreg));
1210
1211
40.2k
  if (MI->csh->detail) {
1212
40.2k
#ifndef CAPSTONE_DIET
1213
40.2k
    uint8_t access;
1214
40.2k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1215
40.2k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1216
40.2k
    MI->ac_idx++;
1217
40.2k
#endif
1218
40.2k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1219
40.2k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = AArch64_map_vregister(Reg);
1220
40.2k
    MI->flat_insn->detail->arm64.op_count++;
1221
40.2k
  }
1222
40.2k
}
1223
1224
static void printSysCROperand(MCInst *MI, unsigned OpNum, SStream *O)
1225
4.27k
{
1226
4.27k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1227
  //assert(Op.isImm() && "System instruction C[nm] operands must be immediates!");
1228
4.27k
  SStream_concat(O, "c%u", MCOperand_getImm(Op));
1229
1230
4.27k
  if (MI->csh->detail) {
1231
4.27k
#ifndef CAPSTONE_DIET
1232
4.27k
    uint8_t access;
1233
1234
4.27k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1235
4.27k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1236
4.27k
    MI->ac_idx++;
1237
4.27k
#endif
1238
4.27k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_CIMM;
1239
4.27k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1240
4.27k
    MI->flat_insn->detail->arm64.op_count++;
1241
4.27k
  }
1242
4.27k
}
1243
1244
static void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1245
2.77k
{
1246
2.77k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1247
2.77k
  if (MCOperand_isImm(MO)) {
1248
2.77k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1249
    //assert(Val == MO.getImm() && "Add/sub immediate out of range!");
1250
2.77k
    unsigned Shift = AArch64_AM_getShiftValue((int)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1)));
1251
1252
2.77k
    printInt32Bang(O, Val);
1253
1254
2.77k
    if (MI->csh->detail) {
1255
2.77k
#ifndef CAPSTONE_DIET
1256
2.77k
      uint8_t access;
1257
1258
2.77k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1259
2.77k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1260
2.77k
      MI->ac_idx++;
1261
2.77k
#endif
1262
2.77k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1263
2.77k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1264
2.77k
      MI->flat_insn->detail->arm64.op_count++;
1265
2.77k
    }
1266
1267
2.77k
    if (Shift != 0)
1268
1.17k
      printShifter(MI, OpNum + 1, O);
1269
2.77k
  }
1270
2.77k
}
1271
1272
static void printLogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
1273
3.01k
{
1274
3.01k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1275
1276
3.01k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 32);
1277
3.01k
  printUInt32Bang(O, (int)Val);
1278
1279
3.01k
  if (MI->csh->detail) {
1280
3.01k
#ifndef CAPSTONE_DIET
1281
3.01k
    uint8_t access;
1282
1283
3.01k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1284
3.01k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1285
3.01k
    MI->ac_idx++;
1286
3.01k
#endif
1287
3.01k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1288
3.01k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1289
3.01k
    MI->flat_insn->detail->arm64.op_count++;
1290
3.01k
  }
1291
3.01k
}
1292
1293
static void printLogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
1294
1.90k
{
1295
1.90k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1296
1.90k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 64);
1297
1298
1.90k
  switch(MI->flat_insn->id) {
1299
814
    default:
1300
814
      printInt64Bang(O, Val);
1301
814
      break;
1302
1303
381
    case ARM64_INS_ORR:
1304
616
    case ARM64_INS_AND:
1305
1.09k
    case ARM64_INS_EOR:
1306
1.09k
    case ARM64_INS_TST:
1307
      // do not print number in negative form
1308
1.09k
      if (Val >= 0 && Val <= HEX_THRESHOLD)
1309
79
        SStream_concat(O, "#%u", (int)Val);
1310
1.01k
      else
1311
1.01k
        SStream_concat(O, "#0x%"PRIx64, Val);
1312
1.09k
      break;
1313
1.90k
  }
1314
1315
1.90k
  if (MI->csh->detail) {
1316
1.90k
#ifndef CAPSTONE_DIET
1317
1.90k
    uint8_t access;
1318
1319
1.90k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1320
1.90k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1321
1.90k
    MI->ac_idx++;
1322
1.90k
#endif
1323
1.90k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1324
1.90k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int64_t)Val;
1325
1.90k
    MI->flat_insn->detail->arm64.op_count++;
1326
1.90k
  }
1327
1.90k
}
1328
1329
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1330
9.34k
{
1331
9.34k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1332
1333
  // LSL #0 should not be printed.
1334
9.34k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1335
9.34k
      AArch64_AM_getShiftValue(Val) == 0)
1336
1.18k
    return;
1337
1338
8.16k
  SStream_concat(O, ", %s ", AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)));
1339
8.16k
  printInt32BangDec(O, AArch64_AM_getShiftValue(Val));
1340
1341
8.16k
  if (MI->csh->detail) {
1342
8.16k
    arm64_shifter shifter = ARM64_SFT_INVALID;
1343
1344
8.16k
    switch(AArch64_AM_getShiftType(Val)) {
1345
0
      default:  // never reach
1346
4.43k
      case AArch64_AM_LSL:
1347
4.43k
        shifter = ARM64_SFT_LSL;
1348
4.43k
        break;
1349
1350
1.45k
      case AArch64_AM_LSR:
1351
1.45k
        shifter = ARM64_SFT_LSR;
1352
1.45k
        break;
1353
1354
1.20k
      case AArch64_AM_ASR:
1355
1.20k
        shifter = ARM64_SFT_ASR;
1356
1.20k
        break;
1357
1358
889
      case AArch64_AM_ROR:
1359
889
        shifter = ARM64_SFT_ROR;
1360
889
        break;
1361
1362
186
      case AArch64_AM_MSL:
1363
186
        shifter = ARM64_SFT_MSL;
1364
186
        break;
1365
8.16k
    }
1366
1367
8.16k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = shifter;
1368
8.16k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = AArch64_AM_getShiftValue(Val);
1369
8.16k
  }
1370
8.16k
}
1371
1372
static void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1373
4.63k
{
1374
4.63k
  SStream_concat0(O, getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1375
1376
4.63k
  if (MI->csh->detail) {
1377
4.63k
#ifndef CAPSTONE_DIET
1378
4.63k
    uint8_t access;
1379
4.63k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1380
4.63k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1381
4.63k
    MI->ac_idx++;
1382
4.63k
#endif
1383
4.63k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1384
4.63k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1385
4.63k
    MI->flat_insn->detail->arm64.op_count++;
1386
4.63k
  }
1387
1388
4.63k
  printShifter(MI, OpNum + 1, O);
1389
4.63k
}
1390
1391
static void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1392
2.95k
{
1393
2.95k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1394
2.95k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1395
2.95k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1396
1397
  // If the destination or first source register operand is [W]SP, print
1398
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1399
  // all.
1400
2.95k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1401
1.77k
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, 0));
1402
1.77k
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, 1));
1403
1404
1.77k
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1405
1.77k
          ExtType == AArch64_AM_UXTX) ||
1406
1.77k
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1407
1.67k
         ExtType == AArch64_AM_UXTW)) {
1408
152
      if (ShiftVal != 0) {
1409
152
        SStream_concat0(O, ", lsl ");
1410
152
        printInt32Bang(O, ShiftVal);
1411
1412
152
        if (MI->csh->detail) {
1413
152
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1414
152
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1415
152
        }
1416
152
      }
1417
1418
152
      return;
1419
152
    }
1420
1.77k
  }
1421
1422
2.80k
  SStream_concat(O, ", %s", AArch64_AM_getShiftExtendName(ExtType));
1423
1424
2.80k
  if (MI->csh->detail) {
1425
2.80k
    arm64_extender ext = ARM64_EXT_INVALID;
1426
2.80k
    switch(ExtType) {
1427
0
      default:  // never reach
1428
1429
61
      case AArch64_AM_UXTB:
1430
61
        ext = ARM64_EXT_UXTB;
1431
61
        break;
1432
1433
276
      case AArch64_AM_UXTH:
1434
276
        ext = ARM64_EXT_UXTH;
1435
276
        break;
1436
1437
889
      case AArch64_AM_UXTW:
1438
889
        ext = ARM64_EXT_UXTW;
1439
889
        break;
1440
1441
731
      case AArch64_AM_UXTX:
1442
731
        ext = ARM64_EXT_UXTX;
1443
731
        break;
1444
1445
225
      case AArch64_AM_SXTB:
1446
225
        ext = ARM64_EXT_SXTB;
1447
225
        break;
1448
1449
222
      case AArch64_AM_SXTH:
1450
222
        ext = ARM64_EXT_SXTH;
1451
222
        break;
1452
1453
117
      case AArch64_AM_SXTW:
1454
117
        ext = ARM64_EXT_SXTW;
1455
117
        break;
1456
1457
283
      case AArch64_AM_SXTX:
1458
283
        ext = ARM64_EXT_SXTX;
1459
283
        break;
1460
2.80k
    }
1461
1462
2.80k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].ext = ext;
1463
2.80k
  }
1464
1465
2.80k
  if (ShiftVal != 0) {
1466
2.64k
    SStream_concat0(O, " ");
1467
2.64k
    printInt32Bang(O, ShiftVal);
1468
1469
2.64k
    if (MI->csh->detail) {
1470
2.64k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1471
2.64k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1472
2.64k
    }
1473
2.64k
  }
1474
2.80k
}
1475
1476
static void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1477
1.88k
{
1478
1.88k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1479
1480
1.88k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1481
1482
1.88k
  if (MI->csh->detail) {
1483
1.88k
#ifndef CAPSTONE_DIET
1484
1.88k
    uint8_t access;
1485
1.88k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1486
1.88k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1487
1.88k
    MI->ac_idx++;
1488
1.88k
#endif
1489
1.88k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1490
1.88k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1491
1.88k
    MI->flat_insn->detail->arm64.op_count++;
1492
1.88k
  }
1493
1494
1.88k
  printArithExtend(MI, OpNum + 1, O);
1495
1.88k
}
1496
1497
static void printMemExtendImpl(MCInst *MI, bool SignExtend, bool DoShift, unsigned Width,
1498
             char SrcRegKind, SStream *O)
1499
14.3k
{
1500
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1501
14.3k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1502
14.3k
  if (IsLSL) {
1503
7.28k
    SStream_concat0(O, "lsl");
1504
1505
7.28k
    if (MI->csh->detail) {
1506
7.28k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1507
7.28k
    }
1508
7.28k
  } else {
1509
7.02k
    SStream_concat(O, "%cxt%c", (SignExtend ? 's' : 'u'), SrcRegKind);
1510
1511
7.02k
    if (MI->csh->detail) {
1512
7.02k
      if (!SignExtend) {
1513
3.67k
        switch(SrcRegKind) {
1514
0
          default: break;
1515
0
          case 'b':
1516
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTB;
1517
0
               break;
1518
0
          case 'h':
1519
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTH;
1520
0
               break;
1521
3.67k
          case 'w':
1522
3.67k
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTW;
1523
3.67k
               break;
1524
3.67k
        }
1525
3.67k
      } else {
1526
3.34k
          switch(SrcRegKind) {
1527
0
            default: break;
1528
0
            case 'b':
1529
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTB;
1530
0
              break;
1531
0
            case 'h':
1532
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTH;
1533
0
              break;
1534
3.10k
            case 'w':
1535
3.10k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTW;
1536
3.10k
              break;
1537
237
            case 'x':
1538
237
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTX;
1539
237
              break;
1540
3.34k
          }
1541
3.34k
      }
1542
7.02k
    }
1543
7.02k
  }
1544
1545
14.3k
  if (DoShift || IsLSL) {
1546
11.4k
    SStream_concat(O, " #%u", Log2_32(Width / 8));
1547
1548
11.4k
    if (MI->csh->detail) {
1549
11.4k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1550
11.4k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.value = Log2_32(Width / 8);
1551
11.4k
    }
1552
11.4k
  }
1553
14.3k
}
1554
1555
static void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind, unsigned Width)
1556
1.80k
{
1557
1.80k
  unsigned SignExtend = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1558
1.80k
  unsigned DoShift = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
1559
1560
1.80k
  printMemExtendImpl(MI, SignExtend, DoShift, Width, SrcRegKind, O);
1561
1.80k
}
1562
1563
static void printRegWithShiftExtend(MCInst *MI, unsigned OpNum, SStream *O,
1564
            bool SignExtend, int ExtWidth,
1565
            char SrcRegKind, char Suffix)
1566
14.9k
{
1567
14.9k
  bool DoShift;
1568
1569
14.9k
  printOperand(MI, OpNum, O);
1570
1571
14.9k
  if (Suffix == 's' || Suffix == 'd')
1572
7.86k
    SStream_concat(O, ".%c", Suffix);
1573
1574
14.9k
  DoShift = ExtWidth != 8;
1575
14.9k
  if (SignExtend || DoShift || SrcRegKind == 'w') {
1576
12.5k
    SStream_concat0(O, ", ");
1577
12.5k
    printMemExtendImpl(MI, SignExtend, DoShift, ExtWidth, SrcRegKind, O);
1578
12.5k
  }
1579
14.9k
}
1580
1581
static void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1582
2.56k
{
1583
2.56k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1584
2.56k
  SStream_concat0(O, getCondCodeName(CC));
1585
1586
2.56k
  if (MI->csh->detail)
1587
2.56k
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(CC + 1);
1588
2.56k
}
1589
1590
static void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1591
468
{
1592
468
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1593
468
  SStream_concat0(O, getCondCodeName(getInvertedCondCode(CC)));
1594
1595
468
  if (MI->csh->detail) {
1596
468
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(getInvertedCondCode(CC) + 1);
1597
468
  }
1598
468
}
1599
1600
static void printImmScale(MCInst *MI, unsigned OpNum, SStream *O, int Scale)
1601
15.2k
{
1602
15.2k
  int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1603
1604
15.2k
  printInt64Bang(O, val);
1605
1606
15.2k
  if (MI->csh->detail) {
1607
15.2k
    if (MI->csh->doing_mem) {
1608
12.0k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1609
12.0k
    } else {
1610
3.22k
#ifndef CAPSTONE_DIET
1611
3.22k
      uint8_t access;
1612
1613
3.22k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1614
3.22k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1615
3.22k
      MI->ac_idx++;
1616
3.22k
#endif
1617
3.22k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1618
3.22k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = val;
1619
3.22k
      MI->flat_insn->detail->arm64.op_count++;
1620
3.22k
    }
1621
15.2k
  }
1622
15.2k
}
1623
1624
static void printUImm12Offset(MCInst *MI, unsigned OpNum, SStream *O, unsigned Scale)
1625
7.14k
{
1626
7.14k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1627
1628
7.14k
  if (MCOperand_isImm(MO)) {
1629
7.14k
    int64_t val = Scale * MCOperand_getImm(MO);
1630
7.14k
    printInt64Bang(O, val);
1631
1632
7.14k
    if (MI->csh->detail) {
1633
7.14k
      if (MI->csh->doing_mem) {
1634
7.14k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1635
7.14k
      } else {
1636
0
#ifndef CAPSTONE_DIET
1637
0
        uint8_t access;
1638
1639
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1640
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1641
0
        MI->ac_idx++;
1642
0
#endif
1643
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1644
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int)val;
1645
0
        MI->flat_insn->detail->arm64.op_count++;
1646
0
      }
1647
7.14k
    }
1648
7.14k
  }
1649
7.14k
}
1650
1651
#if 0
1652
static void printAMIndexedWB(MCInst *MI, unsigned OpNum, SStream *O, unsigned int Scale)
1653
{
1654
  MCOperand *MO = MCInst_getOperand(MI, OpNum + 1);
1655
1656
  SStream_concat(O, "[%s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1657
1658
  if (MCOperand_isImm(MO)) {
1659
    int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1660
    printInt64Bang(O, val);
1661
  // } else {
1662
  //   // assert(MO1.isExpr() && "Unexpected operand type!");
1663
  //   SStream_concat0(O, ", ");
1664
  //   MO1.getExpr()->print(O, &MAI);
1665
  }
1666
1667
  SStream_concat0(O, "]");
1668
}
1669
#endif
1670
1671
// IsSVEPrefetch = false
1672
static void printPrefetchOp(MCInst *MI, unsigned OpNum, SStream *O, bool IsSVEPrefetch)
1673
4.49k
{
1674
4.49k
  unsigned prfop = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1675
1676
4.49k
  if (IsSVEPrefetch) {
1677
3.01k
    const SVEPRFM *PRFM = lookupSVEPRFMByEncoding(prfop);
1678
3.01k
    if (PRFM)
1679
2.79k
      SStream_concat0(O, PRFM->Name);
1680
1681
3.01k
    return;
1682
3.01k
  } else {
1683
1.47k
    const PRFM *PRFM = lookupPRFMByEncoding(prfop);
1684
1.47k
    if (PRFM)
1685
764
      SStream_concat0(O, PRFM->Name);
1686
1687
1.47k
    return;
1688
1.47k
  }
1689
1690
  // FIXME: set OpcodePub?
1691
1692
0
  printInt32Bang(O, prfop);
1693
1694
0
  if (MI->csh->detail) {
1695
0
#ifndef CAPSTONE_DIET
1696
0
    uint8_t access;
1697
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1698
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1699
0
    MI->ac_idx++;
1700
0
#endif
1701
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1702
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = prfop;
1703
0
    MI->flat_insn->detail->arm64.op_count++;
1704
0
  }
1705
0
}
1706
1707
static void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1708
515
{
1709
515
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1710
515
  unsigned int psbhintop = MCOperand_getImm(Op);
1711
1712
515
  const PSB *PSB = lookupPSBByEncoding(psbhintop);
1713
515
  if (PSB)
1714
515
    SStream_concat0(O, PSB->Name);
1715
0
  else
1716
0
    printUInt32Bang(O, psbhintop);
1717
515
}
1718
1719
474
static void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O) {
1720
474
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, OpNum)) ^ 32;
1721
1722
474
  const BTI *BTI = lookupBTIByEncoding(btihintop);
1723
474
  if (BTI)
1724
474
  SStream_concat0(O, BTI->Name);
1725
0
  else
1726
0
  printUInt32Bang(O, btihintop);
1727
474
}
1728
1729
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1730
913
{
1731
913
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1732
913
  float FPImm = MCOperand_isFPImm(MO) ? MCOperand_getFPImm(MO) : AArch64_AM_getFPImmFloat((int)MCOperand_getImm(MO));
1733
1734
  // 8 decimal places are enough to perfectly represent permitted floats.
1735
#if defined(_KERNEL_MODE)
1736
  // Issue #681: Windows kernel does not support formatting float point
1737
  SStream_concat0(O, "#<float_point_unsupported>");
1738
#else
1739
913
  SStream_concat(O, "#%.8f", FPImm);
1740
913
#endif
1741
1742
913
  if (MI->csh->detail) {
1743
913
#ifndef CAPSTONE_DIET
1744
913
    uint8_t access;
1745
1746
913
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1747
913
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1748
913
    MI->ac_idx++;
1749
913
#endif
1750
913
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_FP;
1751
913
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].fp = FPImm;
1752
913
    MI->flat_insn->detail->arm64.op_count++;
1753
913
  }
1754
913
}
1755
1756
//static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride = 1)
1757
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride)
1758
156k
{
1759
313k
  while (Stride--) {
1760
156k
    if (Reg >= AArch64_Q0 && Reg <= AArch64_Q30) // AArch64_Q0 .. AArch64_Q30
1761
122k
      Reg += 1;
1762
33.6k
    else if (Reg == AArch64_Q31) // Vector lists can wrap around.
1763
6.70k
      Reg = AArch64_Q0;
1764
26.9k
    else if (Reg >= AArch64_Z0 && Reg <= AArch64_Z30) // AArch64_Z0 .. AArch64_Z30
1765
26.1k
      Reg += 1;
1766
715
    else if (Reg == AArch64_Z31) // Vector lists can wrap around.
1767
715
      Reg = AArch64_Z0;
1768
156k
  }
1769
1770
156k
  return Reg;
1771
156k
}
1772
1773
static void printGPRSeqPairsClassOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned int size)
1774
3.76k
{
1775
  // static_assert(size == 64 || size == 32,
1776
  //    "Template parameter must be either 32 or 64");
1777
3.76k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1778
3.76k
  unsigned Sube = (size == 32) ? AArch64_sube32 : AArch64_sube64;
1779
3.76k
  unsigned Subo = (size == 32) ? AArch64_subo32 : AArch64_subo64;
1780
3.76k
  unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube);
1781
3.76k
  unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo);
1782
1783
3.76k
  SStream_concat(O, "%s, %s", getRegisterName(Even, AArch64_NoRegAltName),
1784
3.76k
      getRegisterName(Odd, AArch64_NoRegAltName));
1785
1786
3.76k
  if (MI->csh->detail) {
1787
3.76k
#ifndef CAPSTONE_DIET
1788
3.76k
    uint8_t access;
1789
1790
3.76k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1791
3.76k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1792
3.76k
    MI->ac_idx++;
1793
3.76k
#endif
1794
1795
3.76k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1796
3.76k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Even;
1797
3.76k
    MI->flat_insn->detail->arm64.op_count++;
1798
1799
3.76k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1800
3.76k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Odd;
1801
3.76k
    MI->flat_insn->detail->arm64.op_count++;
1802
3.76k
  }
1803
3.76k
}
1804
1805
static void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1806
    char *LayoutSuffix, MCRegisterInfo *MRI, arm64_vas vas)
1807
65.4k
{
1808
956k
#define GETREGCLASS_CONTAIN0(_class, _reg) MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, _class), _reg)
1809
65.4k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1810
65.4k
  unsigned NumRegs = 1, FirstReg, i;
1811
1812
65.4k
  SStream_concat0(O, "{");
1813
1814
  // Work out how many registers there are in the list (if there is an actual
1815
  // list).
1816
65.4k
  if (GETREGCLASS_CONTAIN0(AArch64_DDRegClassID , Reg) ||
1817
65.4k
      GETREGCLASS_CONTAIN0(AArch64_ZPR2RegClassID, Reg) ||
1818
65.4k
      GETREGCLASS_CONTAIN0(AArch64_QQRegClassID, Reg))
1819
13.2k
    NumRegs = 2;
1820
52.1k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDRegClassID, Reg) ||
1821
52.1k
      GETREGCLASS_CONTAIN0(AArch64_ZPR3RegClassID, Reg) ||
1822
52.1k
      GETREGCLASS_CONTAIN0(AArch64_QQQRegClassID, Reg))
1823
17.5k
    NumRegs = 3;
1824
34.6k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDDRegClassID, Reg) ||
1825
34.6k
      GETREGCLASS_CONTAIN0(AArch64_ZPR4RegClassID, Reg) ||
1826
34.6k
      GETREGCLASS_CONTAIN0(AArch64_QQQQRegClassID, Reg))
1827
14.2k
    NumRegs = 4;
1828
1829
  // Now forget about the list and find out what the first register is.
1830
65.4k
  if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_dsub0)))
1831
10.7k
    Reg = FirstReg;
1832
54.7k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_qsub0)))
1833
28.5k
    Reg = FirstReg;
1834
26.2k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_zsub0)))
1835
5.82k
    Reg = FirstReg;
1836
1837
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1838
  // printing (otherwise getRegisterName fails).
1839
65.4k
  if (GETREGCLASS_CONTAIN0(AArch64_FPR64RegClassID, Reg)) {
1840
11.8k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(MRI, AArch64_FPR128RegClassID);
1841
11.8k
    Reg = MCRegisterInfo_getMatchingSuperReg(MRI, Reg, AArch64_dsub, FPR128RC);
1842
11.8k
  }
1843
1844
222k
  for (i = 0; i < NumRegs; ++i, Reg = getNextVectorRegister(Reg, 1)) {
1845
156k
    bool isZReg = GETREGCLASS_CONTAIN0(AArch64_ZPRRegClassID, Reg);
1846
156k
    if (isZReg)
1847
26.9k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName), LayoutSuffix);
1848
129k
    else
1849
129k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_vreg), LayoutSuffix);
1850
1851
156k
    if (MI->csh->detail) {
1852
156k
#ifndef CAPSTONE_DIET
1853
156k
      uint8_t access;
1854
1855
156k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1856
156k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1857
156k
      MI->ac_idx++;
1858
156k
#endif
1859
156k
      unsigned regForDetail = isZReg ? Reg : AArch64_map_vregister(Reg);
1860
156k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1861
156k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = regForDetail;
1862
156k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].vas = vas;
1863
156k
      MI->flat_insn->detail->arm64.op_count++;
1864
156k
    }
1865
1866
156k
    if (i + 1 != NumRegs)
1867
91.1k
      SStream_concat0(O, ", ");
1868
156k
  }
1869
1870
65.4k
  SStream_concat0(O, "}");
1871
65.4k
}
1872
1873
static void printTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O, unsigned NumLanes, char LaneKind)
1874
65.4k
{
1875
65.4k
  char Suffix[32];
1876
65.4k
  arm64_vas vas = 0;
1877
1878
65.4k
  if (NumLanes) {
1879
28.0k
    cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, LaneKind);
1880
1881
28.0k
    switch(LaneKind) {
1882
0
      default: break;
1883
9.25k
      case 'b':
1884
9.25k
        switch(NumLanes) {
1885
0
          default: break;
1886
0
          case 1:
1887
0
               vas = ARM64_VAS_1B;
1888
0
               break;
1889
0
          case 4:
1890
0
               vas = ARM64_VAS_4B;
1891
0
               break;
1892
3.51k
          case 8:
1893
3.51k
               vas = ARM64_VAS_8B;
1894
3.51k
               break;
1895
5.74k
          case 16:
1896
5.74k
               vas = ARM64_VAS_16B;
1897
5.74k
               break;
1898
9.25k
        }
1899
9.25k
        break;
1900
9.25k
      case 'h':
1901
6.95k
        switch(NumLanes) {
1902
0
          default: break;
1903
0
          case 1:
1904
0
               vas = ARM64_VAS_1H;
1905
0
               break;
1906
0
          case 2:
1907
0
               vas = ARM64_VAS_2H;
1908
0
               break;
1909
3.39k
          case 4:
1910
3.39k
               vas = ARM64_VAS_4H;
1911
3.39k
               break;
1912
3.55k
          case 8:
1913
3.55k
               vas = ARM64_VAS_8H;
1914
3.55k
               break;
1915
6.95k
        }
1916
6.95k
        break;
1917
6.95k
      case 's':
1918
6.41k
        switch(NumLanes) {
1919
0
          default: break;
1920
0
          case 1:
1921
0
               vas = ARM64_VAS_1S;
1922
0
               break;
1923
2.60k
          case 2:
1924
2.60k
               vas = ARM64_VAS_2S;
1925
2.60k
               break;
1926
3.80k
          case 4:
1927
3.80k
               vas = ARM64_VAS_4S;
1928
3.80k
               break;
1929
6.41k
        }
1930
6.41k
        break;
1931
6.41k
      case 'd':
1932
5.38k
        switch(NumLanes) {
1933
0
          default: break;
1934
2.31k
          case 1:
1935
2.31k
               vas = ARM64_VAS_1D;
1936
2.31k
               break;
1937
3.07k
          case 2:
1938
3.07k
               vas = ARM64_VAS_2D;
1939
3.07k
               break;
1940
5.38k
        }
1941
5.38k
        break;
1942
5.38k
      case 'q':
1943
0
        switch(NumLanes) {
1944
0
          default: break;
1945
0
          case 1:
1946
0
               vas = ARM64_VAS_1Q;
1947
0
               break;
1948
0
        }
1949
0
        break;
1950
28.0k
    }
1951
37.4k
  } else {
1952
37.4k
    cs_snprintf(Suffix, sizeof(Suffix), ".%c", LaneKind);
1953
1954
37.4k
    switch(LaneKind) {
1955
0
      default: break;
1956
7.31k
      case 'b':
1957
7.31k
           vas = ARM64_VAS_1B;
1958
7.31k
           break;
1959
7.59k
      case 'h':
1960
7.59k
           vas = ARM64_VAS_1H;
1961
7.59k
           break;
1962
11.2k
      case 's':
1963
11.2k
           vas = ARM64_VAS_1S;
1964
11.2k
           break;
1965
11.3k
      case 'd':
1966
11.3k
           vas = ARM64_VAS_1D;
1967
11.3k
           break;
1968
0
      case 'q':
1969
0
           vas = ARM64_VAS_1Q;
1970
0
           break;
1971
37.4k
    }
1972
37.4k
  }
1973
1974
65.4k
  printVectorList(MI, OpNum, O, Suffix, MI->MRI, vas);
1975
65.4k
}
1976
1977
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
1978
31.7k
{
1979
31.7k
  SStream_concat0(O, "[");
1980
31.7k
  printInt32(O, (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum)));
1981
31.7k
  SStream_concat0(O, "]");
1982
1983
31.7k
  if (MI->csh->detail) {
1984
31.7k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].vector_index = (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1985
31.7k
  }
1986
31.7k
}
1987
1988
static void printAlignedLabel(MCInst *MI, unsigned OpNum, SStream *O)
1989
9.93k
{
1990
9.93k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1991
1992
  // If the label has already been resolved to an immediate offset (say, when
1993
  // we're running the disassembler), just print the immediate.
1994
9.93k
  if (MCOperand_isImm(Op)) {
1995
9.93k
    uint64_t imm = (MCOperand_getImm(Op) * 4) + MI->address;
1996
9.93k
    printUInt64Bang(O, imm);
1997
1998
9.93k
    if (MI->csh->detail) {
1999
9.93k
#ifndef CAPSTONE_DIET
2000
9.93k
      uint8_t access;
2001
2002
9.93k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2003
9.93k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2004
9.93k
      MI->ac_idx++;
2005
9.93k
#endif
2006
9.93k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2007
9.93k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2008
9.93k
      MI->flat_insn->detail->arm64.op_count++;
2009
9.93k
    }
2010
9.93k
  }
2011
9.93k
}
2012
2013
static void printAdrpLabel(MCInst *MI, unsigned OpNum, SStream *O)
2014
1.62k
{
2015
1.62k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
2016
2017
1.62k
  if (MCOperand_isImm(Op)) {
2018
    // ADRP sign extends a 21-bit offset, shifts it left by 12
2019
    // and adds it to the value of the PC with its bottom 12 bits cleared
2020
1.62k
    uint64_t imm = (MCOperand_getImm(Op) * 0x1000) + (MI->address & ~0xfff);
2021
1.62k
    printUInt64Bang(O, imm);
2022
2023
1.62k
    if (MI->csh->detail) {
2024
1.62k
#ifndef CAPSTONE_DIET
2025
1.62k
      uint8_t access;
2026
2027
1.62k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2028
1.62k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2029
1.62k
      MI->ac_idx++;
2030
1.62k
#endif
2031
1.62k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2032
1.62k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2033
1.62k
      MI->flat_insn->detail->arm64.op_count++;
2034
1.62k
    }
2035
1.62k
  }
2036
1.62k
}
2037
2038
static void printBarrierOption(MCInst *MI, unsigned OpNum, SStream *O)
2039
259
{
2040
259
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2041
259
  unsigned Opcode = MCInst_getOpcode(MI);
2042
259
  const char *Name = NULL;
2043
2044
259
  if (Opcode == AArch64_ISB) {
2045
35
    const ISB *ISB = lookupISBByEncoding(Val);
2046
35
    Name = ISB ? ISB->Name : NULL;
2047
224
  } else if (Opcode == AArch64_TSB) {
2048
0
    const TSB *TSB = lookupTSBByEncoding(Val);
2049
0
    Name = TSB ? TSB->Name : NULL;
2050
224
  } else {
2051
224
    const DB *DB = lookupDBByEncoding(Val);
2052
224
    Name = DB ? DB->Name : NULL;
2053
224
  }
2054
2055
259
  if (Name) {
2056
153
    SStream_concat0(O, Name);
2057
2058
153
    if (MI->csh->detail) {
2059
153
#ifndef CAPSTONE_DIET
2060
153
      uint8_t access;
2061
2062
153
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2063
153
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2064
153
      MI->ac_idx++;
2065
153
#endif
2066
153
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2067
153
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2068
153
      MI->flat_insn->detail->arm64.op_count++;
2069
153
    }
2070
153
  } else {
2071
106
    printUInt32Bang(O, Val);
2072
2073
106
    if (MI->csh->detail) {
2074
106
#ifndef CAPSTONE_DIET
2075
106
      uint8_t access;
2076
2077
106
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2078
106
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2079
106
      MI->ac_idx++;
2080
106
#endif
2081
106
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2082
106
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2083
106
      MI->flat_insn->detail->arm64.op_count++;
2084
106
    }
2085
106
  }
2086
259
}
2087
2088
11
static void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O) {
2089
11
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
2090
  // assert(MI->getOpcode() == AArch64::DSBnXS);
2091
2092
11
  const char *Name = NULL;
2093
11
  const DBnXS *DB = lookupDBnXSByEncoding(Val);
2094
11
  Name = DB ? DB->Name : NULL;
2095
2096
11
  if (Name) {
2097
11
    SStream_concat0(O, Name);
2098
2099
11
    if (MI->csh->detail) {
2100
11
#ifndef CAPSTONE_DIET
2101
11
      uint8_t access;
2102
2103
11
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2104
11
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2105
11
      MI->ac_idx++;
2106
11
#endif
2107
11
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2108
11
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2109
11
      MI->flat_insn->detail->arm64.op_count++;
2110
11
    }
2111
11
  }
2112
0
  else {
2113
0
    printUInt32Bang(O, Val);
2114
2115
0
    if (MI->csh->detail) {
2116
0
#ifndef CAPSTONE_DIET
2117
0
      uint8_t access;
2118
2119
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2120
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2121
0
      MI->ac_idx++;
2122
0
#endif
2123
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2124
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2125
0
      MI->flat_insn->detail->arm64.op_count++;
2126
0
    }
2127
0
  }
2128
11
}
2129
2130
static void printMRSSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2131
1.07k
{
2132
1.07k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2133
1.07k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2134
2135
  // Horrible hack for the one register that has identical encodings but
2136
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2137
  // going to get the wrong entry
2138
1.07k
  if (Val == ARM64_SYSREG_DBGDTRRX_EL0) {
2139
96
    SStream_concat0(O, "dbgdtrrx_el0");
2140
2141
96
    if (MI->csh->detail) {
2142
96
#ifndef CAPSTONE_DIET
2143
96
      uint8_t access;
2144
2145
96
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2146
96
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2147
96
      MI->ac_idx++;
2148
96
#endif
2149
2150
96
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2151
96
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2152
96
      MI->flat_insn->detail->arm64.op_count++;
2153
96
    }
2154
2155
96
    return;
2156
96
  }
2157
2158
  // Another hack for a register which has an alternative name which is not an alias,
2159
  // and is not in the Armv9-A documentation.
2160
980
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2161
36
    SStream_concat0(O, "ttbr0_el2");
2162
2163
36
    if (MI->csh->detail) {
2164
36
#ifndef CAPSTONE_DIET
2165
36
      uint8_t access;
2166
2167
36
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2168
36
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2169
36
      MI->ac_idx++;
2170
36
#endif
2171
2172
36
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2173
36
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2174
36
      MI->flat_insn->detail->arm64.op_count++;
2175
36
    }
2176
2177
36
    return;
2178
36
  }
2179
2180
  // if (Reg && Reg->Readable && Reg->haveFeatures(STI.getFeatureBits()))
2181
944
  if (Reg && Reg->Readable) {
2182
70
    SStream_concat0(O, Reg->Name);
2183
2184
70
    if (MI->csh->detail) {
2185
70
#ifndef CAPSTONE_DIET
2186
70
      uint8_t access;
2187
2188
70
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2189
70
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2190
70
      MI->ac_idx++;
2191
70
#endif
2192
2193
70
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2194
70
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2195
70
      MI->flat_insn->detail->arm64.op_count++;
2196
70
    }
2197
874
  } else {
2198
874
    char result[128];
2199
2200
874
    AArch64SysReg_genericRegisterString(Val, result);
2201
874
    SStream_concat0(O, result);
2202
2203
874
    if (MI->csh->detail) {
2204
874
#ifndef CAPSTONE_DIET
2205
874
      uint8_t access;
2206
874
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2207
874
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2208
874
      MI->ac_idx++;
2209
874
#endif
2210
874
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2211
874
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2212
874
      MI->flat_insn->detail->arm64.op_count++;
2213
874
    }
2214
874
  }
2215
944
}
2216
2217
static void printMSRSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2218
3.85k
{
2219
3.85k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2220
3.85k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2221
2222
  // Horrible hack for the one register that has identical encodings but
2223
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2224
  // going to get the wrong entry
2225
3.85k
  if (Val == ARM64_SYSREG_DBGDTRTX_EL0) {
2226
946
    SStream_concat0(O, "dbgdtrtx_el0");
2227
2228
946
    if (MI->csh->detail) {
2229
946
#ifndef CAPSTONE_DIET
2230
946
      uint8_t access;
2231
2232
946
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2233
946
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2234
946
      MI->ac_idx++;
2235
946
#endif
2236
2237
946
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2238
946
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2239
946
      MI->flat_insn->detail->arm64.op_count++;
2240
946
    }
2241
2242
946
    return;
2243
946
  }
2244
2245
  // Another hack for a register which has an alternative name which is not an alias,
2246
  // and is not in the Armv9-A documentation.
2247
2.91k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2248
36
    SStream_concat0(O, "ttbr0_el2");
2249
2250
36
    if (MI->csh->detail) {
2251
36
#ifndef CAPSTONE_DIET
2252
36
      uint8_t access;
2253
2254
36
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2255
36
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2256
36
      MI->ac_idx++;
2257
36
#endif
2258
2259
36
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2260
36
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2261
36
      MI->flat_insn->detail->arm64.op_count++;
2262
36
    }
2263
2264
36
    return;
2265
36
  }
2266
2267
  // if (Reg && Reg->Writeable && Reg->haveFeatures(STI.getFeatureBits()))
2268
2.87k
  if (Reg && Reg->Writeable) {
2269
50
    SStream_concat0(O, Reg->Name);
2270
2271
50
    if (MI->csh->detail) {
2272
50
#ifndef CAPSTONE_DIET
2273
50
      uint8_t access;
2274
2275
50
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2276
50
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2277
50
      MI->ac_idx++;
2278
50
#endif
2279
2280
50
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2281
50
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2282
50
      MI->flat_insn->detail->arm64.op_count++;
2283
50
    }
2284
2.82k
  } else {
2285
2.82k
    char result[128];
2286
2287
2.82k
    AArch64SysReg_genericRegisterString(Val, result);
2288
2.82k
    SStream_concat0(O, result);
2289
2290
2.82k
    if (MI->csh->detail) {
2291
2.82k
#ifndef CAPSTONE_DIET
2292
2.82k
      uint8_t access;
2293
2.82k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2294
2.82k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2295
2.82k
      MI->ac_idx++;
2296
2.82k
#endif
2297
2.82k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2298
2.82k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2299
2.82k
      MI->flat_insn->detail->arm64.op_count++;
2300
2.82k
    }
2301
2.82k
  }
2302
2.87k
}
2303
2304
static void printSystemPStateField(MCInst *MI, unsigned OpNum, SStream *O)
2305
373
{
2306
373
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2307
2308
373
  const PState *PState = lookupPStateByEncoding(Val);
2309
2310
373
  if (PState) {
2311
373
    SStream_concat0(O, PState->Name);
2312
2313
373
    if (MI->csh->detail) {
2314
373
#ifndef CAPSTONE_DIET
2315
373
      uint8_t access;
2316
373
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2317
373
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2318
373
      MI->ac_idx++;
2319
373
#endif
2320
373
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_PSTATE;
2321
373
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].pstate = Val;
2322
373
      MI->flat_insn->detail->arm64.op_count++;
2323
373
    }
2324
373
  } else {
2325
0
    printUInt32Bang(O, Val);
2326
2327
0
    if (MI->csh->detail) {
2328
0
#ifndef CAPSTONE_DIET
2329
0
      unsigned char access;
2330
2331
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2332
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2333
0
      MI->ac_idx++;
2334
0
#endif
2335
2336
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2337
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2338
0
      MI->flat_insn->detail->arm64.op_count++;
2339
0
    }
2340
0
  }
2341
373
}
2342
2343
static void printSIMDType10Operand(MCInst *MI, unsigned OpNum, SStream *O)
2344
465
{
2345
465
  uint8_t RawVal = (uint8_t)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2346
465
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2347
2348
465
  SStream_concat(O, "#%#016llx", Val);
2349
2350
465
  if (MI->csh->detail) {
2351
465
#ifndef CAPSTONE_DIET
2352
465
    unsigned char access;
2353
2354
465
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2355
465
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2356
465
    MI->ac_idx++;
2357
465
#endif
2358
465
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2359
465
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2360
465
    MI->flat_insn->detail->arm64.op_count++;
2361
465
  }
2362
465
}
2363
2364
static void printComplexRotationOp(MCInst *MI, unsigned OpNum, SStream *O, int64_t Angle, int64_t Remainder)
2365
2.31k
{
2366
2.31k
  unsigned int Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2367
2.31k
  printInt64Bang(O, (Val * Angle) + Remainder);
2368
2.31k
  op_addImm(MI, (Val * Angle) + Remainder);
2369
2.31k
}
2370
2371
static void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
2372
0
{
2373
0
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
2374
    // assert(MCOperand_isImm(MO) && "Unexpected operand type!");
2375
0
    unsigned svcrop = MCOperand_getImm(MO);
2376
0
  const SVCR *svcr = lookupSVCRByEncoding(svcrop);
2377
    // assert(svcr && "Unexpected SVCR operand!");
2378
0
  SStream_concat0(O, svcr->Name);
2379
2380
0
  if (MI->csh->detail) {
2381
0
#ifndef CAPSTONE_DIET
2382
0
    uint8_t access;
2383
2384
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2385
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2386
0
    MI->ac_idx++;
2387
0
#endif
2388
2389
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SVCR;
2390
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = (unsigned)ARM64_SYSREG_SVCR;
2391
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].svcr = svcr->Encoding;
2392
0
    MI->flat_insn->detail->arm64.op_count++;
2393
0
  }
2394
0
}
2395
2396
static void printMatrix(MCInst *MI, unsigned OpNum, SStream *O, int EltSize)
2397
242
{
2398
242
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2399
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2400
242
  unsigned Reg = MCOperand_getReg(RegOp);
2401
2402
242
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2403
242
  const char *sizeStr = "";
2404
242
    switch (EltSize) {
2405
242
    case 0:
2406
242
    sizeStr = "";
2407
242
      break;
2408
0
    case 8:
2409
0
      sizeStr = ".b";
2410
0
      break;
2411
0
    case 16:
2412
0
      sizeStr = ".h";
2413
0
      break;
2414
0
    case 32:
2415
0
      sizeStr = ".s";
2416
0
      break;
2417
0
    case 64:
2418
0
      sizeStr = ".d";
2419
0
      break;
2420
0
    case 128:
2421
0
      sizeStr = ".q";
2422
0
      break;
2423
0
    default:
2424
0
    break;
2425
    //   llvm_unreachable("Unsupported element size");
2426
242
    }
2427
242
  SStream_concat0(O, sizeStr);
2428
2429
242
  if (MI->csh->detail) {
2430
242
#ifndef CAPSTONE_DIET
2431
242
    uint8_t access;
2432
2433
242
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2434
242
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2435
242
    MI->ac_idx++;
2436
242
#endif
2437
2438
242
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2439
242
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2440
242
    MI->flat_insn->detail->arm64.op_count++;
2441
242
  }
2442
242
}
2443
2444
static void printMatrixIndex(MCInst *MI, unsigned OpNum, SStream *O)
2445
5.99k
{
2446
5.99k
  int64_t imm = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2447
5.99k
  printInt64(O, imm);
2448
2449
5.99k
  if (MI->csh->detail) {
2450
5.99k
    if (MI->csh->doing_SME_Index) {
2451
      // Access op_count-1 as We want to add info to previous operand, not create a new one
2452
5.99k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = imm;
2453
5.99k
    }
2454
5.99k
  }
2455
5.99k
}
2456
2457
static void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
2458
947
{
2459
947
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2460
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2461
947
  unsigned Reg = MCOperand_getReg(RegOp);
2462
947
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2463
2464
947
  if (MI->csh->detail) {
2465
947
#ifndef CAPSTONE_DIET
2466
947
    uint8_t access;
2467
2468
947
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2469
947
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2470
947
    MI->ac_idx++;
2471
947
#endif
2472
2473
947
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2474
947
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2475
947
    MI->flat_insn->detail->arm64.op_count++;
2476
947
  }
2477
947
}
2478
2479
static void printMatrixTileVector(MCInst *MI, unsigned OpNum, SStream *O, bool IsVertical)
2480
4.98k
{
2481
4.98k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2482
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2483
4.98k
  unsigned Reg = MCOperand_getReg(RegOp);
2484
4.98k
#ifndef CAPSTONE_DIET
2485
4.98k
  const char *RegName = getRegisterName(Reg, AArch64_NoRegAltName);
2486
2487
4.98k
  const size_t strLn = strlen(RegName);
2488
  // +2 for extra chars, + 1 for null char \0
2489
4.98k
  char *RegNameNew = cs_mem_malloc(sizeof(char) * (strLn + 2 + 1));
2490
4.98k
  int index = 0, i;
2491
40.6k
  for (i = 0; i < (strLn + 2); i++){
2492
35.6k
    if(RegName[i] != '.'){
2493
30.7k
      RegNameNew[index] = RegName[i];
2494
30.7k
      index++;
2495
30.7k
    }
2496
4.98k
    else{
2497
4.98k
      RegNameNew[index] = IsVertical ? 'v' : 'h';
2498
4.98k
      RegNameNew[index + 1] = '.';
2499
4.98k
      index += 2;
2500
4.98k
    }
2501
35.6k
  }
2502
4.98k
  SStream_concat0(O, RegNameNew);
2503
4.98k
#endif
2504
2505
4.98k
  if (MI->csh->detail) {
2506
4.98k
#ifndef CAPSTONE_DIET
2507
4.98k
    uint8_t access;
2508
2509
4.98k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2510
4.98k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2511
4.98k
    MI->ac_idx++;
2512
4.98k
#endif
2513
2514
4.98k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2515
4.98k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2516
4.98k
    MI->flat_insn->detail->arm64.op_count++;
2517
4.98k
  }
2518
4.98k
#ifndef CAPSTONE_DIET
2519
4.98k
  cs_mem_free(RegNameNew);
2520
4.98k
#endif
2521
4.98k
}
2522
2523
static const unsigned MatrixZADRegisterTable[] = {
2524
  AArch64_ZAD0, AArch64_ZAD1, AArch64_ZAD2, AArch64_ZAD3,
2525
  AArch64_ZAD4, AArch64_ZAD5, AArch64_ZAD6, AArch64_ZAD7
2526
};
2527
2528
297
static void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O){
2529
297
  unsigned MaxRegs = 8;
2530
297
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2531
2532
297
  unsigned NumRegs = 0, I;
2533
2.67k
  for (I = 0; I < MaxRegs; ++I)
2534
2.37k
    if ((RegMask & (1 << I)) != 0)
2535
684
      ++NumRegs;
2536
2537
297
  SStream_concat0(O, "{");
2538
297
  unsigned Printed = 0, J;
2539
2.67k
  for (J = 0; J < MaxRegs; ++J) {
2540
2.37k
    unsigned Reg = RegMask & (1 << J);
2541
2.37k
    if (Reg == 0)
2542
1.69k
      continue;
2543
684
    SStream_concat0(O, getRegisterName(MatrixZADRegisterTable[J], AArch64_NoRegAltName));
2544
2545
684
    if (MI->csh->detail) {
2546
684
#ifndef CAPSTONE_DIET
2547
684
      uint8_t access;
2548
2549
684
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2550
684
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2551
684
      MI->ac_idx++;
2552
684
#endif
2553
2554
684
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2555
684
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MatrixZADRegisterTable[J];
2556
684
      MI->flat_insn->detail->arm64.op_count++;
2557
684
    }
2558
2559
684
    if (Printed + 1 != NumRegs)
2560
392
      SStream_concat0(O, ", ");
2561
684
    ++Printed;
2562
684
  }
2563
297
  SStream_concat0(O, "}");
2564
297
}
2565
2566
static void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2567
2.19k
{
2568
2.19k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2569
2570
2.19k
  const SVEPREDPAT *Pat = lookupSVEPREDPATByEncoding(Val);
2571
2.19k
  if (Pat)
2572
1.22k
    SStream_concat0(O, Pat->Name);
2573
971
  else
2574
971
    printUInt32Bang(O, Val);
2575
2.19k
}
2576
2577
// default suffix = 0
2578
static void printSVERegOp(MCInst *MI, unsigned OpNum, SStream *O, char suffix)
2579
105k
{
2580
105k
  unsigned int Reg;
2581
2582
#if 0
2583
  switch (suffix) {
2584
    case 0:
2585
    case 'b':
2586
    case 'h':
2587
    case 's':
2588
    case 'd':
2589
    case 'q':
2590
      break;
2591
    default:
2592
      // llvm_unreachable("Invalid kind specifier.");
2593
  }
2594
#endif
2595
2596
105k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2597
2598
105k
  if (MI->csh->detail) {
2599
105k
#ifndef CAPSTONE_DIET
2600
105k
      uint8_t access;
2601
2602
105k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2603
105k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2604
105k
      MI->ac_idx++;
2605
105k
#endif
2606
105k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2607
105k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2608
105k
    MI->flat_insn->detail->arm64.op_count++;
2609
105k
  }
2610
2611
105k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2612
2613
105k
  if (suffix != '\0')
2614
67.3k
    SStream_concat(O, ".%c", suffix);
2615
105k
}
2616
2617
static void printImmSVE16(int16_t Val, SStream *O)
2618
496
{
2619
496
  printUInt32Bang(O, Val);
2620
496
}
2621
2622
static void printImmSVE32(int32_t Val, SStream *O)
2623
560
{
2624
560
  printUInt32Bang(O, Val);
2625
560
}
2626
2627
static void printImmSVE64(int64_t Val, SStream *O)
2628
741
{
2629
741
  printUInt64Bang(O, Val);
2630
741
}
2631
2632
static void printImm8OptLsl32(MCInst *MI, unsigned OpNum, SStream *O)
2633
629
{
2634
629
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2635
629
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2636
629
  uint32_t Val;
2637
2638
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2639
  //  "Unexepected shift type!");
2640
2641
  // #0 lsl #8 is never pretty printed
2642
629
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2643
69
    printUInt32Bang(O, UnscaledVal);
2644
69
    printShifter(MI, OpNum + 1, O);
2645
69
    return;
2646
69
  }
2647
2648
560
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2649
560
  printImmSVE32(Val, O);
2650
560
}
2651
2652
static void printImm8OptLsl64(MCInst *MI, unsigned OpNum, SStream *O)
2653
620
{
2654
620
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2655
620
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2656
620
  uint64_t Val;
2657
2658
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2659
  //  "Unexepected shift type!");
2660
2661
  // #0 lsl #8 is never pretty printed
2662
620
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2663
146
    printUInt32Bang(O, UnscaledVal);
2664
146
    printShifter(MI, OpNum + 1, O);
2665
146
    return;
2666
146
  }
2667
2668
474
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2669
474
  printImmSVE64(Val, O);
2670
474
}
2671
2672
static void printSVELogicalImm16(MCInst *MI, unsigned OpNum, SStream *O)
2673
224
{
2674
224
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2675
224
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2676
2677
  // Prefer the default format for 16bit values, hex otherwise.
2678
224
  printImmSVE16(PrintVal, O);
2679
224
}
2680
2681
static void printSVELogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
2682
545
{
2683
545
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2684
545
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2685
2686
  // Prefer the default format for 16bit values, hex otherwise.
2687
545
  if ((uint16_t)PrintVal == (uint32_t)PrintVal)
2688
272
    printImmSVE16(PrintVal, O);
2689
273
  else
2690
273
    printUInt64Bang(O, PrintVal);
2691
545
}
2692
2693
static void printSVELogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
2694
267
{
2695
267
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2696
267
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2697
2698
267
  printImmSVE64(PrintVal, O);
2699
267
}
2700
2701
static void printZPRasFPR(MCInst *MI, unsigned OpNum, SStream *O, int Width)
2702
1.34k
{
2703
1.34k
  unsigned int Base, Reg;
2704
2705
1.34k
  switch (Width) {
2706
0
    default: // llvm_unreachable("Unsupported width");
2707
73
    case 8:   Base = AArch64_B0; break;
2708
250
    case 16:  Base = AArch64_H0; break;
2709
529
    case 32:  Base = AArch64_S0; break;
2710
470
    case 64:  Base = AArch64_D0; break;
2711
25
    case 128: Base = AArch64_Q0; break;
2712
1.34k
  }
2713
2714
1.34k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) - AArch64_Z0 + Base;
2715
2716
1.34k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2717
2718
1.34k
  if (MI->csh->detail) {
2719
1.34k
#ifndef CAPSTONE_DIET
2720
1.34k
    uint8_t access;
2721
2722
1.34k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2723
1.34k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2724
1.34k
    MI->ac_idx++;
2725
1.34k
#endif
2726
1.34k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2727
1.34k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2728
1.34k
    MI->flat_insn->detail->arm64.op_count++;
2729
1.34k
  }
2730
1.34k
}
2731
2732
static void printExactFPImm(MCInst *MI, unsigned OpNum, SStream *O, unsigned ImmIs0, unsigned ImmIs1)
2733
279
{
2734
279
  const ExactFPImm *Imm0Desc = lookupExactFPImmByEnum(ImmIs0);
2735
279
  const ExactFPImm *Imm1Desc = lookupExactFPImmByEnum(ImmIs1);
2736
279
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2737
2738
279
  SStream_concat0(O, Val ? Imm1Desc->Repr : Imm0Desc->Repr);
2739
279
}
2740
2741
static void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2742
3.56k
{
2743
3.56k
  unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2744
2745
3.56k
  SStream_concat0(O, getRegisterName(getWRegFromXReg(Reg), AArch64_NoRegAltName));
2746
3.56k
}
2747
2748
static void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O) 
2749
401
{
2750
401
    unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2751
2752
401
    SStream_concat0(O, getRegisterName(MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0), AArch64_NoRegAltName));
2753
401
}
2754
2755
#define PRINT_ALIAS_INSTR
2756
#include "AArch64GenAsmWriter.inc"
2757
#include "AArch64GenRegisterName.inc"
2758
2759
void AArch64_post_printer(csh handle, cs_insn *flat_insn, char *insn_asm, MCInst *mci)
2760
234k
{
2761
234k
  if (((cs_struct *)handle)->detail != CS_OPT_ON)
2762
0
    return;
2763
2764
234k
  if (mci->csh->detail) {
2765
234k
    unsigned opcode = MCInst_getOpcode(mci);
2766
2767
234k
    switch (opcode) {
2768
186k
      default:
2769
186k
        break;
2770
186k
      case AArch64_LD1Fourv16b_POST:
2771
460
      case AArch64_LD1Fourv1d_POST:
2772
569
      case AArch64_LD1Fourv2d_POST:
2773
680
      case AArch64_LD1Fourv2s_POST:
2774
1.03k
      case AArch64_LD1Fourv4h_POST:
2775
1.47k
      case AArch64_LD1Fourv4s_POST:
2776
1.62k
      case AArch64_LD1Fourv8b_POST:
2777
1.88k
      case AArch64_LD1Fourv8h_POST:
2778
1.92k
      case AArch64_LD1Onev16b_POST:
2779
1.92k
      case AArch64_LD1Onev1d_POST:
2780
1.99k
      case AArch64_LD1Onev2d_POST:
2781
2.24k
      case AArch64_LD1Onev2s_POST:
2782
2.33k
      case AArch64_LD1Onev4h_POST:
2783
2.42k
      case AArch64_LD1Onev4s_POST:
2784
2.59k
      case AArch64_LD1Onev8b_POST:
2785
2.66k
      case AArch64_LD1Onev8h_POST:
2786
2.71k
      case AArch64_LD1Rv16b_POST:
2787
2.77k
      case AArch64_LD1Rv1d_POST:
2788
2.81k
      case AArch64_LD1Rv2d_POST:
2789
2.88k
      case AArch64_LD1Rv2s_POST:
2790
2.96k
      case AArch64_LD1Rv4h_POST:
2791
3.00k
      case AArch64_LD1Rv4s_POST:
2792
3.03k
      case AArch64_LD1Rv8b_POST:
2793
3.04k
      case AArch64_LD1Rv8h_POST:
2794
3.34k
      case AArch64_LD1Threev16b_POST:
2795
3.44k
      case AArch64_LD1Threev1d_POST:
2796
3.57k
      case AArch64_LD1Threev2d_POST:
2797
3.66k
      case AArch64_LD1Threev2s_POST:
2798
4.08k
      case AArch64_LD1Threev4h_POST:
2799
4.41k
      case AArch64_LD1Threev4s_POST:
2800
5.00k
      case AArch64_LD1Threev8b_POST:
2801
5.35k
      case AArch64_LD1Threev8h_POST:
2802
5.50k
      case AArch64_LD1Twov16b_POST:
2803
5.57k
      case AArch64_LD1Twov1d_POST:
2804
5.79k
      case AArch64_LD1Twov2d_POST:
2805
5.80k
      case AArch64_LD1Twov2s_POST:
2806
6.09k
      case AArch64_LD1Twov4h_POST:
2807
6.28k
      case AArch64_LD1Twov4s_POST:
2808
6.74k
      case AArch64_LD1Twov8b_POST:
2809
6.76k
      case AArch64_LD1Twov8h_POST:
2810
7.09k
      case AArch64_LD1i16_POST:
2811
8.13k
      case AArch64_LD1i32_POST:
2812
9.16k
      case AArch64_LD1i64_POST:
2813
9.73k
      case AArch64_LD1i8_POST:
2814
9.88k
      case AArch64_LD2Rv16b_POST:
2815
9.98k
      case AArch64_LD2Rv1d_POST:
2816
10.0k
      case AArch64_LD2Rv2d_POST:
2817
10.1k
      case AArch64_LD2Rv2s_POST:
2818
10.1k
      case AArch64_LD2Rv4h_POST:
2819
10.2k
      case AArch64_LD2Rv4s_POST:
2820
10.6k
      case AArch64_LD2Rv8b_POST:
2821
10.6k
      case AArch64_LD2Rv8h_POST:
2822
10.9k
      case AArch64_LD2Twov16b_POST:
2823
11.0k
      case AArch64_LD2Twov2d_POST:
2824
11.0k
      case AArch64_LD2Twov2s_POST:
2825
11.0k
      case AArch64_LD2Twov4h_POST:
2826
11.2k
      case AArch64_LD2Twov4s_POST:
2827
11.3k
      case AArch64_LD2Twov8b_POST:
2828
11.3k
      case AArch64_LD2Twov8h_POST:
2829
11.4k
      case AArch64_LD2i16_POST:
2830
11.9k
      case AArch64_LD2i32_POST:
2831
12.8k
      case AArch64_LD2i64_POST:
2832
13.0k
      case AArch64_LD2i8_POST:
2833
13.1k
      case AArch64_LD3Rv16b_POST:
2834
13.2k
      case AArch64_LD3Rv1d_POST:
2835
13.3k
      case AArch64_LD3Rv2d_POST:
2836
13.4k
      case AArch64_LD3Rv2s_POST:
2837
13.4k
      case AArch64_LD3Rv4h_POST:
2838
13.5k
      case AArch64_LD3Rv4s_POST:
2839
13.5k
      case AArch64_LD3Rv8b_POST:
2840
13.8k
      case AArch64_LD3Rv8h_POST:
2841
13.8k
      case AArch64_LD3Threev16b_POST:
2842
14.2k
      case AArch64_LD3Threev2d_POST:
2843
14.3k
      case AArch64_LD3Threev2s_POST:
2844
14.7k
      case AArch64_LD3Threev4h_POST:
2845
14.9k
      case AArch64_LD3Threev4s_POST:
2846
14.9k
      case AArch64_LD3Threev8b_POST:
2847
15.2k
      case AArch64_LD3Threev8h_POST:
2848
15.5k
      case AArch64_LD3i16_POST:
2849
17.4k
      case AArch64_LD3i32_POST:
2850
17.9k
      case AArch64_LD3i64_POST:
2851
18.1k
      case AArch64_LD3i8_POST:
2852
18.2k
      case AArch64_LD4Fourv16b_POST:
2853
18.2k
      case AArch64_LD4Fourv2d_POST:
2854
18.2k
      case AArch64_LD4Fourv2s_POST:
2855
18.2k
      case AArch64_LD4Fourv4h_POST:
2856
18.6k
      case AArch64_LD4Fourv4s_POST:
2857
18.7k
      case AArch64_LD4Fourv8b_POST:
2858
18.8k
      case AArch64_LD4Fourv8h_POST:
2859
18.9k
      case AArch64_LD4Rv16b_POST:
2860
18.9k
      case AArch64_LD4Rv1d_POST:
2861
19.1k
      case AArch64_LD4Rv2d_POST:
2862
19.2k
      case AArch64_LD4Rv2s_POST:
2863
19.4k
      case AArch64_LD4Rv4h_POST:
2864
19.5k
      case AArch64_LD4Rv4s_POST:
2865
19.7k
      case AArch64_LD4Rv8b_POST:
2866
19.8k
      case AArch64_LD4Rv8h_POST:
2867
20.5k
      case AArch64_LD4i16_POST:
2868
20.9k
      case AArch64_LD4i32_POST:
2869
21.0k
      case AArch64_LD4i64_POST:
2870
21.4k
      case AArch64_LD4i8_POST:
2871
21.4k
      case AArch64_LDRBBpost:
2872
21.5k
      case AArch64_LDRBpost:
2873
21.5k
      case AArch64_LDRDpost:
2874
21.6k
      case AArch64_LDRHHpost:
2875
21.7k
      case AArch64_LDRHpost:
2876
21.7k
      case AArch64_LDRQpost:
2877
21.8k
      case AArch64_LDPDpost:
2878
21.9k
      case AArch64_LDPQpost:
2879
22.0k
      case AArch64_LDPSWpost:
2880
22.0k
      case AArch64_LDPSpost:
2881
22.7k
      case AArch64_LDPWpost:
2882
22.8k
      case AArch64_LDPXpost:
2883
22.9k
      case AArch64_ST1Fourv16b_POST:
2884
23.1k
      case AArch64_ST1Fourv1d_POST:
2885
23.5k
      case AArch64_ST1Fourv2d_POST:
2886
23.5k
      case AArch64_ST1Fourv2s_POST:
2887
23.8k
      case AArch64_ST1Fourv4h_POST:
2888
23.9k
      case AArch64_ST1Fourv4s_POST:
2889
24.1k
      case AArch64_ST1Fourv8b_POST:
2890
24.7k
      case AArch64_ST1Fourv8h_POST:
2891
24.8k
      case AArch64_ST1Onev16b_POST:
2892
24.9k
      case AArch64_ST1Onev1d_POST:
2893
24.9k
      case AArch64_ST1Onev2d_POST:
2894
25.1k
      case AArch64_ST1Onev2s_POST:
2895
25.1k
      case AArch64_ST1Onev4h_POST:
2896
25.2k
      case AArch64_ST1Onev4s_POST:
2897
25.2k
      case AArch64_ST1Onev8b_POST:
2898
25.2k
      case AArch64_ST1Onev8h_POST:
2899
25.6k
      case AArch64_ST1Threev16b_POST:
2900
25.7k
      case AArch64_ST1Threev1d_POST:
2901
25.7k
      case AArch64_ST1Threev2d_POST:
2902
25.8k
      case AArch64_ST1Threev2s_POST:
2903
26.2k
      case AArch64_ST1Threev4h_POST:
2904
26.3k
      case AArch64_ST1Threev4s_POST:
2905
26.7k
      case AArch64_ST1Threev8b_POST:
2906
27.0k
      case AArch64_ST1Threev8h_POST:
2907
27.7k
      case AArch64_ST1Twov16b_POST:
2908
27.7k
      case AArch64_ST1Twov1d_POST:
2909
28.1k
      case AArch64_ST1Twov2d_POST:
2910
28.1k
      case AArch64_ST1Twov2s_POST:
2911
28.2k
      case AArch64_ST1Twov4h_POST:
2912
28.2k
      case AArch64_ST1Twov4s_POST:
2913
28.5k
      case AArch64_ST1Twov8b_POST:
2914
28.7k
      case AArch64_ST1Twov8h_POST:
2915
29.5k
      case AArch64_ST1i16_POST:
2916
29.8k
      case AArch64_ST1i32_POST:
2917
29.9k
      case AArch64_ST1i64_POST:
2918
30.2k
      case AArch64_ST1i8_POST:
2919
30.5k
      case AArch64_ST2GPostIndex:
2920
31.0k
      case AArch64_ST2Twov16b_POST:
2921
31.0k
      case AArch64_ST2Twov2d_POST:
2922
31.1k
      case AArch64_ST2Twov2s_POST:
2923
31.4k
      case AArch64_ST2Twov4h_POST:
2924
31.7k
      case AArch64_ST2Twov4s_POST:
2925
31.7k
      case AArch64_ST2Twov8b_POST:
2926
32.1k
      case AArch64_ST2Twov8h_POST:
2927
32.2k
      case AArch64_ST2i16_POST:
2928
32.3k
      case AArch64_ST2i32_POST:
2929
32.5k
      case AArch64_ST2i64_POST:
2930
32.7k
      case AArch64_ST2i8_POST:
2931
32.9k
      case AArch64_ST3Threev16b_POST:
2932
33.0k
      case AArch64_ST3Threev2d_POST:
2933
33.6k
      case AArch64_ST3Threev2s_POST:
2934
33.6k
      case AArch64_ST3Threev4h_POST:
2935
34.0k
      case AArch64_ST3Threev4s_POST:
2936
34.1k
      case AArch64_ST3Threev8b_POST:
2937
34.1k
      case AArch64_ST3Threev8h_POST:
2938
34.7k
      case AArch64_ST3i16_POST:
2939
34.8k
      case AArch64_ST3i32_POST:
2940
34.9k
      case AArch64_ST3i64_POST:
2941
35.1k
      case AArch64_ST3i8_POST:
2942
36.2k
      case AArch64_ST4Fourv16b_POST:
2943
36.7k
      case AArch64_ST4Fourv2d_POST:
2944
36.7k
      case AArch64_ST4Fourv2s_POST:
2945
36.8k
      case AArch64_ST4Fourv4h_POST:
2946
37.0k
      case AArch64_ST4Fourv4s_POST:
2947
37.0k
      case AArch64_ST4Fourv8b_POST:
2948
37.1k
      case AArch64_ST4Fourv8h_POST:
2949
37.4k
      case AArch64_ST4i16_POST:
2950
37.7k
      case AArch64_ST4i32_POST:
2951
37.7k
      case AArch64_ST4i64_POST:
2952
37.9k
      case AArch64_ST4i8_POST:
2953
38.3k
      case AArch64_STPDpost:
2954
38.5k
      case AArch64_STPQpost:
2955
38.6k
      case AArch64_STPSpost:
2956
38.7k
      case AArch64_STPWpost:
2957
39.2k
      case AArch64_STPXpost:
2958
39.4k
      case AArch64_STRBBpost:
2959
39.4k
      case AArch64_STRBpost:
2960
39.4k
      case AArch64_STRDpost:
2961
39.6k
      case AArch64_STRHHpost:
2962
39.7k
      case AArch64_STRHpost:
2963
39.9k
      case AArch64_STRQpost:
2964
39.9k
      case AArch64_STRSpost:
2965
40.0k
      case AArch64_STRWpost:
2966
40.1k
      case AArch64_STRXpost:
2967
40.2k
      case AArch64_STZ2GPostIndex:
2968
40.2k
      case AArch64_STZGPostIndex:
2969
40.5k
      case AArch64_STGPostIndex:
2970
40.5k
      case AArch64_STGPpost:
2971
40.6k
      case AArch64_LDRSBWpost:
2972
40.7k
      case AArch64_LDRSBXpost:
2973
41.0k
      case AArch64_LDRSHWpost:
2974
41.3k
      case AArch64_LDRSHXpost:
2975
41.3k
      case AArch64_LDRSWpost:
2976
41.4k
      case AArch64_LDRSpost:
2977
41.4k
      case AArch64_LDRWpost:
2978
41.5k
      case AArch64_LDRXpost:
2979
41.5k
        flat_insn->detail->arm64.writeback = true;
2980
41.5k
          flat_insn->detail->arm64.post_index = true;
2981
41.5k
        break;
2982
230
      case AArch64_LDRAAwriteback:
2983
457
      case AArch64_LDRABwriteback:
2984
497
      case AArch64_ST2GPreIndex:
2985
715
      case AArch64_LDPDpre:
2986
791
      case AArch64_LDPQpre:
2987
916
      case AArch64_LDPSWpre:
2988
992
      case AArch64_LDPSpre:
2989
1.23k
      case AArch64_LDPWpre:
2990
1.36k
      case AArch64_LDPXpre:
2991
1.57k
      case AArch64_LDRBBpre:
2992
1.59k
      case AArch64_LDRBpre:
2993
1.60k
      case AArch64_LDRDpre:
2994
1.84k
      case AArch64_LDRHHpre:
2995
1.92k
      case AArch64_LDRHpre:
2996
1.97k
      case AArch64_LDRQpre:
2997
2.09k
      case AArch64_LDRSBWpre:
2998
2.11k
      case AArch64_LDRSBXpre:
2999
2.45k
      case AArch64_LDRSHWpre:
3000
2.49k
      case AArch64_LDRSHXpre:
3001
2.51k
      case AArch64_LDRSWpre:
3002
2.52k
      case AArch64_LDRSpre:
3003
2.54k
      case AArch64_LDRWpre:
3004
2.59k
      case AArch64_LDRXpre:
3005
2.93k
      case AArch64_STGPreIndex:
3006
3.01k
      case AArch64_STPDpre:
3007
3.52k
      case AArch64_STPQpre:
3008
3.82k
      case AArch64_STPSpre:
3009
3.92k
      case AArch64_STPWpre:
3010
4.50k
      case AArch64_STPXpre:
3011
4.60k
      case AArch64_STRBBpre:
3012
4.90k
      case AArch64_STRBpre:
3013
4.93k
      case AArch64_STRDpre:
3014
5.19k
      case AArch64_STRHHpre:
3015
5.28k
      case AArch64_STRHpre:
3016
5.29k
      case AArch64_STRQpre:
3017
5.40k
      case AArch64_STRSpre:
3018
5.79k
      case AArch64_STRWpre:
3019
5.93k
      case AArch64_STRXpre:
3020
6.09k
      case AArch64_STZ2GPreIndex:
3021
6.26k
      case AArch64_STZGPreIndex:
3022
6.26k
      case AArch64_STGPpre:
3023
6.26k
        flat_insn->detail->arm64.writeback = true;
3024
6.26k
        break;
3025
234k
    }
3026
234k
  }
3027
234k
}
3028
3029
#endif