Coverage Report

Created: 2025-08-29 06:29

/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
3.79k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
2.40k
#define BIT_5(A)  ((A) & 0x00000020)
61
9.56k
#define BIT_6(A)  ((A) & 0x00000040)
62
9.56k
#define BIT_7(A)  ((A) & 0x00000080)
63
24.7k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.06k
#define BIT_A(A)  ((A) & 0x00000400)
66
26.3k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
27.9k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.39k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
119k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
230k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
15.1k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
24.7k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
9.56k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
9.56k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
21.0k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
33.9k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
21.0k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
21.0k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
9.56k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
4.71k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
9.56k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
3.06k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
19.7k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
19.7k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
831k
{
149
831k
  const uint16_t v0 = info->code[addr + 0];
150
831k
  const uint16_t v1 = info->code[addr + 1];
151
831k
  return (v0 << 8) | v1;
152
831k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
367k
{
156
367k
  const uint32_t v0 = info->code[addr + 0];
157
367k
  const uint32_t v1 = info->code[addr + 1];
158
367k
  const uint32_t v2 = info->code[addr + 2];
159
367k
  const uint32_t v3 = info->code[addr + 3];
160
367k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
367k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
266
{
165
266
  const uint64_t v0 = info->code[addr + 0];
166
266
  const uint64_t v1 = info->code[addr + 1];
167
266
  const uint64_t v2 = info->code[addr + 2];
168
266
  const uint64_t v3 = info->code[addr + 3];
169
266
  const uint64_t v4 = info->code[addr + 4];
170
266
  const uint64_t v5 = info->code[addr + 5];
171
266
  const uint64_t v6 = info->code[addr + 6];
172
266
  const uint64_t v7 = info->code[addr + 7];
173
266
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
266
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
832k
{
178
832k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
832k
  if (info->code_len < addr + 2) {
180
1.15k
    return 0xaaaa;
181
1.15k
  }
182
831k
  return m68k_read_disassembler_16(info, addr);
183
832k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
371k
{
187
371k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
371k
  if (info->code_len < addr + 4) {
189
3.77k
    return 0xaaaaaaaa;
190
3.77k
  }
191
367k
  return m68k_read_disassembler_32(info, addr);
192
371k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
273
{
196
273
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
273
  if (info->code_len < addr + 8) {
198
7
    return 0xaaaaaaaaaaaaaaaaLL;
199
7
  }
200
266
  return m68k_read_disassembler_64(info, addr);
201
273
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
78.2k
  do {           \
269
78.2k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
23.9k
      d68000_invalid(info);   \
271
23.9k
      return;       \
272
23.9k
    }          \
273
78.2k
  } while (0)
274
275
26.2k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
806k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
371k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
273
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
26.2k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
455k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
19.6k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
273
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
18.6k
{
302
18.6k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
18.6k
}
304
305
static int make_int_16(int value)
306
5.73k
{
307
5.73k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
5.73k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
24.7k
{
312
24.7k
  uint32_t extension = read_imm_16(info);
313
314
24.7k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
24.7k
  if (EXT_FULL(extension)) {
317
9.56k
    uint32_t preindex;
318
9.56k
    uint32_t postindex;
319
320
9.56k
    op->mem.base_reg = M68K_REG_INVALID;
321
9.56k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
9.56k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
9.56k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
9.56k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
5.20k
      if (is_pc) {
335
759
        op->mem.base_reg = M68K_REG_PC;
336
4.44k
      } else {
337
4.44k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
4.44k
      }
339
5.20k
    }
340
341
9.56k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
5.92k
      if (EXT_INDEX_AR(extension)) {
343
1.92k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
4.00k
      } else {
345
4.00k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
4.00k
      }
347
348
5.92k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
5.92k
      if (EXT_INDEX_SCALE(extension)) {
351
4.15k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
4.15k
      }
353
5.92k
    }
354
355
9.56k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
9.56k
    postindex = (extension & 7) > 4;
357
358
9.56k
    if (preindex) {
359
3.63k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
5.92k
    } else if (postindex) {
361
3.17k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
3.17k
    }
363
364
9.56k
    return;
365
9.56k
  }
366
367
15.1k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
15.1k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
15.1k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.40k
    if (is_pc) {
372
166
      op->mem.base_reg = M68K_REG_PC;
373
166
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.23k
    } else {
375
1.23k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.23k
    }
377
13.7k
  } else {
378
13.7k
    if (is_pc) {
379
1.15k
      op->mem.base_reg = M68K_REG_PC;
380
1.15k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
12.6k
    } else {
382
12.6k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
12.6k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
12.6k
    }
385
386
13.7k
    op->mem.disp = (int8_t)(extension & 0xff);
387
13.7k
  }
388
389
15.1k
  if (EXT_INDEX_SCALE(extension)) {
390
8.74k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
8.74k
  }
392
15.1k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
236k
{
397
  // default to memory
398
399
236k
  op->type = M68K_OP_MEM;
400
401
236k
  switch (instruction & 0x3f) {
402
72.7k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
72.7k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
72.7k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
72.7k
      op->type = M68K_OP_REG;
407
72.7k
      break;
408
409
10.6k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
10.6k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
10.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
10.6k
      op->type = M68K_OP_REG;
414
10.6k
      break;
415
416
26.7k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
26.7k
      op->address_mode = M68K_AM_REGI_ADDR;
419
26.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
26.7k
      break;
421
422
25.1k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
25.1k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
25.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
25.1k
      break;
427
428
46.1k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
46.1k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
46.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
46.1k
      break;
433
434
16.9k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
16.9k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
16.9k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
16.9k
      op->mem.disp = (int16_t)read_imm_16(info);
439
16.9k
      break;
440
441
22.3k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
22.3k
      get_with_index_address_mode(info, op, instruction, size, false);
444
22.3k
      break;
445
446
4.04k
    case 0x38:
447
      /* absolute short address */
448
4.04k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
4.04k
      op->imm = read_imm_16(info);
450
4.04k
      break;
451
452
2.22k
    case 0x39:
453
      /* absolute long address */
454
2.22k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
2.22k
      op->imm = read_imm_32(info);
456
2.22k
      break;
457
458
3.03k
    case 0x3a:
459
      /* program counter with displacement */
460
3.03k
      op->address_mode = M68K_AM_PCI_DISP;
461
3.03k
      op->mem.disp = (int16_t)read_imm_16(info);
462
3.03k
      break;
463
464
2.41k
    case 0x3b:
465
      /* program counter with index */
466
2.41k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.41k
      break;
468
469
4.01k
    case 0x3c:
470
4.01k
      op->address_mode = M68K_AM_IMMEDIATE;
471
4.01k
      op->type = M68K_OP_IMM;
472
473
4.01k
      if (size == 1)
474
716
        op->imm = read_imm_8(info) & 0xff;
475
3.29k
      else if (size == 2)
476
1.77k
        op->imm = read_imm_16(info) & 0xffff;
477
1.51k
      else if (size == 4)
478
1.24k
        op->imm = read_imm_32(info);
479
273
      else
480
273
        op->imm = read_imm_64(info);
481
482
4.01k
      break;
483
484
193
    default:
485
193
      break;
486
236k
  }
487
236k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
61.2k
{
491
61.2k
  info->groups[info->groups_count++] = (uint8_t)group;
492
61.2k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
337k
{
496
337k
  cs_m68k* ext;
497
498
337k
  MCInst_setOpcode(info->inst, opcode);
499
500
337k
  ext = &info->extension;
501
502
337k
  ext->op_count = (uint8_t)count;
503
337k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
337k
  ext->op_size.cpu_size = size;
505
506
337k
  return ext;
507
337k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
27.0k
{
511
27.0k
  cs_m68k_op* op0;
512
27.0k
  cs_m68k_op* op1;
513
27.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
27.0k
  op0 = &ext->operands[0];
516
27.0k
  op1 = &ext->operands[1];
517
518
27.0k
  if (isDreg) {
519
27.0k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
27.0k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
27.0k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
27.0k
  get_ea_mode_op(info, op1, info->ir, size);
527
27.0k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
27.0k
{
531
27.0k
  build_re_gen_1(info, true, opcode, size);
532
27.0k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
29.1k
{
536
29.1k
  cs_m68k_op* op0;
537
29.1k
  cs_m68k_op* op1;
538
29.1k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
29.1k
  op0 = &ext->operands[0];
541
29.1k
  op1 = &ext->operands[1];
542
543
29.1k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
29.1k
  if (isDreg) {
546
29.1k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
29.1k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
29.1k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
29.1k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
7.16k
{
556
7.16k
  cs_m68k_op* op0;
557
7.16k
  cs_m68k_op* op1;
558
7.16k
  cs_m68k_op* op2;
559
7.16k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
7.16k
  op0 = &ext->operands[0];
562
7.16k
  op1 = &ext->operands[1];
563
7.16k
  op2 = &ext->operands[2];
564
565
7.16k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
7.16k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
7.16k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
7.16k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
7.16k
  if (imm > 0) {
572
1.85k
    ext->op_count = 3;
573
1.85k
    op2->type = M68K_OP_IMM;
574
1.85k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.85k
    op2->imm = imm;
576
1.85k
  }
577
7.16k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
7.49k
{
581
7.49k
  cs_m68k_op* op0;
582
7.49k
  cs_m68k_op* op1;
583
7.49k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
7.49k
  op0 = &ext->operands[0];
586
7.49k
  op1 = &ext->operands[1];
587
588
7.49k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
7.49k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
7.49k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
7.49k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
7.49k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
33.2k
{
597
33.2k
  cs_m68k_op* op0;
598
33.2k
  cs_m68k_op* op1;
599
33.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
33.2k
  op0 = &ext->operands[0];
602
33.2k
  op1 = &ext->operands[1];
603
604
33.2k
  op0->type = M68K_OP_IMM;
605
33.2k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
33.2k
  op0->imm = imm;
607
608
33.2k
  get_ea_mode_op(info, op1, info->ir, size);
609
33.2k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
9.88k
{
613
9.88k
  cs_m68k_op* op0;
614
9.88k
  cs_m68k_op* op1;
615
9.88k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
9.88k
  op0 = &ext->operands[0];
618
9.88k
  op1 = &ext->operands[1];
619
620
9.88k
  op0->type = M68K_OP_IMM;
621
9.88k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
9.88k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
9.88k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
9.88k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
9.88k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
9.89k
{
630
9.89k
  cs_m68k_op* op0;
631
9.89k
  cs_m68k_op* op1;
632
9.89k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
9.89k
  op0 = &ext->operands[0];
635
9.89k
  op1 = &ext->operands[1];
636
637
9.89k
  op0->type = M68K_OP_IMM;
638
9.89k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
9.89k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
9.89k
  get_ea_mode_op(info, op1, info->ir, size);
642
9.89k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
5.63k
{
646
5.63k
  cs_m68k_op* op0;
647
5.63k
  cs_m68k_op* op1;
648
5.63k
  cs_m68k_op* op2;
649
5.63k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
5.63k
  op0 = &ext->operands[0];
652
5.63k
  op1 = &ext->operands[1];
653
5.63k
  op2 = &ext->operands[2];
654
655
5.63k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
5.63k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
5.63k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
5.63k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
5.63k
  if (imm > 0) {
662
1.70k
    ext->op_count = 3;
663
1.70k
    op2->type = M68K_OP_IMM;
664
1.70k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.70k
    op2->imm = imm;
666
1.70k
  }
667
5.63k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
21.3k
{
671
21.3k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
21.3k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
21.3k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
14.6k
{
677
14.6k
  cs_m68k_op* op0;
678
14.6k
  cs_m68k_op* op1;
679
14.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
14.6k
  op0 = &ext->operands[0];
682
14.6k
  op1 = &ext->operands[1];
683
684
14.6k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
14.6k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
14.6k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
14.6k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
36.4k
{
692
36.4k
  cs_m68k_op* op0;
693
36.4k
  cs_m68k_op* op1;
694
36.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
36.4k
  op0 = &ext->operands[0];
697
36.4k
  op1 = &ext->operands[1];
698
699
36.4k
  get_ea_mode_op(info, op0, info->ir, size);
700
36.4k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
36.4k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
1.27k
{
705
1.27k
  cs_m68k_op* op0;
706
1.27k
  cs_m68k_op* op1;
707
1.27k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
1.27k
  op0 = &ext->operands[0];
710
1.27k
  op1 = &ext->operands[1];
711
712
1.27k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
1.27k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
1.27k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
1.27k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
1.27k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.05k
{
721
1.05k
  cs_m68k_op* op0;
722
1.05k
  cs_m68k_op* op1;
723
1.05k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.05k
  op0 = &ext->operands[0];
726
1.05k
  op1 = &ext->operands[1];
727
728
1.05k
  op0->type = M68K_OP_IMM;
729
1.05k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.05k
  op0->imm = imm;
731
732
1.05k
  op1->address_mode = M68K_AM_NONE;
733
1.05k
  op1->reg = reg;
734
1.05k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
21.1k
{
738
21.1k
  cs_m68k_op* op;
739
21.1k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
21.1k
  op = &ext->operands[0];
742
743
21.1k
  op->type = M68K_OP_BR_DISP;
744
21.1k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
21.1k
  op->br_disp.disp = displacement;
746
21.1k
  op->br_disp.disp_size = size;
747
748
21.1k
  set_insn_group(info, M68K_GRP_JUMP);
749
21.1k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
21.1k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
4.94k
{
754
4.94k
  cs_m68k_op* op;
755
4.94k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
4.94k
  op = &ext->operands[0];
758
759
4.94k
  op->type = M68K_OP_IMM;
760
4.94k
  op->address_mode = M68K_AM_IMMEDIATE;
761
4.94k
  op->imm = immediate;
762
763
4.94k
  set_insn_group(info, M68K_GRP_JUMP);
764
4.94k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
14.1k
{
768
14.1k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
14.1k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
952
{
773
952
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
952
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
775
{
778
775
  cs_m68k_op* op0;
779
775
  cs_m68k_op* op1;
780
775
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
775
  op0 = &ext->operands[0];
783
775
  op1 = &ext->operands[1];
784
785
775
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
775
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
775
  op1->type = M68K_OP_BR_DISP;
789
775
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
775
  op1->br_disp.disp = displacement;
791
775
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
775
  set_insn_group(info, M68K_GRP_JUMP);
794
775
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
775
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
374
{
799
374
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
374
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
306
{
804
306
  cs_m68k_op* op0;
805
306
  cs_m68k_op* op1;
806
306
  cs_m68k_op* op2;
807
306
  uint32_t extension = read_imm_16(info);
808
306
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
306
  op0 = &ext->operands[0];
811
306
  op1 = &ext->operands[1];
812
306
  op2 = &ext->operands[2];
813
814
306
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
306
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
306
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
306
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
306
  get_ea_mode_op(info, op2, info->ir, size);
821
306
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
2.40k
{
825
2.40k
  uint8_t offset;
826
2.40k
  uint8_t width;
827
2.40k
  cs_m68k_op* op_ea;
828
2.40k
  cs_m68k_op* op1;
829
2.40k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
2.40k
  uint32_t extension = read_imm_16(info);
831
832
2.40k
  op_ea = &ext->operands[0];
833
2.40k
  op1 = &ext->operands[1];
834
835
2.40k
  if (BIT_B(extension))
836
1.08k
    offset = (extension >> 6) & 7;
837
1.32k
  else
838
1.32k
    offset = (extension >> 6) & 31;
839
840
2.40k
  if (BIT_5(extension))
841
1.50k
    width = extension & 7;
842
893
  else
843
893
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
2.40k
  if (has_d_arg) {
846
1.38k
    ext->op_count = 2;
847
1.38k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.38k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.38k
  }
850
851
2.40k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
2.40k
  op_ea->mem.bitfield = 1;
854
2.40k
  op_ea->mem.width = width;
855
2.40k
  op_ea->mem.offset = offset;
856
2.40k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
593
{
860
593
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
593
  cs_m68k_op* op;
862
863
593
  op = &ext->operands[0];
864
865
593
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
593
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
593
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.45k
{
871
1.45k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.45k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
12.9k
  for (v >>= 1; v; v >>= 1) {
875
11.5k
    r <<= 1;
876
11.5k
    r |= v & 1;
877
11.5k
    s--;
878
11.5k
  }
879
880
1.45k
  return r <<= s; // shift when v's highest bits are zero
881
1.45k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.56k
{
885
1.56k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.56k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
6.49k
  for (v >>= 1; v; v >>= 1) {
889
4.92k
    r <<= 1;
890
4.92k
    r |= v & 1;
891
4.92k
    s--;
892
4.92k
  }
893
894
1.56k
  return r <<= s; // shift when v's highest bits are zero
895
1.56k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
3.07k
{
900
3.07k
  cs_m68k_op* op0;
901
3.07k
  cs_m68k_op* op1;
902
3.07k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
3.07k
  op0 = &ext->operands[0];
905
3.07k
  op1 = &ext->operands[1];
906
907
3.07k
  op0->type = M68K_OP_REG_BITS;
908
3.07k
  op0->register_bits = read_imm_16(info);
909
910
3.07k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
3.07k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.45k
    op0->register_bits = reverse_bits(op0->register_bits);
914
3.07k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.47k
{
918
1.47k
  cs_m68k_op* op0;
919
1.47k
  cs_m68k_op* op1;
920
1.47k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.47k
  op0 = &ext->operands[0];
923
1.47k
  op1 = &ext->operands[1];
924
925
1.47k
  op1->type = M68K_OP_REG_BITS;
926
1.47k
  op1->register_bits = read_imm_16(info);
927
928
1.47k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.47k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
53.4k
{
933
53.4k
  cs_m68k_op* op;
934
53.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
53.4k
  MCInst_setOpcode(info->inst, opcode);
937
938
53.4k
  op = &ext->operands[0];
939
940
53.4k
  op->type = M68K_OP_IMM;
941
53.4k
  op->address_mode = M68K_AM_IMMEDIATE;
942
53.4k
  op->imm = data;
943
53.4k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
394
{
947
394
  build_imm(info, M68K_INS_ILLEGAL, data);
948
394
}
949
950
static void build_invalid(m68k_info *info, int data)
951
53.0k
{
952
53.0k
  build_imm(info, M68K_INS_INVALID, data);
953
53.0k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.85k
{
957
1.85k
  uint32_t word3;
958
1.85k
  uint32_t extension;
959
1.85k
  cs_m68k_op* op0;
960
1.85k
  cs_m68k_op* op1;
961
1.85k
  cs_m68k_op* op2;
962
1.85k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.85k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.85k
  word3 = peek_imm_32(info) & 0xffff;
967
1.85k
  if (!instruction_is_valid(info, word3))
968
469
    return;
969
970
1.39k
  op0 = &ext->operands[0];
971
1.39k
  op1 = &ext->operands[1];
972
1.39k
  op2 = &ext->operands[2];
973
974
1.39k
  extension = read_imm_32(info);
975
976
1.39k
  op0->address_mode = M68K_AM_NONE;
977
1.39k
  op0->type = M68K_OP_REG_PAIR;
978
1.39k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.39k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.39k
  op1->address_mode = M68K_AM_NONE;
982
1.39k
  op1->type = M68K_OP_REG_PAIR;
983
1.39k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.39k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.39k
  reg_0 = (extension >> 28) & 7;
987
1.39k
  reg_1 = (extension >> 12) & 7;
988
989
1.39k
  op2->address_mode = M68K_AM_NONE;
990
1.39k
  op2->type = M68K_OP_REG_PAIR;
991
1.39k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.39k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.39k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.29k
{
997
1.29k
  cs_m68k_op* op0;
998
1.29k
  cs_m68k_op* op1;
999
1.29k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.29k
  uint32_t extension = read_imm_16(info);
1002
1003
1.29k
  if (BIT_B(extension))
1004
484
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
808
  else
1006
808
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.29k
  op0 = &ext->operands[0];
1009
1.29k
  op1 = &ext->operands[1];
1010
1011
1.29k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.29k
  op1->address_mode = M68K_AM_NONE;
1014
1.29k
  op1->type = M68K_OP_REG;
1015
1.29k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.29k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.12k
{
1020
1.12k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.12k
  int i;
1022
1023
3.36k
  for (i = 0; i < 2; ++i) {
1024
2.24k
    cs_m68k_op* op = &ext->operands[i];
1025
2.24k
    const int d = data[i];
1026
2.24k
    const int m = modes[i];
1027
1028
2.24k
    op->type = M68K_OP_MEM;
1029
1030
2.24k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.24k
      op->address_mode = m;
1032
1.24k
      op->reg = M68K_REG_A0 + d;
1033
1.24k
    } else {
1034
998
      op->address_mode = m;
1035
998
      op->imm = d;
1036
998
    }
1037
2.24k
  }
1038
1.12k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
480
{
1042
480
  cs_m68k_op* op0;
1043
480
  cs_m68k_op* op1;
1044
480
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
480
  op0 = &ext->operands[0];
1047
480
  op1 = &ext->operands[1];
1048
1049
480
  op0->address_mode = M68K_AM_NONE;
1050
480
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
480
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
480
  op1->type = M68K_OP_IMM;
1054
480
  op1->imm = disp;
1055
480
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
2.83k
{
1059
2.83k
  cs_m68k_op* op0;
1060
2.83k
  cs_m68k_op* op1;
1061
2.83k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
2.83k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
762
    case 0:
1066
762
      d68000_invalid(info);
1067
762
      return;
1068
      // Line
1069
347
    case 1:
1070
347
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
347
      break;
1072
      // Page
1073
1.26k
    case 2:
1074
1.26k
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
1.26k
      break;
1076
      // All
1077
464
    case 3:
1078
464
      ext->op_count = 1;
1079
464
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
464
      break;
1081
2.83k
  }
1082
1083
2.07k
  op0 = &ext->operands[0];
1084
2.07k
  op1 = &ext->operands[1];
1085
1086
2.07k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
2.07k
  op0->type = M68K_OP_IMM;
1088
2.07k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
2.07k
  op1->type = M68K_OP_MEM;
1091
2.07k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
2.07k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
2.07k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
604
{
1097
604
  cs_m68k_op* op0;
1098
604
  cs_m68k_op* op1;
1099
604
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
604
  op0 = &ext->operands[0];
1102
604
  op1 = &ext->operands[1];
1103
1104
604
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
604
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
604
  op1->type = M68K_OP_MEM;
1108
604
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
604
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
604
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.08k
{
1114
2.08k
  cs_m68k_op* op0;
1115
2.08k
  cs_m68k_op* op1;
1116
2.08k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.08k
  op0 = &ext->operands[0];
1119
2.08k
  op1 = &ext->operands[1];
1120
1121
2.08k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.08k
  op0->type = M68K_OP_MEM;
1123
2.08k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.08k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.08k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.08k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
375
{
1131
375
  cs_m68k_op* op0;
1132
375
  cs_m68k_op* op1;
1133
375
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
375
  uint32_t extension = read_imm_16(info);
1135
1136
375
  op0 = &ext->operands[0];
1137
375
  op1 = &ext->operands[1];
1138
1139
375
  if (BIT_B(extension)) {
1140
187
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
187
    get_ea_mode_op(info, op1, info->ir, size);
1142
188
  } else {
1143
188
    get_ea_mode_op(info, op0, info->ir, size);
1144
188
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
188
  }
1146
375
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
29.1k
{
1150
29.1k
  build_er_gen_1(info, true, opcode, size);
1151
29.1k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
26.5k
{
1194
26.5k
  build_invalid(info, info->ir);
1195
26.5k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
394
{
1199
394
  build_illegal(info, info->ir);
1200
394
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
12.1k
{
1204
12.1k
  build_invalid(info, info->ir);
1205
12.1k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
14.3k
{
1209
14.3k
  build_invalid(info, info->ir);
1210
14.3k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
1.13k
{
1214
1.13k
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
1.13k
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
518
{
1219
518
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
518
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
514
{
1224
514
  build_er_1(info, M68K_INS_ADD, 1);
1225
514
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
551
{
1229
551
  build_er_1(info, M68K_INS_ADD, 2);
1230
551
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
626
{
1234
626
  build_er_1(info, M68K_INS_ADD, 4);
1235
626
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
640
{
1239
640
  build_re_1(info, M68K_INS_ADD, 1);
1240
640
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
641
{
1244
641
  build_re_1(info, M68K_INS_ADD, 2);
1245
641
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
375
{
1249
375
  build_re_1(info, M68K_INS_ADD, 4);
1250
375
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
3.99k
{
1254
3.99k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
3.99k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
3.16k
{
1259
3.16k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
3.16k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
1.20k
{
1264
1.20k
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
1.20k
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
279
{
1269
279
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
279
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
120
{
1274
120
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
120
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.00k
{
1279
1.00k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.00k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
2.88k
{
1284
2.88k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
2.88k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
979
{
1289
979
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
979
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
1.04k
{
1294
1.04k
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
1.04k
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
207
{
1299
207
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
207
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
397
{
1304
397
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
397
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
508
{
1309
508
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
508
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
401
{
1314
401
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
401
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
451
{
1319
451
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
451
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
782
{
1324
782
  build_er_1(info, M68K_INS_AND, 1);
1325
782
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
1.12k
{
1329
1.12k
  build_er_1(info, M68K_INS_AND, 2);
1330
1.12k
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
475
{
1334
475
  build_er_1(info, M68K_INS_AND, 4);
1335
475
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
316
{
1339
316
  build_re_1(info, M68K_INS_AND, 1);
1340
316
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
753
{
1344
753
  build_re_1(info, M68K_INS_AND, 2);
1345
753
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
137
{
1349
137
  build_re_1(info, M68K_INS_AND, 4);
1350
137
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
2.28k
{
1354
2.28k
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
2.28k
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
508
{
1359
508
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
508
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
415
{
1364
415
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
415
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
53
{
1369
53
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
53
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
146
{
1374
146
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
146
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.14k
{
1379
1.14k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.14k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
819
{
1384
819
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
819
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
250
{
1389
250
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
250
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
452
{
1394
452
  build_r(info, M68K_INS_ASR, 1);
1395
452
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
176
{
1399
176
  build_r(info, M68K_INS_ASR, 2);
1400
176
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
345
{
1404
345
  build_r(info, M68K_INS_ASR, 4);
1405
345
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
933
{
1409
933
  build_ea(info, M68K_INS_ASR, 2);
1410
933
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
908
{
1414
908
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
908
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
559
{
1419
559
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
559
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
434
{
1424
434
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
434
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
557
{
1429
557
  build_r(info, M68K_INS_ASL, 1);
1430
557
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
226
{
1434
226
  build_r(info, M68K_INS_ASL, 2);
1435
226
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
543
{
1439
543
  build_r(info, M68K_INS_ASL, 4);
1440
543
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
631
{
1444
631
  build_ea(info, M68K_INS_ASL, 2);
1445
631
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
12.6k
{
1449
12.6k
  build_bcc(info, 1, make_int_8(info->ir));
1450
12.6k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.08k
{
1454
1.08k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.08k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
506
{
1459
506
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
369
  build_bcc(info, 4, read_imm_32(info));
1461
369
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.84k
{
1465
1.84k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.84k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
88
{
1470
88
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
88
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.39k
{
1475
1.39k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.39k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
85
{
1480
85
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
85
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
4.05k
{
1485
4.05k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
2.44k
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
2.44k
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
427
{
1491
427
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
338
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
338
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
680
{
1498
680
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
371
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
371
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
639
{
1504
639
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
487
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
487
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
453
{
1510
453
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
378
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
378
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
566
{
1516
566
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
140
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
140
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
618
{
1522
618
  cs_m68k* ext = &info->extension;
1523
618
  cs_m68k_op temp;
1524
1525
618
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
381
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
381
  temp = ext->operands[0];
1531
381
  ext->operands[0] = ext->operands[1];
1532
381
  ext->operands[1] = temp;
1533
381
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
156
{
1537
156
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
108
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
108
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
199
{
1543
199
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
199
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
4.15k
{
1548
4.15k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
4.15k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
361
{
1553
361
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
361
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
361
{
1558
361
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
240
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
240
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
3.56k
{
1564
3.56k
  build_re_1(info, M68K_INS_BSET, 1);
1565
3.56k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
208
{
1569
208
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
208
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
1.84k
{
1574
1.84k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
1.84k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
359
{
1579
359
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
359
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
183
{
1584
183
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
65
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
65
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
6.53k
{
1590
6.53k
  build_re_1(info, M68K_INS_BTST, 4);
1591
6.53k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
185
{
1595
185
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
185
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
166
{
1600
166
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
244
{
1606
244
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
36
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
36
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
388
{
1612
388
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
209
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
209
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
179
{
1618
179
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
61
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
61
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
717
{
1624
717
  build_cas2(info, 2);
1625
717
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
1.14k
{
1629
1.14k
  build_cas2(info, 4);
1630
1.14k
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
746
{
1634
746
  build_er_1(info, M68K_INS_CHK, 2);
1635
746
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.42k
{
1639
1.42k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
972
  build_er_1(info, M68K_INS_CHK, 4);
1641
972
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
531
{
1645
531
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
405
  build_chk2_cmp2(info, 1);
1647
405
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
271
{
1651
271
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
238
  build_chk2_cmp2(info, 2);
1653
238
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
767
{
1657
767
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
649
  build_chk2_cmp2(info, 4);
1659
649
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
1.45k
{
1663
1.45k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
1.10k
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
1.10k
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
317
{
1669
317
  build_ea(info, M68K_INS_CLR, 1);
1670
317
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
615
{
1674
615
  build_ea(info, M68K_INS_CLR, 2);
1675
615
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
269
{
1679
269
  build_ea(info, M68K_INS_CLR, 4);
1680
269
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
980
{
1684
980
  build_er_1(info, M68K_INS_CMP, 1);
1685
980
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
831
{
1689
831
  build_er_1(info, M68K_INS_CMP, 2);
1690
831
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
3.18k
{
1694
3.18k
  build_er_1(info, M68K_INS_CMP, 4);
1695
3.18k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
951
{
1699
951
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
951
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
424
{
1704
424
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
424
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
202
{
1709
202
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
202
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
365
{
1714
365
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
33
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
33
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
322
{
1720
322
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
101
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
101
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
350
{
1726
350
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
350
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
213
{
1731
213
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
142
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
142
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
496
{
1737
496
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
418
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
418
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
345
{
1743
345
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
345
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
56
{
1748
56
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
14
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
14
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
208
{
1754
208
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
149
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
149
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
319
{
1760
319
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
319
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
658
{
1765
658
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
658
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
297
{
1770
297
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
297
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
5.50k
{
1775
5.50k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
5.50k
  op->type = M68K_OP_BR_DISP;
1777
5.50k
  op->br_disp.disp = displacement;
1778
5.50k
  op->br_disp.disp_size = size;
1779
5.50k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
2.64k
{
1783
2.64k
  cs_m68k_op* op0;
1784
2.64k
  cs_m68k* ext;
1785
2.64k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.78k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
234
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
234
    info->pc += 2;
1791
234
    return;
1792
234
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.54k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.54k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.54k
  op0 = &ext->operands[0];
1799
1800
1.54k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.54k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.54k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.54k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
4.05k
{
1808
4.05k
  cs_m68k* ext;
1809
4.05k
  cs_m68k_op* op0;
1810
1811
4.05k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
2.35k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
2.35k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
2.35k
  op0 = &ext->operands[0];
1818
1819
2.35k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
2.35k
  set_insn_group(info, M68K_GRP_JUMP);
1822
2.35k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
2.35k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
2.40k
{
1827
2.40k
  cs_m68k* ext;
1828
2.40k
  cs_m68k_op* op0;
1829
2.40k
  cs_m68k_op* op1;
1830
2.40k
  uint32_t ext1, ext2;
1831
1832
2.40k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.61k
  ext1 = read_imm_16(info);
1835
1.61k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.61k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.61k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.61k
  op0 = &ext->operands[0];
1842
1.61k
  op1 = &ext->operands[1];
1843
1844
1.61k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.61k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.61k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.61k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.61k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.67k
{
1854
1.67k
  cs_m68k_op* special;
1855
1.67k
  cs_m68k_op* op_ea;
1856
1857
1.67k
  int regsel = (extension >> 10) & 0x7;
1858
1.67k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.67k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.67k
  special = &ext->operands[0];
1863
1.67k
  op_ea = &ext->operands[1];
1864
1865
1.67k
  if (!dir) {
1866
894
    cs_m68k_op* t = special;
1867
894
    special = op_ea;
1868
894
    op_ea = t;
1869
894
  }
1870
1871
1.67k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.67k
  if (regsel & 4)
1874
538
    special->reg = M68K_REG_FPCR;
1875
1.14k
  else if (regsel & 2)
1876
281
    special->reg = M68K_REG_FPSR;
1877
859
  else if (regsel & 1)
1878
269
    special->reg = M68K_REG_FPIAR;
1879
1.67k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
3.72k
{
1883
3.72k
  cs_m68k_op* op_reglist;
1884
3.72k
  cs_m68k_op* op_ea;
1885
3.72k
  int dir = (extension >> 13) & 0x1;
1886
3.72k
  int mode = (extension >> 11) & 0x3;
1887
3.72k
  uint32_t reglist = extension & 0xff;
1888
3.72k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
3.72k
  op_reglist = &ext->operands[0];
1891
3.72k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
3.72k
  if (!dir) {
1896
623
    cs_m68k_op* t = op_reglist;
1897
623
    op_reglist = op_ea;
1898
623
    op_ea = t;
1899
623
  }
1900
1901
3.72k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
3.72k
  switch (mode) {
1904
505
    case 1 : // Dynamic list in dn register
1905
505
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
505
      break;
1907
1908
980
    case 0 :
1909
980
      op_reglist->address_mode = M68K_AM_NONE;
1910
980
      op_reglist->type = M68K_OP_REG_BITS;
1911
980
      op_reglist->register_bits = reglist << 16;
1912
980
      break;
1913
1914
1.56k
    case 2 : // Static list
1915
1.56k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.56k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.56k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.56k
      break;
1919
3.72k
  }
1920
3.72k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
18.8k
{
1924
18.8k
  cs_m68k *ext;
1925
18.8k
  cs_m68k_op* op0;
1926
18.8k
  cs_m68k_op* op1;
1927
18.8k
  bool supports_single_op;
1928
18.8k
  uint32_t next;
1929
18.8k
  int rm, src, dst, opmode;
1930
1931
1932
18.8k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
17.8k
  supports_single_op = true;
1935
1936
17.8k
  next = read_imm_16(info);
1937
1938
17.8k
  rm = (next >> 14) & 0x1;
1939
17.8k
  src = (next >> 10) & 0x7;
1940
17.8k
  dst = (next >> 7) & 0x7;
1941
17.8k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
17.8k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
53
    cs_m68k_op* op0;
1947
53
    cs_m68k_op* op1;
1948
53
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
53
    op0 = &ext->operands[0];
1951
53
    op1 = &ext->operands[1];
1952
1953
53
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
53
    op0->type = M68K_OP_IMM;
1955
53
    op0->imm = next & 0x3f;
1956
1957
53
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
53
    return;
1960
53
  }
1961
1962
  // deal with extended move stuff
1963
1964
17.7k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
894
    case 0x4: // FMOVEM ea, FPCR
1967
1.67k
    case 0x5: // FMOVEM FPCR, ea
1968
1.67k
      fmove_fpcr(info, next);
1969
1.67k
      return;
1970
1971
    // fmovem list
1972
623
    case 0x6:
1973
3.72k
    case 0x7:
1974
3.72k
      fmovem(info, next);
1975
3.72k
      return;
1976
17.7k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
12.3k
  if ((next >> 6) & 1)
1981
5.97k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
12.3k
  switch (opmode) {
1986
711
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
928
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
117
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
235
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
83
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
117
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
313
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
295
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
289
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
76
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
99
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
245
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
359
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
487
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
469
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
160
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
378
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
181
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
148
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
70
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
599
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
72
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
180
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
116
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
496
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
167
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
502
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
846
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
202
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
550
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
518
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
74
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
173
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
28
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
228
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
283
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
228
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.36k
    default:
2024
1.36k
      break;
2025
12.3k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
12.3k
  if ((next >> 6) & 1) {
2032
5.97k
    if ((next >> 2) & 1)
2033
1.90k
      info->inst->Opcode += 2;
2034
4.06k
    else
2035
4.06k
      info->inst->Opcode += 1;
2036
5.97k
  }
2037
2038
12.3k
  ext = &info->extension;
2039
2040
12.3k
  ext->op_count = 2;
2041
12.3k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
12.3k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
12.3k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
115
    op0 = &ext->operands[1];
2047
115
    op1 = &ext->operands[0];
2048
12.2k
  } else {
2049
12.2k
    op0 = &ext->operands[0];
2050
12.2k
    op1 = &ext->operands[1];
2051
12.2k
  }
2052
2053
12.3k
  if (rm == 0 && supports_single_op && src == dst) {
2054
793
    ext->op_count = 1;
2055
793
    op0->reg = M68K_REG_FP0 + dst;
2056
793
    return;
2057
793
  }
2058
2059
11.5k
  if (rm == 1) {
2060
5.86k
    switch (src) {
2061
1.90k
      case 0x00 :
2062
1.90k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.90k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.90k
        break;
2065
2066
323
      case 0x06 :
2067
323
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
323
        get_ea_mode_op(info, op0, info->ir, 1);
2069
323
        break;
2070
2071
1.03k
      case 0x04 :
2072
1.03k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.03k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.03k
        break;
2075
2076
926
      case 0x01 :
2077
926
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
926
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
926
        get_ea_mode_op(info, op0, info->ir, 4);
2080
926
        op0->type = M68K_OP_FP_SINGLE;
2081
926
        break;
2082
2083
963
      case 0x05:
2084
963
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
963
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
963
        get_ea_mode_op(info, op0, info->ir, 8);
2087
963
        op0->type = M68K_OP_FP_DOUBLE;
2088
963
        break;
2089
2090
723
      default :
2091
723
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
723
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
723
        break;
2094
5.86k
    }
2095
5.86k
  } else {
2096
5.72k
    op0->reg = M68K_REG_FP0 + src;
2097
5.72k
  }
2098
2099
11.5k
  op1->reg = M68K_REG_FP0 + dst;
2100
11.5k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.85k
{
2104
1.85k
  cs_m68k* ext;
2105
1.85k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
1.02k
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
1.02k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
1.02k
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.08k
{
2113
1.08k
  cs_m68k* ext;
2114
2115
1.08k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
777
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
777
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
777
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.77k
{
2123
1.77k
  cs_m68k* ext;
2124
2125
1.77k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
820
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
820
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
820
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
820
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
650
{
2136
650
  uint32_t extension1;
2137
650
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
522
  extension1 = read_imm_16(info);
2140
2141
522
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
522
  info->inst->Opcode += (extension1 & 0x2f);
2145
522
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
578
{
2149
578
  uint32_t extension1, extension2;
2150
578
  cs_m68k_op* op0;
2151
578
  cs_m68k* ext;
2152
2153
578
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
165
  extension1 = read_imm_16(info);
2156
165
  extension2 = read_imm_16(info);
2157
2158
165
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
165
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
165
  op0 = &ext->operands[0];
2164
2165
165
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
165
  op0->type = M68K_OP_IMM;
2167
165
  op0->imm = extension2;
2168
165
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
210
{
2172
210
  uint32_t extension1, extension2;
2173
210
  cs_m68k* ext;
2174
210
  cs_m68k_op* op0;
2175
2176
210
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
103
  extension1 = read_imm_16(info);
2179
103
  extension2 = read_imm_32(info);
2180
2181
103
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
103
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
103
  op0 = &ext->operands[0];
2187
2188
103
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
103
  op0->type = M68K_OP_IMM;
2190
103
  op0->imm = extension2;
2191
103
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
2.20k
{
2195
2.20k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.72k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.72k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
401
{
2201
401
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
401
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
374
{
2206
374
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
374
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.77k
{
2211
1.77k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.77k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
875
{
2216
875
  build_er_1(info, M68K_INS_DIVU, 2);
2217
875
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
788
{
2221
788
  uint32_t extension, insn_signed;
2222
788
  cs_m68k* ext;
2223
788
  cs_m68k_op* op0;
2224
788
  cs_m68k_op* op1;
2225
788
  uint32_t reg_0, reg_1;
2226
2227
788
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
549
  extension = read_imm_16(info);
2230
549
  insn_signed = 0;
2231
2232
549
  if (BIT_B((extension)))
2233
112
    insn_signed = 1;
2234
2235
549
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
549
  op0 = &ext->operands[0];
2238
549
  op1 = &ext->operands[1];
2239
2240
549
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
549
  reg_0 = extension & 7;
2243
549
  reg_1 = (extension >> 12) & 7;
2244
2245
549
  op1->address_mode = M68K_AM_NONE;
2246
549
  op1->type = M68K_OP_REG_PAIR;
2247
549
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
549
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
549
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
202
    op1->type = M68K_OP_REG;
2252
202
    op1->reg = M68K_REG_D0 + reg_1;
2253
202
  }
2254
549
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
870
{
2258
870
  build_re_1(info, M68K_INS_EOR, 1);
2259
870
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
399
{
2263
399
  build_re_1(info, M68K_INS_EOR, 2);
2264
399
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
2.36k
{
2268
2.36k
  build_re_1(info, M68K_INS_EOR, 4);
2269
2.36k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
235
{
2273
235
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
235
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
369
{
2278
369
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
369
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
683
{
2283
683
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
683
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
51
{
2288
51
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
51
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
41
{
2293
41
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
41
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
179
{
2298
179
  build_r(info, M68K_INS_EXG, 4);
2299
179
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
423
{
2303
423
  cs_m68k_op* op0;
2304
423
  cs_m68k_op* op1;
2305
423
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
423
  op0 = &ext->operands[0];
2308
423
  op1 = &ext->operands[1];
2309
2310
423
  op0->address_mode = M68K_AM_NONE;
2311
423
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
423
  op1->address_mode = M68K_AM_NONE;
2314
423
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
423
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
165
{
2319
165
  cs_m68k_op* op0;
2320
165
  cs_m68k_op* op1;
2321
165
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
165
  op0 = &ext->operands[0];
2324
165
  op1 = &ext->operands[1];
2325
2326
165
  op0->address_mode = M68K_AM_NONE;
2327
165
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
165
  op1->address_mode = M68K_AM_NONE;
2330
165
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
165
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
306
{
2335
306
  build_d(info, M68K_INS_EXT, 2);
2336
306
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
99
{
2340
99
  build_d(info, M68K_INS_EXT, 4);
2341
99
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
234
{
2345
234
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
141
  build_d(info, M68K_INS_EXTB, 4);
2347
141
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
449
{
2351
449
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
449
  set_insn_group(info, M68K_GRP_JUMP);
2353
449
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
449
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
285
{
2358
285
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
285
  set_insn_group(info, M68K_GRP_JUMP);
2360
285
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
285
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
1.32k
{
2365
1.32k
  build_ea_a(info, M68K_INS_LEA, 4);
2366
1.32k
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
112
{
2370
112
  build_link(info, read_imm_16(info), 2);
2371
112
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
454
{
2375
454
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
368
  build_link(info, read_imm_32(info), 4);
2377
368
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
768
{
2381
768
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
768
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
313
{
2386
313
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
313
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
88
{
2391
88
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
88
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
339
{
2396
339
  build_r(info, M68K_INS_LSR, 1);
2397
339
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
141
{
2401
141
  build_r(info, M68K_INS_LSR, 2);
2402
141
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
402
{
2406
402
  build_r(info, M68K_INS_LSR, 4);
2407
402
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
3.44k
{
2411
3.44k
  build_ea(info, M68K_INS_LSR, 2);
2412
3.44k
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
550
{
2416
550
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
550
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
161
{
2421
161
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
161
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
436
{
2426
436
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
436
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
597
{
2431
597
  build_r(info, M68K_INS_LSL, 1);
2432
597
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
128
{
2436
128
  build_r(info, M68K_INS_LSL, 2);
2437
128
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
285
{
2441
285
  build_r(info, M68K_INS_LSL, 4);
2442
285
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
649
{
2446
649
  build_ea(info, M68K_INS_LSL, 2);
2447
649
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
8.84k
{
2451
8.84k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
8.84k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
10.0k
{
2456
10.0k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
10.0k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
17.4k
{
2461
17.4k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
17.4k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
1.84k
{
2466
1.84k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
1.84k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
1.59k
{
2471
1.59k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
1.59k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
666
{
2476
666
  cs_m68k_op* op0;
2477
666
  cs_m68k_op* op1;
2478
666
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
666
  op0 = &ext->operands[0];
2481
666
  op1 = &ext->operands[1];
2482
2483
666
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
666
  op1->address_mode = M68K_AM_NONE;
2486
666
  op1->reg = M68K_REG_CCR;
2487
666
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
846
{
2491
846
  cs_m68k_op* op0;
2492
846
  cs_m68k_op* op1;
2493
846
  cs_m68k* ext;
2494
2495
846
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
178
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
178
  op0 = &ext->operands[0];
2500
178
  op1 = &ext->operands[1];
2501
2502
178
  op0->address_mode = M68K_AM_NONE;
2503
178
  op0->reg = M68K_REG_CCR;
2504
2505
178
  get_ea_mode_op(info, op1, info->ir, 1);
2506
178
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
656
{
2510
656
  cs_m68k_op* op0;
2511
656
  cs_m68k_op* op1;
2512
656
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
656
  op0 = &ext->operands[0];
2515
656
  op1 = &ext->operands[1];
2516
2517
656
  op0->address_mode = M68K_AM_NONE;
2518
656
  op0->reg = M68K_REG_SR;
2519
2520
656
  get_ea_mode_op(info, op1, info->ir, 2);
2521
656
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
272
{
2525
272
  cs_m68k_op* op0;
2526
272
  cs_m68k_op* op1;
2527
272
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
272
  op0 = &ext->operands[0];
2530
272
  op1 = &ext->operands[1];
2531
2532
272
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
272
  op1->address_mode = M68K_AM_NONE;
2535
272
  op1->reg = M68K_REG_SR;
2536
272
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
108
{
2540
108
  cs_m68k_op* op0;
2541
108
  cs_m68k_op* op1;
2542
108
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
108
  op0 = &ext->operands[0];
2545
108
  op1 = &ext->operands[1];
2546
2547
108
  op0->address_mode = M68K_AM_NONE;
2548
108
  op0->reg = M68K_REG_USP;
2549
2550
108
  op1->address_mode = M68K_AM_NONE;
2551
108
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
108
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
200
{
2556
200
  cs_m68k_op* op0;
2557
200
  cs_m68k_op* op1;
2558
200
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
200
  op0 = &ext->operands[0];
2561
200
  op1 = &ext->operands[1];
2562
2563
200
  op0->address_mode = M68K_AM_NONE;
2564
200
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
200
  op1->address_mode = M68K_AM_NONE;
2567
200
  op1->reg = M68K_REG_USP;
2568
200
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
4.26k
{
2572
4.26k
  uint32_t extension;
2573
4.26k
  m68k_reg reg;
2574
4.26k
  cs_m68k* ext;
2575
4.26k
  cs_m68k_op* op0;
2576
4.26k
  cs_m68k_op* op1;
2577
2578
2579
4.26k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
3.79k
  extension = read_imm_16(info);
2582
3.79k
  reg = M68K_REG_INVALID;
2583
2584
3.79k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
3.79k
  op0 = &ext->operands[0];
2587
3.79k
  op1 = &ext->operands[1];
2588
2589
3.79k
  switch (extension & 0xfff) {
2590
102
    case 0x000: reg = M68K_REG_SFC; break;
2591
146
    case 0x001: reg = M68K_REG_DFC; break;
2592
115
    case 0x800: reg = M68K_REG_USP; break;
2593
100
    case 0x801: reg = M68K_REG_VBR; break;
2594
221
    case 0x002: reg = M68K_REG_CACR; break;
2595
531
    case 0x802: reg = M68K_REG_CAAR; break;
2596
272
    case 0x803: reg = M68K_REG_MSP; break;
2597
83
    case 0x804: reg = M68K_REG_ISP; break;
2598
25
    case 0x003: reg = M68K_REG_TC; break;
2599
121
    case 0x004: reg = M68K_REG_ITT0; break;
2600
311
    case 0x005: reg = M68K_REG_ITT1; break;
2601
105
    case 0x006: reg = M68K_REG_DTT0; break;
2602
277
    case 0x007: reg = M68K_REG_DTT1; break;
2603
90
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
278
    case 0x806: reg = M68K_REG_URP; break;
2605
127
    case 0x807: reg = M68K_REG_SRP; break;
2606
3.79k
  }
2607
2608
3.79k
  if (BIT_0(info->ir)) {
2609
971
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
971
    op1->reg = reg;
2611
2.82k
  } else {
2612
2.82k
    op0->reg = reg;
2613
2.82k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.82k
  }
2615
3.79k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.26k
{
2619
1.26k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.26k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
190
{
2624
190
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
190
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
834
{
2629
834
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
834
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
636
{
2634
636
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
636
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
412
{
2639
412
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
412
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
1.20k
{
2644
1.20k
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
1.20k
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
210
{
2649
210
  build_movep_re(info, 2);
2650
210
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
394
{
2654
394
  build_movep_re(info, 4);
2655
394
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
837
{
2659
837
  build_movep_er(info, 2);
2660
837
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
1.24k
{
2664
1.24k
  build_movep_er(info, 4);
2665
1.24k
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
219
{
2669
219
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
183
  build_moves(info, 1);
2671
183
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
142
{
2675
  //uint32_t extension;
2676
142
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
54
  build_moves(info, 2);
2678
54
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
222
{
2682
222
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
138
  build_moves(info, 4);
2684
138
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
9.01k
{
2688
9.01k
  cs_m68k_op* op0;
2689
9.01k
  cs_m68k_op* op1;
2690
2691
9.01k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
9.01k
  op0 = &ext->operands[0];
2694
9.01k
  op1 = &ext->operands[1];
2695
2696
9.01k
  op0->type = M68K_OP_IMM;
2697
9.01k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
9.01k
  op0->imm = (info->ir & 0xff);
2699
2700
9.01k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
9.01k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
9.01k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
270
{
2706
270
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
270
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
270
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
122
  build_move16(info, data, modes);
2712
122
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
564
{
2716
564
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
564
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
564
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
199
  build_move16(info, data, modes);
2722
199
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
641
{
2726
641
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
641
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
641
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
371
  build_move16(info, data, modes);
2732
371
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
217
{
2736
217
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
217
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
217
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
119
  build_move16(info, data, modes);
2742
119
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
439
{
2746
439
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
439
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
439
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
309
  build_move16(info, data, modes);
2752
309
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.63k
{
2756
1.63k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.63k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
2.24k
{
2761
2.24k
  build_er_1(info, M68K_INS_MULU, 2);
2762
2.24k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
945
{
2766
945
  uint32_t extension, insn_signed;
2767
945
  cs_m68k* ext;
2768
945
  cs_m68k_op* op0;
2769
945
  cs_m68k_op* op1;
2770
945
  uint32_t reg_0, reg_1;
2771
2772
945
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
686
  extension = read_imm_16(info);
2775
686
  insn_signed = 0;
2776
2777
686
  if (BIT_B((extension)))
2778
336
    insn_signed = 1;
2779
2780
686
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
686
  op0 = &ext->operands[0];
2783
686
  op1 = &ext->operands[1];
2784
2785
686
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
686
  reg_0 = extension & 7;
2788
686
  reg_1 = (extension >> 12) & 7;
2789
2790
686
  op1->address_mode = M68K_AM_NONE;
2791
686
  op1->type = M68K_OP_REG_PAIR;
2792
686
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
686
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
686
  if (!BIT_A(extension)) {
2796
111
    op1->type = M68K_OP_REG;
2797
111
    op1->reg = M68K_REG_D0 + reg_1;
2798
111
  }
2799
686
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
635
{
2803
635
  build_ea(info, M68K_INS_NBCD, 1);
2804
635
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
493
{
2808
493
  build_ea(info, M68K_INS_NEG, 1);
2809
493
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
1.38k
{
2813
1.38k
  build_ea(info, M68K_INS_NEG, 2);
2814
1.38k
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
132
{
2818
132
  build_ea(info, M68K_INS_NEG, 4);
2819
132
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
474
{
2823
474
  build_ea(info, M68K_INS_NEGX, 1);
2824
474
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
1.07k
{
2828
1.07k
  build_ea(info, M68K_INS_NEGX, 2);
2829
1.07k
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
316
{
2833
316
  build_ea(info, M68K_INS_NEGX, 4);
2834
316
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
57
{
2838
57
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
57
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
367
{
2843
367
  build_ea(info, M68K_INS_NOT, 1);
2844
367
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
657
{
2848
657
  build_ea(info, M68K_INS_NOT, 2);
2849
657
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
416
{
2853
416
  build_ea(info, M68K_INS_NOT, 4);
2854
416
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.04k
{
2858
1.04k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.04k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
672
{
2863
672
  build_er_1(info, M68K_INS_OR, 2);
2864
672
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
2.59k
{
2868
2.59k
  build_er_1(info, M68K_INS_OR, 4);
2869
2.59k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
561
{
2873
561
  build_re_1(info, M68K_INS_OR, 1);
2874
561
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
879
{
2878
879
  build_re_1(info, M68K_INS_OR, 2);
2879
879
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
772
{
2883
772
  build_re_1(info, M68K_INS_OR, 4);
2884
772
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
19.4k
{
2888
19.4k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
19.4k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.91k
{
2893
1.91k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.91k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.68k
{
2898
1.68k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.68k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
309
{
2903
309
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
309
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
450
{
2908
450
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
450
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
1.01k
{
2913
1.01k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
659
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
659
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.35k
{
2919
1.35k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
748
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
748
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
264
{
2925
264
  build_ea(info, M68K_INS_PEA, 4);
2926
264
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
526
{
2930
526
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
526
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
311
{
2935
311
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
311
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
584
{
2940
584
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
584
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
231
{
2945
231
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
231
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
518
{
2950
518
  build_r(info, M68K_INS_ROR, 1);
2951
518
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
157
{
2955
157
  build_r(info, M68K_INS_ROR, 2);
2956
157
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
445
{
2960
445
  build_r(info, M68K_INS_ROR, 4);
2961
445
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
541
{
2965
541
  build_ea(info, M68K_INS_ROR, 2);
2966
541
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
573
{
2970
573
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
573
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
164
{
2975
164
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
164
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
275
{
2980
275
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
275
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
209
{
2985
209
  build_r(info, M68K_INS_ROL, 1);
2986
209
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
143
{
2990
143
  build_r(info, M68K_INS_ROL, 2);
2991
143
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
162
{
2995
162
  build_r(info, M68K_INS_ROL, 4);
2996
162
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
1.20k
{
3000
1.20k
  build_ea(info, M68K_INS_ROL, 2);
3001
1.20k
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
129
{
3005
129
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
129
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
273
{
3010
273
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
273
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
63
{
3015
63
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
63
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
194
{
3020
194
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
194
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
119
{
3025
119
  build_r(info, M68K_INS_ROXR, 2);
3026
119
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
137
{
3030
137
  build_r(info, M68K_INS_ROXR, 4);
3031
137
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
601
{
3035
601
  build_ea(info, M68K_INS_ROXR, 2);
3036
601
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
221
{
3040
221
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
221
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
366
{
3045
366
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
366
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
69
{
3050
69
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
69
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
263
{
3055
263
  build_r(info, M68K_INS_ROXL, 1);
3056
263
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
238
{
3060
238
  build_r(info, M68K_INS_ROXL, 2);
3061
238
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
729
{
3065
729
  build_r(info, M68K_INS_ROXL, 4);
3066
729
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
1.00k
{
3070
1.00k
  build_ea(info, M68K_INS_ROXL, 2);
3071
1.00k
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
130
{
3075
130
  set_insn_group(info, M68K_GRP_RET);
3076
130
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
107
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
107
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
97
{
3082
97
  set_insn_group(info, M68K_GRP_IRET);
3083
97
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
97
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
163
{
3088
163
  cs_m68k* ext;
3089
163
  cs_m68k_op* op;
3090
3091
163
  set_insn_group(info, M68K_GRP_RET);
3092
3093
163
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
67
{
3112
67
  set_insn_group(info, M68K_GRP_RET);
3113
67
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
67
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
249
{
3118
249
  set_insn_group(info, M68K_GRP_RET);
3119
249
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
249
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
585
{
3124
585
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
585
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
528
{
3129
528
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
528
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
2.48k
{
3134
2.48k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
2.48k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
2.48k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
48
{
3140
48
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
48
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
997
{
3145
997
  build_er_1(info, M68K_INS_SUB, 1);
3146
997
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
2.27k
{
3150
2.27k
  build_er_1(info, M68K_INS_SUB, 2);
3151
2.27k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
4.24k
{
3155
4.24k
  build_er_1(info, M68K_INS_SUB, 4);
3156
4.24k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
723
{
3160
723
  build_re_1(info, M68K_INS_SUB, 1);
3161
723
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
800
{
3165
800
  build_re_1(info, M68K_INS_SUB, 2);
3166
800
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
3.48k
{
3170
3.48k
  build_re_1(info, M68K_INS_SUB, 4);
3171
3.48k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
736
{
3175
736
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
736
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
580
{
3180
580
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
580
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
1.00k
{
3185
1.00k
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
1.00k
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
471
{
3190
471
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
471
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
329
{
3195
329
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
329
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.07k
{
3200
1.07k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.07k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
2.99k
{
3205
2.99k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
2.99k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
964
{
3210
964
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
964
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
963
{
3215
963
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
963
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
105
{
3220
105
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
105
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
467
{
3225
467
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
467
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
718
{
3230
718
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
718
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
444
{
3235
444
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
444
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
348
{
3240
348
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
348
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
47
{
3245
47
  build_d(info, M68K_INS_SWAP, 0);
3246
47
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
271
{
3250
271
  build_ea(info, M68K_INS_TAS, 1);
3251
271
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.39k
{
3255
1.39k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.39k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
549
{
3260
549
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
340
  build_trap(info, 0, 0);
3262
3263
340
  info->extension.op_count = 0;
3264
340
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
448
{
3268
448
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
339
  build_trap(info, 2, read_imm_16(info));
3270
339
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
574
{
3274
574
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
273
  build_trap(info, 4, read_imm_32(info));
3276
273
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
157
{
3280
157
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
157
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
390
{
3285
390
  build_ea(info, M68K_INS_TST, 1);
3286
390
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
221
{
3290
221
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
122
  build_ea(info, M68K_INS_TST, 1);
3292
122
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
318
{
3296
318
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
266
  build_ea(info, M68K_INS_TST, 1);
3298
266
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
677
{
3302
677
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
273
  build_ea(info, M68K_INS_TST, 1);
3304
273
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
414
{
3308
414
  build_ea(info, M68K_INS_TST, 2);
3309
414
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
2.40k
{
3313
2.40k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
891
  build_ea(info, M68K_INS_TST, 2);
3315
891
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
1.35k
{
3319
1.35k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
705
  build_ea(info, M68K_INS_TST, 2);
3321
705
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
192
{
3325
192
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
77
  build_ea(info, M68K_INS_TST, 2);
3327
77
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
569
{
3331
569
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
445
  build_ea(info, M68K_INS_TST, 2);
3333
445
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
404
{
3337
404
  build_ea(info, M68K_INS_TST, 4);
3338
404
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
896
{
3342
896
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
350
  build_ea(info, M68K_INS_TST, 4);
3344
350
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
260
{
3348
260
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
169
  build_ea(info, M68K_INS_TST, 4);
3350
169
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
289
{
3354
289
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
118
  build_ea(info, M68K_INS_TST, 4);
3356
118
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
240
{
3360
240
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
38
  build_ea(info, M68K_INS_TST, 4);
3362
38
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
74
{
3366
74
  cs_m68k_op* op;
3367
74
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
74
  op = &ext->operands[0];
3370
3371
74
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
74
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
74
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
2.69k
{
3377
2.69k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.60k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.60k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.62k
{
3383
1.62k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
966
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
966
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
351k
{
3392
351k
  const unsigned int instruction = info->ir;
3393
351k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
351k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
351k
    (i->instruction == d68000_invalid) ) {
3397
1.83k
    d68000_invalid(info);
3398
1.83k
    return 0;
3399
1.83k
  }
3400
3401
350k
  return 1;
3402
351k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
442k
{
3406
442k
  uint8_t i;
3407
3408
622k
  for (i = 0; i < count; ++i) {
3409
186k
    if (regs[i] == (uint16_t)reg)
3410
7.37k
      return 1;
3411
186k
  }
3412
3413
435k
  return 0;
3414
442k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
473k
{
3418
473k
  if (reg == M68K_REG_INVALID)
3419
30.4k
    return;
3420
3421
442k
  if (write)
3422
262k
  {
3423
262k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
4.21k
      return;
3425
3426
258k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
258k
    info->regs_write_count++;
3428
258k
  }
3429
180k
  else
3430
180k
  {
3431
180k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
3.15k
      return;
3433
3434
177k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
177k
    info->regs_read_count++;
3436
177k
  }
3437
442k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
155k
{
3441
155k
  switch (op->address_mode) {
3442
2.03k
    case M68K_AM_REG_DIRECT_ADDR:
3443
2.03k
    case M68K_AM_REG_DIRECT_DATA:
3444
2.03k
      add_reg_to_rw_list(info, op->reg, write);
3445
2.03k
      break;
3446
3447
25.7k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
71.8k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
71.8k
      add_reg_to_rw_list(info, op->reg, 1);
3450
71.8k
      break;
3451
3452
26.4k
    case M68K_AM_REGI_ADDR:
3453
46.0k
    case M68K_AM_REGI_ADDR_DISP:
3454
46.0k
      add_reg_to_rw_list(info, op->reg, 0);
3455
46.0k
      break;
3456
3457
12.6k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
16.5k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
19.5k
    case M68K_AM_MEMI_POST_INDEX:
3460
22.4k
    case M68K_AM_MEMI_PRE_INDEX:
3461
23.5k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
23.7k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
24.4k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
24.7k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
24.7k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
24.7k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
24.7k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
10.4k
    default:
3471
10.4k
      break;
3472
155k
  }
3473
155k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
21.2k
{
3477
21.2k
  int i;
3478
3479
191k
  for (i = 0; i < 8; ++i) {
3480
170k
    if (bits & (1 << i)) {
3481
34.3k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
34.3k
    }
3483
170k
  }
3484
21.2k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
7.09k
{
3488
7.09k
  uint32_t bits = op->register_bits;
3489
7.09k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
7.09k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
7.09k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
7.09k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
585k
{
3496
585k
  switch ((int)op->type) {
3497
259k
    case M68K_OP_REG:
3498
259k
      add_reg_to_rw_list(info, op->reg, write);
3499
259k
      break;
3500
3501
155k
    case M68K_OP_MEM:
3502
155k
      update_am_reg_list(info, op, write);
3503
155k
      break;
3504
3505
7.09k
    case M68K_OP_REG_BITS:
3506
7.09k
      update_reg_list_regbits(info, op, write);
3507
7.09k
      break;
3508
3509
5.09k
    case M68K_OP_REG_PAIR:
3510
5.09k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
5.09k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
5.09k
      break;
3513
585k
  }
3514
585k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
348k
{
3518
348k
  int i;
3519
3520
348k
  if (!info->extension.op_count)
3521
2.24k
    return;
3522
3523
346k
  if (info->extension.op_count == 1) {
3524
112k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
234k
  } else {
3526
    // first operand is always read
3527
234k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
473k
    for (i = 1; i < info->extension.op_count; ++i)
3531
239k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
234k
  }
3533
346k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
350k
{
3537
350k
  info->inst = inst;
3538
350k
  info->pc = pc;
3539
350k
  info->ir = 0;
3540
350k
  info->type = cpu_type;
3541
350k
  info->address_mask = 0xffffffff;
3542
3543
350k
  switch(info->type) {
3544
119k
    case M68K_CPU_TYPE_68000:
3545
119k
      info->type = TYPE_68000;
3546
119k
      info->address_mask = 0x00ffffff;
3547
119k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
230k
    case M68K_CPU_TYPE_68040:
3565
230k
      info->type = TYPE_68040;
3566
230k
      info->address_mask = 0xffffffff;
3567
230k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
350k
  }
3572
350k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
350k
{
3581
350k
  MCInst *inst = info->inst;
3582
350k
  cs_m68k* ext = &info->extension;
3583
350k
  int i;
3584
350k
  unsigned int size;
3585
3586
350k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
350k
  memset(ext, 0, sizeof(cs_m68k));
3589
350k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.75M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.40M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
350k
  info->ir = peek_imm_16(info);
3595
350k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
348k
    info->ir = read_imm_16(info);
3597
348k
    g_instruction_table[info->ir].instruction(info);
3598
348k
  }
3599
3600
350k
  size = info->pc - (unsigned int)pc;
3601
350k
  info->pc = (unsigned int)pc;
3602
3603
350k
  return size;
3604
350k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
351k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
351k
  int s;
3612
351k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
351k
  cs_struct* handle = instr->csh;
3614
351k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
351k
  if (code_len < 2) {
3619
1.13k
    *size = 0;
3620
1.13k
    return false;
3621
1.13k
  }
3622
3623
350k
  if (instr->flat_insn->detail) {
3624
350k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
350k
  }
3626
3627
350k
  info->groups_count = 0;
3628
350k
  info->regs_read_count = 0;
3629
350k
  info->regs_write_count = 0;
3630
350k
  info->code = code;
3631
350k
  info->code_len = code_len;
3632
350k
  info->baseAddress = address;
3633
3634
350k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
350k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
350k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
350k
  if (handle->mode & CS_MODE_M68K_040)
3641
230k
    cpu_type = M68K_CPU_TYPE_68040;
3642
350k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
350k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
350k
  s = m68k_disassemble(info, address);
3647
3648
350k
  if (s == 0) {
3649
1.36k
    *size = 2;
3650
1.36k
    return false;
3651
1.36k
  }
3652
3653
348k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
348k
  if (s > (int)code_len)
3662
1.30k
    *size = (uint16_t)code_len;
3663
347k
  else
3664
347k
    *size = (uint16_t)s;
3665
3666
348k
  return true;
3667
350k
}
3668