Coverage Report

Created: 2025-08-29 06:29

/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
26.4k
{
38
26.4k
  SStream ss;
39
26.4k
  char *p, *p2, tmp[8];
40
26.4k
  unsigned int unit = 0;
41
26.4k
  int i;
42
26.4k
  cs_tms320c64x *tms320c64x;
43
44
26.4k
  if (mci->csh->detail) {
45
26.4k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
26.4k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
26.4k
      switch(insn->detail->groups[i]) {
49
6.67k
        case TMS320C64X_GRP_FUNIT_D:
50
6.67k
          unit = TMS320C64X_FUNIT_D;
51
6.67k
          break;
52
4.90k
        case TMS320C64X_GRP_FUNIT_L:
53
4.90k
          unit = TMS320C64X_FUNIT_L;
54
4.90k
          break;
55
1.98k
        case TMS320C64X_GRP_FUNIT_M:
56
1.98k
          unit = TMS320C64X_FUNIT_M;
57
1.98k
          break;
58
11.6k
        case TMS320C64X_GRP_FUNIT_S:
59
11.6k
          unit = TMS320C64X_FUNIT_S;
60
11.6k
          break;
61
1.25k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.25k
          unit = TMS320C64X_FUNIT_NO;
63
1.25k
          break;
64
26.4k
      }
65
26.4k
      if (unit != 0)
66
26.4k
        break;
67
26.4k
    }
68
26.4k
    tms320c64x->funit.unit = unit;
69
70
26.4k
    SStream_Init(&ss);
71
26.4k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
17.0k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
26.4k
    p = strchr(insn_asm, '\t');
75
26.4k
    if (p != NULL)
76
25.6k
      *p++ = '\0';
77
78
26.4k
    SStream_concat0(&ss, insn_asm);
79
26.4k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
21.3k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
16.0k
        p2--;
82
5.27k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
5.27k
      if (*p2 == 'a')
87
2.28k
        strcpy(tmp, "1T");
88
2.99k
      else
89
2.99k
        strcpy(tmp, "2T");
90
21.1k
    } else {
91
21.1k
      tmp[0] = '\0';
92
21.1k
    }
93
26.4k
    switch(tms320c64x->funit.unit) {
94
6.67k
      case TMS320C64X_FUNIT_D:
95
6.67k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
6.67k
        break;
97
4.90k
      case TMS320C64X_FUNIT_L:
98
4.90k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
4.90k
        break;
100
1.98k
      case TMS320C64X_FUNIT_M:
101
1.98k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
1.98k
        break;
103
11.6k
      case TMS320C64X_FUNIT_S:
104
11.6k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
11.6k
        break;
106
26.4k
    }
107
26.4k
    if (tms320c64x->funit.crosspath > 0)
108
5.72k
      SStream_concat0(&ss, "X");
109
110
26.4k
    if (p != NULL)
111
25.6k
      SStream_concat(&ss, "\t%s", p);
112
113
26.4k
    if (tms320c64x->parallel != 0)
114
11.6k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
26.4k
    strcpy(insn_asm, ss.buffer);
118
26.4k
  }
119
26.4k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
96.8k
{
129
96.8k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
96.8k
  unsigned reg;
131
132
96.8k
  if (MCOperand_isReg(Op)) {
133
67.9k
    reg = MCOperand_getReg(Op);
134
67.9k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
1.42k
      switch(reg) {
136
854
        case TMS320C64X_REG_EFR:
137
854
          SStream_concat0(O, "EFR");
138
854
          break;
139
361
        case TMS320C64X_REG_IFR:
140
361
          SStream_concat0(O, "IFR");
141
361
          break;
142
214
        default:
143
214
          SStream_concat0(O, getRegisterName(reg));
144
214
          break;
145
1.42k
      }
146
66.5k
    } else {
147
66.5k
      SStream_concat0(O, getRegisterName(reg));
148
66.5k
    }
149
150
67.9k
    if (MI->csh->detail) {
151
67.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
67.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
67.9k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
67.9k
    }
155
67.9k
  } else if (MCOperand_isImm(Op)) {
156
28.9k
    int64_t Imm = MCOperand_getImm(Op);
157
158
28.9k
    if (Imm >= 0) {
159
23.4k
      if (Imm > HEX_THRESHOLD)
160
13.7k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
9.73k
      else
162
9.73k
        SStream_concat(O, "%"PRIu64, Imm);
163
23.4k
    } else {
164
5.47k
      if (Imm < -HEX_THRESHOLD)
165
4.59k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
885
      else
167
885
        SStream_concat(O, "-%"PRIu64, -Imm);
168
5.47k
    }
169
170
28.9k
    if (MI->csh->detail) {
171
28.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
28.9k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
28.9k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
28.9k
    }
175
28.9k
  }
176
96.8k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
4.72k
{
180
4.72k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
4.72k
  int64_t Val = MCOperand_getImm(Op);
182
4.72k
  unsigned scaled, base, offset, mode, unit;
183
4.72k
  cs_tms320c64x *tms320c64x;
184
4.72k
  char st, nd;
185
186
4.72k
  scaled = (Val >> 19) & 1;
187
4.72k
  base = (Val >> 12) & 0x7f;
188
4.72k
  offset = (Val >> 5) & 0x7f;
189
4.72k
  mode = (Val >> 1) & 0xf;
190
4.72k
  unit = Val & 1;
191
192
4.72k
  if (scaled) {
193
4.50k
    st = '[';
194
4.50k
    nd = ']';
195
4.50k
  } else {
196
218
    st = '(';
197
218
    nd = ')';
198
218
  }
199
200
4.72k
  switch(mode) {
201
1.03k
    case 0:
202
1.03k
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
1.03k
      break;
204
521
    case 1:
205
521
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
521
      break;
207
196
    case 4:
208
196
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
196
      break;
210
144
    case 5:
211
144
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
144
      break;
213
499
    case 8:
214
499
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
499
      break;
216
344
    case 9:
217
344
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
344
      break;
219
419
    case 10:
220
419
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
419
      break;
222
630
    case 11:
223
630
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
630
      break;
225
345
    case 12:
226
345
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
345
      break;
228
229
    case 13:
229
229
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
229
      break;
231
116
    case 14:
232
116
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
116
      break;
234
246
    case 15:
235
246
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
246
      break;
237
4.72k
  }
238
239
4.72k
  if (MI->csh->detail) {
240
4.72k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
4.72k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
4.72k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
4.72k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
4.72k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
4.72k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
4.72k
    switch(mode) {
248
1.03k
      case 0:
249
1.03k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
1.03k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
1.03k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
1.03k
        break;
253
521
      case 1:
254
521
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
521
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
521
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
521
        break;
258
196
      case 4:
259
196
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
196
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
196
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
196
        break;
263
144
      case 5:
264
144
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
144
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
144
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
144
        break;
268
499
      case 8:
269
499
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
499
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
499
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
499
        break;
273
344
      case 9:
274
344
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
344
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
344
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
344
        break;
278
419
      case 10:
279
419
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
419
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
419
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
419
        break;
283
630
      case 11:
284
630
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
630
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
630
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
630
        break;
288
345
      case 12:
289
345
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
345
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
345
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
345
        break;
293
229
      case 13:
294
229
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
229
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
229
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
229
        break;
298
116
      case 14:
299
116
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
116
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
116
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
116
        break;
303
246
      case 15:
304
246
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
246
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
246
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
246
        break;
308
4.72k
    }
309
4.72k
    tms320c64x->op_count++;
310
4.72k
  }
311
4.72k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
5.52k
{
315
5.52k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
5.52k
  int64_t Val = MCOperand_getImm(Op);
317
5.52k
  uint16_t offset;
318
5.52k
  unsigned basereg;
319
5.52k
  cs_tms320c64x *tms320c64x;
320
321
5.52k
  basereg = Val & 0x7f;
322
5.52k
  offset = (Val >> 7) & 0x7fff;
323
5.52k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
5.52k
  if (MI->csh->detail) {
326
5.52k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
5.52k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
5.52k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
5.52k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
5.52k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
5.52k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
5.52k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
5.52k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
5.52k
    tms320c64x->op_count++;
336
5.52k
  }
337
5.52k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
14.1k
{
341
14.1k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
14.1k
  unsigned reg = MCOperand_getReg(Op);
343
14.1k
  cs_tms320c64x *tms320c64x;
344
345
14.1k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
14.1k
  if (MI->csh->detail) {
348
14.1k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
14.1k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
14.1k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
14.1k
    tms320c64x->op_count++;
353
14.1k
  }
354
14.1k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
50.2k
{
358
50.2k
  unsigned opcode = MCInst_getOpcode(MI);
359
50.2k
  MCOperand *op;
360
361
50.2k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
197
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
678
    case TMS320C64x_ADD_l1_irr:
366
930
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.64k
    case TMS320C64x_ADD_s1_irr:
369
1.64k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.64k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.64k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.64k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.64k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
259
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
259
        op = MCInst_getOperand(MI, 2);
377
259
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
259
        SStream_concat0(O, "SUB\t");
380
259
        printOperand(MI, 1, O);
381
259
        SStream_concat0(O, ", ");
382
259
        printOperand(MI, 2, O);
383
259
        SStream_concat0(O, ", ");
384
259
        printOperand(MI, 0, O);
385
386
259
        return true;
387
259
      }
388
1.38k
      break;
389
50.2k
  }
390
50.0k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
132
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
403
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
852
    case TMS320C64x_ADD_l1_irr:
397
1.08k
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
1.12k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.65k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
2.06k
    case TMS320C64x_OR_s1_irr:
404
2.06k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
2.06k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
2.06k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
2.06k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
2.06k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
290
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
290
        MI->size--;
412
413
290
        SStream_concat0(O, "MV\t");
414
290
        printOperand(MI, 1, O);
415
290
        SStream_concat0(O, ", ");
416
290
        printOperand(MI, 0, O);
417
418
290
        return true;
419
290
      }
420
1.77k
      break;
421
50.0k
  }
422
49.7k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
330
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
453
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
1.05k
    case TMS320C64x_XOR_s1_irr:
429
1.05k
      if ((MCInst_getNumOperands(MI) == 3) &&
430
1.05k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
1.05k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
1.05k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
1.05k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
75
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
75
        MI->size--;
437
438
75
        SStream_concat0(O, "NOT\t");
439
75
        printOperand(MI, 1, O);
440
75
        SStream_concat0(O, ", ");
441
75
        printOperand(MI, 0, O);
442
443
75
        return true;
444
75
      }
445
977
      break;
446
49.7k
  }
447
49.6k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
533
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
1.21k
    case TMS320C64x_MVK_l2_ir:
452
1.21k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
1.21k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
1.21k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
1.21k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
199
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
199
        MI->size--;
459
460
199
        SStream_concat0(O, "ZERO\t");
461
199
        printOperand(MI, 0, O);
462
463
199
        return true;
464
199
      }
465
1.01k
      break;
466
49.6k
  }
467
49.4k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
84
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
150
    case TMS320C64x_SUB_s1_rrr:
472
150
      if ((MCInst_getNumOperands(MI) == 3) &&
473
150
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
150
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
150
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
150
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
35
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
35
        MI->size -= 2;
480
481
35
        SStream_concat0(O, "ZERO\t");
482
35
        printOperand(MI, 0, O);
483
484
35
        return true;
485
35
      }
486
115
      break;
487
49.4k
  }
488
49.4k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
143
    case TMS320C64x_SUB_l1_irr:
491
472
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
595
    case TMS320C64x_SUB_s1_irr:
494
595
      if ((MCInst_getNumOperands(MI) == 3) &&
495
595
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
595
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
595
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
595
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
145
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
145
        MI->size--;
502
503
145
        SStream_concat0(O, "NEG\t");
504
145
        printOperand(MI, 1, O);
505
145
        SStream_concat0(O, ", ");
506
145
        printOperand(MI, 0, O);
507
508
145
        return true;
509
145
      }
510
450
      break;
511
49.4k
  }
512
49.2k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
310
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
534
    case TMS320C64x_PACKLH2_s1_rrr:
517
534
      if ((MCInst_getNumOperands(MI) == 3) &&
518
534
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
534
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
534
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
534
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
97
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
97
        MI->size--;
525
526
97
        SStream_concat0(O, "SWAP2\t");
527
97
        printOperand(MI, 1, O);
528
97
        SStream_concat0(O, ", ");
529
97
        printOperand(MI, 0, O);
530
531
97
        return true;
532
97
      }
533
437
      break;
534
49.2k
  }
535
49.1k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.93k
    case TMS320C64x_NOP_n:
539
1.93k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.93k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.93k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
461
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
461
        MI->size--;
545
546
461
        SStream_concat0(O, "IDLE");
547
548
461
        return true;
549
461
      }
550
1.46k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
1.46k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
1.46k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
1.00k
        MI->size--;
555
556
1.00k
        SStream_concat0(O, "NOP");
557
558
1.00k
        return true;
559
1.00k
      }
560
461
      break;
561
49.1k
  }
562
563
47.7k
  return false;
564
49.1k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
50.2k
{
568
50.2k
  if (!printAliasInstruction(MI, O, Info))
569
47.7k
    printInstruction(MI, O, Info);
570
50.2k
}
571
572
#endif