Coverage Report

Created: 2025-08-29 06:29

/src/capstonev5/arch/X86/X86IntelInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
104k
{
66
104k
  if (MI->csh->detail != CS_OPT_ON)
67
0
    return;
68
69
104k
  MI->csh->doing_mem = status;
70
104k
  if (!status)
71
    // done, create the next operand slot
72
52.0k
    MI->flat_insn->detail->x86.op_count++;
73
74
104k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
10.4k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
10.4k
  switch(MI->flat_insn->id) {
81
4.00k
    default:
82
4.00k
      SStream_concat0(O, "ptr ");
83
4.00k
      break;
84
985
    case X86_INS_SGDT:
85
1.77k
    case X86_INS_SIDT:
86
2.66k
    case X86_INS_LGDT:
87
4.39k
    case X86_INS_LIDT:
88
4.53k
    case X86_INS_FXRSTOR:
89
4.86k
    case X86_INS_FXSAVE:
90
5.81k
    case X86_INS_LJMP:
91
6.49k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
6.49k
      break;
94
10.4k
  }
95
96
10.4k
  switch(MI->csh->mode) {
97
2.45k
    case CS_MODE_16:
98
2.45k
      switch(MI->flat_insn->id) {
99
576
        default:
100
576
          MI->x86opsize = 2;
101
576
          break;
102
351
        case X86_INS_LJMP:
103
619
        case X86_INS_LCALL:
104
619
          MI->x86opsize = 4;
105
619
          break;
106
430
        case X86_INS_SGDT:
107
759
        case X86_INS_SIDT:
108
938
        case X86_INS_LGDT:
109
1.26k
        case X86_INS_LIDT:
110
1.26k
          MI->x86opsize = 6;
111
1.26k
          break;
112
2.45k
      }
113
2.45k
      break;
114
4.56k
    case CS_MODE_32:
115
4.56k
      switch(MI->flat_insn->id) {
116
1.84k
        default:
117
1.84k
          MI->x86opsize = 4;
118
1.84k
          break;
119
268
        case X86_INS_LJMP:
120
1.00k
        case X86_INS_JMP:
121
1.21k
        case X86_INS_LCALL:
122
1.49k
        case X86_INS_SGDT:
123
1.78k
        case X86_INS_SIDT:
124
2.19k
        case X86_INS_LGDT:
125
2.71k
        case X86_INS_LIDT:
126
2.71k
          MI->x86opsize = 6;
127
2.71k
          break;
128
4.56k
      }
129
4.56k
      break;
130
4.56k
    case CS_MODE_64:
131
3.47k
      switch(MI->flat_insn->id) {
132
1.31k
        default:
133
1.31k
          MI->x86opsize = 8;
134
1.31k
          break;
135
330
        case X86_INS_LJMP:
136
530
        case X86_INS_LCALL:
137
797
        case X86_INS_SGDT:
138
976
        case X86_INS_SIDT:
139
1.26k
        case X86_INS_LGDT:
140
2.15k
        case X86_INS_LIDT:
141
2.15k
          MI->x86opsize = 10;
142
2.15k
          break;
143
3.47k
      }
144
3.47k
      break;
145
3.47k
    default:  // never reach
146
0
      break;
147
10.4k
  }
148
149
10.4k
  printMemReference(MI, OpNo, O);
150
10.4k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
80.2k
{
154
80.2k
  SStream_concat0(O, "byte ptr ");
155
80.2k
  MI->x86opsize = 1;
156
80.2k
  printMemReference(MI, OpNo, O);
157
80.2k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
18.5k
{
161
18.5k
  MI->x86opsize = 2;
162
18.5k
  SStream_concat0(O, "word ptr ");
163
18.5k
  printMemReference(MI, OpNo, O);
164
18.5k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
38.7k
{
168
38.7k
  MI->x86opsize = 4;
169
38.7k
  SStream_concat0(O, "dword ptr ");
170
38.7k
  printMemReference(MI, OpNo, O);
171
38.7k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
15.6k
{
175
15.6k
  SStream_concat0(O, "qword ptr ");
176
15.6k
  MI->x86opsize = 8;
177
15.6k
  printMemReference(MI, OpNo, O);
178
15.6k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
5.62k
{
182
5.62k
  SStream_concat0(O, "xmmword ptr ");
183
5.62k
  MI->x86opsize = 16;
184
5.62k
  printMemReference(MI, OpNo, O);
185
5.62k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
3.37k
{
189
3.37k
  SStream_concat0(O, "zmmword ptr ");
190
3.37k
  MI->x86opsize = 64;
191
3.37k
  printMemReference(MI, OpNo, O);
192
3.37k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
3.36k
{
197
3.36k
  SStream_concat0(O, "ymmword ptr ");
198
3.36k
  MI->x86opsize = 32;
199
3.36k
  printMemReference(MI, OpNo, O);
200
3.36k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
5.36k
{
204
5.36k
  switch(MCInst_getOpcode(MI)) {
205
4.09k
    default:
206
4.09k
      SStream_concat0(O, "dword ptr ");
207
4.09k
      MI->x86opsize = 4;
208
4.09k
      break;
209
403
    case X86_FSTENVm:
210
1.27k
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
1.27k
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
620
        case CS_MODE_16:
216
620
          MI->x86opsize = 14;
217
620
          break;
218
492
        case CS_MODE_32:
219
654
        case CS_MODE_64:
220
654
          MI->x86opsize = 28;
221
654
          break;
222
1.27k
      }
223
1.27k
      break;
224
5.36k
  }
225
226
5.36k
  printMemReference(MI, OpNo, O);
227
5.36k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
2.60k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
2.60k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
1.06k
    switch(MCInst_getOpcode(MI)) {
235
944
      default:
236
944
        SStream_concat0(O, "qword ptr ");
237
944
        MI->x86opsize = 8;
238
944
        break;
239
0
      case X86_MOVPQI2QImr:
240
118
      case X86_COMISDrm:
241
118
        SStream_concat0(O, "xmmword ptr ");
242
118
        MI->x86opsize = 16;
243
118
        break;
244
1.06k
    }
245
1.54k
  } else {
246
1.54k
    SStream_concat0(O, "qword ptr ");
247
1.54k
    MI->x86opsize = 8;
248
1.54k
  }
249
250
2.60k
  printMemReference(MI, OpNo, O);
251
2.60k
}
252
253
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
254
423
{
255
423
  switch(MCInst_getOpcode(MI)) {
256
107
    default:
257
107
      SStream_concat0(O, "xword ptr ");
258
107
      break;
259
278
    case X86_FBLDm:
260
316
    case X86_FBSTPm:
261
316
      break;
262
423
  }
263
264
423
  MI->x86opsize = 10;
265
423
  printMemReference(MI, OpNo, O);
266
423
}
267
268
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
269
3.00k
{
270
3.00k
  SStream_concat0(O, "xmmword ptr ");
271
3.00k
  MI->x86opsize = 16;
272
3.00k
  printMemReference(MI, OpNo, O);
273
3.00k
}
274
275
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
276
2.60k
{
277
2.60k
  SStream_concat0(O, "ymmword ptr ");
278
2.60k
  MI->x86opsize = 32;
279
2.60k
  printMemReference(MI, OpNo, O);
280
2.60k
}
281
282
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
283
1.37k
{
284
1.37k
  SStream_concat0(O, "zmmword ptr ");
285
1.37k
  MI->x86opsize = 64;
286
1.37k
  printMemReference(MI, OpNo, O);
287
1.37k
}
288
#endif
289
290
static const char *getRegisterName(unsigned RegNo);
291
static void printRegName(SStream *OS, unsigned RegNo)
292
677k
{
293
677k
  SStream_concat0(OS, getRegisterName(RegNo));
294
677k
}
295
296
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
297
// this function tell us if we need to have prefix 0 in front of a number
298
static bool need_zero_prefix(uint64_t imm)
299
0
{
300
  // find the first hex letter representing imm
301
0
  while(imm >= 0x10)
302
0
    imm >>= 4;
303
304
0
  if (imm < 0xa)
305
0
    return false;
306
0
  else  // this need 0 prefix
307
0
    return true;
308
0
}
309
310
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
311
176k
{
312
176k
  if (positive) {
313
    // always print this number in positive form
314
151k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
315
0
      if (imm < 0) {
316
0
        if (MI->op1_size) {
317
0
          switch(MI->op1_size) {
318
0
            default:
319
0
              break;
320
0
            case 1:
321
0
              imm &= 0xff;
322
0
              break;
323
0
            case 2:
324
0
              imm &= 0xffff;
325
0
              break;
326
0
            case 4:
327
0
              imm &= 0xffffffff;
328
0
              break;
329
0
          }
330
0
        }
331
332
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
333
0
          SStream_concat0(O, "8000000000000000h");
334
0
        else if (need_zero_prefix(imm))
335
0
          SStream_concat(O, "0%"PRIx64"h", imm);
336
0
        else
337
0
          SStream_concat(O, "%"PRIx64"h", imm);
338
0
      } else {
339
0
        if (imm > HEX_THRESHOLD) {
340
0
          if (need_zero_prefix(imm))
341
0
            SStream_concat(O, "0%"PRIx64"h", imm);
342
0
          else
343
0
            SStream_concat(O, "%"PRIx64"h", imm);
344
0
        } else
345
0
          SStream_concat(O, "%"PRIu64, imm);
346
0
      }
347
151k
    } else { // Intel syntax
348
151k
      if (imm < 0) {
349
2.32k
        if (MI->op1_size) {
350
672
          switch(MI->op1_size) {
351
672
            default:
352
672
              break;
353
672
            case 1:
354
0
              imm &= 0xff;
355
0
              break;
356
0
            case 2:
357
0
              imm &= 0xffff;
358
0
              break;
359
0
            case 4:
360
0
              imm &= 0xffffffff;
361
0
              break;
362
672
          }
363
672
        }
364
365
2.32k
        SStream_concat(O, "0x%"PRIx64, imm);
366
149k
      } else {
367
149k
        if (imm > HEX_THRESHOLD)
368
139k
          SStream_concat(O, "0x%"PRIx64, imm);
369
9.61k
        else
370
9.61k
          SStream_concat(O, "%"PRIu64, imm);
371
149k
      }
372
151k
    }
373
151k
  } else {
374
25.0k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
375
0
      if (imm < 0) {
376
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
377
0
          SStream_concat0(O, "8000000000000000h");
378
0
        else if (imm < -HEX_THRESHOLD) {
379
0
          if (need_zero_prefix(imm))
380
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
381
0
          else
382
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
383
0
        } else
384
0
          SStream_concat(O, "-%"PRIu64, -imm);
385
0
      } else {
386
0
        if (imm > HEX_THRESHOLD) {
387
0
          if (need_zero_prefix(imm))
388
0
            SStream_concat(O, "0%"PRIx64"h", imm);
389
0
          else
390
0
            SStream_concat(O, "%"PRIx64"h", imm);
391
0
        } else
392
0
          SStream_concat(O, "%"PRIu64, imm);
393
0
      }
394
25.0k
    } else { // Intel syntax
395
25.0k
      if (imm < 0) {
396
2.44k
        if (imm == 0x8000000000000000LL)  // imm == -imm
397
0
          SStream_concat0(O, "0x8000000000000000");
398
2.44k
        else if (imm < -HEX_THRESHOLD)
399
2.09k
          SStream_concat(O, "-0x%"PRIx64, -imm);
400
353
        else
401
353
          SStream_concat(O, "-%"PRIu64, -imm);
402
403
22.5k
      } else {
404
22.5k
        if (imm > HEX_THRESHOLD)
405
18.8k
          SStream_concat(O, "0x%"PRIx64, imm);
406
3.73k
        else
407
3.73k
          SStream_concat(O, "%"PRIu64, imm);
408
22.5k
      }
409
25.0k
    }
410
25.0k
  }
411
176k
}
412
413
// local printOperand, without updating public operands
414
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
415
250k
{
416
250k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
417
250k
  if (MCOperand_isReg(Op)) {
418
250k
    printRegName(O, MCOperand_getReg(Op));
419
250k
  } else if (MCOperand_isImm(Op)) {
420
0
    int64_t imm = MCOperand_getImm(Op);
421
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
422
0
  }
423
250k
}
424
425
#ifndef CAPSTONE_DIET
426
// copy & normalize access info
427
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
428
1.22M
{
429
1.22M
#ifndef CAPSTONE_DIET
430
1.22M
  uint8_t i;
431
1.22M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
432
433
1.22M
  if (!arr) {
434
0
    access[0] = 0;
435
0
    return;
436
0
  }
437
438
  // copy to access but zero out CS_AC_IGNORE
439
3.53M
  for(i = 0; arr[i]; i++) {
440
2.30M
    if (arr[i] != CS_AC_IGNORE)
441
1.94M
      access[i] = arr[i];
442
355k
    else
443
355k
      access[i] = 0;
444
2.30M
  }
445
446
  // mark the end of array
447
1.22M
  access[i] = 0;
448
1.22M
#endif
449
1.22M
}
450
#endif
451
452
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
453
24.0k
{
454
24.0k
  MCOperand *SegReg;
455
24.0k
  int reg;
456
457
24.0k
  if (MI->csh->detail) {
458
24.0k
#ifndef CAPSTONE_DIET
459
24.0k
    uint8_t access[6];
460
24.0k
#endif
461
462
24.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
463
24.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
464
24.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
465
24.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
466
24.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
467
24.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
468
24.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
469
470
24.0k
#ifndef CAPSTONE_DIET
471
24.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
472
24.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
473
24.0k
#endif
474
24.0k
  }
475
476
24.0k
  SegReg = MCInst_getOperand(MI, Op + 1);
477
24.0k
  reg = MCOperand_getReg(SegReg);
478
479
  // If this has a segment register, print it.
480
24.0k
  if (reg) {
481
812
    _printOperand(MI, Op + 1, O);
482
812
    if (MI->csh->detail) {
483
812
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
484
812
    }
485
812
    SStream_concat0(O, ":");
486
812
  }
487
488
24.0k
  SStream_concat0(O, "[");
489
24.0k
  set_mem_access(MI, true);
490
24.0k
  printOperand(MI, Op, O);
491
24.0k
  SStream_concat0(O, "]");
492
24.0k
  set_mem_access(MI, false);
493
24.0k
}
494
495
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
496
27.9k
{
497
27.9k
  if (MI->csh->detail) {
498
27.9k
#ifndef CAPSTONE_DIET
499
27.9k
    uint8_t access[6];
500
27.9k
#endif
501
502
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
503
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
504
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
505
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
506
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
507
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
508
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
509
510
27.9k
#ifndef CAPSTONE_DIET
511
27.9k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
512
27.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
513
27.9k
#endif
514
27.9k
  }
515
516
  // DI accesses are always ES-based on non-64bit mode
517
27.9k
  if (MI->csh->mode != CS_MODE_64) {
518
19.0k
    SStream_concat0(O, "es:[");
519
19.0k
    if (MI->csh->detail) {
520
19.0k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
521
19.0k
    }
522
19.0k
  } else
523
8.87k
    SStream_concat0(O, "[");
524
525
27.9k
  set_mem_access(MI, true);
526
27.9k
  printOperand(MI, Op, O);
527
27.9k
  SStream_concat0(O, "]");
528
27.9k
  set_mem_access(MI, false);
529
27.9k
}
530
531
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
532
8.51k
{
533
8.51k
  SStream_concat0(O, "byte ptr ");
534
8.51k
  MI->x86opsize = 1;
535
8.51k
  printSrcIdx(MI, OpNo, O);
536
8.51k
}
537
538
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
539
6.81k
{
540
6.81k
  SStream_concat0(O, "word ptr ");
541
6.81k
  MI->x86opsize = 2;
542
6.81k
  printSrcIdx(MI, OpNo, O);
543
6.81k
}
544
545
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
546
7.12k
{
547
7.12k
  SStream_concat0(O, "dword ptr ");
548
7.12k
  MI->x86opsize = 4;
549
7.12k
  printSrcIdx(MI, OpNo, O);
550
7.12k
}
551
552
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
553
1.61k
{
554
1.61k
  SStream_concat0(O, "qword ptr ");
555
1.61k
  MI->x86opsize = 8;
556
1.61k
  printSrcIdx(MI, OpNo, O);
557
1.61k
}
558
559
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
560
8.61k
{
561
8.61k
  SStream_concat0(O, "byte ptr ");
562
8.61k
  MI->x86opsize = 1;
563
8.61k
  printDstIdx(MI, OpNo, O);
564
8.61k
}
565
566
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
567
7.24k
{
568
7.24k
  SStream_concat0(O, "word ptr ");
569
7.24k
  MI->x86opsize = 2;
570
7.24k
  printDstIdx(MI, OpNo, O);
571
7.24k
}
572
573
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
574
10.0k
{
575
10.0k
  SStream_concat0(O, "dword ptr ");
576
10.0k
  MI->x86opsize = 4;
577
10.0k
  printDstIdx(MI, OpNo, O);
578
10.0k
}
579
580
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
581
2.02k
{
582
2.02k
  SStream_concat0(O, "qword ptr ");
583
2.02k
  MI->x86opsize = 8;
584
2.02k
  printDstIdx(MI, OpNo, O);
585
2.02k
}
586
587
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
588
5.06k
{
589
5.06k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
590
5.06k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
591
5.06k
  int reg;
592
593
5.06k
  if (MI->csh->detail) {
594
5.06k
#ifndef CAPSTONE_DIET
595
5.06k
    uint8_t access[6];
596
5.06k
#endif
597
598
5.06k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
599
5.06k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
600
5.06k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
601
5.06k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
602
5.06k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
603
5.06k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
604
5.06k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
605
606
5.06k
#ifndef CAPSTONE_DIET
607
5.06k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
608
5.06k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
609
5.06k
#endif
610
5.06k
  }
611
612
  // If this has a segment register, print it.
613
5.06k
  reg = MCOperand_getReg(SegReg);
614
5.06k
  if (reg) {
615
186
    _printOperand(MI, Op + 1, O);
616
186
    SStream_concat0(O, ":");
617
186
    if (MI->csh->detail) {
618
186
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
619
186
    }
620
186
  }
621
622
5.06k
  SStream_concat0(O, "[");
623
624
5.06k
  if (MCOperand_isImm(DispSpec)) {
625
5.06k
    int64_t imm = MCOperand_getImm(DispSpec);
626
5.06k
    if (MI->csh->detail)
627
5.06k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
628
629
5.06k
    if (imm < 0)
630
904
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
631
4.15k
    else
632
4.15k
      printImm(MI, O, imm, true);
633
5.06k
  }
634
635
5.06k
  SStream_concat0(O, "]");
636
637
5.06k
  if (MI->csh->detail)
638
5.06k
    MI->flat_insn->detail->x86.op_count++;
639
640
5.06k
  if (MI->op1_size == 0)
641
5.06k
    MI->op1_size = MI->x86opsize;
642
5.06k
}
643
644
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
645
26.5k
{
646
26.5k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
647
648
26.5k
  printImm(MI, O, val, true);
649
650
26.5k
  if (MI->csh->detail) {
651
26.5k
#ifndef CAPSTONE_DIET
652
26.5k
    uint8_t access[6];
653
26.5k
#endif
654
655
26.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
656
26.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
657
26.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
658
659
26.5k
#ifndef CAPSTONE_DIET
660
26.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
661
26.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
662
26.5k
#endif
663
664
26.5k
    MI->flat_insn->detail->x86.op_count++;
665
26.5k
  }
666
26.5k
}
667
668
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
669
2.60k
{
670
2.60k
  SStream_concat0(O, "byte ptr ");
671
2.60k
  MI->x86opsize = 1;
672
2.60k
  printMemOffset(MI, OpNo, O);
673
2.60k
}
674
675
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
676
845
{
677
845
  SStream_concat0(O, "word ptr ");
678
845
  MI->x86opsize = 2;
679
845
  printMemOffset(MI, OpNo, O);
680
845
}
681
682
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
683
1.52k
{
684
1.52k
  SStream_concat0(O, "dword ptr ");
685
1.52k
  MI->x86opsize = 4;
686
1.52k
  printMemOffset(MI, OpNo, O);
687
1.52k
}
688
689
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
690
91
{
691
91
  SStream_concat0(O, "qword ptr ");
692
91
  MI->x86opsize = 8;
693
91
  printMemOffset(MI, OpNo, O);
694
91
}
695
696
static void printInstruction(MCInst *MI, SStream *O);
697
698
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
699
479k
{
700
479k
  x86_reg reg, reg2;
701
479k
  enum cs_ac_type access1, access2;
702
703
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
704
705
  // perhaps this instruction does not need printer
706
479k
  if (MI->assembly[0]) {
707
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
708
0
    return;
709
0
  }
710
711
479k
  X86_lockrep(MI, O);
712
479k
  printInstruction(MI, O);
713
714
479k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
715
479k
  if (MI->csh->detail) {
716
479k
#ifndef CAPSTONE_DIET
717
479k
    uint8_t access[6] = {0};
718
479k
#endif
719
720
    // first op can be embedded in the asm by llvm.
721
    // so we have to add the missing register as the first operand
722
479k
    if (reg) {
723
      // shift all the ops right to leave 1st slot for this new register op
724
46.7k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
725
46.7k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
726
46.7k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
727
46.7k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
728
46.7k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
729
46.7k
      MI->flat_insn->detail->x86.operands[0].access = access1;
730
46.7k
      MI->flat_insn->detail->x86.op_count++;
731
432k
    } else {
732
432k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
733
6.54k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
734
6.54k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
735
6.54k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
736
6.54k
        MI->flat_insn->detail->x86.operands[0].access = access1;
737
6.54k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
738
6.54k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
739
6.54k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
740
6.54k
        MI->flat_insn->detail->x86.operands[1].access = access2;
741
6.54k
        MI->flat_insn->detail->x86.op_count = 2;
742
6.54k
      }
743
432k
    }
744
745
479k
#ifndef CAPSTONE_DIET
746
479k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
747
479k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
748
479k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
749
479k
#endif
750
479k
  }
751
752
479k
  if (MI->op1_size == 0 && reg)
753
33.7k
    MI->op1_size = MI->csh->regsize_map[reg];
754
479k
}
755
756
/// printPCRelImm - This is used to print an immediate value that ends up
757
/// being encoded as a pc-relative value.
758
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
759
33.5k
{
760
33.5k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
761
33.5k
  if (MCOperand_isImm(Op)) {
762
33.5k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
763
33.5k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
764
765
    // truncat imm for non-64bit
766
33.5k
    if (MI->csh->mode != CS_MODE_64) {
767
24.3k
      imm = imm & 0xffffffff;
768
24.3k
    }
769
770
33.5k
    printImm(MI, O, imm, true);
771
772
33.5k
    if (MI->csh->detail) {
773
33.5k
#ifndef CAPSTONE_DIET
774
33.5k
      uint8_t access[6];
775
33.5k
#endif
776
777
33.5k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
778
      // if op_count > 0, then this operand's size is taken from the destination op
779
33.5k
      if (MI->flat_insn->detail->x86.op_count > 0)
780
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
781
33.5k
      else if (opsize > 0)
782
924
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
783
32.6k
      else
784
32.6k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
785
33.5k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
786
787
33.5k
#ifndef CAPSTONE_DIET
788
33.5k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
789
33.5k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
790
33.5k
#endif
791
792
33.5k
      MI->flat_insn->detail->x86.op_count++;
793
33.5k
    }
794
795
33.5k
    if (MI->op1_size == 0)
796
33.5k
      MI->op1_size = MI->imm_size;
797
33.5k
  }
798
33.5k
}
799
800
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
801
484k
{
802
484k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
803
804
484k
  if (MCOperand_isReg(Op)) {
805
427k
    unsigned int reg = MCOperand_getReg(Op);
806
807
427k
    printRegName(O, reg);
808
427k
    if (MI->csh->detail) {
809
427k
      if (MI->csh->doing_mem) {
810
52.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
811
375k
      } else {
812
375k
#ifndef CAPSTONE_DIET
813
375k
        uint8_t access[6];
814
375k
#endif
815
816
375k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
817
375k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
818
375k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
819
820
375k
#ifndef CAPSTONE_DIET
821
375k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
822
375k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
823
375k
#endif
824
825
375k
        MI->flat_insn->detail->x86.op_count++;
826
375k
      }
827
427k
    }
828
829
427k
    if (MI->op1_size == 0)
830
218k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
831
427k
  } else if (MCOperand_isImm(Op)) {
832
57.3k
    uint8_t encsize;
833
57.3k
    int64_t imm = MCOperand_getImm(Op);
834
57.3k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
835
836
57.3k
    if (opsize == 1)    // print 1 byte immediate in positive form
837
27.2k
      imm = imm & 0xff;
838
839
    // printf(">>> id = %u\n", MI->flat_insn->id);
840
57.3k
    switch(MI->flat_insn->id) {
841
25.0k
      default:
842
25.0k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
843
25.0k
        break;
844
845
250
      case X86_INS_MOVABS:
846
10.8k
      case X86_INS_MOV:
847
        // do not print number in negative form
848
10.8k
        printImm(MI, O, imm, true);
849
10.8k
        break;
850
851
0
      case X86_INS_IN:
852
0
      case X86_INS_OUT:
853
0
      case X86_INS_INT:
854
        // do not print number in negative form
855
0
        imm = imm & 0xff;
856
0
        printImm(MI, O, imm, true);
857
0
        break;
858
859
1.00k
      case X86_INS_LCALL:
860
2.01k
      case X86_INS_LJMP:
861
2.01k
      case X86_INS_JMP:
862
        // always print address in positive form
863
2.01k
        if (OpNo == 1) { // ptr16 part
864
1.00k
          imm = imm & 0xffff;
865
1.00k
          opsize = 2;
866
1.00k
        } else
867
1.00k
          opsize = 4;
868
2.01k
        printImm(MI, O, imm, true);
869
2.01k
        break;
870
871
4.14k
      case X86_INS_AND:
872
10.1k
      case X86_INS_OR:
873
13.8k
      case X86_INS_XOR:
874
        // do not print number in negative form
875
13.8k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
876
1.53k
          printImm(MI, O, imm, true);
877
12.3k
        else {
878
12.3k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
879
12.3k
          printImm(MI, O, imm, true);
880
12.3k
        }
881
13.8k
        break;
882
883
4.26k
      case X86_INS_RET:
884
5.56k
      case X86_INS_RETF:
885
        // RET imm16
886
5.56k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
887
571
          printImm(MI, O, imm, true);
888
4.99k
        else {
889
4.99k
          imm = 0xffff & imm;
890
4.99k
          printImm(MI, O, imm, true);
891
4.99k
        }
892
5.56k
        break;
893
57.3k
    }
894
895
57.3k
    if (MI->csh->detail) {
896
57.3k
      if (MI->csh->doing_mem) {
897
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
898
57.3k
      } else {
899
57.3k
#ifndef CAPSTONE_DIET
900
57.3k
        uint8_t access[6];
901
57.3k
#endif
902
903
57.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
904
57.3k
        if (opsize > 0) {
905
49.4k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
906
49.4k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
907
49.4k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
908
1.61k
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
909
1.61k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
910
1.61k
              MI->flat_insn->detail->x86.operands[0].size;
911
1.61k
          } else
912
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
913
1.61k
        } else
914
6.28k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
915
57.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
916
917
57.3k
#ifndef CAPSTONE_DIET
918
57.3k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
919
57.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
920
57.3k
#endif
921
922
57.3k
        MI->flat_insn->detail->x86.op_count++;
923
57.3k
      }
924
57.3k
    }
925
57.3k
  }
926
484k
}
927
928
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
929
198k
{
930
198k
  bool NeedPlus = false;
931
198k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
932
198k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
933
198k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
934
198k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
935
198k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
936
198k
  int reg;
937
938
198k
  if (MI->csh->detail) {
939
198k
#ifndef CAPSTONE_DIET
940
198k
    uint8_t access[6];
941
198k
#endif
942
943
198k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
944
198k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
945
198k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
946
198k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
947
198k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
948
197k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
949
197k
        }
950
198k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
951
198k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
952
953
198k
#ifndef CAPSTONE_DIET
954
198k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
955
198k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
956
198k
#endif
957
198k
  }
958
959
  // If this has a segment register, print it.
960
198k
  reg = MCOperand_getReg(SegReg);
961
198k
  if (reg) {
962
5.26k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
963
5.26k
    if (MI->csh->detail) {
964
5.26k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
965
5.26k
    }
966
5.26k
    SStream_concat0(O, ":");
967
5.26k
  }
968
969
198k
  SStream_concat0(O, "[");
970
971
198k
  if (MCOperand_getReg(BaseReg)) {
972
194k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
973
194k
    NeedPlus = true;
974
194k
  }
975
976
198k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
977
49.2k
    if (NeedPlus) SStream_concat0(O, " + ");
978
49.2k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
979
49.2k
    if (ScaleVal != 1)
980
8.03k
      SStream_concat(O, "*%u", ScaleVal);
981
49.2k
    NeedPlus = true;
982
49.2k
  }
983
984
198k
  if (MCOperand_isImm(DispSpec)) {
985
198k
    int64_t DispVal = MCOperand_getImm(DispSpec);
986
198k
    if (MI->csh->detail)
987
198k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
988
198k
    if (DispVal) {
989
54.3k
      if (NeedPlus) {
990
51.3k
        if (DispVal < 0) {
991
21.8k
          SStream_concat0(O, " - ");
992
21.8k
          printImm(MI, O, -DispVal, true);
993
29.5k
        } else {
994
29.5k
          SStream_concat0(O, " + ");
995
29.5k
          printImm(MI, O, DispVal, true);
996
29.5k
        }
997
51.3k
      } else {
998
        // memory reference to an immediate address
999
2.97k
        if (MI->csh->mode == CS_MODE_64)
1000
63
          MI->op1_size = 8;
1001
2.97k
        if (DispVal < 0) {
1002
1.31k
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1003
1.66k
        } else {
1004
1.66k
          printImm(MI, O, DispVal, true);
1005
1.66k
        }
1006
2.97k
      }
1007
1008
144k
    } else {
1009
      // DispVal = 0
1010
144k
      if (!NeedPlus)  // [0]
1011
497
        SStream_concat0(O, "0");
1012
144k
    }
1013
198k
  }
1014
1015
198k
  SStream_concat0(O, "]");
1016
1017
198k
  if (MI->csh->detail)
1018
198k
    MI->flat_insn->detail->x86.op_count++;
1019
1020
198k
  if (MI->op1_size == 0)
1021
130k
    MI->op1_size = MI->x86opsize;
1022
198k
}
1023
1024
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1025
4.92k
{
1026
4.92k
  switch(MI->Opcode) {
1027
322
    default: break;
1028
324
    case X86_LEA16r:
1029
324
         MI->x86opsize = 2;
1030
324
         break;
1031
623
    case X86_LEA32r:
1032
1.13k
    case X86_LEA64_32r:
1033
1.13k
         MI->x86opsize = 4;
1034
1.13k
         break;
1035
118
    case X86_LEA64r:
1036
118
         MI->x86opsize = 8;
1037
118
         break;
1038
337
    case X86_BNDCL32rm:
1039
834
    case X86_BNDCN32rm:
1040
982
    case X86_BNDCU32rm:
1041
1.65k
    case X86_BNDSTXmr:
1042
2.07k
    case X86_BNDLDXrm:
1043
2.46k
    case X86_BNDCL64rm:
1044
2.80k
    case X86_BNDCN64rm:
1045
3.02k
    case X86_BNDCU64rm:
1046
3.02k
         MI->x86opsize = 16;
1047
3.02k
         break;
1048
4.92k
  }
1049
1050
4.92k
  printMemReference(MI, OpNo, O);
1051
4.92k
}
1052
1053
#ifdef CAPSTONE_X86_REDUCE
1054
#include "X86GenAsmWriter1_reduce.inc"
1055
#else
1056
#include "X86GenAsmWriter1.inc"
1057
#endif
1058
1059
#include "X86GenRegisterName1.inc"
1060
1061
#endif