Coverage Report

Created: 2025-10-10 06:20

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
// disable MSVC's warning on strncpy()
22
#pragma warning(disable : 4996)
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 28719)
25
#endif
26
27
#if !defined(CAPSTONE_HAS_OSXKERNEL)
28
#include <ctype.h>
29
#endif
30
#include <capstone/platform.h>
31
32
#if defined(CAPSTONE_HAS_OSXKERNEL)
33
#include <Availability.h>
34
#include <libkern/libkern.h>
35
#else
36
#include <stdio.h>
37
#include <stdlib.h>
38
#endif
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
46
#include "X86InstPrinter.h"
47
#include "X86Mapping.h"
48
#include "X86InstPrinterCommon.h"
49
50
#define GET_INSTRINFO_ENUM
51
#ifdef CAPSTONE_X86_REDUCE
52
#include "X86GenInstrInfo_reduce.inc"
53
#else
54
#include "X86GenInstrInfo.inc"
55
#endif
56
57
#define GET_REGINFO_ENUM
58
#include "X86GenRegisterInfo.inc"
59
60
#include "X86BaseInfo.h"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
49.7k
{
67
49.7k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
49.7k
  MI->csh->doing_mem = status;
71
49.7k
  if (!status)
72
    // done, create the next operand slot
73
24.8k
    MI->flat_insn->detail->x86.op_count++;
74
49.7k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
5.51k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
5.51k
  switch (MI->flat_insn->id) {
81
1.52k
  default:
82
1.52k
    SStream_concat0(O, "ptr ");
83
1.52k
    break;
84
451
  case X86_INS_SGDT:
85
870
  case X86_INS_SIDT:
86
1.67k
  case X86_INS_LGDT:
87
2.46k
  case X86_INS_LIDT:
88
2.56k
  case X86_INS_FXRSTOR:
89
2.78k
  case X86_INS_FXSAVE:
90
3.56k
  case X86_INS_LJMP:
91
3.98k
  case X86_INS_LCALL:
92
    // do not print "ptr"
93
3.98k
    break;
94
5.51k
  }
95
96
5.51k
  switch (MI->csh->mode) {
97
1.35k
  case CS_MODE_16:
98
1.35k
    switch (MI->flat_insn->id) {
99
363
    default:
100
363
      MI->x86opsize = 2;
101
363
      break;
102
71
    case X86_INS_LJMP:
103
268
    case X86_INS_LCALL:
104
268
      MI->x86opsize = 4;
105
268
      break;
106
42
    case X86_INS_SGDT:
107
228
    case X86_INS_SIDT:
108
556
    case X86_INS_LGDT:
109
726
    case X86_INS_LIDT:
110
726
      MI->x86opsize = 6;
111
726
      break;
112
1.35k
    }
113
1.35k
    break;
114
2.16k
  case CS_MODE_32:
115
2.16k
    switch (MI->flat_insn->id) {
116
1.11k
    default:
117
1.11k
      MI->x86opsize = 4;
118
1.11k
      break;
119
57
    case X86_INS_LJMP:
120
148
    case X86_INS_JMP:
121
283
    case X86_INS_LCALL:
122
503
    case X86_INS_SGDT:
123
582
    case X86_INS_SIDT:
124
886
    case X86_INS_LGDT:
125
1.05k
    case X86_INS_LIDT:
126
1.05k
      MI->x86opsize = 6;
127
1.05k
      break;
128
2.16k
    }
129
2.16k
    break;
130
2.16k
  case CS_MODE_64:
131
1.98k
    switch (MI->flat_insn->id) {
132
272
    default:
133
272
      MI->x86opsize = 8;
134
272
      break;
135
658
    case X86_INS_LJMP:
136
744
    case X86_INS_LCALL:
137
933
    case X86_INS_SGDT:
138
1.08k
    case X86_INS_SIDT:
139
1.26k
    case X86_INS_LGDT:
140
1.71k
    case X86_INS_LIDT:
141
1.71k
      MI->x86opsize = 10;
142
1.71k
      break;
143
1.98k
    }
144
1.98k
    break;
145
1.98k
  default: // never reach
146
0
    break;
147
5.51k
  }
148
149
5.51k
  printMemReference(MI, OpNo, O);
150
5.51k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
34.2k
{
154
34.2k
  SStream_concat0(O, "byte ptr ");
155
34.2k
  MI->x86opsize = 1;
156
34.2k
  printMemReference(MI, OpNo, O);
157
34.2k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
9.25k
{
161
9.25k
  MI->x86opsize = 2;
162
9.25k
  SStream_concat0(O, "word ptr ");
163
9.25k
  printMemReference(MI, OpNo, O);
164
9.25k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
20.5k
{
168
20.5k
  MI->x86opsize = 4;
169
20.5k
  SStream_concat0(O, "dword ptr ");
170
20.5k
  printMemReference(MI, OpNo, O);
171
20.5k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
8.68k
{
175
8.68k
  SStream_concat0(O, "qword ptr ");
176
8.68k
  MI->x86opsize = 8;
177
8.68k
  printMemReference(MI, OpNo, O);
178
8.68k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
3.29k
{
182
3.29k
  SStream_concat0(O, "xmmword ptr ");
183
3.29k
  MI->x86opsize = 16;
184
3.29k
  printMemReference(MI, OpNo, O);
185
3.29k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
2.96k
{
189
2.96k
  SStream_concat0(O, "zmmword ptr ");
190
2.96k
  MI->x86opsize = 64;
191
2.96k
  printMemReference(MI, OpNo, O);
192
2.96k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
2.67k
{
197
2.67k
  SStream_concat0(O, "ymmword ptr ");
198
2.67k
  MI->x86opsize = 32;
199
2.67k
  printMemReference(MI, OpNo, O);
200
2.67k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
2.32k
{
204
2.32k
  switch (MCInst_getOpcode(MI)) {
205
1.98k
  default:
206
1.98k
    SStream_concat0(O, "dword ptr ");
207
1.98k
    MI->x86opsize = 4;
208
1.98k
    break;
209
51
  case X86_FSTENVm:
210
339
  case X86_FLDENVm:
211
    // TODO: fix this in tablegen instead
212
339
    switch (MI->csh->mode) {
213
0
    default: // never reach
214
0
      break;
215
87
    case CS_MODE_16:
216
87
      MI->x86opsize = 14;
217
87
      break;
218
197
    case CS_MODE_32:
219
252
    case CS_MODE_64:
220
252
      MI->x86opsize = 28;
221
252
      break;
222
339
    }
223
339
    break;
224
2.32k
  }
225
226
2.32k
  printMemReference(MI, OpNo, O);
227
2.32k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
1.28k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
1.28k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
707
    switch (MCInst_getOpcode(MI)) {
235
707
    default:
236
707
      SStream_concat0(O, "qword ptr ");
237
707
      MI->x86opsize = 8;
238
707
      break;
239
0
    case X86_MOVPQI2QImr:
240
0
      SStream_concat0(O, "xmmword ptr ");
241
0
      MI->x86opsize = 16;
242
0
      break;
243
707
    }
244
707
  } else {
245
577
    SStream_concat0(O, "qword ptr ");
246
577
    MI->x86opsize = 8;
247
577
  }
248
249
1.28k
  printMemReference(MI, OpNo, O);
250
1.28k
}
251
252
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
253
243
{
254
243
  switch (MCInst_getOpcode(MI)) {
255
168
  default:
256
168
    SStream_concat0(O, "xword ptr ");
257
168
    break;
258
67
  case X86_FBLDm:
259
75
  case X86_FBSTPm:
260
75
    break;
261
243
  }
262
263
243
  MI->x86opsize = 10;
264
243
  printMemReference(MI, OpNo, O);
265
243
}
266
267
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
268
2.72k
{
269
2.72k
  SStream_concat0(O, "xmmword ptr ");
270
2.72k
  MI->x86opsize = 16;
271
2.72k
  printMemReference(MI, OpNo, O);
272
2.72k
}
273
274
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
275
1.89k
{
276
1.89k
  SStream_concat0(O, "ymmword ptr ");
277
1.89k
  MI->x86opsize = 32;
278
1.89k
  printMemReference(MI, OpNo, O);
279
1.89k
}
280
281
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
282
662
{
283
662
  SStream_concat0(O, "zmmword ptr ");
284
662
  MI->x86opsize = 64;
285
662
  printMemReference(MI, OpNo, O);
286
662
}
287
#endif
288
289
static const char *getRegisterName(unsigned RegNo);
290
static void printRegName(SStream *OS, unsigned RegNo)
291
352k
{
292
352k
  SStream_concat0(OS, getRegisterName(RegNo));
293
352k
}
294
295
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
296
// this function tell us if we need to have prefix 0 in front of a number
297
static bool need_zero_prefix(uint64_t imm)
298
0
{
299
  // find the first hex letter representing imm
300
0
  while (imm >= 0x10)
301
0
    imm >>= 4;
302
303
0
  if (imm < 0xa)
304
0
    return false;
305
0
  else // this need 0 prefix
306
0
    return true;
307
0
}
308
309
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
310
92.5k
{
311
92.5k
  if (positive) {
312
    // always print this number in positive form
313
77.3k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
314
0
      if (imm < 0) {
315
0
        if (MI->op1_size) {
316
0
          switch (MI->op1_size) {
317
0
          default:
318
0
            break;
319
0
          case 1:
320
0
            imm &= 0xff;
321
0
            break;
322
0
          case 2:
323
0
            imm &= 0xffff;
324
0
            break;
325
0
          case 4:
326
0
            imm &= 0xffffffff;
327
0
            break;
328
0
          }
329
0
        }
330
331
0
        if (imm == 0x8000000000000000LL) // imm == -imm
332
0
          SStream_concat0(O, "8000000000000000h");
333
0
        else if (need_zero_prefix(imm))
334
0
          SStream_concat(O, "0%" PRIx64 "h", imm);
335
0
        else
336
0
          SStream_concat(O, "%" PRIx64 "h", imm);
337
0
      } else {
338
0
        if (imm > HEX_THRESHOLD) {
339
0
          if (need_zero_prefix(imm))
340
0
            SStream_concat(O,
341
0
                     "0%" PRIx64 "h",
342
0
                     imm);
343
0
          else
344
0
            SStream_concat(
345
0
              O, "%" PRIx64 "h", imm);
346
0
        } else
347
0
          SStream_concat(O, "%" PRIu64, imm);
348
0
      }
349
77.3k
    } else { // Intel syntax
350
77.3k
      if (imm < 0) {
351
1.13k
        if (MI->op1_size) {
352
99
          switch (MI->op1_size) {
353
99
          default:
354
99
            break;
355
99
          case 1:
356
0
            imm &= 0xff;
357
0
            break;
358
0
          case 2:
359
0
            imm &= 0xffff;
360
0
            break;
361
0
          case 4:
362
0
            imm &= 0xffffffff;
363
0
            break;
364
99
          }
365
99
        }
366
367
1.13k
        SStream_concat(O, "0x%" PRIx64, imm);
368
76.1k
      } else {
369
76.1k
        if (imm > HEX_THRESHOLD)
370
71.7k
          SStream_concat(O, "0x%" PRIx64, imm);
371
4.40k
        else
372
4.40k
          SStream_concat(O, "%" PRIu64, imm);
373
76.1k
      }
374
77.3k
    }
375
77.3k
  } else {
376
15.2k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
377
0
      if (imm < 0) {
378
0
        if (imm == 0x8000000000000000LL) // imm == -imm
379
0
          SStream_concat0(O, "8000000000000000h");
380
0
        else if (imm < -HEX_THRESHOLD) {
381
0
          if (need_zero_prefix(imm))
382
0
            SStream_concat(O,
383
0
                     "-0%" PRIx64 "h",
384
0
                     -imm);
385
0
          else
386
0
            SStream_concat(O,
387
0
                     "-%" PRIx64 "h",
388
0
                     -imm);
389
0
        } else
390
0
          SStream_concat(O, "-%" PRIu64, -imm);
391
0
      } else {
392
0
        if (imm > HEX_THRESHOLD) {
393
0
          if (need_zero_prefix(imm))
394
0
            SStream_concat(O,
395
0
                     "0%" PRIx64 "h",
396
0
                     imm);
397
0
          else
398
0
            SStream_concat(
399
0
              O, "%" PRIx64 "h", imm);
400
0
        } else
401
0
          SStream_concat(O, "%" PRIu64, imm);
402
0
      }
403
15.2k
    } else { // Intel syntax
404
15.2k
      if (imm < 0) {
405
1.30k
        if (imm == 0x8000000000000000LL) // imm == -imm
406
0
          SStream_concat0(O,
407
0
              "0x8000000000000000");
408
1.30k
        else if (imm < -HEX_THRESHOLD)
409
998
          SStream_concat(O, "-0x%" PRIx64, -imm);
410
306
        else
411
306
          SStream_concat(O, "-%" PRIu64, -imm);
412
413
13.9k
      } else {
414
13.9k
        if (imm > HEX_THRESHOLD)
415
11.9k
          SStream_concat(O, "0x%" PRIx64, imm);
416
1.98k
        else
417
1.98k
          SStream_concat(O, "%" PRIu64, imm);
418
13.9k
      }
419
15.2k
    }
420
15.2k
  }
421
92.5k
}
422
423
// local printOperand, without updating public operands
424
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
425
124k
{
426
124k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
427
124k
  if (MCOperand_isReg(Op)) {
428
124k
    printRegName(O, MCOperand_getReg(Op));
429
124k
  } else if (MCOperand_isImm(Op)) {
430
0
    int64_t imm = MCOperand_getImm(Op);
431
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
432
0
  }
433
124k
}
434
435
#ifndef CAPSTONE_DIET
436
// copy & normalize access info
437
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
438
        uint64_t *eflags)
439
624k
{
440
624k
#ifndef CAPSTONE_DIET
441
624k
  uint8_t i;
442
624k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
443
444
  // initialize access
445
624k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
446
447
624k
  if (!arr) {
448
0
    access[0] = 0;
449
0
    return;
450
0
  }
451
452
  // copy to access but zero out CS_AC_IGNORE
453
1.87M
  for (i = 0; arr[i]; i++) {
454
1.25M
    if (arr[i] != CS_AC_IGNORE)
455
1.05M
      access[i] = arr[i];
456
198k
    else
457
198k
      access[i] = 0;
458
1.25M
  }
459
460
  // mark the end of array
461
624k
  access[i] = 0;
462
624k
#endif
463
624k
}
464
#endif
465
466
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
467
11.0k
{
468
11.0k
  MCOperand *SegReg;
469
11.0k
  int reg;
470
471
11.0k
  if (MI->csh->detail_opt) {
472
11.0k
#ifndef CAPSTONE_DIET
473
11.0k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
474
11.0k
#endif
475
476
11.0k
    MI->flat_insn->detail->x86
477
11.0k
      .operands[MI->flat_insn->detail->x86.op_count]
478
11.0k
      .type = X86_OP_MEM;
479
11.0k
    MI->flat_insn->detail->x86
480
11.0k
      .operands[MI->flat_insn->detail->x86.op_count]
481
11.0k
      .size = MI->x86opsize;
482
11.0k
    MI->flat_insn->detail->x86
483
11.0k
      .operands[MI->flat_insn->detail->x86.op_count]
484
11.0k
      .mem.segment = X86_REG_INVALID;
485
11.0k
    MI->flat_insn->detail->x86
486
11.0k
      .operands[MI->flat_insn->detail->x86.op_count]
487
11.0k
      .mem.base = X86_REG_INVALID;
488
11.0k
    MI->flat_insn->detail->x86
489
11.0k
      .operands[MI->flat_insn->detail->x86.op_count]
490
11.0k
      .mem.index = X86_REG_INVALID;
491
11.0k
    MI->flat_insn->detail->x86
492
11.0k
      .operands[MI->flat_insn->detail->x86.op_count]
493
11.0k
      .mem.scale = 1;
494
11.0k
    MI->flat_insn->detail->x86
495
11.0k
      .operands[MI->flat_insn->detail->x86.op_count]
496
11.0k
      .mem.disp = 0;
497
498
11.0k
#ifndef CAPSTONE_DIET
499
11.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
500
11.0k
            &MI->flat_insn->detail->x86.eflags);
501
11.0k
    MI->flat_insn->detail->x86
502
11.0k
      .operands[MI->flat_insn->detail->x86.op_count]
503
11.0k
      .access = access[MI->flat_insn->detail->x86.op_count];
504
11.0k
#endif
505
11.0k
  }
506
507
11.0k
  SegReg = MCInst_getOperand(MI, Op + 1);
508
11.0k
  reg = MCOperand_getReg(SegReg);
509
510
  // If this has a segment register, print it.
511
11.0k
  if (reg) {
512
147
    _printOperand(MI, Op + 1, O);
513
147
    if (MI->csh->detail_opt) {
514
147
      MI->flat_insn->detail->x86
515
147
        .operands[MI->flat_insn->detail->x86.op_count]
516
147
        .mem.segment = X86_register_map(reg);
517
147
    }
518
147
    SStream_concat0(O, ":");
519
147
  }
520
521
11.0k
  SStream_concat0(O, "[");
522
11.0k
  set_mem_access(MI, true);
523
11.0k
  printOperand(MI, Op, O);
524
11.0k
  SStream_concat0(O, "]");
525
11.0k
  set_mem_access(MI, false);
526
11.0k
}
527
528
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
529
13.7k
{
530
13.7k
  if (MI->csh->detail_opt) {
531
13.7k
#ifndef CAPSTONE_DIET
532
13.7k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
533
13.7k
#endif
534
535
13.7k
    MI->flat_insn->detail->x86
536
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
537
13.7k
      .type = X86_OP_MEM;
538
13.7k
    MI->flat_insn->detail->x86
539
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
540
13.7k
      .size = MI->x86opsize;
541
13.7k
    MI->flat_insn->detail->x86
542
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
543
13.7k
      .mem.segment = X86_REG_INVALID;
544
13.7k
    MI->flat_insn->detail->x86
545
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
546
13.7k
      .mem.base = X86_REG_INVALID;
547
13.7k
    MI->flat_insn->detail->x86
548
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
549
13.7k
      .mem.index = X86_REG_INVALID;
550
13.7k
    MI->flat_insn->detail->x86
551
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
552
13.7k
      .mem.scale = 1;
553
13.7k
    MI->flat_insn->detail->x86
554
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
555
13.7k
      .mem.disp = 0;
556
557
13.7k
#ifndef CAPSTONE_DIET
558
13.7k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
559
13.7k
            &MI->flat_insn->detail->x86.eflags);
560
13.7k
    MI->flat_insn->detail->x86
561
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
562
13.7k
      .access = access[MI->flat_insn->detail->x86.op_count];
563
13.7k
#endif
564
13.7k
  }
565
566
  // DI accesses are always ES-based on non-64bit mode
567
13.7k
  if (MI->csh->mode != CS_MODE_64) {
568
7.46k
    SStream_concat0(O, "es:[");
569
7.46k
    if (MI->csh->detail_opt) {
570
7.46k
      MI->flat_insn->detail->x86
571
7.46k
        .operands[MI->flat_insn->detail->x86.op_count]
572
7.46k
        .mem.segment = X86_REG_ES;
573
7.46k
    }
574
7.46k
  } else
575
6.32k
    SStream_concat0(O, "[");
576
577
13.7k
  set_mem_access(MI, true);
578
13.7k
  printOperand(MI, Op, O);
579
13.7k
  SStream_concat0(O, "]");
580
13.7k
  set_mem_access(MI, false);
581
13.7k
}
582
583
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
584
4.00k
{
585
4.00k
  SStream_concat0(O, "byte ptr ");
586
4.00k
  MI->x86opsize = 1;
587
4.00k
  printSrcIdx(MI, OpNo, O);
588
4.00k
}
589
590
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
591
1.78k
{
592
1.78k
  SStream_concat0(O, "word ptr ");
593
1.78k
  MI->x86opsize = 2;
594
1.78k
  printSrcIdx(MI, OpNo, O);
595
1.78k
}
596
597
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
598
4.03k
{
599
4.03k
  SStream_concat0(O, "dword ptr ");
600
4.03k
  MI->x86opsize = 4;
601
4.03k
  printSrcIdx(MI, OpNo, O);
602
4.03k
}
603
604
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
605
1.24k
{
606
1.24k
  SStream_concat0(O, "qword ptr ");
607
1.24k
  MI->x86opsize = 8;
608
1.24k
  printSrcIdx(MI, OpNo, O);
609
1.24k
}
610
611
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
612
5.23k
{
613
5.23k
  SStream_concat0(O, "byte ptr ");
614
5.23k
  MI->x86opsize = 1;
615
5.23k
  printDstIdx(MI, OpNo, O);
616
5.23k
}
617
618
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
619
2.55k
{
620
2.55k
  SStream_concat0(O, "word ptr ");
621
2.55k
  MI->x86opsize = 2;
622
2.55k
  printDstIdx(MI, OpNo, O);
623
2.55k
}
624
625
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
626
4.78k
{
627
4.78k
  SStream_concat0(O, "dword ptr ");
628
4.78k
  MI->x86opsize = 4;
629
4.78k
  printDstIdx(MI, OpNo, O);
630
4.78k
}
631
632
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
633
1.22k
{
634
1.22k
  SStream_concat0(O, "qword ptr ");
635
1.22k
  MI->x86opsize = 8;
636
1.22k
  printDstIdx(MI, OpNo, O);
637
1.22k
}
638
639
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
640
2.58k
{
641
2.58k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
642
2.58k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
643
2.58k
  int reg;
644
645
2.58k
  if (MI->csh->detail_opt) {
646
2.58k
#ifndef CAPSTONE_DIET
647
2.58k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
648
2.58k
#endif
649
650
2.58k
    MI->flat_insn->detail->x86
651
2.58k
      .operands[MI->flat_insn->detail->x86.op_count]
652
2.58k
      .type = X86_OP_MEM;
653
2.58k
    MI->flat_insn->detail->x86
654
2.58k
      .operands[MI->flat_insn->detail->x86.op_count]
655
2.58k
      .size = MI->x86opsize;
656
2.58k
    MI->flat_insn->detail->x86
657
2.58k
      .operands[MI->flat_insn->detail->x86.op_count]
658
2.58k
      .mem.segment = X86_REG_INVALID;
659
2.58k
    MI->flat_insn->detail->x86
660
2.58k
      .operands[MI->flat_insn->detail->x86.op_count]
661
2.58k
      .mem.base = X86_REG_INVALID;
662
2.58k
    MI->flat_insn->detail->x86
663
2.58k
      .operands[MI->flat_insn->detail->x86.op_count]
664
2.58k
      .mem.index = X86_REG_INVALID;
665
2.58k
    MI->flat_insn->detail->x86
666
2.58k
      .operands[MI->flat_insn->detail->x86.op_count]
667
2.58k
      .mem.scale = 1;
668
2.58k
    MI->flat_insn->detail->x86
669
2.58k
      .operands[MI->flat_insn->detail->x86.op_count]
670
2.58k
      .mem.disp = 0;
671
672
2.58k
#ifndef CAPSTONE_DIET
673
2.58k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
674
2.58k
            &MI->flat_insn->detail->x86.eflags);
675
2.58k
    MI->flat_insn->detail->x86
676
2.58k
      .operands[MI->flat_insn->detail->x86.op_count]
677
2.58k
      .access = access[MI->flat_insn->detail->x86.op_count];
678
2.58k
#endif
679
2.58k
  }
680
681
  // If this has a segment register, print it.
682
2.58k
  reg = MCOperand_getReg(SegReg);
683
2.58k
  if (reg) {
684
82
    _printOperand(MI, Op + 1, O);
685
82
    SStream_concat0(O, ":");
686
82
    if (MI->csh->detail_opt) {
687
82
      MI->flat_insn->detail->x86
688
82
        .operands[MI->flat_insn->detail->x86.op_count]
689
82
        .mem.segment = X86_register_map(reg);
690
82
    }
691
82
  }
692
693
2.58k
  SStream_concat0(O, "[");
694
695
2.58k
  if (MCOperand_isImm(DispSpec)) {
696
2.58k
    int64_t imm = MCOperand_getImm(DispSpec);
697
2.58k
    if (MI->csh->detail_opt)
698
2.58k
      MI->flat_insn->detail->x86
699
2.58k
        .operands[MI->flat_insn->detail->x86.op_count]
700
2.58k
        .mem.disp = imm;
701
702
2.58k
    if (imm < 0)
703
537
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
704
2.04k
    else
705
2.04k
      printImm(MI, O, imm, true);
706
2.58k
  }
707
708
2.58k
  SStream_concat0(O, "]");
709
710
2.58k
  if (MI->csh->detail_opt)
711
2.58k
    MI->flat_insn->detail->x86.op_count++;
712
713
2.58k
  if (MI->op1_size == 0)
714
2.58k
    MI->op1_size = MI->x86opsize;
715
2.58k
}
716
717
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
718
17.4k
{
719
17.4k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
720
721
17.4k
  printImm(MI, O, val, true);
722
723
17.4k
  if (MI->csh->detail_opt) {
724
17.4k
#ifndef CAPSTONE_DIET
725
17.4k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
726
17.4k
#endif
727
728
17.4k
    MI->flat_insn->detail->x86
729
17.4k
      .operands[MI->flat_insn->detail->x86.op_count]
730
17.4k
      .type = X86_OP_IMM;
731
17.4k
    MI->flat_insn->detail->x86
732
17.4k
      .operands[MI->flat_insn->detail->x86.op_count]
733
17.4k
      .imm = val;
734
17.4k
    MI->flat_insn->detail->x86
735
17.4k
      .operands[MI->flat_insn->detail->x86.op_count]
736
17.4k
      .size = 1;
737
738
17.4k
#ifndef CAPSTONE_DIET
739
17.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
740
17.4k
            &MI->flat_insn->detail->x86.eflags);
741
17.4k
    MI->flat_insn->detail->x86
742
17.4k
      .operands[MI->flat_insn->detail->x86.op_count]
743
17.4k
      .access = access[MI->flat_insn->detail->x86.op_count];
744
17.4k
#endif
745
746
17.4k
    MI->flat_insn->detail->x86.op_count++;
747
17.4k
  }
748
17.4k
}
749
750
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
751
1.10k
{
752
1.10k
  SStream_concat0(O, "byte ptr ");
753
1.10k
  MI->x86opsize = 1;
754
1.10k
  printMemOffset(MI, OpNo, O);
755
1.10k
}
756
757
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
758
357
{
759
357
  SStream_concat0(O, "word ptr ");
760
357
  MI->x86opsize = 2;
761
357
  printMemOffset(MI, OpNo, O);
762
357
}
763
764
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
765
1.07k
{
766
1.07k
  SStream_concat0(O, "dword ptr ");
767
1.07k
  MI->x86opsize = 4;
768
1.07k
  printMemOffset(MI, OpNo, O);
769
1.07k
}
770
771
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
772
41
{
773
41
  SStream_concat0(O, "qword ptr ");
774
41
  MI->x86opsize = 8;
775
41
  printMemOffset(MI, OpNo, O);
776
41
}
777
778
static void printInstruction(MCInst *MI, SStream *O);
779
780
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
781
232k
{
782
232k
  x86_reg reg, reg2;
783
232k
  enum cs_ac_type access1, access2;
784
785
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
786
787
  // perhaps this instruction does not need printer
788
232k
  if (MI->assembly[0]) {
789
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
790
0
    return;
791
0
  }
792
793
232k
  X86_lockrep(MI, O);
794
232k
  printInstruction(MI, O);
795
796
232k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
797
232k
  if (MI->csh->detail_opt) {
798
232k
#ifndef CAPSTONE_DIET
799
232k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
800
232k
#endif
801
802
    // first op can be embedded in the asm by llvm.
803
    // so we have to add the missing register as the first operand
804
232k
    if (reg) {
805
      // shift all the ops right to leave 1st slot for this new register op
806
24.0k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
807
24.0k
        &(MI->flat_insn->detail->x86.operands[0]),
808
24.0k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
809
24.0k
          (ARR_SIZE(MI->flat_insn->detail->x86
810
24.0k
                .operands) -
811
24.0k
           1));
812
24.0k
      MI->flat_insn->detail->x86.operands[0].type =
813
24.0k
        X86_OP_REG;
814
24.0k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
815
24.0k
      MI->flat_insn->detail->x86.operands[0].size =
816
24.0k
        MI->csh->regsize_map[reg];
817
24.0k
      MI->flat_insn->detail->x86.operands[0].access = access1;
818
24.0k
      MI->flat_insn->detail->x86.op_count++;
819
208k
    } else {
820
208k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg,
821
208k
            &access1, &reg2, &access2)) {
822
3.42k
        MI->flat_insn->detail->x86.operands[0].type =
823
3.42k
          X86_OP_REG;
824
3.42k
        MI->flat_insn->detail->x86.operands[0].reg =
825
3.42k
          reg;
826
3.42k
        MI->flat_insn->detail->x86.operands[0].size =
827
3.42k
          MI->csh->regsize_map[reg];
828
3.42k
        MI->flat_insn->detail->x86.operands[0].access =
829
3.42k
          access1;
830
3.42k
        MI->flat_insn->detail->x86.operands[1].type =
831
3.42k
          X86_OP_REG;
832
3.42k
        MI->flat_insn->detail->x86.operands[1].reg =
833
3.42k
          reg2;
834
3.42k
        MI->flat_insn->detail->x86.operands[1].size =
835
3.42k
          MI->csh->regsize_map[reg2];
836
3.42k
        MI->flat_insn->detail->x86.operands[1].access =
837
3.42k
          access2;
838
3.42k
        MI->flat_insn->detail->x86.op_count = 2;
839
3.42k
      }
840
208k
    }
841
842
232k
#ifndef CAPSTONE_DIET
843
232k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
844
232k
            &MI->flat_insn->detail->x86.eflags);
845
232k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
846
232k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
847
232k
#endif
848
232k
  }
849
850
232k
  if (MI->op1_size == 0 && reg)
851
17.9k
    MI->op1_size = MI->csh->regsize_map[reg];
852
232k
}
853
854
/// printPCRelImm - This is used to print an immediate value that ends up
855
/// being encoded as a pc-relative value.
856
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
857
15.0k
{
858
15.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
859
15.0k
  if (MCOperand_isImm(Op)) {
860
15.0k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
861
15.0k
            MI->address;
862
15.0k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
863
864
    // truncate imm for non-64bit
865
15.0k
    if (MI->csh->mode != CS_MODE_64) {
866
9.61k
      imm = imm & 0xffffffff;
867
9.61k
    }
868
869
15.0k
    printImm(MI, O, imm, true);
870
871
15.0k
    if (MI->csh->detail_opt) {
872
15.0k
#ifndef CAPSTONE_DIET
873
15.0k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
874
15.0k
#endif
875
876
15.0k
      MI->flat_insn->detail->x86
877
15.0k
        .operands[MI->flat_insn->detail->x86.op_count]
878
15.0k
        .type = X86_OP_IMM;
879
      // if op_count > 0, then this operand's size is taken from the destination op
880
15.0k
      if (MI->flat_insn->detail->x86.op_count > 0)
881
0
        MI->flat_insn->detail->x86
882
0
          .operands[MI->flat_insn->detail->x86
883
0
                .op_count]
884
0
          .size =
885
0
          MI->flat_insn->detail->x86.operands[0]
886
0
            .size;
887
15.0k
      else if (opsize > 0)
888
263
        MI->flat_insn->detail->x86
889
263
          .operands[MI->flat_insn->detail->x86
890
263
                .op_count]
891
263
          .size = opsize;
892
14.8k
      else
893
14.8k
        MI->flat_insn->detail->x86
894
14.8k
          .operands[MI->flat_insn->detail->x86
895
14.8k
                .op_count]
896
14.8k
          .size = MI->imm_size;
897
15.0k
      MI->flat_insn->detail->x86
898
15.0k
        .operands[MI->flat_insn->detail->x86.op_count]
899
15.0k
        .imm = imm;
900
901
15.0k
#ifndef CAPSTONE_DIET
902
15.0k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access,
903
15.0k
              &MI->flat_insn->detail->x86.eflags);
904
15.0k
      MI->flat_insn->detail->x86
905
15.0k
        .operands[MI->flat_insn->detail->x86.op_count]
906
15.0k
        .access =
907
15.0k
        access[MI->flat_insn->detail->x86.op_count];
908
15.0k
#endif
909
910
15.0k
      MI->flat_insn->detail->x86.op_count++;
911
15.0k
    }
912
913
15.0k
    if (MI->op1_size == 0)
914
15.0k
      MI->op1_size = MI->imm_size;
915
15.0k
  }
916
15.0k
}
917
918
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
919
255k
{
920
255k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
921
922
255k
  if (MCOperand_isReg(Op)) {
923
227k
    unsigned int reg = MCOperand_getReg(Op);
924
925
227k
    printRegName(O, reg);
926
227k
    if (MI->csh->detail_opt) {
927
227k
      if (MI->csh->doing_mem) {
928
24.8k
        MI->flat_insn->detail->x86
929
24.8k
          .operands[MI->flat_insn->detail->x86
930
24.8k
                .op_count]
931
24.8k
          .mem.base = X86_register_map(reg);
932
202k
      } else {
933
202k
#ifndef CAPSTONE_DIET
934
202k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
935
202k
#endif
936
937
202k
        MI->flat_insn->detail->x86
938
202k
          .operands[MI->flat_insn->detail->x86
939
202k
                .op_count]
940
202k
          .type = X86_OP_REG;
941
202k
        MI->flat_insn->detail->x86
942
202k
          .operands[MI->flat_insn->detail->x86
943
202k
                .op_count]
944
202k
          .reg = X86_register_map(reg);
945
202k
        MI->flat_insn->detail->x86
946
202k
          .operands[MI->flat_insn->detail->x86
947
202k
                .op_count]
948
202k
          .size =
949
202k
          MI->csh->regsize_map[X86_register_map(
950
202k
            reg)];
951
952
202k
#ifndef CAPSTONE_DIET
953
202k
        get_op_access(
954
202k
          MI->csh, MCInst_getOpcode(MI), access,
955
202k
          &MI->flat_insn->detail->x86.eflags);
956
202k
        MI->flat_insn->detail->x86
957
202k
          .operands[MI->flat_insn->detail->x86
958
202k
                .op_count]
959
202k
          .access =
960
202k
          access[MI->flat_insn->detail->x86
961
202k
                   .op_count];
962
202k
#endif
963
964
202k
        MI->flat_insn->detail->x86.op_count++;
965
202k
      }
966
227k
    }
967
968
227k
    if (MI->op1_size == 0)
969
112k
      MI->op1_size =
970
112k
        MI->csh->regsize_map[X86_register_map(reg)];
971
227k
  } else if (MCOperand_isImm(Op)) {
972
28.1k
    uint8_t encsize;
973
28.1k
    int64_t imm = MCOperand_getImm(Op);
974
28.1k
    uint8_t opsize =
975
28.1k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
976
977
28.1k
    if (opsize == 1) // print 1 byte immediate in positive form
978
11.6k
      imm = imm & 0xff;
979
980
    // printf(">>> id = %u\n", MI->flat_insn->id);
981
28.1k
    switch (MI->flat_insn->id) {
982
15.2k
    default:
983
15.2k
      printImm(MI, O, imm, MI->csh->imm_unsigned);
984
15.2k
      break;
985
986
93
    case X86_INS_MOVABS:
987
3.34k
    case X86_INS_MOV:
988
      // do not print number in negative form
989
3.34k
      printImm(MI, O, imm, true);
990
3.34k
      break;
991
992
0
    case X86_INS_IN:
993
0
    case X86_INS_OUT:
994
0
    case X86_INS_INT:
995
      // do not print number in negative form
996
0
      imm = imm & 0xff;
997
0
      printImm(MI, O, imm, true);
998
0
      break;
999
1000
514
    case X86_INS_LCALL:
1001
1.32k
    case X86_INS_LJMP:
1002
1.32k
    case X86_INS_JMP:
1003
      // always print address in positive form
1004
1.32k
      if (OpNo == 1) { // ptr16 part
1005
662
        imm = imm & 0xffff;
1006
662
        opsize = 2;
1007
662
      } else
1008
662
        opsize = 4;
1009
1.32k
      printImm(MI, O, imm, true);
1010
1.32k
      break;
1011
1012
2.42k
    case X86_INS_AND:
1013
4.28k
    case X86_INS_OR:
1014
5.98k
    case X86_INS_XOR:
1015
      // do not print number in negative form
1016
5.98k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1017
658
        printImm(MI, O, imm, true);
1018
5.32k
      else {
1019
5.32k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
1020
5.32k
              imm;
1021
5.32k
        printImm(MI, O, imm, true);
1022
5.32k
      }
1023
5.98k
      break;
1024
1025
1.91k
    case X86_INS_RET:
1026
2.26k
    case X86_INS_RETF:
1027
      // RET imm16
1028
2.26k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1029
61
        printImm(MI, O, imm, true);
1030
2.20k
      else {
1031
2.20k
        imm = 0xffff & imm;
1032
2.20k
        printImm(MI, O, imm, true);
1033
2.20k
      }
1034
2.26k
      break;
1035
28.1k
    }
1036
1037
28.1k
    if (MI->csh->detail_opt) {
1038
28.1k
      if (MI->csh->doing_mem) {
1039
0
        MI->flat_insn->detail->x86
1040
0
          .operands[MI->flat_insn->detail->x86
1041
0
                .op_count]
1042
0
          .mem.disp = imm;
1043
28.1k
      } else {
1044
28.1k
#ifndef CAPSTONE_DIET
1045
28.1k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1046
28.1k
#endif
1047
1048
28.1k
        MI->flat_insn->detail->x86
1049
28.1k
          .operands[MI->flat_insn->detail->x86
1050
28.1k
                .op_count]
1051
28.1k
          .type = X86_OP_IMM;
1052
28.1k
        if (opsize > 0) {
1053
24.5k
          MI->flat_insn->detail->x86
1054
24.5k
            .operands[MI->flat_insn->detail
1055
24.5k
                  ->x86.op_count]
1056
24.5k
            .size = opsize;
1057
24.5k
          MI->flat_insn->detail->x86.encoding
1058
24.5k
            .imm_size = encsize;
1059
24.5k
        } else if (MI->flat_insn->detail->x86.op_count >
1060
3.57k
             0) {
1061
761
          if (MI->flat_insn->id !=
1062
761
                X86_INS_LCALL &&
1063
761
              MI->flat_insn->id != X86_INS_LJMP) {
1064
761
            MI->flat_insn->detail->x86
1065
761
              .operands[MI->flat_insn
1066
761
                    ->detail
1067
761
                    ->x86
1068
761
                    .op_count]
1069
761
              .size =
1070
761
              MI->flat_insn->detail
1071
761
                ->x86
1072
761
                .operands[0]
1073
761
                .size;
1074
761
          } else
1075
0
            MI->flat_insn->detail->x86
1076
0
              .operands[MI->flat_insn
1077
0
                    ->detail
1078
0
                    ->x86
1079
0
                    .op_count]
1080
0
              .size = MI->imm_size;
1081
761
        } else
1082
2.81k
          MI->flat_insn->detail->x86
1083
2.81k
            .operands[MI->flat_insn->detail
1084
2.81k
                  ->x86.op_count]
1085
2.81k
            .size = MI->imm_size;
1086
28.1k
        MI->flat_insn->detail->x86
1087
28.1k
          .operands[MI->flat_insn->detail->x86
1088
28.1k
                .op_count]
1089
28.1k
          .imm = imm;
1090
1091
28.1k
#ifndef CAPSTONE_DIET
1092
28.1k
        get_op_access(
1093
28.1k
          MI->csh, MCInst_getOpcode(MI), access,
1094
28.1k
          &MI->flat_insn->detail->x86.eflags);
1095
28.1k
        MI->flat_insn->detail->x86
1096
28.1k
          .operands[MI->flat_insn->detail->x86
1097
28.1k
                .op_count]
1098
28.1k
          .access =
1099
28.1k
          access[MI->flat_insn->detail->x86
1100
28.1k
                   .op_count];
1101
28.1k
#endif
1102
1103
28.1k
        MI->flat_insn->detail->x86.op_count++;
1104
28.1k
      }
1105
28.1k
    }
1106
28.1k
  }
1107
255k
}
1108
1109
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
1110
100k
{
1111
100k
  bool NeedPlus = false;
1112
100k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
1113
100k
  uint64_t ScaleVal =
1114
100k
    MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
1115
100k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
1116
100k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
1117
100k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
1118
100k
  int reg;
1119
1120
100k
  if (MI->csh->detail_opt) {
1121
100k
#ifndef CAPSTONE_DIET
1122
100k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1123
100k
#endif
1124
1125
100k
    MI->flat_insn->detail->x86
1126
100k
      .operands[MI->flat_insn->detail->x86.op_count]
1127
100k
      .type = X86_OP_MEM;
1128
100k
    MI->flat_insn->detail->x86
1129
100k
      .operands[MI->flat_insn->detail->x86.op_count]
1130
100k
      .size = MI->x86opsize;
1131
100k
    MI->flat_insn->detail->x86
1132
100k
      .operands[MI->flat_insn->detail->x86.op_count]
1133
100k
      .mem.segment = X86_REG_INVALID;
1134
100k
    MI->flat_insn->detail->x86
1135
100k
      .operands[MI->flat_insn->detail->x86.op_count]
1136
100k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
1137
100k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
1138
99.7k
      MI->flat_insn->detail->x86
1139
99.7k
        .operands[MI->flat_insn->detail->x86.op_count]
1140
99.7k
        .mem.index =
1141
99.7k
        X86_register_map(MCOperand_getReg(IndexReg));
1142
99.7k
    }
1143
100k
    MI->flat_insn->detail->x86
1144
100k
      .operands[MI->flat_insn->detail->x86.op_count]
1145
100k
      .mem.scale = (int)ScaleVal;
1146
100k
    MI->flat_insn->detail->x86
1147
100k
      .operands[MI->flat_insn->detail->x86.op_count]
1148
100k
      .mem.disp = 0;
1149
1150
100k
#ifndef CAPSTONE_DIET
1151
100k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1152
100k
            &MI->flat_insn->detail->x86.eflags);
1153
100k
    MI->flat_insn->detail->x86
1154
100k
      .operands[MI->flat_insn->detail->x86.op_count]
1155
100k
      .access = access[MI->flat_insn->detail->x86.op_count];
1156
100k
#endif
1157
100k
  }
1158
1159
  // If this has a segment register, print it.
1160
100k
  reg = MCOperand_getReg(SegReg);
1161
100k
  if (reg) {
1162
2.82k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
1163
2.82k
    if (MI->csh->detail_opt) {
1164
2.82k
      MI->flat_insn->detail->x86
1165
2.82k
        .operands[MI->flat_insn->detail->x86.op_count]
1166
2.82k
        .mem.segment = X86_register_map(reg);
1167
2.82k
    }
1168
2.82k
    SStream_concat0(O, ":");
1169
2.82k
  }
1170
1171
100k
  SStream_concat0(O, "[");
1172
1173
100k
  if (MCOperand_getReg(BaseReg)) {
1174
98.4k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
1175
98.4k
    NeedPlus = true;
1176
98.4k
  }
1177
1178
100k
  if (MCOperand_getReg(IndexReg) &&
1179
23.4k
      MCOperand_getReg(IndexReg) != X86_EIZ) {
1180
22.9k
    if (NeedPlus)
1181
22.8k
      SStream_concat0(O, " + ");
1182
22.9k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
1183
22.9k
    if (ScaleVal != 1)
1184
5.82k
      SStream_concat(O, "*%u", ScaleVal);
1185
22.9k
    NeedPlus = true;
1186
22.9k
  }
1187
1188
100k
  if (MCOperand_isImm(DispSpec)) {
1189
100k
    int64_t DispVal = MCOperand_getImm(DispSpec);
1190
100k
    if (MI->csh->detail_opt)
1191
100k
      MI->flat_insn->detail->x86
1192
100k
        .operands[MI->flat_insn->detail->x86.op_count]
1193
100k
        .mem.disp = DispVal;
1194
100k
    if (DispVal) {
1195
29.2k
      if (NeedPlus) {
1196
27.8k
        if (DispVal < 0) {
1197
11.6k
          SStream_concat0(O, " - ");
1198
11.6k
          printImm(MI, O, -DispVal, true);
1199
16.2k
        } else {
1200
16.2k
          SStream_concat0(O, " + ");
1201
16.2k
          printImm(MI, O, DispVal, true);
1202
16.2k
        }
1203
27.8k
      } else {
1204
        // memory reference to an immediate address
1205
1.39k
        if (MI->csh->mode == CS_MODE_64)
1206
47
          MI->op1_size = 8;
1207
1.39k
        if (DispVal < 0) {
1208
372
          printImm(MI, O,
1209
372
             arch_masks[MI->csh->mode] &
1210
372
               DispVal,
1211
372
             true);
1212
1.02k
        } else {
1213
1.02k
          printImm(MI, O, DispVal, true);
1214
1.02k
        }
1215
1.39k
      }
1216
1217
70.9k
    } else {
1218
      // DispVal = 0
1219
70.9k
      if (!NeedPlus) // [0]
1220
175
        SStream_concat0(O, "0");
1221
70.9k
    }
1222
100k
  }
1223
1224
100k
  SStream_concat0(O, "]");
1225
1226
100k
  if (MI->csh->detail_opt)
1227
100k
    MI->flat_insn->detail->x86.op_count++;
1228
1229
100k
  if (MI->op1_size == 0)
1230
60.2k
    MI->op1_size = MI->x86opsize;
1231
100k
}
1232
1233
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1234
2.80k
{
1235
2.80k
  switch (MI->Opcode) {
1236
308
  default:
1237
308
    break;
1238
434
  case X86_LEA16r:
1239
434
    MI->x86opsize = 2;
1240
434
    break;
1241
253
  case X86_LEA32r:
1242
519
  case X86_LEA64_32r:
1243
519
    MI->x86opsize = 4;
1244
519
    break;
1245
146
  case X86_LEA64r:
1246
146
    MI->x86opsize = 8;
1247
146
    break;
1248
0
#ifndef CAPSTONE_X86_REDUCE
1249
42
  case X86_BNDCL32rm:
1250
195
  case X86_BNDCN32rm:
1251
248
  case X86_BNDCU32rm:
1252
477
  case X86_BNDSTXmr:
1253
829
  case X86_BNDLDXrm:
1254
1.06k
  case X86_BNDCL64rm:
1255
1.23k
  case X86_BNDCN64rm:
1256
1.40k
  case X86_BNDCU64rm:
1257
1.40k
    MI->x86opsize = 16;
1258
1.40k
    break;
1259
2.80k
#endif
1260
2.80k
  }
1261
1262
2.80k
  printMemReference(MI, OpNo, O);
1263
2.80k
}
1264
1265
#ifdef CAPSTONE_X86_REDUCE
1266
#include "X86GenAsmWriter1_reduce.inc"
1267
#else
1268
#include "X86GenAsmWriter1.inc"
1269
#endif
1270
1271
#include "X86GenRegisterName1.inc"
1272
1273
#endif