Coverage Report

Created: 2025-10-10 06:20

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
49.7k
{
66
49.7k
  if (MI->csh->detail != CS_OPT_ON)
67
0
    return;
68
69
49.7k
  MI->csh->doing_mem = status;
70
49.7k
  if (!status)
71
    // done, create the next operand slot
72
24.8k
    MI->flat_insn->detail->x86.op_count++;
73
74
49.7k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
5.51k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
5.51k
  switch(MI->flat_insn->id) {
81
1.52k
    default:
82
1.52k
      SStream_concat0(O, "ptr ");
83
1.52k
      break;
84
451
    case X86_INS_SGDT:
85
870
    case X86_INS_SIDT:
86
1.67k
    case X86_INS_LGDT:
87
2.46k
    case X86_INS_LIDT:
88
2.56k
    case X86_INS_FXRSTOR:
89
2.78k
    case X86_INS_FXSAVE:
90
3.56k
    case X86_INS_LJMP:
91
3.98k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
3.98k
      break;
94
5.51k
  }
95
96
5.51k
  switch(MI->csh->mode) {
97
1.35k
    case CS_MODE_16:
98
1.35k
      switch(MI->flat_insn->id) {
99
363
        default:
100
363
          MI->x86opsize = 2;
101
363
          break;
102
71
        case X86_INS_LJMP:
103
268
        case X86_INS_LCALL:
104
268
          MI->x86opsize = 4;
105
268
          break;
106
42
        case X86_INS_SGDT:
107
228
        case X86_INS_SIDT:
108
556
        case X86_INS_LGDT:
109
726
        case X86_INS_LIDT:
110
726
          MI->x86opsize = 6;
111
726
          break;
112
1.35k
      }
113
1.35k
      break;
114
2.16k
    case CS_MODE_32:
115
2.16k
      switch(MI->flat_insn->id) {
116
1.11k
        default:
117
1.11k
          MI->x86opsize = 4;
118
1.11k
          break;
119
57
        case X86_INS_LJMP:
120
148
        case X86_INS_JMP:
121
283
        case X86_INS_LCALL:
122
503
        case X86_INS_SGDT:
123
582
        case X86_INS_SIDT:
124
886
        case X86_INS_LGDT:
125
1.05k
        case X86_INS_LIDT:
126
1.05k
          MI->x86opsize = 6;
127
1.05k
          break;
128
2.16k
      }
129
2.16k
      break;
130
2.16k
    case CS_MODE_64:
131
1.98k
      switch(MI->flat_insn->id) {
132
272
        default:
133
272
          MI->x86opsize = 8;
134
272
          break;
135
658
        case X86_INS_LJMP:
136
744
        case X86_INS_LCALL:
137
933
        case X86_INS_SGDT:
138
1.08k
        case X86_INS_SIDT:
139
1.26k
        case X86_INS_LGDT:
140
1.71k
        case X86_INS_LIDT:
141
1.71k
          MI->x86opsize = 10;
142
1.71k
          break;
143
1.98k
      }
144
1.98k
      break;
145
1.98k
    default:  // never reach
146
0
      break;
147
5.51k
  }
148
149
5.51k
  printMemReference(MI, OpNo, O);
150
5.51k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
34.2k
{
154
34.2k
  SStream_concat0(O, "byte ptr ");
155
34.2k
  MI->x86opsize = 1;
156
34.2k
  printMemReference(MI, OpNo, O);
157
34.2k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
9.25k
{
161
9.25k
  MI->x86opsize = 2;
162
9.25k
  SStream_concat0(O, "word ptr ");
163
9.25k
  printMemReference(MI, OpNo, O);
164
9.25k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
20.5k
{
168
20.5k
  MI->x86opsize = 4;
169
20.5k
  SStream_concat0(O, "dword ptr ");
170
20.5k
  printMemReference(MI, OpNo, O);
171
20.5k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
8.68k
{
175
8.68k
  SStream_concat0(O, "qword ptr ");
176
8.68k
  MI->x86opsize = 8;
177
8.68k
  printMemReference(MI, OpNo, O);
178
8.68k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
3.29k
{
182
3.29k
  SStream_concat0(O, "xmmword ptr ");
183
3.29k
  MI->x86opsize = 16;
184
3.29k
  printMemReference(MI, OpNo, O);
185
3.29k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
2.96k
{
189
2.96k
  SStream_concat0(O, "zmmword ptr ");
190
2.96k
  MI->x86opsize = 64;
191
2.96k
  printMemReference(MI, OpNo, O);
192
2.96k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
2.67k
{
197
2.67k
  SStream_concat0(O, "ymmword ptr ");
198
2.67k
  MI->x86opsize = 32;
199
2.67k
  printMemReference(MI, OpNo, O);
200
2.67k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
2.32k
{
204
2.32k
  switch(MCInst_getOpcode(MI)) {
205
1.98k
    default:
206
1.98k
      SStream_concat0(O, "dword ptr ");
207
1.98k
      MI->x86opsize = 4;
208
1.98k
      break;
209
51
    case X86_FSTENVm:
210
339
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
339
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
87
        case CS_MODE_16:
216
87
          MI->x86opsize = 14;
217
87
          break;
218
197
        case CS_MODE_32:
219
252
        case CS_MODE_64:
220
252
          MI->x86opsize = 28;
221
252
          break;
222
339
      }
223
339
      break;
224
2.32k
  }
225
226
2.32k
  printMemReference(MI, OpNo, O);
227
2.32k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
1.07k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
1.07k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
579
    switch(MCInst_getOpcode(MI)) {
235
572
      default:
236
572
        SStream_concat0(O, "qword ptr ");
237
572
        MI->x86opsize = 8;
238
572
        break;
239
0
      case X86_MOVPQI2QImr:
240
7
      case X86_COMISDrm:
241
7
        SStream_concat0(O, "xmmword ptr ");
242
7
        MI->x86opsize = 16;
243
7
        break;
244
579
    }
245
579
  } else {
246
493
    SStream_concat0(O, "qword ptr ");
247
493
    MI->x86opsize = 8;
248
493
  }
249
250
1.07k
  printMemReference(MI, OpNo, O);
251
1.07k
}
252
253
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
254
243
{
255
243
  switch(MCInst_getOpcode(MI)) {
256
168
    default:
257
168
      SStream_concat0(O, "xword ptr ");
258
168
      break;
259
67
    case X86_FBLDm:
260
75
    case X86_FBSTPm:
261
75
      break;
262
243
  }
263
264
243
  MI->x86opsize = 10;
265
243
  printMemReference(MI, OpNo, O);
266
243
}
267
268
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
269
2.72k
{
270
2.72k
  SStream_concat0(O, "xmmword ptr ");
271
2.72k
  MI->x86opsize = 16;
272
2.72k
  printMemReference(MI, OpNo, O);
273
2.72k
}
274
275
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
276
1.89k
{
277
1.89k
  SStream_concat0(O, "ymmword ptr ");
278
1.89k
  MI->x86opsize = 32;
279
1.89k
  printMemReference(MI, OpNo, O);
280
1.89k
}
281
282
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
283
662
{
284
662
  SStream_concat0(O, "zmmword ptr ");
285
662
  MI->x86opsize = 64;
286
662
  printMemReference(MI, OpNo, O);
287
662
}
288
#endif
289
290
static const char *getRegisterName(unsigned RegNo);
291
static void printRegName(SStream *OS, unsigned RegNo)
292
352k
{
293
352k
  SStream_concat0(OS, getRegisterName(RegNo));
294
352k
}
295
296
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
297
// this function tell us if we need to have prefix 0 in front of a number
298
static bool need_zero_prefix(uint64_t imm)
299
0
{
300
  // find the first hex letter representing imm
301
0
  while(imm >= 0x10)
302
0
    imm >>= 4;
303
304
0
  if (imm < 0xa)
305
0
    return false;
306
0
  else  // this need 0 prefix
307
0
    return true;
308
0
}
309
310
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
311
92.5k
{
312
92.5k
  if (positive) {
313
    // always print this number in positive form
314
77.3k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
315
0
      if (imm < 0) {
316
0
        if (MI->op1_size) {
317
0
          switch(MI->op1_size) {
318
0
            default:
319
0
              break;
320
0
            case 1:
321
0
              imm &= 0xff;
322
0
              break;
323
0
            case 2:
324
0
              imm &= 0xffff;
325
0
              break;
326
0
            case 4:
327
0
              imm &= 0xffffffff;
328
0
              break;
329
0
          }
330
0
        }
331
332
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
333
0
          SStream_concat0(O, "8000000000000000h");
334
0
        else if (need_zero_prefix(imm))
335
0
          SStream_concat(O, "0%"PRIx64"h", imm);
336
0
        else
337
0
          SStream_concat(O, "%"PRIx64"h", imm);
338
0
      } else {
339
0
        if (imm > HEX_THRESHOLD) {
340
0
          if (need_zero_prefix(imm))
341
0
            SStream_concat(O, "0%"PRIx64"h", imm);
342
0
          else
343
0
            SStream_concat(O, "%"PRIx64"h", imm);
344
0
        } else
345
0
          SStream_concat(O, "%"PRIu64, imm);
346
0
      }
347
77.3k
    } else { // Intel syntax
348
77.3k
      if (imm < 0) {
349
1.13k
        if (MI->op1_size) {
350
99
          switch(MI->op1_size) {
351
99
            default:
352
99
              break;
353
99
            case 1:
354
0
              imm &= 0xff;
355
0
              break;
356
0
            case 2:
357
0
              imm &= 0xffff;
358
0
              break;
359
0
            case 4:
360
0
              imm &= 0xffffffff;
361
0
              break;
362
99
          }
363
99
        }
364
365
1.13k
        SStream_concat(O, "0x%"PRIx64, imm);
366
76.1k
      } else {
367
76.1k
        if (imm > HEX_THRESHOLD)
368
71.7k
          SStream_concat(O, "0x%"PRIx64, imm);
369
4.40k
        else
370
4.40k
          SStream_concat(O, "%"PRIu64, imm);
371
76.1k
      }
372
77.3k
    }
373
77.3k
  } else {
374
15.2k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
375
0
      if (imm < 0) {
376
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
377
0
          SStream_concat0(O, "8000000000000000h");
378
0
        else if (imm < -HEX_THRESHOLD) {
379
0
          if (need_zero_prefix(imm))
380
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
381
0
          else
382
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
383
0
        } else
384
0
          SStream_concat(O, "-%"PRIu64, -imm);
385
0
      } else {
386
0
        if (imm > HEX_THRESHOLD) {
387
0
          if (need_zero_prefix(imm))
388
0
            SStream_concat(O, "0%"PRIx64"h", imm);
389
0
          else
390
0
            SStream_concat(O, "%"PRIx64"h", imm);
391
0
        } else
392
0
          SStream_concat(O, "%"PRIu64, imm);
393
0
      }
394
15.2k
    } else { // Intel syntax
395
15.2k
      if (imm < 0) {
396
1.30k
        if (imm == 0x8000000000000000LL)  // imm == -imm
397
0
          SStream_concat0(O, "0x8000000000000000");
398
1.30k
        else if (imm < -HEX_THRESHOLD)
399
998
          SStream_concat(O, "-0x%"PRIx64, -imm);
400
306
        else
401
306
          SStream_concat(O, "-%"PRIu64, -imm);
402
403
13.9k
      } else {
404
13.9k
        if (imm > HEX_THRESHOLD)
405
11.9k
          SStream_concat(O, "0x%"PRIx64, imm);
406
1.98k
        else
407
1.98k
          SStream_concat(O, "%"PRIu64, imm);
408
13.9k
      }
409
15.2k
    }
410
15.2k
  }
411
92.5k
}
412
413
// local printOperand, without updating public operands
414
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
415
124k
{
416
124k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
417
124k
  if (MCOperand_isReg(Op)) {
418
124k
    printRegName(O, MCOperand_getReg(Op));
419
124k
  } else if (MCOperand_isImm(Op)) {
420
0
    int64_t imm = MCOperand_getImm(Op);
421
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
422
0
  }
423
124k
}
424
425
#ifndef CAPSTONE_DIET
426
// copy & normalize access info
427
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
428
624k
{
429
624k
#ifndef CAPSTONE_DIET
430
624k
  uint8_t i;
431
624k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
432
433
624k
  if (!arr) {
434
0
    access[0] = 0;
435
0
    return;
436
0
  }
437
438
  // copy to access but zero out CS_AC_IGNORE
439
1.87M
  for(i = 0; arr[i]; i++) {
440
1.25M
    if (arr[i] != CS_AC_IGNORE)
441
1.05M
      access[i] = arr[i];
442
198k
    else
443
198k
      access[i] = 0;
444
1.25M
  }
445
446
  // mark the end of array
447
624k
  access[i] = 0;
448
624k
#endif
449
624k
}
450
#endif
451
452
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
453
11.0k
{
454
11.0k
  MCOperand *SegReg;
455
11.0k
  int reg;
456
457
11.0k
  if (MI->csh->detail) {
458
11.0k
#ifndef CAPSTONE_DIET
459
11.0k
    uint8_t access[6];
460
11.0k
#endif
461
462
11.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
463
11.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
464
11.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
465
11.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
466
11.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
467
11.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
468
11.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
469
470
11.0k
#ifndef CAPSTONE_DIET
471
11.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
472
11.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
473
11.0k
#endif
474
11.0k
  }
475
476
11.0k
  SegReg = MCInst_getOperand(MI, Op + 1);
477
11.0k
  reg = MCOperand_getReg(SegReg);
478
479
  // If this has a segment register, print it.
480
11.0k
  if (reg) {
481
147
    _printOperand(MI, Op + 1, O);
482
147
    if (MI->csh->detail) {
483
147
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
484
147
    }
485
147
    SStream_concat0(O, ":");
486
147
  }
487
488
11.0k
  SStream_concat0(O, "[");
489
11.0k
  set_mem_access(MI, true);
490
11.0k
  printOperand(MI, Op, O);
491
11.0k
  SStream_concat0(O, "]");
492
11.0k
  set_mem_access(MI, false);
493
11.0k
}
494
495
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
496
13.7k
{
497
13.7k
  if (MI->csh->detail) {
498
13.7k
#ifndef CAPSTONE_DIET
499
13.7k
    uint8_t access[6];
500
13.7k
#endif
501
502
13.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
503
13.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
504
13.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
505
13.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
506
13.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
507
13.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
508
13.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
509
510
13.7k
#ifndef CAPSTONE_DIET
511
13.7k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
512
13.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
513
13.7k
#endif
514
13.7k
  }
515
516
  // DI accesses are always ES-based on non-64bit mode
517
13.7k
  if (MI->csh->mode != CS_MODE_64) {
518
7.46k
    SStream_concat0(O, "es:[");
519
7.46k
    if (MI->csh->detail) {
520
7.46k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
521
7.46k
    }
522
7.46k
  } else
523
6.32k
    SStream_concat0(O, "[");
524
525
13.7k
  set_mem_access(MI, true);
526
13.7k
  printOperand(MI, Op, O);
527
13.7k
  SStream_concat0(O, "]");
528
13.7k
  set_mem_access(MI, false);
529
13.7k
}
530
531
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
532
4.00k
{
533
4.00k
  SStream_concat0(O, "byte ptr ");
534
4.00k
  MI->x86opsize = 1;
535
4.00k
  printSrcIdx(MI, OpNo, O);
536
4.00k
}
537
538
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
539
1.78k
{
540
1.78k
  SStream_concat0(O, "word ptr ");
541
1.78k
  MI->x86opsize = 2;
542
1.78k
  printSrcIdx(MI, OpNo, O);
543
1.78k
}
544
545
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
546
4.03k
{
547
4.03k
  SStream_concat0(O, "dword ptr ");
548
4.03k
  MI->x86opsize = 4;
549
4.03k
  printSrcIdx(MI, OpNo, O);
550
4.03k
}
551
552
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
553
1.24k
{
554
1.24k
  SStream_concat0(O, "qword ptr ");
555
1.24k
  MI->x86opsize = 8;
556
1.24k
  printSrcIdx(MI, OpNo, O);
557
1.24k
}
558
559
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
560
5.23k
{
561
5.23k
  SStream_concat0(O, "byte ptr ");
562
5.23k
  MI->x86opsize = 1;
563
5.23k
  printDstIdx(MI, OpNo, O);
564
5.23k
}
565
566
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
567
2.55k
{
568
2.55k
  SStream_concat0(O, "word ptr ");
569
2.55k
  MI->x86opsize = 2;
570
2.55k
  printDstIdx(MI, OpNo, O);
571
2.55k
}
572
573
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
574
4.78k
{
575
4.78k
  SStream_concat0(O, "dword ptr ");
576
4.78k
  MI->x86opsize = 4;
577
4.78k
  printDstIdx(MI, OpNo, O);
578
4.78k
}
579
580
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
581
1.22k
{
582
1.22k
  SStream_concat0(O, "qword ptr ");
583
1.22k
  MI->x86opsize = 8;
584
1.22k
  printDstIdx(MI, OpNo, O);
585
1.22k
}
586
587
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
588
2.58k
{
589
2.58k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
590
2.58k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
591
2.58k
  int reg;
592
593
2.58k
  if (MI->csh->detail) {
594
2.58k
#ifndef CAPSTONE_DIET
595
2.58k
    uint8_t access[6];
596
2.58k
#endif
597
598
2.58k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
599
2.58k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
600
2.58k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
601
2.58k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
602
2.58k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
603
2.58k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
604
2.58k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
605
606
2.58k
#ifndef CAPSTONE_DIET
607
2.58k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
608
2.58k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
609
2.58k
#endif
610
2.58k
  }
611
612
  // If this has a segment register, print it.
613
2.58k
  reg = MCOperand_getReg(SegReg);
614
2.58k
  if (reg) {
615
82
    _printOperand(MI, Op + 1, O);
616
82
    SStream_concat0(O, ":");
617
82
    if (MI->csh->detail) {
618
82
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
619
82
    }
620
82
  }
621
622
2.58k
  SStream_concat0(O, "[");
623
624
2.58k
  if (MCOperand_isImm(DispSpec)) {
625
2.58k
    int64_t imm = MCOperand_getImm(DispSpec);
626
2.58k
    if (MI->csh->detail)
627
2.58k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
628
629
2.58k
    if (imm < 0)
630
537
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
631
2.04k
    else
632
2.04k
      printImm(MI, O, imm, true);
633
2.58k
  }
634
635
2.58k
  SStream_concat0(O, "]");
636
637
2.58k
  if (MI->csh->detail)
638
2.58k
    MI->flat_insn->detail->x86.op_count++;
639
640
2.58k
  if (MI->op1_size == 0)
641
2.58k
    MI->op1_size = MI->x86opsize;
642
2.58k
}
643
644
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
645
17.4k
{
646
17.4k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
647
648
17.4k
  printImm(MI, O, val, true);
649
650
17.4k
  if (MI->csh->detail) {
651
17.4k
#ifndef CAPSTONE_DIET
652
17.4k
    uint8_t access[6];
653
17.4k
#endif
654
655
17.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
656
17.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
657
17.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
658
659
17.4k
#ifndef CAPSTONE_DIET
660
17.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
661
17.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
662
17.4k
#endif
663
664
17.4k
    MI->flat_insn->detail->x86.op_count++;
665
17.4k
  }
666
17.4k
}
667
668
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
669
1.10k
{
670
1.10k
  SStream_concat0(O, "byte ptr ");
671
1.10k
  MI->x86opsize = 1;
672
1.10k
  printMemOffset(MI, OpNo, O);
673
1.10k
}
674
675
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
676
357
{
677
357
  SStream_concat0(O, "word ptr ");
678
357
  MI->x86opsize = 2;
679
357
  printMemOffset(MI, OpNo, O);
680
357
}
681
682
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
683
1.07k
{
684
1.07k
  SStream_concat0(O, "dword ptr ");
685
1.07k
  MI->x86opsize = 4;
686
1.07k
  printMemOffset(MI, OpNo, O);
687
1.07k
}
688
689
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
690
41
{
691
41
  SStream_concat0(O, "qword ptr ");
692
41
  MI->x86opsize = 8;
693
41
  printMemOffset(MI, OpNo, O);
694
41
}
695
696
static void printInstruction(MCInst *MI, SStream *O);
697
698
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
699
232k
{
700
232k
  x86_reg reg, reg2;
701
232k
  enum cs_ac_type access1, access2;
702
703
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
704
705
  // perhaps this instruction does not need printer
706
232k
  if (MI->assembly[0]) {
707
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
708
0
    return;
709
0
  }
710
711
232k
  X86_lockrep(MI, O);
712
232k
  printInstruction(MI, O);
713
714
232k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
715
232k
  if (MI->csh->detail) {
716
232k
#ifndef CAPSTONE_DIET
717
232k
    uint8_t access[6] = {0};
718
232k
#endif
719
720
    // first op can be embedded in the asm by llvm.
721
    // so we have to add the missing register as the first operand
722
232k
    if (reg) {
723
      // shift all the ops right to leave 1st slot for this new register op
724
24.0k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
725
24.0k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
726
24.0k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
727
24.0k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
728
24.0k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
729
24.0k
      MI->flat_insn->detail->x86.operands[0].access = access1;
730
24.0k
      MI->flat_insn->detail->x86.op_count++;
731
208k
    } else {
732
208k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
733
3.42k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
734
3.42k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
735
3.42k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
736
3.42k
        MI->flat_insn->detail->x86.operands[0].access = access1;
737
3.42k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
738
3.42k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
739
3.42k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
740
3.42k
        MI->flat_insn->detail->x86.operands[1].access = access2;
741
3.42k
        MI->flat_insn->detail->x86.op_count = 2;
742
3.42k
      }
743
208k
    }
744
745
232k
#ifndef CAPSTONE_DIET
746
232k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
747
232k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
748
232k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
749
232k
#endif
750
232k
  }
751
752
232k
  if (MI->op1_size == 0 && reg)
753
17.9k
    MI->op1_size = MI->csh->regsize_map[reg];
754
232k
}
755
756
/// printPCRelImm - This is used to print an immediate value that ends up
757
/// being encoded as a pc-relative value.
758
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
759
15.0k
{
760
15.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
761
15.0k
  if (MCOperand_isImm(Op)) {
762
15.0k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
763
15.0k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
764
765
    // truncat imm for non-64bit
766
15.0k
    if (MI->csh->mode != CS_MODE_64) {
767
9.61k
      imm = imm & 0xffffffff;
768
9.61k
    }
769
770
15.0k
    printImm(MI, O, imm, true);
771
772
15.0k
    if (MI->csh->detail) {
773
15.0k
#ifndef CAPSTONE_DIET
774
15.0k
      uint8_t access[6];
775
15.0k
#endif
776
777
15.0k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
778
      // if op_count > 0, then this operand's size is taken from the destination op
779
15.0k
      if (MI->flat_insn->detail->x86.op_count > 0)
780
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
781
15.0k
      else if (opsize > 0)
782
263
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
783
14.8k
      else
784
14.8k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
785
15.0k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
786
787
15.0k
#ifndef CAPSTONE_DIET
788
15.0k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
789
15.0k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
790
15.0k
#endif
791
792
15.0k
      MI->flat_insn->detail->x86.op_count++;
793
15.0k
    }
794
795
15.0k
    if (MI->op1_size == 0)
796
15.0k
      MI->op1_size = MI->imm_size;
797
15.0k
  }
798
15.0k
}
799
800
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
801
255k
{
802
255k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
803
804
255k
  if (MCOperand_isReg(Op)) {
805
227k
    unsigned int reg = MCOperand_getReg(Op);
806
807
227k
    printRegName(O, reg);
808
227k
    if (MI->csh->detail) {
809
227k
      if (MI->csh->doing_mem) {
810
24.8k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
811
202k
      } else {
812
202k
#ifndef CAPSTONE_DIET
813
202k
        uint8_t access[6];
814
202k
#endif
815
816
202k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
817
202k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
818
202k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
819
820
202k
#ifndef CAPSTONE_DIET
821
202k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
822
202k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
823
202k
#endif
824
825
202k
        MI->flat_insn->detail->x86.op_count++;
826
202k
      }
827
227k
    }
828
829
227k
    if (MI->op1_size == 0)
830
112k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
831
227k
  } else if (MCOperand_isImm(Op)) {
832
28.1k
    uint8_t encsize;
833
28.1k
    int64_t imm = MCOperand_getImm(Op);
834
28.1k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
835
836
28.1k
    if (opsize == 1)    // print 1 byte immediate in positive form
837
11.6k
      imm = imm & 0xff;
838
839
    // printf(">>> id = %u\n", MI->flat_insn->id);
840
28.1k
    switch(MI->flat_insn->id) {
841
15.2k
      default:
842
15.2k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
843
15.2k
        break;
844
845
93
      case X86_INS_MOVABS:
846
3.34k
      case X86_INS_MOV:
847
        // do not print number in negative form
848
3.34k
        printImm(MI, O, imm, true);
849
3.34k
        break;
850
851
0
      case X86_INS_IN:
852
0
      case X86_INS_OUT:
853
0
      case X86_INS_INT:
854
        // do not print number in negative form
855
0
        imm = imm & 0xff;
856
0
        printImm(MI, O, imm, true);
857
0
        break;
858
859
514
      case X86_INS_LCALL:
860
1.32k
      case X86_INS_LJMP:
861
1.32k
      case X86_INS_JMP:
862
        // always print address in positive form
863
1.32k
        if (OpNo == 1) { // ptr16 part
864
662
          imm = imm & 0xffff;
865
662
          opsize = 2;
866
662
        } else
867
662
          opsize = 4;
868
1.32k
        printImm(MI, O, imm, true);
869
1.32k
        break;
870
871
2.42k
      case X86_INS_AND:
872
4.28k
      case X86_INS_OR:
873
5.98k
      case X86_INS_XOR:
874
        // do not print number in negative form
875
5.98k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
876
658
          printImm(MI, O, imm, true);
877
5.32k
        else {
878
5.32k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
879
5.32k
          printImm(MI, O, imm, true);
880
5.32k
        }
881
5.98k
        break;
882
883
1.91k
      case X86_INS_RET:
884
2.26k
      case X86_INS_RETF:
885
        // RET imm16
886
2.26k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
887
61
          printImm(MI, O, imm, true);
888
2.20k
        else {
889
2.20k
          imm = 0xffff & imm;
890
2.20k
          printImm(MI, O, imm, true);
891
2.20k
        }
892
2.26k
        break;
893
28.1k
    }
894
895
28.1k
    if (MI->csh->detail) {
896
28.1k
      if (MI->csh->doing_mem) {
897
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
898
28.1k
      } else {
899
28.1k
#ifndef CAPSTONE_DIET
900
28.1k
        uint8_t access[6];
901
28.1k
#endif
902
903
28.1k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
904
28.1k
        if (opsize > 0) {
905
24.5k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
906
24.5k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
907
24.5k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
908
761
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
909
761
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
910
761
              MI->flat_insn->detail->x86.operands[0].size;
911
761
          } else
912
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
913
761
        } else
914
2.81k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
915
28.1k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
916
917
28.1k
#ifndef CAPSTONE_DIET
918
28.1k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
919
28.1k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
920
28.1k
#endif
921
922
28.1k
        MI->flat_insn->detail->x86.op_count++;
923
28.1k
      }
924
28.1k
    }
925
28.1k
  }
926
255k
}
927
928
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
929
100k
{
930
100k
  bool NeedPlus = false;
931
100k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
932
100k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
933
100k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
934
100k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
935
100k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
936
100k
  int reg;
937
938
100k
  if (MI->csh->detail) {
939
100k
#ifndef CAPSTONE_DIET
940
100k
    uint8_t access[6];
941
100k
#endif
942
943
100k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
944
100k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
945
100k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
946
100k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
947
100k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
948
99.7k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
949
99.7k
        }
950
100k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
951
100k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
952
953
100k
#ifndef CAPSTONE_DIET
954
100k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
955
100k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
956
100k
#endif
957
100k
  }
958
959
  // If this has a segment register, print it.
960
100k
  reg = MCOperand_getReg(SegReg);
961
100k
  if (reg) {
962
2.82k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
963
2.82k
    if (MI->csh->detail) {
964
2.82k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
965
2.82k
    }
966
2.82k
    SStream_concat0(O, ":");
967
2.82k
  }
968
969
100k
  SStream_concat0(O, "[");
970
971
100k
  if (MCOperand_getReg(BaseReg)) {
972
98.4k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
973
98.4k
    NeedPlus = true;
974
98.4k
  }
975
976
100k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
977
22.9k
    if (NeedPlus) SStream_concat0(O, " + ");
978
22.9k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
979
22.9k
    if (ScaleVal != 1)
980
5.82k
      SStream_concat(O, "*%u", ScaleVal);
981
22.9k
    NeedPlus = true;
982
22.9k
  }
983
984
100k
  if (MCOperand_isImm(DispSpec)) {
985
100k
    int64_t DispVal = MCOperand_getImm(DispSpec);
986
100k
    if (MI->csh->detail)
987
100k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
988
100k
    if (DispVal) {
989
29.2k
      if (NeedPlus) {
990
27.8k
        if (DispVal < 0) {
991
11.6k
          SStream_concat0(O, " - ");
992
11.6k
          printImm(MI, O, -DispVal, true);
993
16.2k
        } else {
994
16.2k
          SStream_concat0(O, " + ");
995
16.2k
          printImm(MI, O, DispVal, true);
996
16.2k
        }
997
27.8k
      } else {
998
        // memory reference to an immediate address
999
1.39k
        if (MI->csh->mode == CS_MODE_64)
1000
47
          MI->op1_size = 8;
1001
1.39k
        if (DispVal < 0) {
1002
372
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1003
1.02k
        } else {
1004
1.02k
          printImm(MI, O, DispVal, true);
1005
1.02k
        }
1006
1.39k
      }
1007
1008
70.9k
    } else {
1009
      // DispVal = 0
1010
70.9k
      if (!NeedPlus)  // [0]
1011
175
        SStream_concat0(O, "0");
1012
70.9k
    }
1013
100k
  }
1014
1015
100k
  SStream_concat0(O, "]");
1016
1017
100k
  if (MI->csh->detail)
1018
100k
    MI->flat_insn->detail->x86.op_count++;
1019
1020
100k
  if (MI->op1_size == 0)
1021
60.2k
    MI->op1_size = MI->x86opsize;
1022
100k
}
1023
1024
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1025
2.80k
{
1026
2.80k
  switch(MI->Opcode) {
1027
308
    default: break;
1028
434
    case X86_LEA16r:
1029
434
         MI->x86opsize = 2;
1030
434
         break;
1031
253
    case X86_LEA32r:
1032
519
    case X86_LEA64_32r:
1033
519
         MI->x86opsize = 4;
1034
519
         break;
1035
146
    case X86_LEA64r:
1036
146
         MI->x86opsize = 8;
1037
146
         break;
1038
42
    case X86_BNDCL32rm:
1039
195
    case X86_BNDCN32rm:
1040
248
    case X86_BNDCU32rm:
1041
477
    case X86_BNDSTXmr:
1042
829
    case X86_BNDLDXrm:
1043
1.06k
    case X86_BNDCL64rm:
1044
1.23k
    case X86_BNDCN64rm:
1045
1.40k
    case X86_BNDCU64rm:
1046
1.40k
         MI->x86opsize = 16;
1047
1.40k
         break;
1048
2.80k
  }
1049
1050
2.80k
  printMemReference(MI, OpNo, O);
1051
2.80k
}
1052
1053
#ifdef CAPSTONE_X86_REDUCE
1054
#include "X86GenAsmWriter1_reduce.inc"
1055
#else
1056
#include "X86GenAsmWriter1.inc"
1057
#endif
1058
1059
#include "X86GenRegisterName1.inc"
1060
1061
#endif