Coverage Report

Created: 2025-10-12 06:32

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
146k
{
67
146k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
146k
  MI->csh->doing_mem = status;
71
146k
  if (!status)
72
    // done, create the next operand slot
73
73.4k
    MI->flat_insn->detail->x86.op_count++;
74
146k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
13.7k
{
78
13.7k
  switch (MI->csh->mode) {
79
5.11k
  case CS_MODE_16:
80
5.11k
    switch (MI->flat_insn->id) {
81
2.33k
    default:
82
2.33k
      MI->x86opsize = 2;
83
2.33k
      break;
84
570
    case X86_INS_LJMP:
85
1.22k
    case X86_INS_LCALL:
86
1.22k
      MI->x86opsize = 4;
87
1.22k
      break;
88
409
    case X86_INS_SGDT:
89
863
    case X86_INS_SIDT:
90
1.11k
    case X86_INS_LGDT:
91
1.55k
    case X86_INS_LIDT:
92
1.55k
      MI->x86opsize = 6;
93
1.55k
      break;
94
5.11k
    }
95
5.11k
    break;
96
5.11k
  case CS_MODE_32:
97
4.49k
    switch (MI->flat_insn->id) {
98
1.14k
    default:
99
1.14k
      MI->x86opsize = 4;
100
1.14k
      break;
101
373
    case X86_INS_LJMP:
102
1.16k
    case X86_INS_JMP:
103
1.44k
    case X86_INS_LCALL:
104
1.78k
    case X86_INS_SGDT:
105
2.14k
    case X86_INS_SIDT:
106
2.68k
    case X86_INS_LGDT:
107
3.35k
    case X86_INS_LIDT:
108
3.35k
      MI->x86opsize = 6;
109
3.35k
      break;
110
4.49k
    }
111
4.49k
    break;
112
4.49k
  case CS_MODE_64:
113
4.17k
    switch (MI->flat_insn->id) {
114
652
    default:
115
652
      MI->x86opsize = 8;
116
652
      break;
117
1.21k
    case X86_INS_LJMP:
118
1.65k
    case X86_INS_LCALL:
119
1.98k
    case X86_INS_SGDT:
120
2.31k
    case X86_INS_SIDT:
121
2.95k
    case X86_INS_LGDT:
122
3.52k
    case X86_INS_LIDT:
123
3.52k
      MI->x86opsize = 10;
124
3.52k
      break;
125
4.17k
    }
126
4.17k
    break;
127
4.17k
  default: // never reach
128
0
    break;
129
13.7k
  }
130
131
13.7k
  printMemReference(MI, OpNo, O);
132
13.7k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
114k
{
136
114k
  MI->x86opsize = 1;
137
114k
  printMemReference(MI, OpNo, O);
138
114k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
44.9k
{
142
44.9k
  MI->x86opsize = 2;
143
144
44.9k
  printMemReference(MI, OpNo, O);
145
44.9k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
42.7k
{
149
42.7k
  MI->x86opsize = 4;
150
151
42.7k
  printMemReference(MI, OpNo, O);
152
42.7k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
20.1k
{
156
20.1k
  MI->x86opsize = 8;
157
20.1k
  printMemReference(MI, OpNo, O);
158
20.1k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
7.15k
{
162
7.15k
  MI->x86opsize = 16;
163
7.15k
  printMemReference(MI, OpNo, O);
164
7.15k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
4.68k
{
168
4.68k
  MI->x86opsize = 64;
169
4.68k
  printMemReference(MI, OpNo, O);
170
4.68k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
3.95k
{
175
3.95k
  MI->x86opsize = 32;
176
3.95k
  printMemReference(MI, OpNo, O);
177
3.95k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
8.42k
{
181
8.42k
  switch (MCInst_getOpcode(MI)) {
182
6.25k
  default:
183
6.25k
    MI->x86opsize = 4;
184
6.25k
    break;
185
845
  case X86_FSTENVm:
186
2.17k
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
2.17k
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
496
    case CS_MODE_16:
192
496
      MI->x86opsize = 14;
193
496
      break;
194
910
    case CS_MODE_32:
195
1.67k
    case CS_MODE_64:
196
1.67k
      MI->x86opsize = 28;
197
1.67k
      break;
198
2.17k
    }
199
2.17k
    break;
200
8.42k
  }
201
202
8.42k
  printMemReference(MI, OpNo, O);
203
8.42k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
7.36k
{
207
7.36k
  MI->x86opsize = 8;
208
7.36k
  printMemReference(MI, OpNo, O);
209
7.36k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
596
{
213
596
  MI->x86opsize = 10;
214
596
  printMemReference(MI, OpNo, O);
215
596
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
5.52k
{
219
5.52k
  MI->x86opsize = 16;
220
5.52k
  printMemReference(MI, OpNo, O);
221
5.52k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
4.54k
{
225
4.54k
  MI->x86opsize = 32;
226
4.54k
  printMemReference(MI, OpNo, O);
227
4.54k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
2.56k
{
231
2.56k
  MI->x86opsize = 64;
232
2.56k
  printMemReference(MI, OpNo, O);
233
2.56k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
407k
{
242
407k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
407k
  if (MCOperand_isReg(Op)) {
244
407k
    printRegName(O, MCOperand_getReg(Op));
245
407k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
407k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
815k
{
290
815k
  uint8_t count, i;
291
815k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
815k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
815k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
2.31M
  for (count = 0; arr[count]; count++)
301
1.50M
    ;
302
303
815k
  if (count == 0)
304
60.3k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
754k
  count--;
308
2.25M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.50M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.50M
       i++) {
311
1.50M
    if (arr[count - i] != CS_AC_IGNORE)
312
1.28M
      access[i] = arr[count - i];
313
219k
    else
314
219k
      access[i] = 0;
315
1.50M
  }
316
754k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
34.2k
{
320
34.2k
  MCOperand *SegReg;
321
34.2k
  int reg;
322
323
34.2k
  if (MI->csh->detail_opt) {
324
34.2k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
34.2k
    MI->flat_insn->detail->x86
327
34.2k
      .operands[MI->flat_insn->detail->x86.op_count]
328
34.2k
      .type = X86_OP_MEM;
329
34.2k
    MI->flat_insn->detail->x86
330
34.2k
      .operands[MI->flat_insn->detail->x86.op_count]
331
34.2k
      .size = MI->x86opsize;
332
34.2k
    MI->flat_insn->detail->x86
333
34.2k
      .operands[MI->flat_insn->detail->x86.op_count]
334
34.2k
      .mem.segment = X86_REG_INVALID;
335
34.2k
    MI->flat_insn->detail->x86
336
34.2k
      .operands[MI->flat_insn->detail->x86.op_count]
337
34.2k
      .mem.base = X86_REG_INVALID;
338
34.2k
    MI->flat_insn->detail->x86
339
34.2k
      .operands[MI->flat_insn->detail->x86.op_count]
340
34.2k
      .mem.index = X86_REG_INVALID;
341
34.2k
    MI->flat_insn->detail->x86
342
34.2k
      .operands[MI->flat_insn->detail->x86.op_count]
343
34.2k
      .mem.scale = 1;
344
34.2k
    MI->flat_insn->detail->x86
345
34.2k
      .operands[MI->flat_insn->detail->x86.op_count]
346
34.2k
      .mem.disp = 0;
347
348
34.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
34.2k
            &MI->flat_insn->detail->x86.eflags);
350
34.2k
    MI->flat_insn->detail->x86
351
34.2k
      .operands[MI->flat_insn->detail->x86.op_count]
352
34.2k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
34.2k
  }
354
355
34.2k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
34.2k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
34.2k
  if (reg) {
359
708
    _printOperand(MI, Op + 1, O);
360
708
    SStream_concat0(O, ":");
361
362
708
    if (MI->csh->detail_opt) {
363
708
      MI->flat_insn->detail->x86
364
708
        .operands[MI->flat_insn->detail->x86.op_count]
365
708
        .mem.segment = X86_register_map(reg);
366
708
    }
367
708
  }
368
369
34.2k
  SStream_concat0(O, "(");
370
34.2k
  set_mem_access(MI, true);
371
372
34.2k
  printOperand(MI, Op, O);
373
374
34.2k
  SStream_concat0(O, ")");
375
34.2k
  set_mem_access(MI, false);
376
34.2k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
39.2k
{
380
39.2k
  if (MI->csh->detail_opt) {
381
39.2k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
39.2k
    MI->flat_insn->detail->x86
384
39.2k
      .operands[MI->flat_insn->detail->x86.op_count]
385
39.2k
      .type = X86_OP_MEM;
386
39.2k
    MI->flat_insn->detail->x86
387
39.2k
      .operands[MI->flat_insn->detail->x86.op_count]
388
39.2k
      .size = MI->x86opsize;
389
39.2k
    MI->flat_insn->detail->x86
390
39.2k
      .operands[MI->flat_insn->detail->x86.op_count]
391
39.2k
      .mem.segment = X86_REG_INVALID;
392
39.2k
    MI->flat_insn->detail->x86
393
39.2k
      .operands[MI->flat_insn->detail->x86.op_count]
394
39.2k
      .mem.base = X86_REG_INVALID;
395
39.2k
    MI->flat_insn->detail->x86
396
39.2k
      .operands[MI->flat_insn->detail->x86.op_count]
397
39.2k
      .mem.index = X86_REG_INVALID;
398
39.2k
    MI->flat_insn->detail->x86
399
39.2k
      .operands[MI->flat_insn->detail->x86.op_count]
400
39.2k
      .mem.scale = 1;
401
39.2k
    MI->flat_insn->detail->x86
402
39.2k
      .operands[MI->flat_insn->detail->x86.op_count]
403
39.2k
      .mem.disp = 0;
404
405
39.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
39.2k
            &MI->flat_insn->detail->x86.eflags);
407
39.2k
    MI->flat_insn->detail->x86
408
39.2k
      .operands[MI->flat_insn->detail->x86.op_count]
409
39.2k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
39.2k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
39.2k
  if (MI->csh->mode != CS_MODE_64) {
414
24.4k
    SStream_concat0(O, "%es:(");
415
24.4k
    if (MI->csh->detail_opt) {
416
24.4k
      MI->flat_insn->detail->x86
417
24.4k
        .operands[MI->flat_insn->detail->x86.op_count]
418
24.4k
        .mem.segment = X86_REG_ES;
419
24.4k
    }
420
24.4k
  } else
421
14.7k
    SStream_concat0(O, "(");
422
423
39.2k
  set_mem_access(MI, true);
424
425
39.2k
  printOperand(MI, Op, O);
426
427
39.2k
  SStream_concat0(O, ")");
428
39.2k
  set_mem_access(MI, false);
429
39.2k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
14.6k
{
433
14.6k
  MI->x86opsize = 1;
434
14.6k
  printSrcIdx(MI, OpNo, O);
435
14.6k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
6.78k
{
439
6.78k
  MI->x86opsize = 2;
440
6.78k
  printSrcIdx(MI, OpNo, O);
441
6.78k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
10.1k
{
445
10.1k
  MI->x86opsize = 4;
446
10.1k
  printSrcIdx(MI, OpNo, O);
447
10.1k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
2.63k
{
451
2.63k
  MI->x86opsize = 8;
452
2.63k
  printSrcIdx(MI, OpNo, O);
453
2.63k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
13.9k
{
457
13.9k
  MI->x86opsize = 1;
458
13.9k
  printDstIdx(MI, OpNo, O);
459
13.9k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
9.49k
{
463
9.49k
  MI->x86opsize = 2;
464
9.49k
  printDstIdx(MI, OpNo, O);
465
9.49k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
11.6k
{
469
11.6k
  MI->x86opsize = 4;
470
11.6k
  printDstIdx(MI, OpNo, O);
471
11.6k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
4.09k
{
475
4.09k
  MI->x86opsize = 8;
476
4.09k
  printDstIdx(MI, OpNo, O);
477
4.09k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
8.24k
{
481
8.24k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
8.24k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
8.24k
  int reg;
484
485
8.24k
  if (MI->csh->detail_opt) {
486
8.24k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
8.24k
    MI->flat_insn->detail->x86
489
8.24k
      .operands[MI->flat_insn->detail->x86.op_count]
490
8.24k
      .type = X86_OP_MEM;
491
8.24k
    MI->flat_insn->detail->x86
492
8.24k
      .operands[MI->flat_insn->detail->x86.op_count]
493
8.24k
      .size = MI->x86opsize;
494
8.24k
    MI->flat_insn->detail->x86
495
8.24k
      .operands[MI->flat_insn->detail->x86.op_count]
496
8.24k
      .mem.segment = X86_REG_INVALID;
497
8.24k
    MI->flat_insn->detail->x86
498
8.24k
      .operands[MI->flat_insn->detail->x86.op_count]
499
8.24k
      .mem.base = X86_REG_INVALID;
500
8.24k
    MI->flat_insn->detail->x86
501
8.24k
      .operands[MI->flat_insn->detail->x86.op_count]
502
8.24k
      .mem.index = X86_REG_INVALID;
503
8.24k
    MI->flat_insn->detail->x86
504
8.24k
      .operands[MI->flat_insn->detail->x86.op_count]
505
8.24k
      .mem.scale = 1;
506
8.24k
    MI->flat_insn->detail->x86
507
8.24k
      .operands[MI->flat_insn->detail->x86.op_count]
508
8.24k
      .mem.disp = 0;
509
510
8.24k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
8.24k
            &MI->flat_insn->detail->x86.eflags);
512
8.24k
    MI->flat_insn->detail->x86
513
8.24k
      .operands[MI->flat_insn->detail->x86.op_count]
514
8.24k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
8.24k
  }
516
517
  // If this has a segment register, print it.
518
8.24k
  reg = MCOperand_getReg(SegReg);
519
8.24k
  if (reg) {
520
713
    _printOperand(MI, Op + 1, O);
521
713
    SStream_concat0(O, ":");
522
523
713
    if (MI->csh->detail_opt) {
524
713
      MI->flat_insn->detail->x86
525
713
        .operands[MI->flat_insn->detail->x86.op_count]
526
713
        .mem.segment = X86_register_map(reg);
527
713
    }
528
713
  }
529
530
8.24k
  if (MCOperand_isImm(DispSpec)) {
531
8.24k
    int64_t imm = MCOperand_getImm(DispSpec);
532
8.24k
    if (MI->csh->detail_opt)
533
8.24k
      MI->flat_insn->detail->x86
534
8.24k
        .operands[MI->flat_insn->detail->x86.op_count]
535
8.24k
        .mem.disp = imm;
536
8.24k
    if (imm < 0) {
537
1.85k
      SStream_concat(O, "0x%" PRIx64,
538
1.85k
               arch_masks[MI->csh->mode] & imm);
539
6.38k
    } else {
540
6.38k
      if (imm > HEX_THRESHOLD)
541
6.11k
        SStream_concat(O, "0x%" PRIx64, imm);
542
272
      else
543
272
        SStream_concat(O, "%" PRIu64, imm);
544
6.38k
    }
545
8.24k
  }
546
547
8.24k
  if (MI->csh->detail_opt)
548
8.24k
    MI->flat_insn->detail->x86.op_count++;
549
8.24k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
44.8k
{
553
44.8k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
44.8k
  if (val > HEX_THRESHOLD)
556
40.8k
    SStream_concat(O, "$0x%x", val);
557
4.04k
  else
558
4.04k
    SStream_concat(O, "$%u", val);
559
560
44.8k
  if (MI->csh->detail_opt) {
561
44.8k
    MI->flat_insn->detail->x86
562
44.8k
      .operands[MI->flat_insn->detail->x86.op_count]
563
44.8k
      .type = X86_OP_IMM;
564
44.8k
    MI->flat_insn->detail->x86
565
44.8k
      .operands[MI->flat_insn->detail->x86.op_count]
566
44.8k
      .imm = val;
567
44.8k
    MI->flat_insn->detail->x86
568
44.8k
      .operands[MI->flat_insn->detail->x86.op_count]
569
44.8k
      .size = 1;
570
44.8k
    MI->flat_insn->detail->x86.op_count++;
571
44.8k
  }
572
44.8k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
3.83k
{
576
3.83k
  MI->x86opsize = 1;
577
3.83k
  printMemOffset(MI, OpNo, O);
578
3.83k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
1.44k
{
582
1.44k
  MI->x86opsize = 2;
583
1.44k
  printMemOffset(MI, OpNo, O);
584
1.44k
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
2.81k
{
588
2.81k
  MI->x86opsize = 4;
589
2.81k
  printMemOffset(MI, OpNo, O);
590
2.81k
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
152
{
594
152
  MI->x86opsize = 8;
595
152
  printMemOffset(MI, OpNo, O);
596
152
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
50.6k
{
604
50.6k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
50.6k
  if (MCOperand_isImm(Op)) {
606
50.6k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
50.6k
            MI->address;
608
609
    // truncate imm for non-64bit
610
50.6k
    if (MI->csh->mode != CS_MODE_64) {
611
36.1k
      imm = imm & 0xffffffff;
612
36.1k
    }
613
614
50.6k
    if (imm < 0) {
615
1.37k
      SStream_concat(O, "0x%" PRIx64, imm);
616
49.2k
    } else {
617
49.2k
      if (imm > HEX_THRESHOLD)
618
49.2k
        SStream_concat(O, "0x%" PRIx64, imm);
619
24
      else
620
24
        SStream_concat(O, "%" PRIu64, imm);
621
49.2k
    }
622
50.6k
    if (MI->csh->detail_opt) {
623
50.6k
      MI->flat_insn->detail->x86
624
50.6k
        .operands[MI->flat_insn->detail->x86.op_count]
625
50.6k
        .type = X86_OP_IMM;
626
50.6k
      MI->has_imm = true;
627
50.6k
      MI->flat_insn->detail->x86
628
50.6k
        .operands[MI->flat_insn->detail->x86.op_count]
629
50.6k
        .imm = imm;
630
50.6k
      MI->flat_insn->detail->x86.op_count++;
631
50.6k
    }
632
50.6k
  }
633
50.6k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
345k
{
637
345k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
345k
  if (MCOperand_isReg(Op)) {
639
304k
    unsigned int reg = MCOperand_getReg(Op);
640
304k
    printRegName(O, reg);
641
304k
    if (MI->csh->detail_opt) {
642
304k
      if (MI->csh->doing_mem) {
643
35.0k
        MI->flat_insn->detail->x86
644
35.0k
          .operands[MI->flat_insn->detail->x86
645
35.0k
                .op_count]
646
35.0k
          .mem.base = X86_register_map(reg);
647
268k
      } else {
648
268k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
268k
        MI->flat_insn->detail->x86
651
268k
          .operands[MI->flat_insn->detail->x86
652
268k
                .op_count]
653
268k
          .type = X86_OP_REG;
654
268k
        MI->flat_insn->detail->x86
655
268k
          .operands[MI->flat_insn->detail->x86
656
268k
                .op_count]
657
268k
          .reg = X86_register_map(reg);
658
268k
        MI->flat_insn->detail->x86
659
268k
          .operands[MI->flat_insn->detail->x86
660
268k
                .op_count]
661
268k
          .size =
662
268k
          MI->csh->regsize_map[X86_register_map(
663
268k
            reg)];
664
665
268k
        get_op_access(
666
268k
          MI->csh, MCInst_getOpcode(MI), access,
667
268k
          &MI->flat_insn->detail->x86.eflags);
668
268k
        MI->flat_insn->detail->x86
669
268k
          .operands[MI->flat_insn->detail->x86
670
268k
                .op_count]
671
268k
          .access =
672
268k
          access[MI->flat_insn->detail->x86
673
268k
                   .op_count];
674
675
268k
        MI->flat_insn->detail->x86.op_count++;
676
268k
      }
677
304k
    }
678
304k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
41.0k
    uint8_t encsize;
681
41.0k
    int64_t imm = MCOperand_getImm(Op);
682
41.0k
    uint8_t opsize =
683
41.0k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
41.0k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
20.6k
      imm = imm & 0xff;
687
20.6k
    }
688
689
41.0k
    switch (MI->flat_insn->id) {
690
19.5k
    default:
691
19.5k
      if (imm >= 0) {
692
18.0k
        if (imm > HEX_THRESHOLD)
693
15.6k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
2.40k
        else
695
2.40k
          SStream_concat(O, "$%" PRIu64, imm);
696
18.0k
      } else {
697
1.44k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
1.44k
        } else {
716
1.44k
          if (imm ==
717
1.44k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
1.44k
          else if (imm < -HEX_THRESHOLD)
722
1.21k
            SStream_concat(O,
723
1.21k
                     "$-0x%" PRIx64,
724
1.21k
                     -imm);
725
234
          else
726
234
            SStream_concat(O, "$-%" PRIu64,
727
234
                     -imm);
728
1.44k
        }
729
1.44k
      }
730
19.5k
      break;
731
732
19.5k
    case X86_INS_MOVABS:
733
7.67k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
7.67k
      if (imm > HEX_THRESHOLD)
736
6.99k
        SStream_concat(O, "$0x%" PRIx64, imm);
737
676
      else
738
676
        SStream_concat(O, "$%" PRIu64, imm);
739
7.67k
      break;
740
741
0
    case X86_INS_IN:
742
0
    case X86_INS_OUT:
743
0
    case X86_INS_INT:
744
      // do not print number in negative form
745
0
      imm = imm & 0xff;
746
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
747
0
        SStream_concat(O, "$%u", imm);
748
0
      else {
749
0
        SStream_concat(O, "$0x%x", imm);
750
0
      }
751
0
      break;
752
753
946
    case X86_INS_LCALL:
754
2.13k
    case X86_INS_LJMP:
755
2.13k
    case X86_INS_JMP:
756
      // always print address in positive form
757
2.13k
      if (OpNo == 1) { // selector is ptr16
758
1.06k
        imm = imm & 0xffff;
759
1.06k
        opsize = 2;
760
1.06k
      } else
761
1.06k
        opsize = 4;
762
2.13k
      SStream_concat(O, "$0x%" PRIx64, imm);
763
2.13k
      break;
764
765
3.84k
    case X86_INS_AND:
766
5.52k
    case X86_INS_OR:
767
7.88k
    case X86_INS_XOR:
768
      // do not print number in negative form
769
7.88k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
770
1.10k
        SStream_concat(O, "$%u", imm);
771
6.77k
      else {
772
6.77k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
773
6.77k
              imm;
774
6.77k
        SStream_concat(O, "$0x%" PRIx64, imm);
775
6.77k
      }
776
7.88k
      break;
777
778
3.23k
    case X86_INS_RET:
779
3.81k
    case X86_INS_RETF:
780
      // RET imm16
781
3.81k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
782
247
        SStream_concat(O, "$%u", imm);
783
3.57k
      else {
784
3.57k
        imm = 0xffff & imm;
785
3.57k
        SStream_concat(O, "$0x%x", imm);
786
3.57k
      }
787
3.81k
      break;
788
41.0k
    }
789
790
41.0k
    if (MI->csh->detail_opt) {
791
41.0k
      if (MI->csh->doing_mem) {
792
0
        MI->flat_insn->detail->x86
793
0
          .operands[MI->flat_insn->detail->x86
794
0
                .op_count]
795
0
          .type = X86_OP_MEM;
796
0
        MI->flat_insn->detail->x86
797
0
          .operands[MI->flat_insn->detail->x86
798
0
                .op_count]
799
0
          .mem.disp = imm;
800
41.0k
      } else {
801
41.0k
        MI->flat_insn->detail->x86
802
41.0k
          .operands[MI->flat_insn->detail->x86
803
41.0k
                .op_count]
804
41.0k
          .type = X86_OP_IMM;
805
41.0k
        MI->has_imm = true;
806
41.0k
        MI->flat_insn->detail->x86
807
41.0k
          .operands[MI->flat_insn->detail->x86
808
41.0k
                .op_count]
809
41.0k
          .imm = imm;
810
811
41.0k
        if (opsize > 0) {
812
35.7k
          MI->flat_insn->detail->x86
813
35.7k
            .operands[MI->flat_insn->detail
814
35.7k
                  ->x86.op_count]
815
35.7k
            .size = opsize;
816
35.7k
          MI->flat_insn->detail->x86.encoding
817
35.7k
            .imm_size = encsize;
818
35.7k
        } else if (MI->op1_size > 0)
819
0
          MI->flat_insn->detail->x86
820
0
            .operands[MI->flat_insn->detail
821
0
                  ->x86.op_count]
822
0
            .size = MI->op1_size;
823
5.31k
        else
824
5.31k
          MI->flat_insn->detail->x86
825
5.31k
            .operands[MI->flat_insn->detail
826
5.31k
                  ->x86.op_count]
827
5.31k
            .size = MI->imm_size;
828
829
41.0k
        MI->flat_insn->detail->x86.op_count++;
830
41.0k
      }
831
41.0k
    }
832
41.0k
  }
833
345k
}
834
835
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
836
288k
{
837
288k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
838
288k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
839
288k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
840
288k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
841
288k
  uint64_t ScaleVal;
842
288k
  int segreg;
843
288k
  int64_t DispVal = 1;
844
845
288k
  if (MI->csh->detail_opt) {
846
288k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
847
848
288k
    MI->flat_insn->detail->x86
849
288k
      .operands[MI->flat_insn->detail->x86.op_count]
850
288k
      .type = X86_OP_MEM;
851
288k
    MI->flat_insn->detail->x86
852
288k
      .operands[MI->flat_insn->detail->x86.op_count]
853
288k
      .size = MI->x86opsize;
854
288k
    MI->flat_insn->detail->x86
855
288k
      .operands[MI->flat_insn->detail->x86.op_count]
856
288k
      .mem.segment = X86_REG_INVALID;
857
288k
    MI->flat_insn->detail->x86
858
288k
      .operands[MI->flat_insn->detail->x86.op_count]
859
288k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
860
288k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
861
287k
      MI->flat_insn->detail->x86
862
287k
        .operands[MI->flat_insn->detail->x86.op_count]
863
287k
        .mem.index =
864
287k
        X86_register_map(MCOperand_getReg(IndexReg));
865
287k
    }
866
288k
    MI->flat_insn->detail->x86
867
288k
      .operands[MI->flat_insn->detail->x86.op_count]
868
288k
      .mem.scale = 1;
869
288k
    MI->flat_insn->detail->x86
870
288k
      .operands[MI->flat_insn->detail->x86.op_count]
871
288k
      .mem.disp = 0;
872
873
288k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
874
288k
            &MI->flat_insn->detail->x86.eflags);
875
288k
    MI->flat_insn->detail->x86
876
288k
      .operands[MI->flat_insn->detail->x86.op_count]
877
288k
      .access = access[MI->flat_insn->detail->x86.op_count];
878
288k
  }
879
880
  // If this has a segment register, print it.
881
288k
  segreg = MCOperand_getReg(SegReg);
882
288k
  if (segreg) {
883
6.51k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
884
6.51k
    SStream_concat0(O, ":");
885
886
6.51k
    if (MI->csh->detail_opt) {
887
6.51k
      MI->flat_insn->detail->x86
888
6.51k
        .operands[MI->flat_insn->detail->x86.op_count]
889
6.51k
        .mem.segment = X86_register_map(segreg);
890
6.51k
    }
891
6.51k
  }
892
893
288k
  if (MCOperand_isImm(DispSpec)) {
894
288k
    DispVal = MCOperand_getImm(DispSpec);
895
288k
    if (MI->csh->detail_opt)
896
288k
      MI->flat_insn->detail->x86
897
288k
        .operands[MI->flat_insn->detail->x86.op_count]
898
288k
        .mem.disp = DispVal;
899
288k
    if (DispVal) {
900
89.6k
      if (MCOperand_getReg(IndexReg) ||
901
84.7k
          MCOperand_getReg(BaseReg)) {
902
84.7k
        printInt64(O, DispVal);
903
84.7k
      } else {
904
        // only immediate as address of memory
905
4.81k
        if (DispVal < 0) {
906
1.68k
          SStream_concat(
907
1.68k
            O, "0x%" PRIx64,
908
1.68k
            arch_masks[MI->csh->mode] &
909
1.68k
              DispVal);
910
3.13k
        } else {
911
3.13k
          if (DispVal > HEX_THRESHOLD)
912
2.75k
            SStream_concat(O, "0x%" PRIx64,
913
2.75k
                     DispVal);
914
378
          else
915
378
            SStream_concat(O, "%" PRIu64,
916
378
                     DispVal);
917
3.13k
        }
918
4.81k
      }
919
89.6k
    }
920
288k
  }
921
922
288k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
923
283k
    SStream_concat0(O, "(");
924
925
283k
    if (MCOperand_getReg(BaseReg))
926
282k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
927
928
283k
    if (MCOperand_getReg(IndexReg) &&
929
117k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
930
116k
      SStream_concat0(O, ", ");
931
116k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
932
116k
      ScaleVal = MCOperand_getImm(
933
116k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
934
116k
      if (MI->csh->detail_opt)
935
116k
        MI->flat_insn->detail->x86
936
116k
          .operands[MI->flat_insn->detail->x86
937
116k
                .op_count]
938
116k
          .mem.scale = (int)ScaleVal;
939
116k
      if (ScaleVal != 1) {
940
11.9k
        SStream_concat(O, ", %u", ScaleVal);
941
11.9k
      }
942
116k
    }
943
944
283k
    SStream_concat0(O, ")");
945
283k
  } else {
946
5.29k
    if (!DispVal)
947
480
      SStream_concat0(O, "0");
948
5.29k
  }
949
950
288k
  if (MI->csh->detail_opt)
951
288k
    MI->flat_insn->detail->x86.op_count++;
952
288k
}
953
954
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
955
7.57k
{
956
7.57k
  switch (MI->Opcode) {
957
239
  default:
958
239
    break;
959
972
  case X86_LEA16r:
960
972
    MI->x86opsize = 2;
961
972
    break;
962
726
  case X86_LEA32r:
963
1.61k
  case X86_LEA64_32r:
964
1.61k
    MI->x86opsize = 4;
965
1.61k
    break;
966
834
  case X86_LEA64r:
967
834
    MI->x86opsize = 8;
968
834
    break;
969
0
#ifndef CAPSTONE_X86_REDUCE
970
335
  case X86_BNDCL32rm:
971
764
  case X86_BNDCN32rm:
972
1.23k
  case X86_BNDCU32rm:
973
1.90k
  case X86_BNDSTXmr:
974
2.84k
  case X86_BNDLDXrm:
975
3.40k
  case X86_BNDCL64rm:
976
3.68k
  case X86_BNDCN64rm:
977
3.91k
  case X86_BNDCU64rm:
978
3.91k
    MI->x86opsize = 16;
979
3.91k
    break;
980
7.57k
#endif
981
7.57k
  }
982
983
7.57k
  printMemReference(MI, OpNo, O);
984
7.57k
}
985
986
#include "X86InstPrinter.h"
987
988
// Include the auto-generated portion of the assembly writer.
989
#ifdef CAPSTONE_X86_REDUCE
990
#include "X86GenAsmWriter_reduce.inc"
991
#else
992
#include "X86GenAsmWriter.inc"
993
#endif
994
995
#include "X86GenRegisterName.inc"
996
997
static void printRegName(SStream *OS, unsigned RegNo)
998
1.02M
{
999
1.02M
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1000
1.02M
}
1001
1002
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1003
748k
{
1004
748k
  x86_reg reg, reg2;
1005
748k
  enum cs_ac_type access1, access2;
1006
748k
  int i;
1007
1008
  // perhaps this instruction does not need printer
1009
748k
  if (MI->assembly[0]) {
1010
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1011
0
    return;
1012
0
  }
1013
1014
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1015
  // In Intel annotation it's always emitted as "call".
1016
  //
1017
  // TODO: Probably this hack should be redesigned via InstAlias in
1018
  // InstrInfo.td as soon as Requires clause is supported properly
1019
  // for InstAlias.
1020
748k
  if (MI->csh->mode == CS_MODE_64 &&
1021
247k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1022
0
    SStream_concat0(OS, "callq\t");
1023
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1024
0
    printPCRelImm(MI, 0, OS);
1025
0
    return;
1026
0
  }
1027
1028
748k
  X86_lockrep(MI, OS);
1029
748k
  printInstruction(MI, OS);
1030
1031
748k
  if (MI->has_imm) {
1032
    // if op_count > 1, then this operand's size is taken from the destination op
1033
131k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1034
67.6k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1035
66.7k
          MI->flat_insn->id != X86_INS_LJMP &&
1036
65.7k
          MI->flat_insn->id != X86_INS_JMP) {
1037
65.7k
        for (i = 0;
1038
199k
             i < MI->flat_insn->detail->x86.op_count;
1039
134k
             i++) {
1040
134k
          if (MI->flat_insn->detail->x86
1041
134k
                .operands[i]
1042
134k
                .type == X86_OP_IMM)
1043
66.9k
            MI->flat_insn->detail->x86
1044
66.9k
              .operands[i]
1045
66.9k
              .size =
1046
66.9k
              MI->flat_insn->detail
1047
66.9k
                ->x86
1048
66.9k
                .operands
1049
66.9k
                  [MI->flat_insn
1050
66.9k
                     ->detail
1051
66.9k
                     ->x86
1052
66.9k
                     .op_count -
1053
66.9k
                   1]
1054
66.9k
                .size;
1055
134k
        }
1056
65.7k
      }
1057
67.6k
    } else
1058
63.8k
      MI->flat_insn->detail->x86.operands[0].size =
1059
63.8k
        MI->imm_size;
1060
131k
  }
1061
1062
748k
  if (MI->csh->detail_opt) {
1063
748k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1064
1065
    // some instructions need to supply immediate 1 in the first op
1066
748k
    switch (MCInst_getOpcode(MI)) {
1067
700k
    default:
1068
700k
      break;
1069
700k
    case X86_SHL8r1:
1070
1.26k
    case X86_SHL16r1:
1071
1.66k
    case X86_SHL32r1:
1072
2.16k
    case X86_SHL64r1:
1073
2.91k
    case X86_SAL8r1:
1074
3.53k
    case X86_SAL16r1:
1075
4.21k
    case X86_SAL32r1:
1076
4.75k
    case X86_SAL64r1:
1077
4.95k
    case X86_SHR8r1:
1078
6.08k
    case X86_SHR16r1:
1079
7.11k
    case X86_SHR32r1:
1080
8.75k
    case X86_SHR64r1:
1081
9.38k
    case X86_SAR8r1:
1082
9.84k
    case X86_SAR16r1:
1083
10.1k
    case X86_SAR32r1:
1084
10.7k
    case X86_SAR64r1:
1085
12.0k
    case X86_RCL8r1:
1086
13.5k
    case X86_RCL16r1:
1087
15.3k
    case X86_RCL32r1:
1088
16.2k
    case X86_RCL64r1:
1089
16.7k
    case X86_RCR8r1:
1090
17.4k
    case X86_RCR16r1:
1091
18.2k
    case X86_RCR32r1:
1092
18.9k
    case X86_RCR64r1:
1093
19.1k
    case X86_ROL8r1:
1094
19.7k
    case X86_ROL16r1:
1095
20.6k
    case X86_ROL32r1:
1096
22.0k
    case X86_ROL64r1:
1097
22.2k
    case X86_ROR8r1:
1098
23.0k
    case X86_ROR16r1:
1099
23.6k
    case X86_ROR32r1:
1100
24.3k
    case X86_ROR64r1:
1101
24.9k
    case X86_SHL8m1:
1102
25.5k
    case X86_SHL16m1:
1103
26.4k
    case X86_SHL32m1:
1104
27.7k
    case X86_SHL64m1:
1105
28.4k
    case X86_SAL8m1:
1106
29.1k
    case X86_SAL16m1:
1107
30.1k
    case X86_SAL32m1:
1108
31.8k
    case X86_SAL64m1:
1109
32.4k
    case X86_SHR8m1:
1110
32.8k
    case X86_SHR16m1:
1111
33.2k
    case X86_SHR32m1:
1112
33.6k
    case X86_SHR64m1:
1113
34.1k
    case X86_SAR8m1:
1114
34.8k
    case X86_SAR16m1:
1115
35.4k
    case X86_SAR32m1:
1116
35.8k
    case X86_SAR64m1:
1117
36.4k
    case X86_RCL8m1:
1118
36.8k
    case X86_RCL16m1:
1119
37.5k
    case X86_RCL32m1:
1120
38.1k
    case X86_RCL64m1:
1121
38.5k
    case X86_RCR8m1:
1122
39.2k
    case X86_RCR16m1:
1123
40.4k
    case X86_RCR32m1:
1124
41.7k
    case X86_RCR64m1:
1125
43.1k
    case X86_ROL8m1:
1126
44.1k
    case X86_ROL16m1:
1127
44.8k
    case X86_ROL32m1:
1128
45.1k
    case X86_ROL64m1:
1129
45.6k
    case X86_ROR8m1:
1130
46.4k
    case X86_ROR16m1:
1131
47.5k
    case X86_ROR32m1:
1132
48.3k
    case X86_ROR64m1:
1133
      // shift all the ops right to leave 1st slot for this new register op
1134
48.3k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1135
48.3k
        &(MI->flat_insn->detail->x86.operands[0]),
1136
48.3k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1137
48.3k
          (ARR_SIZE(MI->flat_insn->detail->x86
1138
48.3k
                .operands) -
1139
48.3k
           1));
1140
48.3k
      MI->flat_insn->detail->x86.operands[0].type =
1141
48.3k
        X86_OP_IMM;
1142
48.3k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1143
48.3k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1144
48.3k
      MI->flat_insn->detail->x86.op_count++;
1145
748k
    }
1146
1147
    // special instruction needs to supply register op
1148
    // first op can be embedded in the asm by llvm.
1149
    // so we have to add the missing register as the first operand
1150
1151
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1152
1153
748k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1154
748k
    if (reg) {
1155
      // shift all the ops right to leave 1st slot for this new register op
1156
47.3k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1157
47.3k
        &(MI->flat_insn->detail->x86.operands[0]),
1158
47.3k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1159
47.3k
          (ARR_SIZE(MI->flat_insn->detail->x86
1160
47.3k
                .operands) -
1161
47.3k
           1));
1162
47.3k
      MI->flat_insn->detail->x86.operands[0].type =
1163
47.3k
        X86_OP_REG;
1164
47.3k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1165
47.3k
      MI->flat_insn->detail->x86.operands[0].size =
1166
47.3k
        MI->csh->regsize_map[reg];
1167
47.3k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1168
1169
47.3k
      MI->flat_insn->detail->x86.op_count++;
1170
701k
    } else {
1171
701k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1172
701k
                &access1, &reg2, &access2)) {
1173
18.4k
        MI->flat_insn->detail->x86.operands[0].type =
1174
18.4k
          X86_OP_REG;
1175
18.4k
        MI->flat_insn->detail->x86.operands[0].reg =
1176
18.4k
          reg;
1177
18.4k
        MI->flat_insn->detail->x86.operands[0].size =
1178
18.4k
          MI->csh->regsize_map[reg];
1179
18.4k
        MI->flat_insn->detail->x86.operands[0].access =
1180
18.4k
          access1;
1181
18.4k
        MI->flat_insn->detail->x86.operands[1].type =
1182
18.4k
          X86_OP_REG;
1183
18.4k
        MI->flat_insn->detail->x86.operands[1].reg =
1184
18.4k
          reg2;
1185
18.4k
        MI->flat_insn->detail->x86.operands[1].size =
1186
18.4k
          MI->csh->regsize_map[reg2];
1187
18.4k
        MI->flat_insn->detail->x86.operands[1].access =
1188
18.4k
          access2;
1189
18.4k
        MI->flat_insn->detail->x86.op_count = 2;
1190
18.4k
      }
1191
701k
    }
1192
1193
748k
#ifndef CAPSTONE_DIET
1194
748k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1195
748k
            &MI->flat_insn->detail->x86.eflags);
1196
748k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1197
748k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1198
748k
#endif
1199
748k
  }
1200
748k
}
1201
1202
#endif