Coverage Report

Created: 2025-10-12 06:32

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
// disable MSVC's warning on strncpy()
22
#pragma warning(disable : 4996)
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 28719)
25
#endif
26
27
#if !defined(CAPSTONE_HAS_OSXKERNEL)
28
#include <ctype.h>
29
#endif
30
#include <capstone/platform.h>
31
32
#if defined(CAPSTONE_HAS_OSXKERNEL)
33
#include <Availability.h>
34
#include <libkern/libkern.h>
35
#else
36
#include <stdio.h>
37
#include <stdlib.h>
38
#endif
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
46
#include "X86InstPrinter.h"
47
#include "X86Mapping.h"
48
#include "X86InstPrinterCommon.h"
49
50
#define GET_INSTRINFO_ENUM
51
#ifdef CAPSTONE_X86_REDUCE
52
#include "X86GenInstrInfo_reduce.inc"
53
#else
54
#include "X86GenInstrInfo.inc"
55
#endif
56
57
#define GET_REGINFO_ENUM
58
#include "X86GenRegisterInfo.inc"
59
60
#include "X86BaseInfo.h"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
135k
{
67
135k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
135k
  MI->csh->doing_mem = status;
71
135k
  if (!status)
72
    // done, create the next operand slot
73
67.8k
    MI->flat_insn->detail->x86.op_count++;
74
135k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
13.2k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
13.2k
  switch (MI->flat_insn->id) {
81
4.39k
  default:
82
4.39k
    SStream_concat0(O, "ptr ");
83
4.39k
    break;
84
1.15k
  case X86_INS_SGDT:
85
2.17k
  case X86_INS_SIDT:
86
3.31k
  case X86_INS_LGDT:
87
5.39k
  case X86_INS_LIDT:
88
5.72k
  case X86_INS_FXRSTOR:
89
6.04k
  case X86_INS_FXSAVE:
90
7.47k
  case X86_INS_LJMP:
91
8.81k
  case X86_INS_LCALL:
92
    // do not print "ptr"
93
8.81k
    break;
94
13.2k
  }
95
96
13.2k
  switch (MI->csh->mode) {
97
3.64k
  case CS_MODE_16:
98
3.64k
    switch (MI->flat_insn->id) {
99
1.25k
    default:
100
1.25k
      MI->x86opsize = 2;
101
1.25k
      break;
102
372
    case X86_INS_LJMP:
103
738
    case X86_INS_LCALL:
104
738
      MI->x86opsize = 4;
105
738
      break;
106
165
    case X86_INS_SGDT:
107
497
    case X86_INS_SIDT:
108
759
    case X86_INS_LGDT:
109
1.65k
    case X86_INS_LIDT:
110
1.65k
      MI->x86opsize = 6;
111
1.65k
      break;
112
3.64k
    }
113
3.64k
    break;
114
5.78k
  case CS_MODE_32:
115
5.78k
    switch (MI->flat_insn->id) {
116
2.04k
    default:
117
2.04k
      MI->x86opsize = 4;
118
2.04k
      break;
119
276
    case X86_INS_LJMP:
120
1.13k
    case X86_INS_JMP:
121
1.72k
    case X86_INS_LCALL:
122
2.26k
    case X86_INS_SGDT:
123
2.61k
    case X86_INS_SIDT:
124
3.10k
    case X86_INS_LGDT:
125
3.74k
    case X86_INS_LIDT:
126
3.74k
      MI->x86opsize = 6;
127
3.74k
      break;
128
5.78k
    }
129
5.78k
    break;
130
5.78k
  case CS_MODE_64:
131
3.77k
    switch (MI->flat_insn->id) {
132
880
    default:
133
880
      MI->x86opsize = 8;
134
880
      break;
135
786
    case X86_INS_LJMP:
136
1.17k
    case X86_INS_LCALL:
137
1.63k
    case X86_INS_SGDT:
138
1.96k
    case X86_INS_SIDT:
139
2.35k
    case X86_INS_LGDT:
140
2.89k
    case X86_INS_LIDT:
141
2.89k
      MI->x86opsize = 10;
142
2.89k
      break;
143
3.77k
    }
144
3.77k
    break;
145
3.77k
  default: // never reach
146
0
    break;
147
13.2k
  }
148
149
13.2k
  printMemReference(MI, OpNo, O);
150
13.2k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
102k
{
154
102k
  SStream_concat0(O, "byte ptr ");
155
102k
  MI->x86opsize = 1;
156
102k
  printMemReference(MI, OpNo, O);
157
102k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
25.6k
{
161
25.6k
  MI->x86opsize = 2;
162
25.6k
  SStream_concat0(O, "word ptr ");
163
25.6k
  printMemReference(MI, OpNo, O);
164
25.6k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
54.5k
{
168
54.5k
  MI->x86opsize = 4;
169
54.5k
  SStream_concat0(O, "dword ptr ");
170
54.5k
  printMemReference(MI, OpNo, O);
171
54.5k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
21.5k
{
175
21.5k
  SStream_concat0(O, "qword ptr ");
176
21.5k
  MI->x86opsize = 8;
177
21.5k
  printMemReference(MI, OpNo, O);
178
21.5k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
6.18k
{
182
6.18k
  SStream_concat0(O, "xmmword ptr ");
183
6.18k
  MI->x86opsize = 16;
184
6.18k
  printMemReference(MI, OpNo, O);
185
6.18k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
4.83k
{
189
4.83k
  SStream_concat0(O, "zmmword ptr ");
190
4.83k
  MI->x86opsize = 64;
191
4.83k
  printMemReference(MI, OpNo, O);
192
4.83k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
3.72k
{
197
3.72k
  SStream_concat0(O, "ymmword ptr ");
198
3.72k
  MI->x86opsize = 32;
199
3.72k
  printMemReference(MI, OpNo, O);
200
3.72k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
5.82k
{
204
5.82k
  switch (MCInst_getOpcode(MI)) {
205
4.32k
  default:
206
4.32k
    SStream_concat0(O, "dword ptr ");
207
4.32k
    MI->x86opsize = 4;
208
4.32k
    break;
209
764
  case X86_FSTENVm:
210
1.49k
  case X86_FLDENVm:
211
    // TODO: fix this in tablegen instead
212
1.49k
    switch (MI->csh->mode) {
213
0
    default: // never reach
214
0
      break;
215
613
    case CS_MODE_16:
216
613
      MI->x86opsize = 14;
217
613
      break;
218
563
    case CS_MODE_32:
219
884
    case CS_MODE_64:
220
884
      MI->x86opsize = 28;
221
884
      break;
222
1.49k
    }
223
1.49k
    break;
224
5.82k
  }
225
226
5.82k
  printMemReference(MI, OpNo, O);
227
5.82k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
2.78k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
2.78k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
1.27k
    switch (MCInst_getOpcode(MI)) {
235
1.27k
    default:
236
1.27k
      SStream_concat0(O, "qword ptr ");
237
1.27k
      MI->x86opsize = 8;
238
1.27k
      break;
239
0
    case X86_MOVPQI2QImr:
240
0
      SStream_concat0(O, "xmmword ptr ");
241
0
      MI->x86opsize = 16;
242
0
      break;
243
1.27k
    }
244
1.50k
  } else {
245
1.50k
    SStream_concat0(O, "qword ptr ");
246
1.50k
    MI->x86opsize = 8;
247
1.50k
  }
248
249
2.78k
  printMemReference(MI, OpNo, O);
250
2.78k
}
251
252
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
253
589
{
254
589
  switch (MCInst_getOpcode(MI)) {
255
426
  default:
256
426
    SStream_concat0(O, "xword ptr ");
257
426
    break;
258
149
  case X86_FBLDm:
259
163
  case X86_FBSTPm:
260
163
    break;
261
589
  }
262
263
589
  MI->x86opsize = 10;
264
589
  printMemReference(MI, OpNo, O);
265
589
}
266
267
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
268
4.70k
{
269
4.70k
  SStream_concat0(O, "xmmword ptr ");
270
4.70k
  MI->x86opsize = 16;
271
4.70k
  printMemReference(MI, OpNo, O);
272
4.70k
}
273
274
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
275
3.41k
{
276
3.41k
  SStream_concat0(O, "ymmword ptr ");
277
3.41k
  MI->x86opsize = 32;
278
3.41k
  printMemReference(MI, OpNo, O);
279
3.41k
}
280
281
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
282
1.73k
{
283
1.73k
  SStream_concat0(O, "zmmword ptr ");
284
1.73k
  MI->x86opsize = 64;
285
1.73k
  printMemReference(MI, OpNo, O);
286
1.73k
}
287
#endif
288
289
static const char *getRegisterName(unsigned RegNo);
290
static void printRegName(SStream *OS, unsigned RegNo)
291
882k
{
292
882k
  SStream_concat0(OS, getRegisterName(RegNo));
293
882k
}
294
295
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
296
// this function tell us if we need to have prefix 0 in front of a number
297
static bool need_zero_prefix(uint64_t imm)
298
0
{
299
  // find the first hex letter representing imm
300
0
  while (imm >= 0x10)
301
0
    imm >>= 4;
302
303
0
  if (imm < 0xa)
304
0
    return false;
305
0
  else // this need 0 prefix
306
0
    return true;
307
0
}
308
309
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
310
248k
{
311
248k
  if (positive) {
312
    // always print this number in positive form
313
205k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
314
0
      if (imm < 0) {
315
0
        if (MI->op1_size) {
316
0
          switch (MI->op1_size) {
317
0
          default:
318
0
            break;
319
0
          case 1:
320
0
            imm &= 0xff;
321
0
            break;
322
0
          case 2:
323
0
            imm &= 0xffff;
324
0
            break;
325
0
          case 4:
326
0
            imm &= 0xffffffff;
327
0
            break;
328
0
          }
329
0
        }
330
331
0
        if (imm == 0x8000000000000000LL) // imm == -imm
332
0
          SStream_concat0(O, "8000000000000000h");
333
0
        else if (need_zero_prefix(imm))
334
0
          SStream_concat(O, "0%" PRIx64 "h", imm);
335
0
        else
336
0
          SStream_concat(O, "%" PRIx64 "h", imm);
337
0
      } else {
338
0
        if (imm > HEX_THRESHOLD) {
339
0
          if (need_zero_prefix(imm))
340
0
            SStream_concat(O,
341
0
                     "0%" PRIx64 "h",
342
0
                     imm);
343
0
          else
344
0
            SStream_concat(
345
0
              O, "%" PRIx64 "h", imm);
346
0
        } else
347
0
          SStream_concat(O, "%" PRIu64, imm);
348
0
      }
349
205k
    } else { // Intel syntax
350
205k
      if (imm < 0) {
351
3.24k
        if (MI->op1_size) {
352
585
          switch (MI->op1_size) {
353
585
          default:
354
585
            break;
355
585
          case 1:
356
0
            imm &= 0xff;
357
0
            break;
358
0
          case 2:
359
0
            imm &= 0xffff;
360
0
            break;
361
0
          case 4:
362
0
            imm &= 0xffffffff;
363
0
            break;
364
585
          }
365
585
        }
366
367
3.24k
        SStream_concat(O, "0x%" PRIx64, imm);
368
202k
      } else {
369
202k
        if (imm > HEX_THRESHOLD)
370
191k
          SStream_concat(O, "0x%" PRIx64, imm);
371
11.5k
        else
372
11.5k
          SStream_concat(O, "%" PRIu64, imm);
373
202k
      }
374
205k
    }
375
205k
  } else {
376
42.2k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
377
0
      if (imm < 0) {
378
0
        if (imm == 0x8000000000000000LL) // imm == -imm
379
0
          SStream_concat0(O, "8000000000000000h");
380
0
        else if (imm < -HEX_THRESHOLD) {
381
0
          if (need_zero_prefix(imm))
382
0
            SStream_concat(O,
383
0
                     "-0%" PRIx64 "h",
384
0
                     -imm);
385
0
          else
386
0
            SStream_concat(O,
387
0
                     "-%" PRIx64 "h",
388
0
                     -imm);
389
0
        } else
390
0
          SStream_concat(O, "-%" PRIu64, -imm);
391
0
      } else {
392
0
        if (imm > HEX_THRESHOLD) {
393
0
          if (need_zero_prefix(imm))
394
0
            SStream_concat(O,
395
0
                     "0%" PRIx64 "h",
396
0
                     imm);
397
0
          else
398
0
            SStream_concat(
399
0
              O, "%" PRIx64 "h", imm);
400
0
        } else
401
0
          SStream_concat(O, "%" PRIu64, imm);
402
0
      }
403
42.2k
    } else { // Intel syntax
404
42.2k
      if (imm < 0) {
405
4.28k
        if (imm == 0x8000000000000000LL) // imm == -imm
406
0
          SStream_concat0(O,
407
0
              "0x8000000000000000");
408
4.28k
        else if (imm < -HEX_THRESHOLD)
409
3.36k
          SStream_concat(O, "-0x%" PRIx64, -imm);
410
918
        else
411
918
          SStream_concat(O, "-%" PRIu64, -imm);
412
413
37.9k
      } else {
414
37.9k
        if (imm > HEX_THRESHOLD)
415
32.0k
          SStream_concat(O, "0x%" PRIx64, imm);
416
5.87k
        else
417
5.87k
          SStream_concat(O, "%" PRIu64, imm);
418
37.9k
      }
419
42.2k
    }
420
42.2k
  }
421
248k
}
422
423
// local printOperand, without updating public operands
424
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
425
320k
{
426
320k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
427
320k
  if (MCOperand_isReg(Op)) {
428
320k
    printRegName(O, MCOperand_getReg(Op));
429
320k
  } else if (MCOperand_isImm(Op)) {
430
0
    int64_t imm = MCOperand_getImm(Op);
431
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
432
0
  }
433
320k
}
434
435
#ifndef CAPSTONE_DIET
436
// copy & normalize access info
437
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
438
        uint64_t *eflags)
439
1.64M
{
440
1.64M
#ifndef CAPSTONE_DIET
441
1.64M
  uint8_t i;
442
1.64M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
443
444
  // initialize access
445
1.64M
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
446
447
1.64M
  if (!arr) {
448
0
    access[0] = 0;
449
0
    return;
450
0
  }
451
452
  // copy to access but zero out CS_AC_IGNORE
453
4.75M
  for (i = 0; arr[i]; i++) {
454
3.11M
    if (arr[i] != CS_AC_IGNORE)
455
2.60M
      access[i] = arr[i];
456
506k
    else
457
506k
      access[i] = 0;
458
3.11M
  }
459
460
  // mark the end of array
461
1.64M
  access[i] = 0;
462
1.64M
#endif
463
1.64M
}
464
#endif
465
466
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
467
26.3k
{
468
26.3k
  MCOperand *SegReg;
469
26.3k
  int reg;
470
471
26.3k
  if (MI->csh->detail_opt) {
472
26.3k
#ifndef CAPSTONE_DIET
473
26.3k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
474
26.3k
#endif
475
476
26.3k
    MI->flat_insn->detail->x86
477
26.3k
      .operands[MI->flat_insn->detail->x86.op_count]
478
26.3k
      .type = X86_OP_MEM;
479
26.3k
    MI->flat_insn->detail->x86
480
26.3k
      .operands[MI->flat_insn->detail->x86.op_count]
481
26.3k
      .size = MI->x86opsize;
482
26.3k
    MI->flat_insn->detail->x86
483
26.3k
      .operands[MI->flat_insn->detail->x86.op_count]
484
26.3k
      .mem.segment = X86_REG_INVALID;
485
26.3k
    MI->flat_insn->detail->x86
486
26.3k
      .operands[MI->flat_insn->detail->x86.op_count]
487
26.3k
      .mem.base = X86_REG_INVALID;
488
26.3k
    MI->flat_insn->detail->x86
489
26.3k
      .operands[MI->flat_insn->detail->x86.op_count]
490
26.3k
      .mem.index = X86_REG_INVALID;
491
26.3k
    MI->flat_insn->detail->x86
492
26.3k
      .operands[MI->flat_insn->detail->x86.op_count]
493
26.3k
      .mem.scale = 1;
494
26.3k
    MI->flat_insn->detail->x86
495
26.3k
      .operands[MI->flat_insn->detail->x86.op_count]
496
26.3k
      .mem.disp = 0;
497
498
26.3k
#ifndef CAPSTONE_DIET
499
26.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
500
26.3k
            &MI->flat_insn->detail->x86.eflags);
501
26.3k
    MI->flat_insn->detail->x86
502
26.3k
      .operands[MI->flat_insn->detail->x86.op_count]
503
26.3k
      .access = access[MI->flat_insn->detail->x86.op_count];
504
26.3k
#endif
505
26.3k
  }
506
507
26.3k
  SegReg = MCInst_getOperand(MI, Op + 1);
508
26.3k
  reg = MCOperand_getReg(SegReg);
509
510
  // If this has a segment register, print it.
511
26.3k
  if (reg) {
512
935
    _printOperand(MI, Op + 1, O);
513
935
    if (MI->csh->detail_opt) {
514
935
      MI->flat_insn->detail->x86
515
935
        .operands[MI->flat_insn->detail->x86.op_count]
516
935
        .mem.segment = X86_register_map(reg);
517
935
    }
518
935
    SStream_concat0(O, ":");
519
935
  }
520
521
26.3k
  SStream_concat0(O, "[");
522
26.3k
  set_mem_access(MI, true);
523
26.3k
  printOperand(MI, Op, O);
524
26.3k
  SStream_concat0(O, "]");
525
26.3k
  set_mem_access(MI, false);
526
26.3k
}
527
528
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
529
41.4k
{
530
41.4k
  if (MI->csh->detail_opt) {
531
41.4k
#ifndef CAPSTONE_DIET
532
41.4k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
533
41.4k
#endif
534
535
41.4k
    MI->flat_insn->detail->x86
536
41.4k
      .operands[MI->flat_insn->detail->x86.op_count]
537
41.4k
      .type = X86_OP_MEM;
538
41.4k
    MI->flat_insn->detail->x86
539
41.4k
      .operands[MI->flat_insn->detail->x86.op_count]
540
41.4k
      .size = MI->x86opsize;
541
41.4k
    MI->flat_insn->detail->x86
542
41.4k
      .operands[MI->flat_insn->detail->x86.op_count]
543
41.4k
      .mem.segment = X86_REG_INVALID;
544
41.4k
    MI->flat_insn->detail->x86
545
41.4k
      .operands[MI->flat_insn->detail->x86.op_count]
546
41.4k
      .mem.base = X86_REG_INVALID;
547
41.4k
    MI->flat_insn->detail->x86
548
41.4k
      .operands[MI->flat_insn->detail->x86.op_count]
549
41.4k
      .mem.index = X86_REG_INVALID;
550
41.4k
    MI->flat_insn->detail->x86
551
41.4k
      .operands[MI->flat_insn->detail->x86.op_count]
552
41.4k
      .mem.scale = 1;
553
41.4k
    MI->flat_insn->detail->x86
554
41.4k
      .operands[MI->flat_insn->detail->x86.op_count]
555
41.4k
      .mem.disp = 0;
556
557
41.4k
#ifndef CAPSTONE_DIET
558
41.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
559
41.4k
            &MI->flat_insn->detail->x86.eflags);
560
41.4k
    MI->flat_insn->detail->x86
561
41.4k
      .operands[MI->flat_insn->detail->x86.op_count]
562
41.4k
      .access = access[MI->flat_insn->detail->x86.op_count];
563
41.4k
#endif
564
41.4k
  }
565
566
  // DI accesses are always ES-based on non-64bit mode
567
41.4k
  if (MI->csh->mode != CS_MODE_64) {
568
24.8k
    SStream_concat0(O, "es:[");
569
24.8k
    if (MI->csh->detail_opt) {
570
24.8k
      MI->flat_insn->detail->x86
571
24.8k
        .operands[MI->flat_insn->detail->x86.op_count]
572
24.8k
        .mem.segment = X86_REG_ES;
573
24.8k
    }
574
24.8k
  } else
575
16.5k
    SStream_concat0(O, "[");
576
577
41.4k
  set_mem_access(MI, true);
578
41.4k
  printOperand(MI, Op, O);
579
41.4k
  SStream_concat0(O, "]");
580
41.4k
  set_mem_access(MI, false);
581
41.4k
}
582
583
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
584
8.64k
{
585
8.64k
  SStream_concat0(O, "byte ptr ");
586
8.64k
  MI->x86opsize = 1;
587
8.64k
  printSrcIdx(MI, OpNo, O);
588
8.64k
}
589
590
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
591
5.09k
{
592
5.09k
  SStream_concat0(O, "word ptr ");
593
5.09k
  MI->x86opsize = 2;
594
5.09k
  printSrcIdx(MI, OpNo, O);
595
5.09k
}
596
597
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
598
9.35k
{
599
9.35k
  SStream_concat0(O, "dword ptr ");
600
9.35k
  MI->x86opsize = 4;
601
9.35k
  printSrcIdx(MI, OpNo, O);
602
9.35k
}
603
604
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
605
3.25k
{
606
3.25k
  SStream_concat0(O, "qword ptr ");
607
3.25k
  MI->x86opsize = 8;
608
3.25k
  printSrcIdx(MI, OpNo, O);
609
3.25k
}
610
611
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
612
13.1k
{
613
13.1k
  SStream_concat0(O, "byte ptr ");
614
13.1k
  MI->x86opsize = 1;
615
13.1k
  printDstIdx(MI, OpNo, O);
616
13.1k
}
617
618
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
619
9.03k
{
620
9.03k
  SStream_concat0(O, "word ptr ");
621
9.03k
  MI->x86opsize = 2;
622
9.03k
  printDstIdx(MI, OpNo, O);
623
9.03k
}
624
625
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
626
15.6k
{
627
15.6k
  SStream_concat0(O, "dword ptr ");
628
15.6k
  MI->x86opsize = 4;
629
15.6k
  printDstIdx(MI, OpNo, O);
630
15.6k
}
631
632
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
633
3.68k
{
634
3.68k
  SStream_concat0(O, "qword ptr ");
635
3.68k
  MI->x86opsize = 8;
636
3.68k
  printDstIdx(MI, OpNo, O);
637
3.68k
}
638
639
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
640
6.48k
{
641
6.48k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
642
6.48k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
643
6.48k
  int reg;
644
645
6.48k
  if (MI->csh->detail_opt) {
646
6.48k
#ifndef CAPSTONE_DIET
647
6.48k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
648
6.48k
#endif
649
650
6.48k
    MI->flat_insn->detail->x86
651
6.48k
      .operands[MI->flat_insn->detail->x86.op_count]
652
6.48k
      .type = X86_OP_MEM;
653
6.48k
    MI->flat_insn->detail->x86
654
6.48k
      .operands[MI->flat_insn->detail->x86.op_count]
655
6.48k
      .size = MI->x86opsize;
656
6.48k
    MI->flat_insn->detail->x86
657
6.48k
      .operands[MI->flat_insn->detail->x86.op_count]
658
6.48k
      .mem.segment = X86_REG_INVALID;
659
6.48k
    MI->flat_insn->detail->x86
660
6.48k
      .operands[MI->flat_insn->detail->x86.op_count]
661
6.48k
      .mem.base = X86_REG_INVALID;
662
6.48k
    MI->flat_insn->detail->x86
663
6.48k
      .operands[MI->flat_insn->detail->x86.op_count]
664
6.48k
      .mem.index = X86_REG_INVALID;
665
6.48k
    MI->flat_insn->detail->x86
666
6.48k
      .operands[MI->flat_insn->detail->x86.op_count]
667
6.48k
      .mem.scale = 1;
668
6.48k
    MI->flat_insn->detail->x86
669
6.48k
      .operands[MI->flat_insn->detail->x86.op_count]
670
6.48k
      .mem.disp = 0;
671
672
6.48k
#ifndef CAPSTONE_DIET
673
6.48k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
674
6.48k
            &MI->flat_insn->detail->x86.eflags);
675
6.48k
    MI->flat_insn->detail->x86
676
6.48k
      .operands[MI->flat_insn->detail->x86.op_count]
677
6.48k
      .access = access[MI->flat_insn->detail->x86.op_count];
678
6.48k
#endif
679
6.48k
  }
680
681
  // If this has a segment register, print it.
682
6.48k
  reg = MCOperand_getReg(SegReg);
683
6.48k
  if (reg) {
684
277
    _printOperand(MI, Op + 1, O);
685
277
    SStream_concat0(O, ":");
686
277
    if (MI->csh->detail_opt) {
687
277
      MI->flat_insn->detail->x86
688
277
        .operands[MI->flat_insn->detail->x86.op_count]
689
277
        .mem.segment = X86_register_map(reg);
690
277
    }
691
277
  }
692
693
6.48k
  SStream_concat0(O, "[");
694
695
6.48k
  if (MCOperand_isImm(DispSpec)) {
696
6.48k
    int64_t imm = MCOperand_getImm(DispSpec);
697
6.48k
    if (MI->csh->detail_opt)
698
6.48k
      MI->flat_insn->detail->x86
699
6.48k
        .operands[MI->flat_insn->detail->x86.op_count]
700
6.48k
        .mem.disp = imm;
701
702
6.48k
    if (imm < 0)
703
1.89k
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
704
4.59k
    else
705
4.59k
      printImm(MI, O, imm, true);
706
6.48k
  }
707
708
6.48k
  SStream_concat0(O, "]");
709
710
6.48k
  if (MI->csh->detail_opt)
711
6.48k
    MI->flat_insn->detail->x86.op_count++;
712
713
6.48k
  if (MI->op1_size == 0)
714
6.48k
    MI->op1_size = MI->x86opsize;
715
6.48k
}
716
717
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
718
38.3k
{
719
38.3k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
720
721
38.3k
  printImm(MI, O, val, true);
722
723
38.3k
  if (MI->csh->detail_opt) {
724
38.3k
#ifndef CAPSTONE_DIET
725
38.3k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
726
38.3k
#endif
727
728
38.3k
    MI->flat_insn->detail->x86
729
38.3k
      .operands[MI->flat_insn->detail->x86.op_count]
730
38.3k
      .type = X86_OP_IMM;
731
38.3k
    MI->flat_insn->detail->x86
732
38.3k
      .operands[MI->flat_insn->detail->x86.op_count]
733
38.3k
      .imm = val;
734
38.3k
    MI->flat_insn->detail->x86
735
38.3k
      .operands[MI->flat_insn->detail->x86.op_count]
736
38.3k
      .size = 1;
737
738
38.3k
#ifndef CAPSTONE_DIET
739
38.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
740
38.3k
            &MI->flat_insn->detail->x86.eflags);
741
38.3k
    MI->flat_insn->detail->x86
742
38.3k
      .operands[MI->flat_insn->detail->x86.op_count]
743
38.3k
      .access = access[MI->flat_insn->detail->x86.op_count];
744
38.3k
#endif
745
746
38.3k
    MI->flat_insn->detail->x86.op_count++;
747
38.3k
  }
748
38.3k
}
749
750
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
751
3.31k
{
752
3.31k
  SStream_concat0(O, "byte ptr ");
753
3.31k
  MI->x86opsize = 1;
754
3.31k
  printMemOffset(MI, OpNo, O);
755
3.31k
}
756
757
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
758
862
{
759
862
  SStream_concat0(O, "word ptr ");
760
862
  MI->x86opsize = 2;
761
862
  printMemOffset(MI, OpNo, O);
762
862
}
763
764
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
765
2.14k
{
766
2.14k
  SStream_concat0(O, "dword ptr ");
767
2.14k
  MI->x86opsize = 4;
768
2.14k
  printMemOffset(MI, OpNo, O);
769
2.14k
}
770
771
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
772
166
{
773
166
  SStream_concat0(O, "qword ptr ");
774
166
  MI->x86opsize = 8;
775
166
  printMemOffset(MI, OpNo, O);
776
166
}
777
778
static void printInstruction(MCInst *MI, SStream *O);
779
780
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
781
645k
{
782
645k
  x86_reg reg, reg2;
783
645k
  enum cs_ac_type access1, access2;
784
785
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
786
787
  // perhaps this instruction does not need printer
788
645k
  if (MI->assembly[0]) {
789
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
790
0
    return;
791
0
  }
792
793
645k
  X86_lockrep(MI, O);
794
645k
  printInstruction(MI, O);
795
796
645k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
797
645k
  if (MI->csh->detail_opt) {
798
645k
#ifndef CAPSTONE_DIET
799
645k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
800
645k
#endif
801
802
    // first op can be embedded in the asm by llvm.
803
    // so we have to add the missing register as the first operand
804
645k
    if (reg) {
805
      // shift all the ops right to leave 1st slot for this new register op
806
71.6k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
807
71.6k
        &(MI->flat_insn->detail->x86.operands[0]),
808
71.6k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
809
71.6k
          (ARR_SIZE(MI->flat_insn->detail->x86
810
71.6k
                .operands) -
811
71.6k
           1));
812
71.6k
      MI->flat_insn->detail->x86.operands[0].type =
813
71.6k
        X86_OP_REG;
814
71.6k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
815
71.6k
      MI->flat_insn->detail->x86.operands[0].size =
816
71.6k
        MI->csh->regsize_map[reg];
817
71.6k
      MI->flat_insn->detail->x86.operands[0].access = access1;
818
71.6k
      MI->flat_insn->detail->x86.op_count++;
819
573k
    } else {
820
573k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg,
821
573k
            &access1, &reg2, &access2)) {
822
10.5k
        MI->flat_insn->detail->x86.operands[0].type =
823
10.5k
          X86_OP_REG;
824
10.5k
        MI->flat_insn->detail->x86.operands[0].reg =
825
10.5k
          reg;
826
10.5k
        MI->flat_insn->detail->x86.operands[0].size =
827
10.5k
          MI->csh->regsize_map[reg];
828
10.5k
        MI->flat_insn->detail->x86.operands[0].access =
829
10.5k
          access1;
830
10.5k
        MI->flat_insn->detail->x86.operands[1].type =
831
10.5k
          X86_OP_REG;
832
10.5k
        MI->flat_insn->detail->x86.operands[1].reg =
833
10.5k
          reg2;
834
10.5k
        MI->flat_insn->detail->x86.operands[1].size =
835
10.5k
          MI->csh->regsize_map[reg2];
836
10.5k
        MI->flat_insn->detail->x86.operands[1].access =
837
10.5k
          access2;
838
10.5k
        MI->flat_insn->detail->x86.op_count = 2;
839
10.5k
      }
840
573k
    }
841
842
645k
#ifndef CAPSTONE_DIET
843
645k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
844
645k
            &MI->flat_insn->detail->x86.eflags);
845
645k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
846
645k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
847
645k
#endif
848
645k
  }
849
850
645k
  if (MI->op1_size == 0 && reg)
851
52.5k
    MI->op1_size = MI->csh->regsize_map[reg];
852
645k
}
853
854
/// printPCRelImm - This is used to print an immediate value that ends up
855
/// being encoded as a pc-relative value.
856
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
857
44.3k
{
858
44.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
859
44.3k
  if (MCOperand_isImm(Op)) {
860
44.3k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
861
44.3k
            MI->address;
862
44.3k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
863
864
    // truncate imm for non-64bit
865
44.3k
    if (MI->csh->mode != CS_MODE_64) {
866
31.5k
      imm = imm & 0xffffffff;
867
31.5k
    }
868
869
44.3k
    printImm(MI, O, imm, true);
870
871
44.3k
    if (MI->csh->detail_opt) {
872
44.3k
#ifndef CAPSTONE_DIET
873
44.3k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
874
44.3k
#endif
875
876
44.3k
      MI->flat_insn->detail->x86
877
44.3k
        .operands[MI->flat_insn->detail->x86.op_count]
878
44.3k
        .type = X86_OP_IMM;
879
      // if op_count > 0, then this operand's size is taken from the destination op
880
44.3k
      if (MI->flat_insn->detail->x86.op_count > 0)
881
0
        MI->flat_insn->detail->x86
882
0
          .operands[MI->flat_insn->detail->x86
883
0
                .op_count]
884
0
          .size =
885
0
          MI->flat_insn->detail->x86.operands[0]
886
0
            .size;
887
44.3k
      else if (opsize > 0)
888
1.21k
        MI->flat_insn->detail->x86
889
1.21k
          .operands[MI->flat_insn->detail->x86
890
1.21k
                .op_count]
891
1.21k
          .size = opsize;
892
43.1k
      else
893
43.1k
        MI->flat_insn->detail->x86
894
43.1k
          .operands[MI->flat_insn->detail->x86
895
43.1k
                .op_count]
896
43.1k
          .size = MI->imm_size;
897
44.3k
      MI->flat_insn->detail->x86
898
44.3k
        .operands[MI->flat_insn->detail->x86.op_count]
899
44.3k
        .imm = imm;
900
901
44.3k
#ifndef CAPSTONE_DIET
902
44.3k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access,
903
44.3k
              &MI->flat_insn->detail->x86.eflags);
904
44.3k
      MI->flat_insn->detail->x86
905
44.3k
        .operands[MI->flat_insn->detail->x86.op_count]
906
44.3k
        .access =
907
44.3k
        access[MI->flat_insn->detail->x86.op_count];
908
44.3k
#endif
909
910
44.3k
      MI->flat_insn->detail->x86.op_count++;
911
44.3k
    }
912
913
44.3k
    if (MI->op1_size == 0)
914
44.3k
      MI->op1_size = MI->imm_size;
915
44.3k
  }
916
44.3k
}
917
918
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
919
645k
{
920
645k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
921
922
645k
  if (MCOperand_isReg(Op)) {
923
562k
    unsigned int reg = MCOperand_getReg(Op);
924
925
562k
    printRegName(O, reg);
926
562k
    if (MI->csh->detail_opt) {
927
562k
      if (MI->csh->doing_mem) {
928
67.8k
        MI->flat_insn->detail->x86
929
67.8k
          .operands[MI->flat_insn->detail->x86
930
67.8k
                .op_count]
931
67.8k
          .mem.base = X86_register_map(reg);
932
494k
      } else {
933
494k
#ifndef CAPSTONE_DIET
934
494k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
935
494k
#endif
936
937
494k
        MI->flat_insn->detail->x86
938
494k
          .operands[MI->flat_insn->detail->x86
939
494k
                .op_count]
940
494k
          .type = X86_OP_REG;
941
494k
        MI->flat_insn->detail->x86
942
494k
          .operands[MI->flat_insn->detail->x86
943
494k
                .op_count]
944
494k
          .reg = X86_register_map(reg);
945
494k
        MI->flat_insn->detail->x86
946
494k
          .operands[MI->flat_insn->detail->x86
947
494k
                .op_count]
948
494k
          .size =
949
494k
          MI->csh->regsize_map[X86_register_map(
950
494k
            reg)];
951
952
494k
#ifndef CAPSTONE_DIET
953
494k
        get_op_access(
954
494k
          MI->csh, MCInst_getOpcode(MI), access,
955
494k
          &MI->flat_insn->detail->x86.eflags);
956
494k
        MI->flat_insn->detail->x86
957
494k
          .operands[MI->flat_insn->detail->x86
958
494k
                .op_count]
959
494k
          .access =
960
494k
          access[MI->flat_insn->detail->x86
961
494k
                   .op_count];
962
494k
#endif
963
964
494k
        MI->flat_insn->detail->x86.op_count++;
965
494k
      }
966
562k
    }
967
968
562k
    if (MI->op1_size == 0)
969
293k
      MI->op1_size =
970
293k
        MI->csh->regsize_map[X86_register_map(reg)];
971
562k
  } else if (MCOperand_isImm(Op)) {
972
83.0k
    uint8_t encsize;
973
83.0k
    int64_t imm = MCOperand_getImm(Op);
974
83.0k
    uint8_t opsize =
975
83.0k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
976
977
83.0k
    if (opsize == 1) // print 1 byte immediate in positive form
978
34.9k
      imm = imm & 0xff;
979
980
    // printf(">>> id = %u\n", MI->flat_insn->id);
981
83.0k
    switch (MI->flat_insn->id) {
982
42.2k
    default:
983
42.2k
      printImm(MI, O, imm, MI->csh->imm_unsigned);
984
42.2k
      break;
985
986
568
    case X86_INS_MOVABS:
987
12.0k
    case X86_INS_MOV:
988
      // do not print number in negative form
989
12.0k
      printImm(MI, O, imm, true);
990
12.0k
      break;
991
992
0
    case X86_INS_IN:
993
0
    case X86_INS_OUT:
994
0
    case X86_INS_INT:
995
      // do not print number in negative form
996
0
      imm = imm & 0xff;
997
0
      printImm(MI, O, imm, true);
998
0
      break;
999
1000
1.01k
    case X86_INS_LCALL:
1001
3.39k
    case X86_INS_LJMP:
1002
3.39k
    case X86_INS_JMP:
1003
      // always print address in positive form
1004
3.39k
      if (OpNo == 1) { // ptr16 part
1005
1.69k
        imm = imm & 0xffff;
1006
1.69k
        opsize = 2;
1007
1.69k
      } else
1008
1.69k
        opsize = 4;
1009
3.39k
      printImm(MI, O, imm, true);
1010
3.39k
      break;
1011
1012
6.67k
    case X86_INS_AND:
1013
12.7k
    case X86_INS_OR:
1014
17.4k
    case X86_INS_XOR:
1015
      // do not print number in negative form
1016
17.4k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1017
1.69k
        printImm(MI, O, imm, true);
1018
15.8k
      else {
1019
15.8k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
1020
15.8k
              imm;
1021
15.8k
        printImm(MI, O, imm, true);
1022
15.8k
      }
1023
17.4k
      break;
1024
1025
5.37k
    case X86_INS_RET:
1026
7.84k
    case X86_INS_RETF:
1027
      // RET imm16
1028
7.84k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1029
474
        printImm(MI, O, imm, true);
1030
7.37k
      else {
1031
7.37k
        imm = 0xffff & imm;
1032
7.37k
        printImm(MI, O, imm, true);
1033
7.37k
      }
1034
7.84k
      break;
1035
83.0k
    }
1036
1037
83.0k
    if (MI->csh->detail_opt) {
1038
83.0k
      if (MI->csh->doing_mem) {
1039
0
        MI->flat_insn->detail->x86
1040
0
          .operands[MI->flat_insn->detail->x86
1041
0
                .op_count]
1042
0
          .mem.disp = imm;
1043
83.0k
      } else {
1044
83.0k
#ifndef CAPSTONE_DIET
1045
83.0k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1046
83.0k
#endif
1047
1048
83.0k
        MI->flat_insn->detail->x86
1049
83.0k
          .operands[MI->flat_insn->detail->x86
1050
83.0k
                .op_count]
1051
83.0k
          .type = X86_OP_IMM;
1052
83.0k
        if (opsize > 0) {
1053
70.5k
          MI->flat_insn->detail->x86
1054
70.5k
            .operands[MI->flat_insn->detail
1055
70.5k
                  ->x86.op_count]
1056
70.5k
            .size = opsize;
1057
70.5k
          MI->flat_insn->detail->x86.encoding
1058
70.5k
            .imm_size = encsize;
1059
70.5k
        } else if (MI->flat_insn->detail->x86.op_count >
1060
12.4k
             0) {
1061
2.91k
          if (MI->flat_insn->id !=
1062
2.91k
                X86_INS_LCALL &&
1063
2.91k
              MI->flat_insn->id != X86_INS_LJMP) {
1064
2.91k
            MI->flat_insn->detail->x86
1065
2.91k
              .operands[MI->flat_insn
1066
2.91k
                    ->detail
1067
2.91k
                    ->x86
1068
2.91k
                    .op_count]
1069
2.91k
              .size =
1070
2.91k
              MI->flat_insn->detail
1071
2.91k
                ->x86
1072
2.91k
                .operands[0]
1073
2.91k
                .size;
1074
2.91k
          } else
1075
0
            MI->flat_insn->detail->x86
1076
0
              .operands[MI->flat_insn
1077
0
                    ->detail
1078
0
                    ->x86
1079
0
                    .op_count]
1080
0
              .size = MI->imm_size;
1081
2.91k
        } else
1082
9.53k
          MI->flat_insn->detail->x86
1083
9.53k
            .operands[MI->flat_insn->detail
1084
9.53k
                  ->x86.op_count]
1085
9.53k
            .size = MI->imm_size;
1086
83.0k
        MI->flat_insn->detail->x86
1087
83.0k
          .operands[MI->flat_insn->detail->x86
1088
83.0k
                .op_count]
1089
83.0k
          .imm = imm;
1090
1091
83.0k
#ifndef CAPSTONE_DIET
1092
83.0k
        get_op_access(
1093
83.0k
          MI->csh, MCInst_getOpcode(MI), access,
1094
83.0k
          &MI->flat_insn->detail->x86.eflags);
1095
83.0k
        MI->flat_insn->detail->x86
1096
83.0k
          .operands[MI->flat_insn->detail->x86
1097
83.0k
                .op_count]
1098
83.0k
          .access =
1099
83.0k
          access[MI->flat_insn->detail->x86
1100
83.0k
                   .op_count];
1101
83.0k
#endif
1102
1103
83.0k
        MI->flat_insn->detail->x86.op_count++;
1104
83.0k
      }
1105
83.0k
    }
1106
83.0k
  }
1107
645k
}
1108
1109
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
1110
261k
{
1111
261k
  bool NeedPlus = false;
1112
261k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
1113
261k
  uint64_t ScaleVal =
1114
261k
    MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
1115
261k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
1116
261k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
1117
261k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
1118
261k
  int reg;
1119
1120
261k
  if (MI->csh->detail_opt) {
1121
261k
#ifndef CAPSTONE_DIET
1122
261k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1123
261k
#endif
1124
1125
261k
    MI->flat_insn->detail->x86
1126
261k
      .operands[MI->flat_insn->detail->x86.op_count]
1127
261k
      .type = X86_OP_MEM;
1128
261k
    MI->flat_insn->detail->x86
1129
261k
      .operands[MI->flat_insn->detail->x86.op_count]
1130
261k
      .size = MI->x86opsize;
1131
261k
    MI->flat_insn->detail->x86
1132
261k
      .operands[MI->flat_insn->detail->x86.op_count]
1133
261k
      .mem.segment = X86_REG_INVALID;
1134
261k
    MI->flat_insn->detail->x86
1135
261k
      .operands[MI->flat_insn->detail->x86.op_count]
1136
261k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
1137
261k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
1138
259k
      MI->flat_insn->detail->x86
1139
259k
        .operands[MI->flat_insn->detail->x86.op_count]
1140
259k
        .mem.index =
1141
259k
        X86_register_map(MCOperand_getReg(IndexReg));
1142
259k
    }
1143
261k
    MI->flat_insn->detail->x86
1144
261k
      .operands[MI->flat_insn->detail->x86.op_count]
1145
261k
      .mem.scale = (int)ScaleVal;
1146
261k
    MI->flat_insn->detail->x86
1147
261k
      .operands[MI->flat_insn->detail->x86.op_count]
1148
261k
      .mem.disp = 0;
1149
1150
261k
#ifndef CAPSTONE_DIET
1151
261k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1152
261k
            &MI->flat_insn->detail->x86.eflags);
1153
261k
    MI->flat_insn->detail->x86
1154
261k
      .operands[MI->flat_insn->detail->x86.op_count]
1155
261k
      .access = access[MI->flat_insn->detail->x86.op_count];
1156
261k
#endif
1157
261k
  }
1158
1159
  // If this has a segment register, print it.
1160
261k
  reg = MCOperand_getReg(SegReg);
1161
261k
  if (reg) {
1162
6.88k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
1163
6.88k
    if (MI->csh->detail_opt) {
1164
6.88k
      MI->flat_insn->detail->x86
1165
6.88k
        .operands[MI->flat_insn->detail->x86.op_count]
1166
6.88k
        .mem.segment = X86_register_map(reg);
1167
6.88k
    }
1168
6.88k
    SStream_concat0(O, ":");
1169
6.88k
  }
1170
1171
261k
  SStream_concat0(O, "[");
1172
1173
261k
  if (MCOperand_getReg(BaseReg)) {
1174
256k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
1175
256k
    NeedPlus = true;
1176
256k
  }
1177
1178
261k
  if (MCOperand_getReg(IndexReg) &&
1179
56.9k
      MCOperand_getReg(IndexReg) != X86_EIZ) {
1180
55.6k
    if (NeedPlus)
1181
55.2k
      SStream_concat0(O, " + ");
1182
55.6k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
1183
55.6k
    if (ScaleVal != 1)
1184
11.3k
      SStream_concat(O, "*%u", ScaleVal);
1185
55.6k
    NeedPlus = true;
1186
55.6k
  }
1187
1188
261k
  if (MCOperand_isImm(DispSpec)) {
1189
261k
    int64_t DispVal = MCOperand_getImm(DispSpec);
1190
261k
    if (MI->csh->detail_opt)
1191
261k
      MI->flat_insn->detail->x86
1192
261k
        .operands[MI->flat_insn->detail->x86.op_count]
1193
261k
        .mem.disp = DispVal;
1194
261k
    if (DispVal) {
1195
75.9k
      if (NeedPlus) {
1196
71.9k
        if (DispVal < 0) {
1197
31.8k
          SStream_concat0(O, " - ");
1198
31.8k
          printImm(MI, O, -DispVal, true);
1199
40.0k
        } else {
1200
40.0k
          SStream_concat0(O, " + ");
1201
40.0k
          printImm(MI, O, DispVal, true);
1202
40.0k
        }
1203
71.9k
      } else {
1204
        // memory reference to an immediate address
1205
3.99k
        if (MI->csh->mode == CS_MODE_64)
1206
127
          MI->op1_size = 8;
1207
3.99k
        if (DispVal < 0) {
1208
1.26k
          printImm(MI, O,
1209
1.26k
             arch_masks[MI->csh->mode] &
1210
1.26k
               DispVal,
1211
1.26k
             true);
1212
2.72k
        } else {
1213
2.72k
          printImm(MI, O, DispVal, true);
1214
2.72k
        }
1215
3.99k
      }
1216
1217
185k
    } else {
1218
      // DispVal = 0
1219
185k
      if (!NeedPlus) // [0]
1220
204
        SStream_concat0(O, "0");
1221
185k
    }
1222
261k
  }
1223
1224
261k
  SStream_concat0(O, "]");
1225
1226
261k
  if (MI->csh->detail_opt)
1227
261k
    MI->flat_insn->detail->x86.op_count++;
1228
1229
261k
  if (MI->op1_size == 0)
1230
172k
    MI->op1_size = MI->x86opsize;
1231
261k
}
1232
1233
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1234
6.96k
{
1235
6.96k
  switch (MI->Opcode) {
1236
497
  default:
1237
497
    break;
1238
861
  case X86_LEA16r:
1239
861
    MI->x86opsize = 2;
1240
861
    break;
1241
890
  case X86_LEA32r:
1242
1.63k
  case X86_LEA64_32r:
1243
1.63k
    MI->x86opsize = 4;
1244
1.63k
    break;
1245
615
  case X86_LEA64r:
1246
615
    MI->x86opsize = 8;
1247
615
    break;
1248
0
#ifndef CAPSTONE_X86_REDUCE
1249
418
  case X86_BNDCL32rm:
1250
967
  case X86_BNDCN32rm:
1251
1.13k
  case X86_BNDCU32rm:
1252
1.65k
  case X86_BNDSTXmr:
1253
2.34k
  case X86_BNDLDXrm:
1254
2.62k
  case X86_BNDCL64rm:
1255
2.95k
  case X86_BNDCN64rm:
1256
3.35k
  case X86_BNDCU64rm:
1257
3.35k
    MI->x86opsize = 16;
1258
3.35k
    break;
1259
6.96k
#endif
1260
6.96k
  }
1261
1262
6.96k
  printMemReference(MI, OpNo, O);
1263
6.96k
}
1264
1265
#ifdef CAPSTONE_X86_REDUCE
1266
#include "X86GenAsmWriter1_reduce.inc"
1267
#else
1268
#include "X86GenAsmWriter1.inc"
1269
#endif
1270
1271
#include "X86GenRegisterName1.inc"
1272
1273
#endif