Coverage Report

Created: 2025-10-12 06:32

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/ARM/ARMDisassembler.c
Line
Count
Source
1
//===-- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA --------------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
10
/* Capstone Disassembly Engine */
11
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
12
13
#ifdef CAPSTONE_HAS_ARM
14
15
#include <stdio.h>
16
#include <string.h>
17
#include <stdlib.h>
18
#include <capstone/platform.h>
19
20
#include "ARMAddressingModes.h"
21
#include "ARMBaseInfo.h"
22
#include "../../MCFixedLenDisassembler.h"
23
#include "../../MCInst.h"
24
#include "../../MCInstrDesc.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../LEB128.h"
27
#include "../../MCDisassembler.h"
28
#include "../../cs_priv.h"
29
#include "../../utils.h"
30
31
#include "ARMDisassembler.h"
32
#include "ARMMapping.h"
33
34
#define GET_SUBTARGETINFO_ENUM
35
#include "ARMGenSubtargetInfo.inc"
36
37
#define GET_INSTRINFO_MC_DESC
38
#include "ARMGenInstrInfo.inc"
39
40
#define GET_INSTRINFO_ENUM
41
#include "ARMGenInstrInfo.inc"
42
43
static bool ITStatus_push_back(ARM_ITStatus *it, char v)
44
10.2k
{
45
10.2k
  if (it->size >= sizeof(it->ITStates)) {
46
    // TODO: consider warning user.
47
0
    it->size = 0;
48
0
  }
49
10.2k
  it->ITStates[it->size] = v;
50
10.2k
  it->size++;
51
52
10.2k
  return true;
53
10.2k
}
54
55
// Returns true if the current instruction is in an IT block
56
static bool ITStatus_instrInITBlock(ARM_ITStatus *it)
57
1.11M
{
58
  //return !ITStates.empty();
59
1.11M
  return (it->size > 0);
60
1.11M
}
61
62
// Returns true if current instruction is the last instruction in an IT block
63
static bool ITStatus_instrLastInITBlock(ARM_ITStatus *it)
64
131
{
65
131
  return (it->size == 1);
66
131
}
67
68
// Handles the condition code status of instructions in IT blocks
69
70
// Returns the condition code for instruction in IT block
71
static unsigned ITStatus_getITCC(ARM_ITStatus *it)
72
457k
{
73
457k
  unsigned CC = ARMCC_AL;
74
75
457k
  if (ITStatus_instrInITBlock(it))
76
    //CC = ITStates.back();
77
10.0k
    CC = it->ITStates[it->size-1];
78
79
457k
  return CC;
80
457k
}
81
82
// Advances the IT block state to the next T or E
83
static void ITStatus_advanceITState(ARM_ITStatus *it)
84
10.0k
{
85
  //ITStates.pop_back();
86
10.0k
  it->size--;
87
10.0k
}
88
89
// Called when decoding an IT instruction. Sets the IT state for the following
90
// instructions that for the IT block. Firstcond and Mask correspond to the 
91
// fields in the IT instruction encoding.
92
static void ITStatus_setITState(ARM_ITStatus *it, char Firstcond, char Mask)
93
3.49k
{
94
  // (3 - the number of trailing zeros) is the number of then / else.
95
3.49k
  unsigned CondBit0 = Firstcond & 1;
96
3.49k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
97
3.49k
  unsigned char CCBits = (unsigned char)Firstcond & 0xf;
98
3.49k
  unsigned Pos;
99
100
  //assert(NumTZ <= 3 && "Invalid IT mask!");
101
  // push condition codes onto the stack the correct order for the pops
102
10.2k
  for (Pos = NumTZ + 1; Pos <= 3; ++Pos) {
103
6.80k
    bool T = ((Mask >> Pos) & 1) == (int)CondBit0;
104
105
6.80k
    if (T)
106
2.96k
      ITStatus_push_back(it, CCBits);
107
3.84k
    else
108
3.84k
      ITStatus_push_back(it, CCBits ^ 1);
109
6.80k
  }
110
111
3.49k
  ITStatus_push_back(it, CCBits);
112
3.49k
}
113
114
/// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
115
116
static bool Check(DecodeStatus *Out, DecodeStatus In)
117
2.85M
{
118
2.85M
  switch (In) {
119
2.75M
    case MCDisassembler_Success:
120
      // Out stays the same.
121
2.75M
      return true;
122
92.9k
    case MCDisassembler_SoftFail:
123
92.9k
      *Out = In;
124
92.9k
      return true;
125
10.5k
    case MCDisassembler_Fail:
126
10.5k
      *Out = In;
127
10.5k
      return false;
128
0
    default:  // never reached
129
0
      return false;
130
2.85M
  }
131
2.85M
}
132
133
// Forward declare these because the autogenerated code will reference them.
134
// Definitions are further down.
135
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
136
    uint64_t Address, const void *Decoder);
137
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst,
138
    unsigned RegNo, uint64_t Address, const void *Decoder);
139
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst,
140
    unsigned RegNo, uint64_t Address, const void *Decoder);
141
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
142
    uint64_t Address, const void *Decoder);
143
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
144
    uint64_t Address, const void *Decoder);
145
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
146
    uint64_t Address, const void *Decoder);
147
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
148
    uint64_t Address, const void *Decoder);
149
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
150
    uint64_t Address, const void *Decoder);
151
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
152
    uint64_t Address, const void *Decoder);
153
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
154
    uint64_t Address, const void *Decoder);
155
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst,
156
    unsigned RegNo, uint64_t Address, const void *Decoder);
157
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
158
    uint64_t Address, const void *Decoder);
159
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
160
    uint64_t Address, const void *Decoder);
161
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst,
162
    unsigned RegNo, uint64_t Address, const void *Decoder);
163
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
164
    uint64_t Address, const void *Decoder);
165
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
166
    uint64_t Address, const void *Decoder);
167
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
168
    uint64_t Address, const void *Decoder);
169
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
170
    uint64_t Address, const void *Decoder);
171
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
172
    uint64_t Address, const void *Decoder);
173
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Insn,
174
    uint64_t Address, const void *Decoder);
175
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
176
    uint64_t Address, const void *Decoder);
177
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst,
178
    unsigned Insn, uint64_t Address, const void *Decoder);
179
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Insn,
180
    uint64_t Address, const void *Decoder);
181
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst,unsigned Insn,
182
    uint64_t Address, const void *Decoder);
183
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Insn,
184
    uint64_t Address, const void *Decoder);
185
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Insn,
186
    uint64_t Address, const void *Decoder);
187
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst * Inst,
188
    unsigned Insn, uint64_t Adddress, const void *Decoder);
189
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
190
    uint64_t Address, const void *Decoder);
191
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
192
    uint64_t Address, const void *Decoder);
193
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
194
    uint64_t Address, const void *Decoder);
195
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
196
    uint64_t Address, const void *Decoder);
197
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
198
    uint64_t Address, const void *Decoder);
199
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
200
    uint64_t Address, const void *Decoder);
201
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
202
    uint64_t Address, const void *Decoder);
203
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
204
    uint64_t Address, const void *Decoder);
205
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
206
    uint64_t Address, const void *Decoder);
207
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst,unsigned Insn,
208
    uint64_t Address, const void *Decoder);
209
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
210
    uint64_t Address, const void *Decoder);
211
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Val,
212
    uint64_t Address, const void *Decoder);
213
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Val,
214
    uint64_t Address, const void *Decoder);
215
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Val,
216
    uint64_t Address, const void *Decoder);
217
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Val,
218
    uint64_t Address, const void *Decoder);
219
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Val,
220
    uint64_t Address, const void *Decoder);
221
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Val,
222
    uint64_t Address, const void *Decoder);
223
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Val,
224
    uint64_t Address, const void *Decoder);
225
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Val,
226
    uint64_t Address, const void *Decoder);
227
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Val,
228
    uint64_t Address, const void *Decoder);
229
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Val,
230
    uint64_t Address, const void *Decoder);
231
static DecodeStatus DecodeNEONModImmInstruction(MCInst *Inst,unsigned Val,
232
    uint64_t Address, const void *Decoder);
233
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Val,
234
    uint64_t Address, const void *Decoder);
235
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
236
    uint64_t Address, const void *Decoder);
237
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
238
    uint64_t Address, const void *Decoder);
239
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
240
    uint64_t Address, const void *Decoder);
241
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
242
    uint64_t Address, const void *Decoder);
243
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
244
    uint64_t Address, const void *Decoder);
245
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
246
    uint64_t Address, const void *Decoder);
247
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Insn,
248
    uint64_t Address, const void *Decoder);
249
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Insn,
250
    uint64_t Address, const void *Decoder);
251
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Insn,
252
    uint64_t Address, const void *Decoder);
253
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Insn,
254
    uint64_t Address, const void *Decoder);
255
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Insn,
256
    uint64_t Address, const void *Decoder);
257
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
258
    uint64_t Address, const void *Decoder);
259
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
260
    uint64_t Address, const void *Decoder);
261
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
262
    uint64_t Address, const void *Decoder);
263
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
264
    uint64_t Address, const void *Decoder);
265
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
266
    uint64_t Address, const void *Decoder);
267
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
268
    uint64_t Address, const void *Decoder);
269
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn,
270
    uint64_t Address, const void *Decoder);
271
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn,
272
    uint64_t Address, const void *Decoder);
273
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn,
274
    uint64_t Address, const void *Decoder);
275
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn,
276
    uint64_t Address, const void *Decoder);
277
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn,
278
    uint64_t Address, const void *Decoder);
279
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn,
280
    uint64_t Address, const void *Decoder);
281
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn,
282
    uint64_t Address, const void *Decoder);
283
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn,
284
    uint64_t Address, const void *Decoder);
285
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn,
286
    uint64_t Address, const void *Decoder);
287
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn,
288
    uint64_t Address, const void *Decoder);
289
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn,
290
    uint64_t Address, const void *Decoder);
291
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn,
292
    uint64_t Address, const void *Decoder);
293
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn,
294
    uint64_t Address, const void *Decoder);
295
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
296
    uint64_t Address, const void *Decoder);
297
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
298
    uint64_t Address, const void *Decoder);
299
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
300
    uint64_t Address, const void *Decoder);
301
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
302
    uint64_t Address, const void *Decoder);
303
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
304
    uint64_t Address, const void *Decoder);
305
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
306
    uint64_t Address, const void *Decoder);
307
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
308
    uint64_t Address, const void *Decoder);
309
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
310
    uint64_t Address, const void *Decoder);
311
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
312
    uint64_t Address, const void *Decoder);
313
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Val,
314
    uint64_t Address, const void *Decoder);
315
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
316
    uint64_t Address, const void* Decoder);
317
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
318
    uint64_t Address, const void* Decoder);
319
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn,
320
    uint64_t Address, const void* Decoder);
321
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
322
    uint64_t Address, const void* Decoder);
323
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val,
324
    uint64_t Address, const void *Decoder);
325
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
326
    uint64_t Address, const void *Decoder);
327
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst,unsigned Val,
328
    uint64_t Address, const void *Decoder);
329
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val,
330
    uint64_t Address, const void *Decoder);
331
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
332
    uint64_t Address, const void *Decoder);
333
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Val,
334
    uint64_t Address, const void *Decoder);
335
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
336
    uint64_t Address, const void *Decoder);
337
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
338
    uint64_t Address, const void *Decoder);
339
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
340
    uint64_t Address, const void *Decoder);
341
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Insn,
342
    uint64_t Address, const void *Decoder);
343
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
344
    uint64_t Address, const void *Decoder);
345
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Val,
346
    uint64_t Address, const void *Decoder);
347
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Val,
348
    uint64_t Address, const void *Decoder);
349
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val,
350
    uint64_t Address, const void *Decoder);
351
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst,unsigned Val,
352
    uint64_t Address, const void *Decoder);
353
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
354
    uint64_t Address, const void *Decoder);
355
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Val,
356
    uint64_t Address, const void *Decoder);
357
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst,unsigned Insn,
358
    uint64_t Address, const void *Decoder);
359
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst,unsigned Insn,
360
    uint64_t Address, const void *Decoder);
361
static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Val,
362
    uint64_t Address, const void *Decoder);
363
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Val,
364
    uint64_t Address, const void *Decoder);
365
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
366
    uint64_t Address, const void *Decoder);
367
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val,
368
    uint64_t Address, const void *Decoder);
369
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
370
    uint64_t Address, const void *Decoder);
371
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
372
    uint64_t Address, const void *Decoder);
373
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
374
    uint64_t Address, const void *Decoder);
375
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
376
    uint64_t Address, const void *Decoder);
377
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
378
    uint64_t Address, const void *Decoder);
379
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
380
    uint64_t Address, const void *Decoder);
381
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst, unsigned Insn,
382
    uint64_t Address, const void *Decoder);
383
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
384
    uint64_t Address, const void *Decoder);
385
386
// Hacky: enable all features for disassembler
387
bool ARM_getFeatureBits(unsigned int mode, unsigned int feature)
388
2.06M
{
389
2.06M
  if ((mode & CS_MODE_V8) == 0) {
390
    // not V8 mode
391
1.59M
    if (feature == ARM_HasV8Ops || feature == ARM_HasV8_1aOps ||
392
1.50M
      feature == ARM_HasV8_4aOps || feature == ARM_HasV8_3aOps)
393
      // HasV8MBaselineOps
394
93.5k
      return false;
395
1.59M
  }
396
1.96M
  if (feature == ARM_FeatureVFPOnlySP)
397
7.15k
    return false;
398
399
1.96M
  if ((mode & CS_MODE_MCLASS) == 0) {
400
1.34M
    if (feature == ARM_FeatureMClass)
401
60.8k
      return false;
402
1.34M
  }
403
404
1.90M
  if ((mode & CS_MODE_THUMB) == 0) {
405
    // not Thumb
406
282k
    if (feature == ARM_FeatureThumb2 || feature == ARM_ModeThumb)
407
188k
      return false;
408
    // FIXME: what mode enables D16?
409
93.6k
    if (feature == ARM_FeatureD16)
410
32.3k
      return false;
411
1.61M
  } else {
412
    // Thumb
413
1.61M
    if (feature == ARM_FeatureD16)
414
127k
      return false;
415
1.61M
  }
416
417
1.55M
  if (feature == ARM_FeatureMClass && (mode & CS_MODE_MCLASS) == 0)
418
0
    return false;
419
420
  // we support everything
421
1.55M
  return true;
422
1.55M
}
423
424
#include "ARMGenDisassemblerTables.inc"
425
426
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
427
    uint64_t Address, const void *Decoder)
428
150k
{
429
150k
  if (Val == 0xF) return MCDisassembler_Fail;
430
431
  // AL predicate is not allowed on Thumb1 branches.
432
143k
  if (MCInst_getOpcode(Inst) == ARM_tBcc && Val == 0xE)
433
0
    return MCDisassembler_Fail;
434
435
143k
  MCOperand_CreateImm0(Inst, Val);
436
437
143k
  if (Val == ARMCC_AL) {
438
23.0k
    MCOperand_CreateReg0(Inst, 0);
439
23.0k
  } else
440
120k
    MCOperand_CreateReg0(Inst, ARM_CPSR);
441
442
143k
  return MCDisassembler_Success;
443
143k
}
444
445
#define GET_REGINFO_MC_DESC
446
#include "ARMGenRegisterInfo.inc"
447
void ARM_init(MCRegisterInfo *MRI)
448
9.04k
{
449
  /* 
450
    InitMCRegisterInfo(ARMRegDesc, 289,
451
    RA, PC,
452
    ARMMCRegisterClasses, 103,
453
    ARMRegUnitRoots, 77, ARMRegDiffLists, ARMRegStrings,
454
    ARMSubRegIdxLists, 57,
455
    ARMSubRegIdxRanges, ARMRegEncodingTable);
456
   */
457
458
9.04k
  MCRegisterInfo_InitMCRegisterInfo(MRI, ARMRegDesc, 289,
459
9.04k
      0, 0, 
460
9.04k
      ARMMCRegisterClasses, 103,
461
9.04k
      0, 0, ARMRegDiffLists, 0, 
462
9.04k
      ARMSubRegIdxLists, 57,
463
9.04k
      0);
464
9.04k
}
465
466
// Post-decoding checks
467
static DecodeStatus checkDecodedInstruction(MCInst *MI,
468
    uint32_t Insn,
469
    DecodeStatus Result)
470
124k
{
471
124k
  switch (MCInst_getOpcode(MI)) {
472
354
    case ARM_HVC: {
473
        // HVC is undefined if condition = 0xf otherwise upredictable
474
        // if condition != 0xe
475
354
        uint32_t Cond = (Insn >> 28) & 0xF;
476
477
354
        if (Cond == 0xF)
478
1
          return MCDisassembler_Fail;
479
480
353
        if (Cond != 0xE)
481
142
          return MCDisassembler_SoftFail;
482
483
211
        return Result;
484
353
      }
485
124k
    default:
486
124k
         return Result;
487
124k
  }
488
124k
}
489
490
static DecodeStatus _ARM_getInstruction(cs_struct *ud, MCInst *MI, const uint8_t *code, size_t code_len,
491
    uint16_t *Size, uint64_t Address)
492
139k
{
493
139k
  uint32_t insn;
494
139k
  DecodeStatus result;
495
496
139k
  *Size = 0;
497
498
139k
  if (code_len < 4)
499
    // not enough data
500
1.17k
    return MCDisassembler_Fail;
501
502
138k
  if (MI->flat_insn->detail) {
503
138k
    unsigned int i;
504
505
138k
    memset(MI->flat_insn->detail, 0, offsetof(cs_detail, arm) + sizeof(cs_arm));
506
507
5.12M
    for (i = 0; i < ARR_SIZE(MI->flat_insn->detail->arm.operands); i++) {
508
4.98M
      MI->flat_insn->detail->arm.operands[i].vector_index = -1;
509
4.98M
      MI->flat_insn->detail->arm.operands[i].neon_lane = -1;
510
4.98M
    }
511
138k
  }
512
513
138k
  if (MODE_IS_BIG_ENDIAN(ud->mode))
514
0
    insn = (code[3] << 0) | (code[2] << 8) |
515
0
      (code[1] <<  16) | ((uint32_t) code[0] << 24);
516
138k
  else
517
138k
    insn = ((uint32_t) code[3] << 24) | (code[2] << 16) |
518
138k
      (code[1] <<  8) | (code[0] <<  0);
519
520
  // Calling the auto-generated decoder function.
521
138k
  result = decodeInstruction_4(DecoderTableARM32, MI, insn, Address);
522
138k
  if (result != MCDisassembler_Fail) {
523
107k
    result = checkDecodedInstruction(MI, insn, result);
524
107k
    if (result != MCDisassembler_Fail)
525
107k
      *Size = 4;
526
527
107k
    return result;
528
107k
  }
529
530
  // VFP and NEON instructions, similarly, are shared between ARM
531
  // and Thumb modes.
532
31.3k
  MCInst_clear(MI);
533
31.3k
  result = decodeInstruction_4(DecoderTableVFP32, MI, insn, Address);
534
31.3k
  if (result != MCDisassembler_Fail) {
535
6.74k
    *Size = 4;
536
6.74k
    return result;
537
6.74k
  }
538
539
24.5k
  MCInst_clear(MI);
540
24.5k
  result = decodeInstruction_4(DecoderTableVFPV832, MI, insn, Address);
541
24.5k
  if (result != MCDisassembler_Fail) {
542
1.20k
    *Size = 4;
543
1.20k
    return result;
544
1.20k
  }
545
546
23.3k
  MCInst_clear(MI);
547
23.3k
  result = decodeInstruction_4(DecoderTableNEONData32, MI, insn, Address);
548
23.3k
  if (result != MCDisassembler_Fail) {
549
3.23k
    *Size = 4;
550
    // Add a fake predicate operand, because we share these instruction
551
    // definitions with Thumb2 where these instructions are predicable.
552
3.23k
    if (!DecodePredicateOperand(MI, 0xE, Address, NULL))
553
0
      return MCDisassembler_Fail;
554
3.23k
    return result;
555
3.23k
  }
556
557
20.1k
  MCInst_clear(MI);
558
20.1k
  result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI, insn, Address);
559
20.1k
  if (result != MCDisassembler_Fail) {
560
1.04k
    *Size = 4;
561
    // Add a fake predicate operand, because we share these instruction
562
    // definitions with Thumb2 where these instructions are predicable.
563
1.04k
    if (!DecodePredicateOperand(MI, 0xE, Address, NULL))
564
0
      return MCDisassembler_Fail;
565
1.04k
    return result;
566
1.04k
  }
567
568
19.0k
  MCInst_clear(MI);
569
19.0k
  result = decodeInstruction_4(DecoderTableNEONDup32, MI, insn, Address);
570
19.0k
  if (result != MCDisassembler_Fail) {
571
415
    *Size = 4;
572
    // Add a fake predicate operand, because we share these instruction
573
    // definitions with Thumb2 where these instructions are predicable.
574
415
    if (!DecodePredicateOperand(MI, 0xE, Address, NULL))
575
0
      return MCDisassembler_Fail;
576
415
    return result;
577
415
  }
578
579
18.6k
  MCInst_clear(MI);
580
18.6k
  result = decodeInstruction_4(DecoderTablev8NEON32, MI, insn, Address);
581
18.6k
  if (result != MCDisassembler_Fail) {
582
75
    *Size = 4;
583
75
    return result;
584
75
  }
585
586
18.6k
  MCInst_clear(MI);
587
18.6k
  result = decodeInstruction_4(DecoderTablev8Crypto32, MI, insn, Address);
588
18.6k
  if (result != MCDisassembler_Fail) {
589
79
    *Size = 4;
590
79
    return result;
591
79
  }
592
593
18.5k
  result = decodeInstruction_4(DecoderTableCoProc32, MI, insn, Address);
594
18.5k
  if (result != MCDisassembler_Fail) {
595
17.6k
    result = checkDecodedInstruction(MI, insn, result);
596
17.6k
    if (result != MCDisassembler_Fail)
597
17.6k
      *Size = 4;
598
599
17.6k
    return result;
600
17.6k
  }
601
602
874
  MCInst_clear(MI);
603
874
  *Size = 0;
604
874
  return MCDisassembler_Fail;
605
18.5k
}
606
607
// Thumb1 instructions don't have explicit S bits. Rather, they
608
// implicitly set CPSR. Since it's not represented in the encoding, the
609
// auto-generated decoder won't inject the CPSR operand. We need to fix
610
// that as a post-pass.
611
static void AddThumb1SBit(MCInst *MI, bool InITBlock)
612
329k
{
613
329k
  const MCOperandInfo *OpInfo = ARMInsts[MCInst_getOpcode(MI)].OpInfo;
614
329k
  unsigned short NumOps = ARMInsts[MCInst_getOpcode(MI)].NumOperands;
615
329k
  unsigned i;
616
617
669k
  for (i = 0; i < NumOps; ++i) {
618
664k
    if (i == MCInst_getNumOperands(MI)) break;
619
620
664k
    if (MCOperandInfo_isOptionalDef(&OpInfo[i]) && OpInfo[i].RegClass == ARM_CCRRegClassID) {
621
324k
      if (i > 0 && MCOperandInfo_isPredicate(&OpInfo[i - 1])) continue;
622
324k
      MCInst_insert0(MI, i, MCOperand_CreateReg1(MI, InITBlock ? 0 : ARM_CPSR));
623
324k
      return;
624
324k
    }
625
664k
  }
626
627
  //MI.insert(I, MCOperand_CreateReg0(Inst, InITBlock ? 0 : ARM_CPSR));
628
5.34k
  MCInst_insert0(MI, i, MCOperand_CreateReg1(MI, InITBlock ? 0 : ARM_CPSR));
629
5.34k
}
630
631
// Most Thumb instructions don't have explicit predicates in the
632
// encoding, but rather get their predicates from IT context. We need
633
// to fix up the predicate operands using this context information as a
634
// post-pass.
635
static DecodeStatus AddThumbPredicate(cs_struct *ud, MCInst *MI)
636
510k
{
637
510k
  DecodeStatus S = MCDisassembler_Success;
638
510k
  const MCOperandInfo *OpInfo;
639
510k
  unsigned short NumOps;
640
510k
  unsigned int i;
641
510k
  unsigned CC;
642
643
  // A few instructions actually have predicates encoded in them. Don't
644
  // try to overwrite it if we're seeing one of those.
645
510k
  switch (MCInst_getOpcode(MI)) {
646
11.4k
    case ARM_tBcc:
647
12.8k
    case ARM_t2Bcc:
648
15.5k
    case ARM_tCBZ:
649
17.7k
    case ARM_tCBNZ:
650
17.7k
    case ARM_tCPS:
651
18.0k
    case ARM_t2CPS3p:
652
18.2k
    case ARM_t2CPS2p:
653
18.3k
    case ARM_t2CPS1p:
654
60.5k
    case ARM_tMOVSr:
655
60.7k
    case ARM_tSETEND:
656
      // Some instructions (mostly conditional branches) are not
657
      // allowed in IT blocks.
658
60.7k
      if (ITStatus_instrInITBlock(&(ud->ITBlock)))
659
1.06k
        S = MCDisassembler_SoftFail;
660
59.6k
      else
661
59.6k
        return MCDisassembler_Success;
662
1.06k
      break;
663
664
1.44k
    case ARM_t2HINT:
665
1.44k
      if (MCOperand_getImm(MCInst_getOperand(MI, 0)) == 0x10)
666
68
        S = MCDisassembler_SoftFail;
667
1.44k
      break;
668
669
8.71k
    case ARM_tB:
670
9.27k
    case ARM_t2B:
671
9.46k
    case ARM_t2TBB:
672
9.79k
    case ARM_t2TBH:
673
      // Some instructions (mostly unconditional branches) can
674
      // only appears at the end of, or outside of, an IT.
675
      // if (ITBlock.instrInITBlock() && !ITBlock.instrLastInITBlock())
676
9.79k
      if (ITStatus_instrInITBlock(&(ud->ITBlock)) && !ITStatus_instrLastInITBlock(&(ud->ITBlock)))
677
86
        S = MCDisassembler_SoftFail;
678
9.79k
      break;
679
438k
    default:
680
438k
      break;
681
510k
  }
682
683
  // If we're in an IT block, base the predicate on that.  Otherwise,
684
  // assume a predicate of AL.
685
450k
  CC = ITStatus_getITCC(&(ud->ITBlock));
686
450k
  if (CC == 0xF) 
687
613
    CC = ARMCC_AL;
688
689
450k
  if (ITStatus_instrInITBlock(&(ud->ITBlock)))
690
9.47k
    ITStatus_advanceITState(&(ud->ITBlock));
691
692
450k
  OpInfo = ARMInsts[MCInst_getOpcode(MI)].OpInfo;
693
450k
  NumOps = ARMInsts[MCInst_getOpcode(MI)].NumOperands;
694
695
1.82M
  for (i = 0; i < NumOps; ++i) {
696
1.81M
    if (i == MCInst_getNumOperands(MI)) break;
697
698
1.40M
    if (MCOperandInfo_isPredicate(&OpInfo[i])) {
699
35.1k
      MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, CC));
700
701
35.1k
      if (CC == ARMCC_AL)
702
33.7k
        MCInst_insert0(MI, i+1, MCOperand_CreateReg1(MI, 0));
703
1.34k
      else
704
1.34k
        MCInst_insert0(MI, i+1, MCOperand_CreateReg1(MI, ARM_CPSR));
705
706
35.1k
      return S;
707
35.1k
    }
708
1.40M
  }
709
710
415k
  MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, CC));
711
712
415k
  if (CC == ARMCC_AL)
713
408k
    MCInst_insert0(MI, i + 1, MCOperand_CreateReg1(MI, 0));
714
6.70k
  else
715
6.70k
    MCInst_insert0(MI, i + 1, MCOperand_CreateReg1(MI, ARM_CPSR));
716
717
415k
  return S;
718
450k
}
719
720
// Thumb VFP instructions are a special case. Because we share their
721
// encodings between ARM and Thumb modes, and they are predicable in ARM
722
// mode, the auto-generated decoder will give them an (incorrect)
723
// predicate operand. We need to rewrite these operands based on the IT
724
// context as a post-pass.
725
static void UpdateThumbVFPPredicate(cs_struct *ud, MCInst *MI)
726
7.06k
{
727
7.06k
  unsigned CC;
728
7.06k
  unsigned short NumOps;
729
7.06k
  const MCOperandInfo *OpInfo;
730
7.06k
  unsigned i;
731
732
7.06k
  CC = ITStatus_getITCC(&(ud->ITBlock));
733
7.06k
  if (ITStatus_instrInITBlock(&(ud->ITBlock)))
734
564
    ITStatus_advanceITState(&(ud->ITBlock));
735
736
7.06k
  OpInfo = ARMInsts[MCInst_getOpcode(MI)].OpInfo;
737
7.06k
  NumOps = ARMInsts[MCInst_getOpcode(MI)].NumOperands;
738
739
22.7k
  for (i = 0; i < NumOps; ++i) {
740
22.7k
    if (MCOperandInfo_isPredicate(&OpInfo[i])) {
741
7.06k
      MCOperand_setImm(MCInst_getOperand(MI, i), CC);
742
743
7.06k
      if (CC == ARMCC_AL)
744
6.60k
        MCOperand_setReg(MCInst_getOperand(MI, i + 1), 0);
745
455
      else
746
455
        MCOperand_setReg(MCInst_getOperand(MI, i + 1), ARM_CPSR);
747
748
7.06k
      return;
749
7.06k
    }
750
22.7k
  }
751
7.06k
}
752
753
static DecodeStatus _Thumb_getInstruction(cs_struct *ud, MCInst *MI, const uint8_t *code, size_t code_len,
754
    uint16_t *Size, uint64_t Address)
755
525k
{
756
525k
  uint16_t insn16;
757
525k
  DecodeStatus result;
758
525k
  bool InITBlock;
759
525k
  unsigned Firstcond, Mask; 
760
525k
  uint32_t NEONLdStInsn, insn32, NEONDataInsn, NEONCryptoInsn, NEONv8Insn;
761
525k
  size_t i;
762
763
  // We want to read exactly 2 bytes of data.
764
525k
  if (code_len < 2)
765
    // not enough data
766
1.27k
    return MCDisassembler_Fail;
767
768
524k
  if (MI->flat_insn->detail) {
769
524k
    memset(MI->flat_insn->detail, 0, offsetof(cs_detail, arm)+sizeof(cs_arm));
770
19.4M
    for (i = 0; i < ARR_SIZE(MI->flat_insn->detail->arm.operands); i++) {
771
18.8M
      MI->flat_insn->detail->arm.operands[i].vector_index = -1;
772
18.8M
      MI->flat_insn->detail->arm.operands[i].neon_lane = -1;
773
18.8M
    }
774
524k
  }
775
776
524k
  if (MODE_IS_BIG_ENDIAN(ud->mode))
777
0
    insn16 = (code[0] << 8) | code[1];
778
524k
  else
779
524k
    insn16 = (code[1] << 8) | code[0];
780
781
524k
  result = decodeInstruction_2(DecoderTableThumb16, MI, insn16, Address);
782
524k
  if (result != MCDisassembler_Fail) {
783
243k
    *Size = 2;
784
243k
    Check(&result, AddThumbPredicate(ud, MI));
785
243k
    return result;
786
243k
  }
787
788
280k
  MCInst_clear(MI);
789
280k
  result = decodeInstruction_2(DecoderTableThumbSBit16, MI, insn16, Address);
790
280k
  if (result) {
791
122k
    *Size = 2;
792
122k
    InITBlock = ITStatus_instrInITBlock(&(ud->ITBlock));
793
122k
    Check(&result, AddThumbPredicate(ud, MI));
794
122k
    AddThumb1SBit(MI, InITBlock);
795
122k
    return result;
796
122k
  }
797
798
158k
  MCInst_clear(MI);
799
158k
  result = decodeInstruction_2(DecoderTableThumb216, MI, insn16, Address);
800
158k
  if (result != MCDisassembler_Fail) {
801
7.08k
    *Size = 2;
802
803
    // Nested IT blocks are UNPREDICTABLE.  Must be checked before we add
804
    // the Thumb predicate.
805
7.08k
    if (MCInst_getOpcode(MI) == ARM_t2IT && ITStatus_instrInITBlock(&(ud->ITBlock)))
806
3.59k
      return MCDisassembler_SoftFail;
807
808
3.49k
    Check(&result, AddThumbPredicate(ud, MI));
809
810
    // If we find an IT instruction, we need to parse its condition
811
    // code and mask operands so that we can apply them correctly
812
    // to the subsequent instructions.
813
3.49k
    if (MCInst_getOpcode(MI) == ARM_t2IT) {
814
3.49k
      Firstcond = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, 0));
815
3.49k
      Mask = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, 1));
816
3.49k
      ITStatus_setITState(&(ud->ITBlock), (char)Firstcond, (char)Mask);
817
818
      // An IT instruction that would give a 'NV' predicate is unpredictable.
819
      // if (Firstcond == ARMCC_AL && !isPowerOf2_32(Mask))
820
      //  CS << "unpredictable IT predicate sequence";
821
3.49k
    }
822
823
3.49k
    return result;
824
7.08k
  }
825
826
  // We want to read exactly 4 bytes of data.
827
151k
  if (code_len < 4)
828
    // not enough data
829
323
    return MCDisassembler_Fail;
830
831
151k
  if (MODE_IS_BIG_ENDIAN(ud->mode))
832
0
    insn32 = (code[3] <<  0) | (code[2] <<  8) |
833
0
      (code[1] << 16) | ((uint32_t) code[0] << 24);
834
151k
  else
835
151k
    insn32 = (code[3] <<  8) | (code[2] <<  0) |
836
151k
      ((uint32_t) code[1] << 24) | (code[0] << 16);
837
838
151k
  MCInst_clear(MI);
839
151k
  result = decodeInstruction_4(DecoderTableThumb32, MI, insn32, Address);
840
151k
  if (result != MCDisassembler_Fail) {
841
2.30k
    *Size = 4;
842
2.30k
    InITBlock = ITStatus_instrInITBlock(&(ud->ITBlock));
843
2.30k
    Check(&result, AddThumbPredicate(ud, MI));
844
2.30k
    AddThumb1SBit(MI, InITBlock);
845
846
2.30k
    return result;
847
2.30k
  }
848
849
148k
  MCInst_clear(MI);
850
148k
  result = decodeInstruction_4(DecoderTableThumb232, MI, insn32, Address);
851
148k
  if (result != MCDisassembler_Fail) {
852
62.7k
    *Size = 4;
853
62.7k
    Check(&result, AddThumbPredicate(ud, MI));
854
62.7k
    return result;
855
62.7k
  }
856
857
86.0k
  if (fieldFromInstruction_4(insn32, 28, 4) == 0xE) {
858
19.8k
    MCInst_clear(MI);
859
19.8k
    result = decodeInstruction_4(DecoderTableVFP32, MI, insn32, Address);
860
19.8k
    if (result != MCDisassembler_Fail) {
861
7.06k
      *Size = 4;
862
7.06k
      UpdateThumbVFPPredicate(ud, MI);
863
7.06k
      return result;
864
7.06k
    }
865
19.8k
  }
866
867
78.9k
  MCInst_clear(MI);
868
78.9k
  result = decodeInstruction_4(DecoderTableVFPV832, MI, insn32, Address);
869
78.9k
  if (result != MCDisassembler_Fail) {
870
1.48k
    *Size = 4;
871
1.48k
    return result;
872
1.48k
  }
873
874
77.4k
  if (fieldFromInstruction_4(insn32, 28, 4) == 0xE) {
875
12.7k
    MCInst_clear(MI);
876
12.7k
    result = decodeInstruction_4(DecoderTableNEONDup32, MI, insn32, Address);
877
12.7k
    if (result != MCDisassembler_Fail) {
878
967
      *Size = 4;
879
967
      Check(&result, AddThumbPredicate(ud, MI));
880
967
      return result;
881
967
    }
882
12.7k
  }
883
884
76.5k
  if (fieldFromInstruction_4(insn32, 24, 8) == 0xF9) {
885
44.7k
    MCInst_clear(MI);
886
44.7k
    NEONLdStInsn = insn32;
887
44.7k
    NEONLdStInsn &= 0xF0FFFFFF;
888
44.7k
    NEONLdStInsn |= 0x04000000;
889
44.7k
    result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI, NEONLdStInsn, Address);
890
44.7k
    if (result != MCDisassembler_Fail) {
891
44.3k
      *Size = 4;
892
44.3k
      Check(&result, AddThumbPredicate(ud, MI));
893
44.3k
      return result;
894
44.3k
    }
895
44.7k
  }
896
897
32.1k
  if (fieldFromInstruction_4(insn32, 24, 4) == 0xF) {
898
16.9k
    MCInst_clear(MI);
899
16.9k
    NEONDataInsn = insn32;
900
16.9k
    NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
901
16.9k
    NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
902
16.9k
    NEONDataInsn |= 0x12000000; // Set bits 28 and 25
903
16.9k
    result = decodeInstruction_4(DecoderTableNEONData32, MI, NEONDataInsn, Address);
904
16.9k
    if (result != MCDisassembler_Fail) {
905
16.2k
      *Size = 4;
906
16.2k
      Check(&result, AddThumbPredicate(ud, MI));
907
16.2k
      return result;
908
16.2k
    }
909
16.9k
  }
910
911
15.8k
  MCInst_clear(MI);
912
15.8k
  NEONCryptoInsn = insn32;
913
15.8k
  NEONCryptoInsn &= 0xF0FFFFFF; // Clear bits 27-24
914
15.8k
  NEONCryptoInsn |= (NEONCryptoInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
915
15.8k
  NEONCryptoInsn |= 0x12000000; // Set bits 28 and 25
916
15.8k
  result = decodeInstruction_4(DecoderTablev8Crypto32, MI, NEONCryptoInsn, Address);
917
15.8k
  if (result != MCDisassembler_Fail) {
918
221
    *Size = 4;
919
221
    return result;
920
221
  }
921
922
15.6k
  MCInst_clear(MI);
923
15.6k
  NEONv8Insn = insn32;
924
15.6k
  NEONv8Insn &= 0xF3FFFFFF; // Clear bits 27-26
925
15.6k
  result = decodeInstruction_4(DecoderTablev8NEON32, MI, NEONv8Insn, Address);
926
15.6k
  if (result != MCDisassembler_Fail) {
927
526
    *Size = 4;
928
526
    return result;
929
526
  }
930
931
15.1k
  MCInst_clear(MI);
932
15.1k
  result = decodeInstruction_4(DecoderTableThumb2CoProc32, MI, insn32, Address);
933
15.1k
  if (result != MCDisassembler_Fail) {
934
13.8k
    *Size = 4;
935
13.8k
    Check(&result, AddThumbPredicate(ud, MI));
936
13.8k
    return result;
937
13.8k
  }
938
939
1.25k
  MCInst_clear(MI);
940
1.25k
  *Size = 0;
941
942
1.25k
  return MCDisassembler_Fail;
943
15.1k
}
944
945
bool Thumb_getInstruction(csh ud, const uint8_t *code, size_t code_len, MCInst *instr,
946
    uint16_t *size, uint64_t address, void *info)
947
525k
{
948
525k
  DecodeStatus status = _Thumb_getInstruction((cs_struct *)ud, instr, code, code_len, size, address);
949
950
  // TODO: fix table gen to eliminate these special cases
951
525k
  if (instr->Opcode == ARM_t__brkdiv0)
952
2
    return false;
953
954
  //return status == MCDisassembler_Success;
955
525k
  return status != MCDisassembler_Fail;
956
525k
}
957
958
bool ARM_getInstruction(csh ud, const uint8_t *code, size_t code_len, MCInst *instr,
959
    uint16_t *size, uint64_t address, void *info)
960
139k
{
961
139k
  DecodeStatus status = _ARM_getInstruction((cs_struct *)ud, instr, code, code_len, size, address);
962
963
  //return status == MCDisassembler_Success;
964
139k
  return status != MCDisassembler_Fail;
965
139k
}
966
967
static const uint16_t GPRDecoderTable[] = {
968
  ARM_R0, ARM_R1, ARM_R2, ARM_R3,
969
  ARM_R4, ARM_R5, ARM_R6, ARM_R7,
970
  ARM_R8, ARM_R9, ARM_R10, ARM_R11,
971
  ARM_R12, ARM_SP, ARM_LR, ARM_PC
972
};
973
974
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
975
    uint64_t Address, const void *Decoder)
976
2.87M
{
977
2.87M
  unsigned Register;
978
979
2.87M
  if (RegNo > 15)
980
21
    return MCDisassembler_Fail;
981
982
2.87M
  Register = GPRDecoderTable[RegNo];
983
2.87M
  MCOperand_CreateReg0(Inst, Register);
984
985
2.87M
  return MCDisassembler_Success;
986
2.87M
}
987
988
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
989
    uint64_t Address, const void *Decoder)
990
146k
{
991
146k
  DecodeStatus S = MCDisassembler_Success;
992
993
146k
  if (RegNo == 15) 
994
33.6k
    S = MCDisassembler_SoftFail;
995
996
146k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
997
998
146k
  return S;
999
146k
}
1000
1001
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
1002
    uint64_t Address, const void *Decoder)
1003
5.44k
{
1004
5.44k
  DecodeStatus S = MCDisassembler_Success;
1005
1006
5.44k
  if (RegNo == 15) {
1007
1.58k
    MCOperand_CreateReg0(Inst, ARM_APSR_NZCV);
1008
1009
1.58k
    return MCDisassembler_Success;
1010
1.58k
  }
1011
1012
3.86k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1013
3.86k
  return S;
1014
5.44k
}
1015
1016
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1017
    uint64_t Address, const void *Decoder)
1018
1.51M
{
1019
1.51M
  if (RegNo > 7)
1020
0
    return MCDisassembler_Fail;
1021
1022
1.51M
  return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
1023
1.51M
}
1024
1025
static const uint16_t GPRPairDecoderTable[] = {
1026
  ARM_R0_R1, ARM_R2_R3,   ARM_R4_R5,  ARM_R6_R7,
1027
  ARM_R8_R9, ARM_R10_R11, ARM_R12_SP
1028
};
1029
1030
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
1031
    uint64_t Address, const void *Decoder)
1032
1.27k
{
1033
1.27k
  unsigned RegisterPair;
1034
1.27k
  DecodeStatus S = MCDisassembler_Success;
1035
1036
1.27k
  if (RegNo > 13)
1037
2
    return MCDisassembler_Fail;
1038
1039
1.27k
  if ((RegNo & 1) || RegNo == 0xe)
1040
876
    S = MCDisassembler_SoftFail;
1041
1042
1.27k
  RegisterPair = GPRPairDecoderTable[RegNo / 2];
1043
1.27k
  MCOperand_CreateReg0(Inst, RegisterPair);
1044
1045
1.27k
  return S;
1046
1.27k
}
1047
1048
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1049
    uint64_t Address, const void *Decoder)
1050
948
{
1051
948
  unsigned Register = 0;
1052
1053
948
  switch (RegNo) {
1054
278
    case 0:
1055
278
      Register = ARM_R0;
1056
278
      break;
1057
163
    case 1:
1058
163
      Register = ARM_R1;
1059
163
      break;
1060
218
    case 2:
1061
218
      Register = ARM_R2;
1062
218
      break;
1063
86
    case 3:
1064
86
      Register = ARM_R3;
1065
86
      break;
1066
87
    case 9:
1067
87
      Register = ARM_R9;
1068
87
      break;
1069
104
    case 12:
1070
104
      Register = ARM_R12;
1071
104
      break;
1072
12
    default:
1073
12
      return MCDisassembler_Fail;
1074
948
  }
1075
1076
936
  MCOperand_CreateReg0(Inst, Register);
1077
1078
936
  return MCDisassembler_Success;
1079
948
}
1080
1081
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1082
    uint64_t Address, const void *Decoder)
1083
197k
{
1084
197k
  DecodeStatus S = MCDisassembler_Success;
1085
1086
197k
  if ((RegNo == 13 && !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) || RegNo == 15)
1087
59.6k
    S = MCDisassembler_SoftFail;
1088
1089
197k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1090
1091
197k
  return S;
1092
197k
}
1093
1094
static const uint16_t SPRDecoderTable[] = {
1095
  ARM_S0,  ARM_S1,  ARM_S2,  ARM_S3,
1096
  ARM_S4,  ARM_S5,  ARM_S6,  ARM_S7,
1097
  ARM_S8,  ARM_S9, ARM_S10, ARM_S11,
1098
  ARM_S12, ARM_S13, ARM_S14, ARM_S15,
1099
  ARM_S16, ARM_S17, ARM_S18, ARM_S19,
1100
  ARM_S20, ARM_S21, ARM_S22, ARM_S23,
1101
  ARM_S24, ARM_S25, ARM_S26, ARM_S27,
1102
  ARM_S28, ARM_S29, ARM_S30, ARM_S31
1103
};
1104
1105
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
1106
    uint64_t Address, const void *Decoder)
1107
71.6k
{
1108
71.6k
  unsigned Register;
1109
1110
71.6k
  if (RegNo > 31)
1111
4
    return MCDisassembler_Fail;
1112
1113
71.6k
  Register = SPRDecoderTable[RegNo];
1114
71.6k
  MCOperand_CreateReg0(Inst, Register);
1115
1116
71.6k
  return MCDisassembler_Success;
1117
71.6k
}
1118
1119
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
1120
    uint64_t Address, const void *Decoder)
1121
13.9k
{
1122
13.9k
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1123
13.9k
}
1124
1125
static const uint16_t DPRDecoderTable[] = {
1126
  ARM_D0,  ARM_D1,  ARM_D2,  ARM_D3,
1127
  ARM_D4,  ARM_D5,  ARM_D6,  ARM_D7,
1128
  ARM_D8,  ARM_D9, ARM_D10, ARM_D11,
1129
  ARM_D12, ARM_D13, ARM_D14, ARM_D15,
1130
  ARM_D16, ARM_D17, ARM_D18, ARM_D19,
1131
  ARM_D20, ARM_D21, ARM_D22, ARM_D23,
1132
  ARM_D24, ARM_D25, ARM_D26, ARM_D27,
1133
  ARM_D28, ARM_D29, ARM_D30, ARM_D31
1134
};
1135
1136
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
1137
    uint64_t Address, const void *Decoder)
1138
160k
{
1139
160k
  unsigned Register;
1140
1141
160k
  if (RegNo > 31 || (ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureD16) && RegNo > 15))
1142
16
    return MCDisassembler_Fail;
1143
1144
160k
  Register = DPRDecoderTable[RegNo];
1145
160k
  MCOperand_CreateReg0(Inst, Register);
1146
1147
160k
  return MCDisassembler_Success;
1148
160k
}
1149
1150
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1151
    uint64_t Address, const void *Decoder)
1152
2.54k
{
1153
2.54k
  if (RegNo > 7)
1154
0
    return MCDisassembler_Fail;
1155
1156
2.54k
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1157
2.54k
}
1158
1159
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
1160
    uint64_t Address, const void *Decoder)
1161
3.55k
{
1162
3.55k
  if (RegNo > 15)
1163
0
    return MCDisassembler_Fail;
1164
1165
3.55k
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1166
3.55k
}
1167
1168
static const uint16_t QPRDecoderTable[] = {
1169
  ARM_Q0,  ARM_Q1,  ARM_Q2,  ARM_Q3,
1170
  ARM_Q4,  ARM_Q5,  ARM_Q6,  ARM_Q7,
1171
  ARM_Q8,  ARM_Q9, ARM_Q10, ARM_Q11,
1172
  ARM_Q12, ARM_Q13, ARM_Q14, ARM_Q15
1173
};
1174
1175
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
1176
    uint64_t Address, const void *Decoder)
1177
67.8k
{
1178
67.8k
  unsigned Register;
1179
1180
67.8k
  if (RegNo > 31 || (RegNo & 1) != 0)
1181
3.10k
    return MCDisassembler_Fail;
1182
1183
64.7k
  RegNo >>= 1;
1184
1185
64.7k
  Register = QPRDecoderTable[RegNo];
1186
64.7k
  MCOperand_CreateReg0(Inst, Register);
1187
1188
64.7k
  return MCDisassembler_Success;
1189
67.8k
}
1190
1191
static const uint16_t DPairDecoderTable[] = {
1192
  ARM_Q0,  ARM_D1_D2,   ARM_Q1,  ARM_D3_D4,   ARM_Q2,  ARM_D5_D6,
1193
  ARM_Q3,  ARM_D7_D8,   ARM_Q4,  ARM_D9_D10,  ARM_Q5,  ARM_D11_D12,
1194
  ARM_Q6,  ARM_D13_D14, ARM_Q7,  ARM_D15_D16, ARM_Q8,  ARM_D17_D18,
1195
  ARM_Q9,  ARM_D19_D20, ARM_Q10, ARM_D21_D22, ARM_Q11, ARM_D23_D24,
1196
  ARM_Q12, ARM_D25_D26, ARM_Q13, ARM_D27_D28, ARM_Q14, ARM_D29_D30,
1197
  ARM_Q15
1198
};
1199
1200
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
1201
    uint64_t Address, const void *Decoder)
1202
15.9k
{
1203
15.9k
  unsigned Register;
1204
1205
15.9k
  if (RegNo > 30)
1206
17
    return MCDisassembler_Fail;
1207
1208
15.8k
  Register = DPairDecoderTable[RegNo];
1209
15.8k
  MCOperand_CreateReg0(Inst, Register);
1210
1211
15.8k
  return MCDisassembler_Success;
1212
15.9k
}
1213
1214
static const uint16_t DPairSpacedDecoderTable[] = {
1215
  ARM_D0_D2,   ARM_D1_D3,   ARM_D2_D4,   ARM_D3_D5,
1216
  ARM_D4_D6,   ARM_D5_D7,   ARM_D6_D8,   ARM_D7_D9,
1217
  ARM_D8_D10,  ARM_D9_D11,  ARM_D10_D12, ARM_D11_D13,
1218
  ARM_D12_D14, ARM_D13_D15, ARM_D14_D16, ARM_D15_D17,
1219
  ARM_D16_D18, ARM_D17_D19, ARM_D18_D20, ARM_D19_D21,
1220
  ARM_D20_D22, ARM_D21_D23, ARM_D22_D24, ARM_D23_D25,
1221
  ARM_D24_D26, ARM_D25_D27, ARM_D26_D28, ARM_D27_D29,
1222
  ARM_D28_D30, ARM_D29_D31
1223
};
1224
1225
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst,
1226
    unsigned RegNo, uint64_t Address, const void *Decoder)
1227
6.26k
{
1228
6.26k
  unsigned Register;
1229
1230
6.26k
  if (RegNo > 29)
1231
20
    return MCDisassembler_Fail;
1232
1233
6.24k
  Register = DPairSpacedDecoderTable[RegNo];
1234
6.24k
  MCOperand_CreateReg0(Inst, Register);
1235
1236
6.24k
  return MCDisassembler_Success;
1237
6.26k
}
1238
1239
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
1240
    uint64_t Address, const void *Decoder)
1241
75.9k
{
1242
75.9k
  if (Val)
1243
27.6k
    MCOperand_CreateReg0(Inst, ARM_CPSR);
1244
48.3k
  else
1245
48.3k
    MCOperand_CreateReg0(Inst, 0);
1246
1247
75.9k
  return MCDisassembler_Success;
1248
75.9k
}
1249
1250
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Val,
1251
    uint64_t Address, const void *Decoder)
1252
29.7k
{
1253
29.7k
  DecodeStatus S = MCDisassembler_Success;
1254
29.7k
  ARM_AM_ShiftOpc Shift;
1255
29.7k
  unsigned Op;
1256
29.7k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1257
29.7k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1258
29.7k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1259
1260
  // Register-immediate
1261
29.7k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
1262
0
    return MCDisassembler_Fail;
1263
1264
29.7k
  Shift = ARM_AM_lsl;
1265
29.7k
  switch (type) {
1266
7.79k
    case 0:
1267
7.79k
      Shift = ARM_AM_lsl;
1268
7.79k
      break;
1269
6.71k
    case 1:
1270
6.71k
      Shift = ARM_AM_lsr;
1271
6.71k
      break;
1272
7.71k
    case 2:
1273
7.71k
      Shift = ARM_AM_asr;
1274
7.71k
      break;
1275
7.49k
    case 3:
1276
7.49k
      Shift = ARM_AM_ror;
1277
7.49k
      break;
1278
29.7k
  }
1279
1280
29.7k
  if (Shift == ARM_AM_ror && imm == 0)
1281
1.05k
    Shift = ARM_AM_rrx;
1282
1283
29.7k
  Op = Shift | (imm << 3);
1284
29.7k
  MCOperand_CreateImm0(Inst, Op);
1285
1286
29.7k
  return S;
1287
29.7k
}
1288
1289
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Val,
1290
    uint64_t Address, const void *Decoder)
1291
12.4k
{
1292
12.4k
  DecodeStatus S = MCDisassembler_Success;
1293
12.4k
  ARM_AM_ShiftOpc Shift;
1294
1295
12.4k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1296
12.4k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1297
12.4k
  unsigned Rs = fieldFromInstruction_4(Val, 8, 4);
1298
1299
  // Register-register
1300
12.4k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1301
0
    return MCDisassembler_Fail;
1302
12.4k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1303
0
    return MCDisassembler_Fail;
1304
1305
12.4k
  Shift = ARM_AM_lsl;
1306
12.4k
  switch (type) {
1307
3.31k
    case 0:
1308
3.31k
      Shift = ARM_AM_lsl;
1309
3.31k
      break;
1310
2.06k
    case 1:
1311
2.06k
      Shift = ARM_AM_lsr;
1312
2.06k
      break;
1313
3.70k
    case 2:
1314
3.70k
      Shift = ARM_AM_asr;
1315
3.70k
      break;
1316
3.40k
    case 3:
1317
3.40k
      Shift = ARM_AM_ror;
1318
3.40k
      break;
1319
12.4k
  }
1320
1321
12.4k
  MCOperand_CreateImm0(Inst, Shift);
1322
1323
12.4k
  return S;
1324
12.4k
}
1325
1326
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
1327
    uint64_t Address, const void *Decoder)
1328
28.3k
{
1329
28.3k
  unsigned i;
1330
28.3k
  DecodeStatus S = MCDisassembler_Success;
1331
28.3k
  unsigned opcode;
1332
28.3k
  bool NeedDisjointWriteback = false;
1333
28.3k
  unsigned WritebackReg = 0;
1334
1335
28.3k
  opcode = MCInst_getOpcode(Inst);
1336
28.3k
  switch (opcode) {
1337
25.2k
    default:
1338
25.2k
      break;
1339
1340
25.2k
    case ARM_LDMIA_UPD:
1341
729
    case ARM_LDMDB_UPD:
1342
1.51k
    case ARM_LDMIB_UPD:
1343
1.91k
    case ARM_LDMDA_UPD:
1344
2.17k
    case ARM_t2LDMIA_UPD:
1345
2.53k
    case ARM_t2LDMDB_UPD:
1346
2.68k
    case ARM_t2STMIA_UPD:
1347
3.05k
    case ARM_t2STMDB_UPD:
1348
3.05k
      NeedDisjointWriteback = true;
1349
3.05k
      WritebackReg = MCOperand_getReg(MCInst_getOperand(Inst, 0));
1350
3.05k
      break;
1351
28.3k
  }
1352
1353
  // Empty register lists are not allowed.
1354
28.3k
  if (Val == 0) return MCDisassembler_Fail;
1355
1356
480k
  for (i = 0; i < 16; ++i) {
1357
452k
    if (Val & (1 << i)) {
1358
152k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
1359
0
        return MCDisassembler_Fail;
1360
1361
      // Writeback not allowed if Rn is in the target list.
1362
152k
      if (NeedDisjointWriteback && WritebackReg == MCOperand_getReg(&(Inst->Operands[Inst->size - 1])))
1363
900
        Check(&S, MCDisassembler_SoftFail);
1364
152k
    }
1365
452k
  }
1366
1367
28.2k
  return S;
1368
28.2k
}
1369
1370
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
1371
    uint64_t Address, const void *Decoder)
1372
2.22k
{
1373
2.22k
  DecodeStatus S = MCDisassembler_Success;
1374
2.22k
  unsigned i;
1375
2.22k
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1376
2.22k
  unsigned regs = fieldFromInstruction_4(Val, 0, 8);
1377
1378
  // In case of unpredictable encoding, tweak the operands.
1379
2.22k
  if (regs == 0 || (Vd + regs) > 32) {
1380
1.47k
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1381
1.47k
    regs = (1u > regs? 1u : regs);
1382
1.47k
    S = MCDisassembler_SoftFail;
1383
1.47k
  }
1384
1385
2.22k
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1386
0
    return MCDisassembler_Fail;
1387
1388
35.2k
  for (i = 0; i < (regs - 1); ++i) {
1389
33.0k
    if (!Check(&S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1390
0
      return MCDisassembler_Fail;
1391
33.0k
  }
1392
1393
2.22k
  return S;
1394
2.22k
}
1395
1396
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
1397
    uint64_t Address, const void *Decoder)
1398
1.95k
{
1399
1.95k
  DecodeStatus S = MCDisassembler_Success;
1400
1.95k
  unsigned i;
1401
1.95k
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1402
1.95k
  unsigned regs = fieldFromInstruction_4(Val, 1, 7);
1403
1404
  // In case of unpredictable encoding, tweak the operands.
1405
1.95k
  if (regs == 0 || regs > 16 || (Vd + regs) > 32) {
1406
1.30k
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1407
1.30k
    regs = (1u > regs? 1u : regs);
1408
1.30k
    regs = (16u > regs? regs : 16u);
1409
1.30k
    S = MCDisassembler_SoftFail;
1410
1.30k
  }
1411
1412
1.95k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1413
0
    return MCDisassembler_Fail;
1414
1415
22.5k
  for (i = 0; i < (regs - 1); ++i) {
1416
20.5k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1417
0
      return MCDisassembler_Fail;
1418
20.5k
  }
1419
1420
1.95k
  return S;
1421
1.95k
}
1422
1423
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Val,
1424
    uint64_t Address, const void *Decoder)
1425
2.66k
{
1426
  // This operand encodes a mask of contiguous zeros between a specified MSB
1427
  // and LSB.  To decode it, we create the mask of all bits MSB-and-lower,
1428
  // the mask of all bits LSB-and-lower, and then xor them to create
1429
  // the mask of that's all ones on [msb, lsb].  Finally we not it to
1430
  // create the final mask.
1431
2.66k
  unsigned msb = fieldFromInstruction_4(Val, 5, 5);
1432
2.66k
  unsigned lsb = fieldFromInstruction_4(Val, 0, 5);
1433
2.66k
  uint32_t lsb_mask, msb_mask;
1434
1435
2.66k
  DecodeStatus S = MCDisassembler_Success;
1436
2.66k
  if (lsb > msb) {
1437
1.02k
    Check(&S, MCDisassembler_SoftFail);
1438
    // The check above will cause the warning for the "potentially undefined
1439
    // instruction encoding" but we can't build a bad MCOperand value here
1440
    // with a lsb > msb or else printing the MCInst will cause a crash.
1441
1.02k
    lsb = msb;
1442
1.02k
  }
1443
1444
2.66k
  msb_mask = 0xFFFFFFFF;
1445
2.66k
  if (msb != 31) msb_mask = (1U << (msb + 1)) - 1;
1446
2.66k
  lsb_mask = (1U << lsb) - 1;
1447
1448
2.66k
  MCOperand_CreateImm0(Inst, ~(msb_mask ^ lsb_mask));
1449
2.66k
  return S;
1450
2.66k
}
1451
1452
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
1453
    uint64_t Address, const void *Decoder)
1454
23.0k
{
1455
23.0k
  DecodeStatus S = MCDisassembler_Success;
1456
1457
23.0k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1458
23.0k
  unsigned CRd = fieldFromInstruction_4(Insn, 12, 4);
1459
23.0k
  unsigned coproc = fieldFromInstruction_4(Insn, 8, 4);
1460
23.0k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
1461
23.0k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1462
23.0k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
1463
1464
23.0k
  switch (MCInst_getOpcode(Inst)) {
1465
363
    case ARM_LDC_OFFSET:
1466
975
    case ARM_LDC_PRE:
1467
1.31k
    case ARM_LDC_POST:
1468
1.79k
    case ARM_LDC_OPTION:
1469
2.66k
    case ARM_LDCL_OFFSET:
1470
3.57k
    case ARM_LDCL_PRE:
1471
3.89k
    case ARM_LDCL_POST:
1472
4.22k
    case ARM_LDCL_OPTION:
1473
4.87k
    case ARM_STC_OFFSET:
1474
5.44k
    case ARM_STC_PRE:
1475
5.93k
    case ARM_STC_POST:
1476
6.61k
    case ARM_STC_OPTION:
1477
7.23k
    case ARM_STCL_OFFSET:
1478
7.96k
    case ARM_STCL_PRE:
1479
8.36k
    case ARM_STCL_POST:
1480
8.77k
    case ARM_STCL_OPTION:
1481
9.08k
    case ARM_t2LDC_OFFSET:
1482
9.36k
    case ARM_t2LDC_PRE:
1483
9.49k
    case ARM_t2LDC_POST:
1484
9.83k
    case ARM_t2LDC_OPTION:
1485
10.2k
    case ARM_t2LDCL_OFFSET:
1486
10.3k
    case ARM_t2LDCL_PRE:
1487
10.5k
    case ARM_t2LDCL_POST:
1488
10.6k
    case ARM_t2LDCL_OPTION:
1489
10.9k
    case ARM_t2STC_OFFSET:
1490
11.1k
    case ARM_t2STC_PRE:
1491
11.2k
    case ARM_t2STC_POST:
1492
11.3k
    case ARM_t2STC_OPTION:
1493
11.5k
    case ARM_t2STCL_OFFSET:
1494
12.4k
    case ARM_t2STCL_PRE:
1495
13.0k
    case ARM_t2STCL_POST:
1496
13.3k
    case ARM_t2STCL_OPTION:
1497
13.3k
      if (coproc == 0xA || coproc == 0xB)
1498
20
        return MCDisassembler_Fail;
1499
13.3k
      break;
1500
13.3k
    default:
1501
9.63k
      break;
1502
23.0k
  }
1503
1504
23.0k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops) && (coproc != 14))
1505
40
    return MCDisassembler_Fail;
1506
1507
22.9k
  MCOperand_CreateImm0(Inst, coproc);
1508
22.9k
  MCOperand_CreateImm0(Inst, CRd);
1509
22.9k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1510
0
    return MCDisassembler_Fail;
1511
1512
22.9k
  switch (MCInst_getOpcode(Inst)) {
1513
436
    case ARM_t2LDC2_OFFSET:
1514
734
    case ARM_t2LDC2L_OFFSET:
1515
1.37k
    case ARM_t2LDC2_PRE:
1516
1.89k
    case ARM_t2LDC2L_PRE:
1517
2.41k
    case ARM_t2STC2_OFFSET:
1518
2.75k
    case ARM_t2STC2L_OFFSET:
1519
3.08k
    case ARM_t2STC2_PRE:
1520
3.31k
    case ARM_t2STC2L_PRE:
1521
3.50k
    case ARM_LDC2_OFFSET:
1522
3.76k
    case ARM_LDC2L_OFFSET:
1523
3.87k
    case ARM_LDC2_PRE:
1524
4.26k
    case ARM_LDC2L_PRE:
1525
4.94k
    case ARM_STC2_OFFSET:
1526
5.10k
    case ARM_STC2L_OFFSET:
1527
5.47k
    case ARM_STC2_PRE:
1528
5.56k
    case ARM_STC2L_PRE:
1529
5.88k
    case ARM_t2LDC_OFFSET:
1530
6.31k
    case ARM_t2LDCL_OFFSET:
1531
6.59k
    case ARM_t2LDC_PRE:
1532
6.71k
    case ARM_t2LDCL_PRE:
1533
7.09k
    case ARM_t2STC_OFFSET:
1534
7.37k
    case ARM_t2STCL_OFFSET:
1535
7.49k
    case ARM_t2STC_PRE:
1536
8.35k
    case ARM_t2STCL_PRE:
1537
8.71k
    case ARM_LDC_OFFSET:
1538
9.58k
    case ARM_LDCL_OFFSET:
1539
10.1k
    case ARM_LDC_PRE:
1540
11.0k
    case ARM_LDCL_PRE:
1541
11.7k
    case ARM_STC_OFFSET:
1542
12.3k
    case ARM_STCL_OFFSET:
1543
12.9k
    case ARM_STC_PRE:
1544
13.6k
    case ARM_STCL_PRE:
1545
13.6k
      imm = ARM_AM_getAM5Opc(U ? ARM_AM_add : ARM_AM_sub, (unsigned char)imm);
1546
13.6k
      MCOperand_CreateImm0(Inst, imm);
1547
13.6k
      break;
1548
294
    case ARM_t2LDC2_POST:
1549
1.30k
    case ARM_t2LDC2L_POST:
1550
1.95k
    case ARM_t2STC2_POST:
1551
2.30k
    case ARM_t2STC2L_POST:
1552
2.51k
    case ARM_LDC2_POST:
1553
2.88k
    case ARM_LDC2L_POST:
1554
3.15k
    case ARM_STC2_POST:
1555
3.34k
    case ARM_STC2L_POST:
1556
3.46k
    case ARM_t2LDC_POST:
1557
3.59k
    case ARM_t2LDCL_POST:
1558
3.70k
    case ARM_t2STC_POST:
1559
4.34k
    case ARM_t2STCL_POST:
1560
4.67k
    case ARM_LDC_POST:
1561
4.99k
    case ARM_LDCL_POST:
1562
5.49k
    case ARM_STC_POST:
1563
5.88k
    case ARM_STCL_POST:
1564
5.88k
      imm |= U << 8;
1565
      // fall through.
1566
9.30k
    default:
1567
      // The 'option' variant doesn't encode 'U' in the immediate since
1568
      // the immediate is unsigned [0,255].
1569
9.30k
      MCOperand_CreateImm0(Inst, imm);
1570
9.30k
      break;
1571
22.9k
  }
1572
1573
22.9k
  switch (MCInst_getOpcode(Inst)) {
1574
362
    case ARM_LDC_OFFSET:
1575
974
    case ARM_LDC_PRE:
1576
1.30k
    case ARM_LDC_POST:
1577
1.78k
    case ARM_LDC_OPTION:
1578
2.66k
    case ARM_LDCL_OFFSET:
1579
3.56k
    case ARM_LDCL_PRE:
1580
3.88k
    case ARM_LDCL_POST:
1581
4.20k
    case ARM_LDCL_OPTION:
1582
4.84k
    case ARM_STC_OFFSET:
1583
5.41k
    case ARM_STC_PRE:
1584
5.90k
    case ARM_STC_POST:
1585
6.57k
    case ARM_STC_OPTION:
1586
7.19k
    case ARM_STCL_OFFSET:
1587
7.93k
    case ARM_STCL_PRE:
1588
8.32k
    case ARM_STCL_POST:
1589
8.73k
    case ARM_STCL_OPTION:
1590
8.73k
      if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1591
1
        return MCDisassembler_Fail;
1592
8.73k
      break;
1593
14.2k
    default:
1594
14.2k
      break;
1595
22.9k
  }
1596
1597
22.9k
  return S;
1598
22.9k
}
1599
1600
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
1601
    uint64_t Address, const void *Decoder)
1602
17.4k
{
1603
17.4k
  DecodeStatus S = MCDisassembler_Success;
1604
17.4k
  ARM_AM_AddrOpc Op;
1605
17.4k
  ARM_AM_ShiftOpc Opc;
1606
17.4k
  bool writeback;
1607
17.4k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1608
17.4k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1609
17.4k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1610
17.4k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
1611
17.4k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1612
17.4k
  unsigned reg = fieldFromInstruction_4(Insn, 25, 1);
1613
17.4k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1614
17.4k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1615
17.4k
  unsigned idx_mode = 0, amt, tmp;
1616
1617
  // On stores, the writeback operand precedes Rt.
1618
17.4k
  switch (MCInst_getOpcode(Inst)) {
1619
1.51k
    case ARM_STR_POST_IMM:
1620
2.73k
    case ARM_STR_POST_REG:
1621
4.53k
    case ARM_STRB_POST_IMM:
1622
5.16k
    case ARM_STRB_POST_REG:
1623
6.05k
    case ARM_STRT_POST_REG:
1624
7.41k
    case ARM_STRT_POST_IMM:
1625
8.55k
    case ARM_STRBT_POST_REG:
1626
10.3k
    case ARM_STRBT_POST_IMM:
1627
10.3k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1628
0
        return MCDisassembler_Fail;
1629
10.3k
      break;
1630
10.3k
    default:
1631
7.10k
      break;
1632
17.4k
  }
1633
1634
17.4k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1635
0
    return MCDisassembler_Fail;
1636
1637
  // On loads, the writeback operand comes after Rt.
1638
17.4k
  switch (MCInst_getOpcode(Inst)) {
1639
1.15k
    case ARM_LDR_POST_IMM:
1640
1.91k
    case ARM_LDR_POST_REG:
1641
2.58k
    case ARM_LDRB_POST_IMM:
1642
2.83k
    case ARM_LDRB_POST_REG:
1643
3.92k
    case ARM_LDRBT_POST_REG:
1644
5.43k
    case ARM_LDRBT_POST_IMM:
1645
5.84k
    case ARM_LDRT_POST_REG:
1646
7.10k
    case ARM_LDRT_POST_IMM:
1647
7.10k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1648
0
        return MCDisassembler_Fail;
1649
7.10k
      break;
1650
10.3k
    default:
1651
10.3k
      break;
1652
17.4k
  }
1653
1654
17.4k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1655
0
    return MCDisassembler_Fail;
1656
1657
17.4k
  Op = ARM_AM_add;
1658
17.4k
  if (!fieldFromInstruction_4(Insn, 23, 1))
1659
8.04k
    Op = ARM_AM_sub;
1660
1661
17.4k
  writeback = (P == 0) || (W == 1);
1662
17.4k
  if (P && writeback)
1663
0
    idx_mode = ARMII_IndexModePre;
1664
17.4k
  else if (!P && writeback)
1665
17.4k
    idx_mode = ARMII_IndexModePost;
1666
1667
17.4k
  if (writeback && (Rn == 15 || Rn == Rt))
1668
3.67k
    S = MCDisassembler_SoftFail; // UNPREDICTABLE
1669
1670
17.4k
  if (reg) {
1671
6.38k
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1672
0
      return MCDisassembler_Fail;
1673
1674
6.38k
    Opc = ARM_AM_lsl;
1675
6.38k
    switch(fieldFromInstruction_4(Insn, 5, 2)) {
1676
1.77k
      case 0:
1677
1.77k
        Opc = ARM_AM_lsl;
1678
1.77k
        break;
1679
1.45k
      case 1:
1680
1.45k
        Opc = ARM_AM_lsr;
1681
1.45k
        break;
1682
1.25k
      case 2:
1683
1.25k
        Opc = ARM_AM_asr;
1684
1.25k
        break;
1685
1.90k
      case 3:
1686
1.90k
        Opc = ARM_AM_ror;
1687
1.90k
        break;
1688
0
      default:
1689
0
        return MCDisassembler_Fail;
1690
6.38k
    }
1691
1692
6.38k
    amt = fieldFromInstruction_4(Insn, 7, 5);
1693
6.38k
    if (Opc == ARM_AM_ror && amt == 0)
1694
448
      Opc = ARM_AM_rrx;
1695
1696
6.38k
    imm = ARM_AM_getAM2Opc(Op, amt, Opc, idx_mode);
1697
1698
6.38k
    MCOperand_CreateImm0(Inst, imm);
1699
11.0k
  } else {
1700
11.0k
    MCOperand_CreateReg0(Inst, 0);
1701
11.0k
    tmp = ARM_AM_getAM2Opc(Op, imm, ARM_AM_lsl, idx_mode);
1702
11.0k
    MCOperand_CreateImm0(Inst, tmp);
1703
11.0k
  }
1704
1705
17.4k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1706
1.76k
    return MCDisassembler_Fail;
1707
1708
15.6k
  return S;
1709
17.4k
}
1710
1711
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Val,
1712
    uint64_t Address, const void *Decoder)
1713
10.1k
{
1714
10.1k
  DecodeStatus S = MCDisassembler_Success;
1715
10.1k
  ARM_AM_ShiftOpc ShOp;
1716
10.1k
  unsigned shift;
1717
10.1k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
1718
10.1k
  unsigned Rm = fieldFromInstruction_4(Val,  0, 4);
1719
10.1k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1720
10.1k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1721
10.1k
  unsigned U = fieldFromInstruction_4(Val, 12, 1);
1722
1723
10.1k
  ShOp = ARM_AM_lsl;
1724
10.1k
  switch (type) {
1725
3.36k
    case 0:
1726
3.36k
      ShOp = ARM_AM_lsl;
1727
3.36k
      break;
1728
2.76k
    case 1:
1729
2.76k
      ShOp = ARM_AM_lsr;
1730
2.76k
      break;
1731
2.72k
    case 2:
1732
2.72k
      ShOp = ARM_AM_asr;
1733
2.72k
      break;
1734
1.32k
    case 3:
1735
1.32k
      ShOp = ARM_AM_ror;
1736
1.32k
      break;
1737
10.1k
  }
1738
1739
10.1k
  if (ShOp == ARM_AM_ror && imm == 0)
1740
97
    ShOp = ARM_AM_rrx;
1741
1742
10.1k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1743
0
    return MCDisassembler_Fail;
1744
1745
10.1k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1746
0
    return MCDisassembler_Fail;
1747
1748
10.1k
  if (U)
1749
4.72k
    shift = ARM_AM_getAM2Opc(ARM_AM_add, imm, ShOp, 0);
1750
5.45k
  else
1751
5.45k
    shift = ARM_AM_getAM2Opc(ARM_AM_sub, imm, ShOp, 0);
1752
1753
10.1k
  MCOperand_CreateImm0(Inst, shift);
1754
1755
10.1k
  return S;
1756
10.1k
}
1757
1758
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
1759
    uint64_t Address, const void *Decoder)
1760
17.6k
{
1761
17.6k
  DecodeStatus S = MCDisassembler_Success;
1762
1763
17.6k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1764
17.6k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1765
17.6k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1766
17.6k
  unsigned type = fieldFromInstruction_4(Insn, 22, 1);
1767
17.6k
  unsigned imm = fieldFromInstruction_4(Insn, 8, 4);
1768
17.6k
  unsigned U = ((~fieldFromInstruction_4(Insn, 23, 1)) & 1) << 8;
1769
17.6k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1770
17.6k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1771
17.6k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1772
17.6k
  unsigned Rt2 = Rt + 1;
1773
1774
17.6k
  bool writeback = (W == 1) | (P == 0);
1775
1776
  // For {LD,ST}RD, Rt must be even, else undefined.
1777
17.6k
  switch (MCInst_getOpcode(Inst)) {
1778
804
    case ARM_STRD:
1779
1.20k
    case ARM_STRD_PRE:
1780
2.84k
    case ARM_STRD_POST:
1781
4.07k
    case ARM_LDRD:
1782
4.39k
    case ARM_LDRD_PRE:
1783
5.97k
    case ARM_LDRD_POST:
1784
5.97k
      if (Rt & 0x1)
1785
1.62k
        S = MCDisassembler_SoftFail;
1786
5.97k
      break;
1787
11.6k
    default:
1788
11.6k
      break;
1789
17.6k
  }
1790
1791
17.6k
  switch (MCInst_getOpcode(Inst)) {
1792
804
    case ARM_STRD:
1793
1.20k
    case ARM_STRD_PRE:
1794
2.84k
    case ARM_STRD_POST:
1795
2.84k
      if (P == 0 && W == 1)
1796
0
        S = MCDisassembler_SoftFail;
1797
1798
2.84k
      if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
1799
873
        S = MCDisassembler_SoftFail;
1800
1801
2.84k
      if (type && Rm == 15)
1802
103
        S = MCDisassembler_SoftFail;
1803
1804
2.84k
      if (Rt2 == 15)
1805
151
        S = MCDisassembler_SoftFail;
1806
1807
2.84k
      if (!type && fieldFromInstruction_4(Insn, 8, 4))
1808
961
        S = MCDisassembler_SoftFail;
1809
1810
2.84k
      break;
1811
1812
779
    case ARM_STRH:
1813
1.01k
    case ARM_STRH_PRE:
1814
2.47k
    case ARM_STRH_POST:
1815
2.47k
      if (Rt == 15)
1816
231
        S = MCDisassembler_SoftFail;
1817
1818
2.47k
      if (writeback && (Rn == 15 || Rn == Rt))
1819
340
        S = MCDisassembler_SoftFail;
1820
1821
2.47k
      if (!type && Rm == 15)
1822
297
        S = MCDisassembler_SoftFail;
1823
1824
2.47k
      break;
1825
1826
1.22k
    case ARM_LDRD:
1827
1.54k
    case ARM_LDRD_PRE:
1828
3.12k
    case ARM_LDRD_POST:
1829
3.12k
      if (type && Rn == 15) {
1830
410
        if (Rt2 == 15)
1831
98
          S = MCDisassembler_SoftFail;
1832
410
        break;
1833
410
      }
1834
1835
2.71k
      if (P == 0 && W == 1)
1836
0
        S = MCDisassembler_SoftFail;
1837
1838
2.71k
      if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
1839
965
        S = MCDisassembler_SoftFail;
1840
1841
2.71k
      if (!type && writeback && Rn == 15)
1842
491
        S = MCDisassembler_SoftFail;
1843
1844
2.71k
      if (writeback && (Rn == Rt || Rn == Rt2))
1845
739
        S = MCDisassembler_SoftFail;
1846
1847
2.71k
      break;
1848
1849
986
    case ARM_LDRH:
1850
2.09k
    case ARM_LDRH_PRE:
1851
3.20k
    case ARM_LDRH_POST:
1852
3.20k
      if (type && Rn == 15) {
1853
192
        if (Rt == 15)
1854
60
          S = MCDisassembler_SoftFail;
1855
192
        break;
1856
192
      }
1857
1858
3.01k
      if (Rt == 15)
1859
320
        S = MCDisassembler_SoftFail;
1860
1861
3.01k
      if (!type && Rm == 15)
1862
170
        S = MCDisassembler_SoftFail;
1863
1864
3.01k
      if (!type && writeback && (Rn == 15 || Rn == Rt))
1865
209
        S = MCDisassembler_SoftFail;
1866
3.01k
      break;
1867
1868
751
    case ARM_LDRSH:
1869
1.86k
    case ARM_LDRSH_PRE:
1870
2.87k
    case ARM_LDRSH_POST:
1871
4.18k
    case ARM_LDRSB:
1872
4.42k
    case ARM_LDRSB_PRE:
1873
6.01k
    case ARM_LDRSB_POST:
1874
6.01k
      if (type && Rn == 15){
1875
319
        if (Rt == 15)
1876
68
          S = MCDisassembler_SoftFail;
1877
319
        break;
1878
319
      }
1879
1880
5.69k
      if (type && (Rt == 15 || (writeback && Rn == Rt)))
1881
540
        S = MCDisassembler_SoftFail;
1882
1883
5.69k
      if (!type && (Rt == 15 || Rm == 15))
1884
1.24k
        S = MCDisassembler_SoftFail;
1885
1886
5.69k
      if (!type && writeback && (Rn == 15 || Rn == Rt))
1887
112
        S = MCDisassembler_SoftFail;
1888
1889
5.69k
      break;
1890
1891
0
    default:
1892
0
      break;
1893
17.6k
  }
1894
1895
17.6k
  if (writeback) { // Writeback
1896
11.8k
    Inst->writeback = true;
1897
1898
11.8k
    if (P)
1899
3.41k
      U |= ARMII_IndexModePre << 9;
1900
8.39k
    else
1901
8.39k
      U |= ARMII_IndexModePost << 9;
1902
1903
    // On stores, the writeback operand precedes Rt.
1904
11.8k
    switch (MCInst_getOpcode(Inst)) {
1905
0
      case ARM_STRD:
1906
401
      case ARM_STRD_PRE:
1907
2.04k
      case ARM_STRD_POST:
1908
2.04k
      case ARM_STRH:
1909
2.27k
      case ARM_STRH_PRE:
1910
3.74k
      case ARM_STRH_POST:
1911
3.74k
        if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1912
0
          return MCDisassembler_Fail;
1913
3.74k
        break;
1914
8.07k
      default:
1915
8.07k
        break;
1916
11.8k
    }
1917
11.8k
  }
1918
1919
17.6k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1920
0
    return MCDisassembler_Fail;
1921
1922
17.6k
  switch (MCInst_getOpcode(Inst)) {
1923
804
    case ARM_STRD:
1924
1.20k
    case ARM_STRD_PRE:
1925
2.84k
    case ARM_STRD_POST:
1926
4.07k
    case ARM_LDRD:
1927
4.39k
    case ARM_LDRD_PRE:
1928
5.97k
    case ARM_LDRD_POST:
1929
5.97k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt + 1, Address, Decoder)))
1930
21
        return MCDisassembler_Fail;
1931
5.95k
      break;
1932
11.6k
    default:
1933
11.6k
      break;
1934
17.6k
  }
1935
1936
17.6k
  if (writeback) {
1937
    // On loads, the writeback operand comes after Rt.
1938
11.7k
    switch (MCInst_getOpcode(Inst)) {
1939
0
      case ARM_LDRD:
1940
320
      case ARM_LDRD_PRE:
1941
1.89k
      case ARM_LDRD_POST:
1942
1.89k
      case ARM_LDRH:
1943
3.00k
      case ARM_LDRH_PRE:
1944
4.11k
      case ARM_LDRH_POST:
1945
4.11k
      case ARM_LDRSH:
1946
5.23k
      case ARM_LDRSH_PRE:
1947
6.24k
      case ARM_LDRSH_POST:
1948
6.24k
      case ARM_LDRSB:
1949
6.48k
      case ARM_LDRSB_PRE:
1950
8.06k
      case ARM_LDRSB_POST:
1951
8.06k
      case ARM_LDRHTr:
1952
8.06k
      case ARM_LDRSBTr:
1953
8.06k
        if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1954
0
          return MCDisassembler_Fail;
1955
8.06k
        break;
1956
8.06k
      default:
1957
3.72k
        break;
1958
11.7k
    }
1959
11.7k
  }
1960
1961
17.6k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1962
0
    return MCDisassembler_Fail;
1963
1964
17.6k
  if (type) {
1965
9.02k
    MCOperand_CreateReg0(Inst, 0);
1966
9.02k
    MCOperand_CreateImm0(Inst, U | (imm << 4) | Rm);
1967
9.02k
  } else {
1968
8.61k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1969
0
      return MCDisassembler_Fail;
1970
1971
8.61k
    MCOperand_CreateImm0(Inst, U);
1972
8.61k
  }
1973
1974
17.6k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1975
10
    return MCDisassembler_Fail;
1976
1977
17.6k
  return S;
1978
17.6k
}
1979
1980
static DecodeStatus DecodeRFEInstruction(MCInst *Inst, unsigned Insn,
1981
    uint64_t Address, const void *Decoder)
1982
751
{
1983
751
  DecodeStatus S = MCDisassembler_Success;
1984
1985
751
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1986
751
  unsigned mode = fieldFromInstruction_4(Insn, 23, 2);
1987
1988
751
  switch (mode) {
1989
249
    case 0:
1990
249
      mode = ARM_AM_da;
1991
249
      break;
1992
280
    case 1:
1993
280
      mode = ARM_AM_ia;
1994
280
      break;
1995
147
    case 2:
1996
147
      mode = ARM_AM_db;
1997
147
      break;
1998
75
    case 3:
1999
75
      mode = ARM_AM_ib;
2000
75
      break;
2001
751
  }
2002
2003
751
  MCOperand_CreateImm0(Inst, mode);
2004
2005
751
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2006
0
    return MCDisassembler_Fail;
2007
2008
751
  return S;
2009
751
}
2010
2011
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
2012
    uint64_t Address, const void *Decoder)
2013
1.50k
{
2014
1.50k
  DecodeStatus S = MCDisassembler_Success;
2015
2016
1.50k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2017
1.50k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2018
1.50k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2019
1.50k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2020
2021
1.50k
  if (pred == 0xF)
2022
881
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2023
2024
621
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2025
0
    return MCDisassembler_Fail;
2026
2027
621
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2028
0
    return MCDisassembler_Fail;
2029
2030
621
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2031
0
    return MCDisassembler_Fail;
2032
2033
621
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2034
0
    return MCDisassembler_Fail;
2035
2036
621
  return S;
2037
621
}
2038
2039
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
2040
    unsigned Insn, uint64_t Address, const void *Decoder)
2041
11.0k
{
2042
11.0k
  DecodeStatus S = MCDisassembler_Success;
2043
2044
11.0k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2045
11.0k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2046
11.0k
  unsigned reglist = fieldFromInstruction_4(Insn, 0, 16);
2047
2048
11.0k
  if (pred == 0xF) {
2049
    // Ambiguous with RFE and SRS
2050
787
    switch (MCInst_getOpcode(Inst)) {
2051
0
      case ARM_LDMDA:
2052
0
        MCInst_setOpcode(Inst, ARM_RFEDA);
2053
0
        break;
2054
249
      case ARM_LDMDA_UPD:
2055
249
        MCInst_setOpcode(Inst, ARM_RFEDA_UPD);
2056
249
        break;
2057
0
      case ARM_LDMDB:
2058
0
        MCInst_setOpcode(Inst, ARM_RFEDB);
2059
0
        break;
2060
147
      case ARM_LDMDB_UPD:
2061
147
        MCInst_setOpcode(Inst, ARM_RFEDB_UPD);
2062
147
        break;
2063
0
      case ARM_LDMIA:
2064
0
        MCInst_setOpcode(Inst, ARM_RFEIA);
2065
0
        break;
2066
280
      case ARM_LDMIA_UPD:
2067
280
        MCInst_setOpcode(Inst, ARM_RFEIA_UPD);
2068
280
        break;
2069
0
      case ARM_LDMIB:
2070
0
        MCInst_setOpcode(Inst, ARM_RFEIB);
2071
0
        break;
2072
75
      case ARM_LDMIB_UPD:
2073
75
        MCInst_setOpcode(Inst, ARM_RFEIB_UPD);
2074
75
        break;
2075
0
      case ARM_STMDA:
2076
0
        MCInst_setOpcode(Inst, ARM_SRSDA);
2077
0
        break;
2078
4
      case ARM_STMDA_UPD:
2079
4
        MCInst_setOpcode(Inst, ARM_SRSDA_UPD);
2080
4
        break;
2081
0
      case ARM_STMDB:
2082
0
        MCInst_setOpcode(Inst, ARM_SRSDB);
2083
0
        break;
2084
3
      case ARM_STMDB_UPD:
2085
3
        MCInst_setOpcode(Inst, ARM_SRSDB_UPD);
2086
3
        break;
2087
0
      case ARM_STMIA:
2088
0
        MCInst_setOpcode(Inst, ARM_SRSIA);
2089
0
        break;
2090
3
      case ARM_STMIA_UPD:
2091
3
        MCInst_setOpcode(Inst, ARM_SRSIA_UPD);
2092
3
        break;
2093
0
      case ARM_STMIB:
2094
0
        MCInst_setOpcode(Inst, ARM_SRSIB);
2095
0
        break;
2096
6
      case ARM_STMIB_UPD:
2097
6
        MCInst_setOpcode(Inst, ARM_SRSIB_UPD);
2098
6
        break;
2099
20
      default:
2100
20
        return MCDisassembler_Fail;
2101
787
    }
2102
2103
    // For stores (which become SRS's, the only operand is the mode.
2104
767
    if (fieldFromInstruction_4(Insn, 20, 1) == 0) {
2105
      // Check SRS encoding constraints
2106
16
      if (!(fieldFromInstruction_4(Insn, 22, 1) == 1 &&
2107
0
            fieldFromInstruction_4(Insn, 20, 1) == 0))
2108
16
        return MCDisassembler_Fail;
2109
2110
0
      MCOperand_CreateImm0(Inst, fieldFromInstruction_4(Insn, 0, 4));
2111
0
      return S;
2112
16
    }
2113
2114
751
    return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
2115
767
  }
2116
2117
10.2k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2118
0
    return MCDisassembler_Fail;
2119
2120
10.2k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2121
0
    return MCDisassembler_Fail; // Tied
2122
2123
10.2k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2124
0
    return MCDisassembler_Fail;
2125
2126
10.2k
  if (!Check(&S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
2127
11
    return MCDisassembler_Fail;
2128
2129
10.2k
  return S;
2130
10.2k
}
2131
2132
// Check for UNPREDICTABLE predicated ESB instruction
2133
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
2134
                                 uint64_t Address, const void *Decoder)
2135
1.02k
{
2136
1.02k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2137
1.02k
  unsigned imm8 = fieldFromInstruction_4(Insn, 0, 8);
2138
1.02k
  DecodeStatus result = MCDisassembler_Success;
2139
2140
1.02k
  MCOperand_CreateImm0(Inst, imm8);
2141
2142
1.02k
  if (!Check(&result, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2143
35
    return MCDisassembler_Fail;
2144
2145
  // ESB is unpredictable if pred != AL. Without the RAS extension, it is a NOP,
2146
  // so all predicates should be allowed.
2147
989
  if (imm8 == 0x10 && pred != 0xe && ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureRAS))
2148
41
    result = MCDisassembler_SoftFail;
2149
2150
989
  return result;
2151
1.02k
}
2152
2153
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
2154
    uint64_t Address, const void *Decoder)
2155
2.18k
{
2156
2.18k
  unsigned imod = fieldFromInstruction_4(Insn, 18, 2);
2157
2.18k
  unsigned M = fieldFromInstruction_4(Insn, 17, 1);
2158
2.18k
  unsigned iflags = fieldFromInstruction_4(Insn, 6, 3);
2159
2.18k
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2160
2161
2.18k
  DecodeStatus S = MCDisassembler_Success;
2162
2163
  // This decoder is called from multiple location that do not check
2164
  // the full encoding is valid before they do.
2165
2.18k
  if (fieldFromInstruction_4(Insn, 5, 1) != 0 ||
2166
2.18k
      fieldFromInstruction_4(Insn, 16, 1) != 0 ||
2167
2.17k
      fieldFromInstruction_4(Insn, 20, 8) != 0x10)
2168
9
    return MCDisassembler_Fail;
2169
2170
  // imod == '01' --> UNPREDICTABLE
2171
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2172
  // return failure here.  The '01' imod value is unprintable, so there's
2173
  // nothing useful we could do even if we returned UNPREDICTABLE.
2174
2175
2.17k
  if (imod == 1) return MCDisassembler_Fail;
2176
2177
2.17k
  if (imod && M) {
2178
396
    MCInst_setOpcode(Inst, ARM_CPS3p);
2179
396
    MCOperand_CreateImm0(Inst, imod);
2180
396
    MCOperand_CreateImm0(Inst, iflags);
2181
396
    MCOperand_CreateImm0(Inst, mode);
2182
1.77k
  } else if (imod && !M) {
2183
621
    MCInst_setOpcode(Inst, ARM_CPS2p);
2184
621
    MCOperand_CreateImm0(Inst, imod);
2185
621
    MCOperand_CreateImm0(Inst, iflags);
2186
621
    if (mode) S = MCDisassembler_SoftFail;
2187
1.15k
  } else if (!imod && M) {
2188
1.02k
    MCInst_setOpcode(Inst, ARM_CPS1p);
2189
1.02k
    MCOperand_CreateImm0(Inst, mode);
2190
1.02k
    if (iflags) S = MCDisassembler_SoftFail;
2191
1.02k
  } else {
2192
    // imod == '00' && M == '0' --> UNPREDICTABLE
2193
127
    MCInst_setOpcode(Inst, ARM_CPS1p);
2194
127
    MCOperand_CreateImm0(Inst, mode);
2195
127
    S = MCDisassembler_SoftFail;
2196
127
  }
2197
2198
2.17k
  return S;
2199
2.17k
}
2200
2201
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
2202
    uint64_t Address, const void *Decoder)
2203
954
{
2204
954
  unsigned imod = fieldFromInstruction_4(Insn, 9, 2);
2205
954
  unsigned M = fieldFromInstruction_4(Insn, 8, 1);
2206
954
  unsigned iflags = fieldFromInstruction_4(Insn, 5, 3);
2207
954
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2208
2209
954
  DecodeStatus S = MCDisassembler_Success;
2210
2211
  // imod == '01' --> UNPREDICTABLE
2212
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2213
  // return failure here.  The '01' imod value is unprintable, so there's
2214
  // nothing useful we could do even if we returned UNPREDICTABLE.
2215
2216
954
  if (imod == 1) return MCDisassembler_Fail;
2217
2218
952
  if (imod && M) {
2219
295
    MCInst_setOpcode(Inst, ARM_t2CPS3p);
2220
295
    MCOperand_CreateImm0(Inst, imod);
2221
295
    MCOperand_CreateImm0(Inst, iflags);
2222
295
    MCOperand_CreateImm0(Inst, mode);
2223
657
  } else if (imod && !M) {
2224
402
    MCInst_setOpcode(Inst, ARM_t2CPS2p);
2225
402
    MCOperand_CreateImm0(Inst, imod);
2226
402
    MCOperand_CreateImm0(Inst, iflags);
2227
402
    if (mode) S = MCDisassembler_SoftFail;
2228
402
  } else if (!imod && M) {
2229
255
    MCInst_setOpcode(Inst, ARM_t2CPS1p);
2230
255
    MCOperand_CreateImm0(Inst, mode);
2231
255
    if (iflags) S = MCDisassembler_SoftFail;
2232
255
  } else {
2233
    // imod == '00' && M == '0' --> this is a HINT instruction
2234
0
    int imm = fieldFromInstruction_4(Insn, 0, 8);
2235
    // HINT are defined only for immediate in [0..4]
2236
0
    if (imm > 4) return MCDisassembler_Fail;
2237
2238
0
    MCInst_setOpcode(Inst, ARM_t2HINT);
2239
0
    MCOperand_CreateImm0(Inst, imm);
2240
0
  }
2241
2242
952
  return S;
2243
952
}
2244
2245
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
2246
    uint64_t Address, const void *Decoder)
2247
1.06k
{
2248
1.06k
  DecodeStatus S = MCDisassembler_Success;
2249
2250
1.06k
  unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
2251
1.06k
  unsigned imm = 0;
2252
2253
1.06k
  imm |= (fieldFromInstruction_4(Insn, 0, 8) << 0);
2254
1.06k
  imm |= (fieldFromInstruction_4(Insn, 12, 3) << 8);
2255
1.06k
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2256
1.06k
  imm |= (fieldFromInstruction_4(Insn, 26, 1) << 11);
2257
2258
1.06k
  if (MCInst_getOpcode(Inst) == ARM_t2MOVTi16)
2259
773
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2260
0
      return MCDisassembler_Fail;
2261
2262
1.06k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2263
0
    return MCDisassembler_Fail;
2264
2265
1.06k
  MCOperand_CreateImm0(Inst, imm);
2266
2267
1.06k
  return S;
2268
1.06k
}
2269
2270
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
2271
    uint64_t Address, const void *Decoder)
2272
1.51k
{
2273
1.51k
  DecodeStatus S = MCDisassembler_Success;
2274
2275
1.51k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2276
1.51k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2277
1.51k
  unsigned imm = 0;
2278
2279
1.51k
  imm |= (fieldFromInstruction_4(Insn, 0, 12) << 0);
2280
1.51k
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2281
2282
1.51k
  if (MCInst_getOpcode(Inst) == ARM_MOVTi16)
2283
560
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2284
0
      return MCDisassembler_Fail;
2285
2286
1.51k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2287
0
    return MCDisassembler_Fail;
2288
2289
1.51k
  MCOperand_CreateImm0(Inst, imm);
2290
2291
1.51k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2292
326
    return MCDisassembler_Fail;
2293
2294
1.19k
  return S;
2295
1.51k
}
2296
2297
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
2298
    uint64_t Address, const void *Decoder)
2299
1.98k
{
2300
1.98k
  DecodeStatus S = MCDisassembler_Success;
2301
2302
1.98k
  unsigned Rd = fieldFromInstruction_4(Insn, 16, 4);
2303
1.98k
  unsigned Rn = fieldFromInstruction_4(Insn, 0, 4);
2304
1.98k
  unsigned Rm = fieldFromInstruction_4(Insn, 8, 4);
2305
1.98k
  unsigned Ra = fieldFromInstruction_4(Insn, 12, 4);
2306
1.98k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2307
2308
1.98k
  if (pred == 0xF)
2309
359
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2310
2311
1.63k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2312
0
    return MCDisassembler_Fail;
2313
2314
1.63k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2315
0
    return MCDisassembler_Fail;
2316
2317
1.63k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2318
0
    return MCDisassembler_Fail;
2319
2320
1.63k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
2321
0
    return MCDisassembler_Fail;
2322
2323
1.63k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2324
0
    return MCDisassembler_Fail;
2325
2326
1.63k
  return S;
2327
1.63k
}
2328
2329
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
2330
    uint64_t Address, const void *Decoder)
2331
1.11k
{
2332
1.11k
  DecodeStatus S = MCDisassembler_Success;
2333
1.11k
  unsigned Pred = fieldFromInstruction_4(Insn, 28, 4);
2334
1.11k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2335
1.11k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2336
2337
1.11k
  if (Pred == 0xF)
2338
880
    return DecodeSETPANInstruction(Inst, Insn, Address, Decoder);
2339
2340
232
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2341
0
    return MCDisassembler_Fail;
2342
2343
232
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2344
0
    return MCDisassembler_Fail;
2345
2346
232
  if (!Check(&S, DecodePredicateOperand(Inst, Pred, Address, Decoder)))
2347
0
    return MCDisassembler_Fail;
2348
2349
232
  return S;
2350
232
}
2351
2352
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
2353
    uint64_t Address, const void *Decoder)
2354
880
{
2355
880
  DecodeStatus S = MCDisassembler_Success;
2356
880
  unsigned Imm = fieldFromInstruction_4(Insn, 9, 1);
2357
2358
880
  if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8_1aOps) || !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
2359
2
    return MCDisassembler_Fail;
2360
2361
  // Decoder can be called from DecodeTST, which does not check the full
2362
  // encoding is valid.
2363
878
  if (fieldFromInstruction_4(Insn, 20, 12) != 0xf11 ||
2364
878
      fieldFromInstruction_4(Insn, 4, 4) != 0)
2365
0
    return MCDisassembler_Fail;
2366
2367
878
  if (fieldFromInstruction_4(Insn, 10, 10) != 0 ||
2368
673
      fieldFromInstruction_4(Insn, 0, 4) != 0)
2369
288
    S = MCDisassembler_SoftFail;
2370
2371
878
  MCInst_setOpcode(Inst, ARM_SETPAN);
2372
878
  MCOperand_CreateImm0(Inst, Imm);
2373
2374
878
  return S;
2375
878
}
2376
2377
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
2378
    uint64_t Address, const void *Decoder)
2379
6.28k
{
2380
6.28k
  DecodeStatus S = MCDisassembler_Success;
2381
6.28k
  unsigned add = fieldFromInstruction_4(Val, 12, 1);
2382
6.28k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
2383
6.28k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2384
2385
6.28k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2386
0
    return MCDisassembler_Fail;
2387
2388
6.28k
  if (!add) imm *= (unsigned int)-1;
2389
6.28k
  if (imm == 0 && !add) imm = (unsigned int)INT32_MIN;
2390
2391
6.28k
  MCOperand_CreateImm0(Inst, imm);
2392
  //if (Rn == 15)
2393
  //  tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
2394
2395
6.28k
  return S;
2396
6.28k
}
2397
2398
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
2399
    uint64_t Address, const void *Decoder)
2400
1.20k
{
2401
1.20k
  DecodeStatus S = MCDisassembler_Success;
2402
1.20k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2403
  // U == 1 to add imm, 0 to subtract it.
2404
1.20k
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2405
1.20k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2406
2407
1.20k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2408
0
    return MCDisassembler_Fail;
2409
2410
1.20k
  if (U)
2411
587
    MCOperand_CreateImm0(Inst, ARM_AM_getAM5Opc(ARM_AM_add, (unsigned char)imm));
2412
617
  else
2413
617
    MCOperand_CreateImm0(Inst, ARM_AM_getAM5Opc(ARM_AM_sub, (unsigned char)imm));
2414
2415
1.20k
  return S;
2416
1.20k
}
2417
2418
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
2419
    uint64_t Address, const void *Decoder)
2420
1.51k
{
2421
1.51k
  DecodeStatus S = MCDisassembler_Success;
2422
1.51k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2423
  // U == 1 to add imm, 0 to subtract it.
2424
1.51k
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2425
1.51k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2426
2427
1.51k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2428
0
    return MCDisassembler_Fail;
2429
2430
1.51k
  if (U)
2431
882
    MCOperand_CreateImm0(Inst, getAM5FP16Opc(ARM_AM_add, imm));
2432
628
  else
2433
628
    MCOperand_CreateImm0(Inst, getAM5FP16Opc(ARM_AM_sub, imm));
2434
2435
1.51k
  return S;
2436
1.51k
}
2437
2438
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
2439
    uint64_t Address, const void *Decoder)
2440
10.9k
{
2441
10.9k
  return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
2442
10.9k
}
2443
2444
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
2445
    uint64_t Address, const void *Decoder)
2446
557
{
2447
557
  DecodeStatus Status = MCDisassembler_Success;
2448
2449
  // Note the J1 and J2 values are from the encoded instruction.  So here
2450
  // change them to I1 and I2 values via as documented:
2451
  // I1 = NOT(J1 EOR S);
2452
  // I2 = NOT(J2 EOR S);
2453
  // and build the imm32 with one trailing zero as documented:
2454
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
2455
557
  unsigned S = fieldFromInstruction_4(Insn, 26, 1);
2456
557
  unsigned J1 = fieldFromInstruction_4(Insn, 13, 1);
2457
557
  unsigned J2 = fieldFromInstruction_4(Insn, 11, 1);
2458
557
  unsigned I1 = !(J1 ^ S);
2459
557
  unsigned I2 = !(J2 ^ S);
2460
557
  unsigned imm10 = fieldFromInstruction_4(Insn, 16, 10);
2461
557
  unsigned imm11 = fieldFromInstruction_4(Insn, 0, 11);
2462
557
  unsigned tmp = (S << 23) | (I1 << 22) | (I2 << 21) | (imm10 << 11) | imm11;
2463
557
  int imm32 = SignExtend32(tmp << 1, 25);
2464
2465
557
  MCOperand_CreateImm0(Inst, imm32);
2466
2467
557
  return Status;
2468
557
}
2469
2470
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
2471
    uint64_t Address, const void *Decoder)
2472
6.40k
{
2473
6.40k
  DecodeStatus S = MCDisassembler_Success;
2474
2475
6.40k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2476
6.40k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 24) << 2;
2477
2478
6.40k
  if (pred == 0xF) {
2479
409
    MCInst_setOpcode(Inst, ARM_BLXi);
2480
409
    imm |= fieldFromInstruction_4(Insn, 24, 1) << 1;
2481
409
    MCOperand_CreateImm0(Inst, SignExtend32(imm, 26));
2482
409
    return S;
2483
409
  }
2484
2485
6.00k
  MCOperand_CreateImm0(Inst, SignExtend32(imm, 26));
2486
2487
6.00k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2488
0
    return MCDisassembler_Fail;
2489
2490
6.00k
  return S;
2491
6.00k
}
2492
2493
2494
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
2495
    uint64_t Address, const void *Decoder)
2496
50.2k
{
2497
50.2k
  DecodeStatus S = MCDisassembler_Success;
2498
2499
50.2k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2500
50.2k
  unsigned align = fieldFromInstruction_4(Val, 4, 2);
2501
2502
50.2k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2503
0
    return MCDisassembler_Fail;
2504
2505
50.2k
  if (!align)
2506
29.8k
    MCOperand_CreateImm0(Inst, 0);
2507
20.3k
  else
2508
20.3k
    MCOperand_CreateImm0(Inst, 4 << align);
2509
2510
50.2k
  return S;
2511
50.2k
}
2512
2513
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Insn,
2514
    uint64_t Address, const void *Decoder)
2515
14.6k
{
2516
14.6k
  DecodeStatus S = MCDisassembler_Success;
2517
14.6k
  unsigned wb, Rn, Rm;
2518
14.6k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2519
14.6k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2520
14.6k
  wb = fieldFromInstruction_4(Insn, 16, 4);
2521
14.6k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
2522
14.6k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2523
14.6k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
2524
2525
  // First output register
2526
14.6k
  switch (MCInst_getOpcode(Inst)) {
2527
266
    case ARM_VLD1q16: case ARM_VLD1q32: case ARM_VLD1q64: case ARM_VLD1q8:
2528
438
    case ARM_VLD1q16wb_fixed: case ARM_VLD1q16wb_register:
2529
666
    case ARM_VLD1q32wb_fixed: case ARM_VLD1q32wb_register:
2530
2.48k
    case ARM_VLD1q64wb_fixed: case ARM_VLD1q64wb_register:
2531
2.76k
    case ARM_VLD1q8wb_fixed: case ARM_VLD1q8wb_register:
2532
3.18k
    case ARM_VLD2d16: case ARM_VLD2d32: case ARM_VLD2d8:
2533
3.65k
    case ARM_VLD2d16wb_fixed: case ARM_VLD2d16wb_register:
2534
3.87k
    case ARM_VLD2d32wb_fixed: case ARM_VLD2d32wb_register:
2535
4.20k
    case ARM_VLD2d8wb_fixed: case ARM_VLD2d8wb_register:
2536
4.20k
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2537
2
        return MCDisassembler_Fail;
2538
4.20k
      break;
2539
2540
4.20k
    case ARM_VLD2b16:
2541
278
    case ARM_VLD2b32:
2542
327
    case ARM_VLD2b8:
2543
381
    case ARM_VLD2b16wb_fixed:
2544
478
    case ARM_VLD2b16wb_register:
2545
549
    case ARM_VLD2b32wb_fixed:
2546
597
    case ARM_VLD2b32wb_register:
2547
710
    case ARM_VLD2b8wb_fixed:
2548
899
    case ARM_VLD2b8wb_register:
2549
899
      if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2550
5
        return MCDisassembler_Fail;
2551
894
      break;
2552
2553
9.51k
    default:
2554
9.51k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2555
0
        return MCDisassembler_Fail;
2556
14.6k
  }
2557
2558
  // Second output register
2559
14.6k
  switch (MCInst_getOpcode(Inst)) {
2560
80
    case ARM_VLD3d8:
2561
421
    case ARM_VLD3d16:
2562
461
    case ARM_VLD3d32:
2563
541
    case ARM_VLD3d8_UPD:
2564
654
    case ARM_VLD3d16_UPD:
2565
782
    case ARM_VLD3d32_UPD:
2566
795
    case ARM_VLD4d8:
2567
868
    case ARM_VLD4d16:
2568
941
    case ARM_VLD4d32:
2569
1.17k
    case ARM_VLD4d8_UPD:
2570
1.75k
    case ARM_VLD4d16_UPD:
2571
1.81k
    case ARM_VLD4d32_UPD:
2572
1.81k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32, Address, Decoder)))
2573
0
        return MCDisassembler_Fail;
2574
1.81k
      break;
2575
2576
1.81k
    case ARM_VLD3q8:
2577
143
    case ARM_VLD3q16:
2578
353
    case ARM_VLD3q32:
2579
457
    case ARM_VLD3q8_UPD:
2580
580
    case ARM_VLD3q16_UPD:
2581
910
    case ARM_VLD3q32_UPD:
2582
1.37k
    case ARM_VLD4q8:
2583
1.47k
    case ARM_VLD4q16:
2584
1.56k
    case ARM_VLD4q32:
2585
2.06k
    case ARM_VLD4q8_UPD:
2586
2.24k
    case ARM_VLD4q16_UPD:
2587
2.87k
    case ARM_VLD4q32_UPD:
2588
2.87k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32, Address, Decoder)))
2589
0
        return MCDisassembler_Fail;
2590
2591
12.7k
    default:
2592
12.7k
      break;
2593
14.6k
  }
2594
2595
  // Third output register
2596
14.6k
  switch(MCInst_getOpcode(Inst)) {
2597
80
    case ARM_VLD3d8:
2598
421
    case ARM_VLD3d16:
2599
461
    case ARM_VLD3d32:
2600
541
    case ARM_VLD3d8_UPD:
2601
654
    case ARM_VLD3d16_UPD:
2602
782
    case ARM_VLD3d32_UPD:
2603
795
    case ARM_VLD4d8:
2604
868
    case ARM_VLD4d16:
2605
941
    case ARM_VLD4d32:
2606
1.17k
    case ARM_VLD4d8_UPD:
2607
1.75k
    case ARM_VLD4d16_UPD:
2608
1.81k
    case ARM_VLD4d32_UPD:
2609
1.81k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32, Address, Decoder)))
2610
0
        return MCDisassembler_Fail;
2611
1.81k
      break;
2612
1.81k
    case ARM_VLD3q8:
2613
143
    case ARM_VLD3q16:
2614
353
    case ARM_VLD3q32:
2615
457
    case ARM_VLD3q8_UPD:
2616
580
    case ARM_VLD3q16_UPD:
2617
910
    case ARM_VLD3q32_UPD:
2618
1.37k
    case ARM_VLD4q8:
2619
1.47k
    case ARM_VLD4q16:
2620
1.56k
    case ARM_VLD4q32:
2621
2.06k
    case ARM_VLD4q8_UPD:
2622
2.24k
    case ARM_VLD4q16_UPD:
2623
2.87k
    case ARM_VLD4q32_UPD:
2624
2.87k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32, Address, Decoder)))
2625
0
        return MCDisassembler_Fail;
2626
2.87k
      break;
2627
9.91k
    default:
2628
9.91k
      break;
2629
14.6k
  }
2630
2631
  // Fourth output register
2632
14.6k
  switch (MCInst_getOpcode(Inst)) {
2633
13
    case ARM_VLD4d8:
2634
86
    case ARM_VLD4d16:
2635
159
    case ARM_VLD4d32:
2636
394
    case ARM_VLD4d8_UPD:
2637
968
    case ARM_VLD4d16_UPD:
2638
1.03k
    case ARM_VLD4d32_UPD:
2639
1.03k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32, Address, Decoder)))
2640
0
        return MCDisassembler_Fail;
2641
1.03k
      break;
2642
1.03k
    case ARM_VLD4q8:
2643
567
    case ARM_VLD4q16:
2644
654
    case ARM_VLD4q32:
2645
1.15k
    case ARM_VLD4q8_UPD:
2646
1.33k
    case ARM_VLD4q16_UPD:
2647
1.96k
    case ARM_VLD4q32_UPD:
2648
1.96k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32, Address, Decoder)))
2649
0
        return MCDisassembler_Fail;
2650
1.96k
      break;
2651
11.6k
    default:
2652
11.6k
      break;
2653
14.6k
  }
2654
2655
  // Writeback operand
2656
14.6k
  switch (MCInst_getOpcode(Inst)) {
2657
102
    case ARM_VLD1d8wb_fixed:
2658
190
    case ARM_VLD1d16wb_fixed:
2659
229
    case ARM_VLD1d32wb_fixed:
2660
354
    case ARM_VLD1d64wb_fixed:
2661
919
    case ARM_VLD1d8wb_register:
2662
1.19k
    case ARM_VLD1d16wb_register:
2663
1.28k
    case ARM_VLD1d32wb_register:
2664
1.35k
    case ARM_VLD1d64wb_register:
2665
1.48k
    case ARM_VLD1q8wb_fixed:
2666
1.50k
    case ARM_VLD1q16wb_fixed:
2667
1.64k
    case ARM_VLD1q32wb_fixed:
2668
2.52k
    case ARM_VLD1q64wb_fixed:
2669
2.67k
    case ARM_VLD1q8wb_register:
2670
2.81k
    case ARM_VLD1q16wb_register:
2671
2.90k
    case ARM_VLD1q32wb_register:
2672
3.84k
    case ARM_VLD1q64wb_register:
2673
4.08k
    case ARM_VLD1d8Twb_fixed:
2674
4.21k
    case ARM_VLD1d8Twb_register:
2675
4.30k
    case ARM_VLD1d16Twb_fixed:
2676
4.39k
    case ARM_VLD1d16Twb_register:
2677
4.52k
    case ARM_VLD1d32Twb_fixed:
2678
4.67k
    case ARM_VLD1d32Twb_register:
2679
4.79k
    case ARM_VLD1d64Twb_fixed:
2680
5.03k
    case ARM_VLD1d64Twb_register:
2681
5.12k
    case ARM_VLD1d8Qwb_fixed:
2682
5.49k
    case ARM_VLD1d8Qwb_register:
2683
5.91k
    case ARM_VLD1d16Qwb_fixed:
2684
6.01k
    case ARM_VLD1d16Qwb_register:
2685
6.07k
    case ARM_VLD1d32Qwb_fixed:
2686
6.14k
    case ARM_VLD1d32Qwb_register:
2687
6.22k
    case ARM_VLD1d64Qwb_fixed:
2688
6.29k
    case ARM_VLD1d64Qwb_register:
2689
6.36k
    case ARM_VLD2d8wb_fixed:
2690
6.65k
    case ARM_VLD2d16wb_fixed:
2691
6.75k
    case ARM_VLD2d32wb_fixed:
2692
6.83k
    case ARM_VLD2q8wb_fixed:
2693
6.85k
    case ARM_VLD2q16wb_fixed:
2694
6.93k
    case ARM_VLD2q32wb_fixed:
2695
7.18k
    case ARM_VLD2d8wb_register:
2696
7.36k
    case ARM_VLD2d16wb_register:
2697
7.49k
    case ARM_VLD2d32wb_register:
2698
7.73k
    case ARM_VLD2q8wb_register:
2699
7.98k
    case ARM_VLD2q16wb_register:
2700
8.17k
    case ARM_VLD2q32wb_register:
2701
8.28k
    case ARM_VLD2b8wb_fixed:
2702
8.34k
    case ARM_VLD2b16wb_fixed:
2703
8.41k
    case ARM_VLD2b32wb_fixed:
2704
8.59k
    case ARM_VLD2b8wb_register:
2705
8.69k
    case ARM_VLD2b16wb_register:
2706
8.74k
    case ARM_VLD2b32wb_register:
2707
8.74k
      MCOperand_CreateImm0(Inst, 0);
2708
8.74k
      break;
2709
2710
80
    case ARM_VLD3d8_UPD:
2711
193
    case ARM_VLD3d16_UPD:
2712
321
    case ARM_VLD3d32_UPD:
2713
425
    case ARM_VLD3q8_UPD:
2714
548
    case ARM_VLD3q16_UPD:
2715
878
    case ARM_VLD3q32_UPD:
2716
1.11k
    case ARM_VLD4d8_UPD:
2717
1.68k
    case ARM_VLD4d16_UPD:
2718
1.75k
    case ARM_VLD4d32_UPD:
2719
2.25k
    case ARM_VLD4q8_UPD:
2720
2.43k
    case ARM_VLD4q16_UPD:
2721
3.06k
    case ARM_VLD4q32_UPD:
2722
3.06k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2723
0
        return MCDisassembler_Fail;
2724
3.06k
      break;
2725
2726
3.06k
    default:
2727
2.80k
      break;
2728
14.6k
  }
2729
2730
  // AddrMode6 Base (register+alignment)
2731
14.6k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2732
0
    return MCDisassembler_Fail;
2733
2734
  // AddrMode6 Offset (register)
2735
14.6k
  switch (MCInst_getOpcode(Inst)) {
2736
8.65k
    default:
2737
      // The below have been updated to have explicit am6offset split
2738
      // between fixed and register offset. For those instructions not
2739
      // yet updated, we need to add an additional reg0 operand for the
2740
      // fixed variant.
2741
      //
2742
      // The fixed offset encodes as Rm == 0xd, so we check for that.
2743
8.65k
      if (Rm == 0xd) {
2744
482
        MCOperand_CreateReg0(Inst, 0);
2745
482
        break;
2746
482
      }
2747
      // Fall through to handle the register offset variant.
2748
2749
8.27k
    case ARM_VLD1d8wb_fixed:
2750
8.35k
    case ARM_VLD1d16wb_fixed:
2751
8.39k
    case ARM_VLD1d32wb_fixed:
2752
8.52k
    case ARM_VLD1d64wb_fixed:
2753
8.75k
    case ARM_VLD1d8Twb_fixed:
2754
8.85k
    case ARM_VLD1d16Twb_fixed:
2755
8.98k
    case ARM_VLD1d32Twb_fixed:
2756
9.10k
    case ARM_VLD1d64Twb_fixed:
2757
9.20k
    case ARM_VLD1d8Qwb_fixed:
2758
9.62k
    case ARM_VLD1d16Qwb_fixed:
2759
9.68k
    case ARM_VLD1d32Qwb_fixed:
2760
9.75k
    case ARM_VLD1d64Qwb_fixed:
2761
10.3k
    case ARM_VLD1d8wb_register:
2762
10.5k
    case ARM_VLD1d16wb_register:
2763
10.6k
    case ARM_VLD1d32wb_register:
2764
10.7k
    case ARM_VLD1d64wb_register:
2765
10.8k
    case ARM_VLD1q8wb_fixed:
2766
10.9k
    case ARM_VLD1q16wb_fixed:
2767
11.0k
    case ARM_VLD1q32wb_fixed:
2768
11.9k
    case ARM_VLD1q64wb_fixed:
2769
12.0k
    case ARM_VLD1q8wb_register:
2770
12.2k
    case ARM_VLD1q16wb_register:
2771
12.3k
    case ARM_VLD1q32wb_register:
2772
13.2k
    case ARM_VLD1q64wb_register:
2773
      // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2774
      // variant encodes Rm == 0xf. Anything else is a register offset post-
2775
      // increment and we need to add the register operand to the instruction.
2776
13.2k
      if (Rm != 0xD && Rm != 0xF &&
2777
7.69k
          !Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2778
0
        return MCDisassembler_Fail;
2779
13.2k
      break;
2780
2781
13.2k
    case ARM_VLD2d8wb_fixed:
2782
364
    case ARM_VLD2d16wb_fixed:
2783
460
    case ARM_VLD2d32wb_fixed:
2784
573
    case ARM_VLD2b8wb_fixed:
2785
627
    case ARM_VLD2b16wb_fixed:
2786
697
    case ARM_VLD2b32wb_fixed:
2787
776
    case ARM_VLD2q8wb_fixed:
2788
799
    case ARM_VLD2q16wb_fixed:
2789
875
    case ARM_VLD2q32wb_fixed:
2790
875
      break;
2791
14.6k
  }
2792
2793
14.6k
  return S;
2794
14.6k
}
2795
2796
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Insn,
2797
    uint64_t Address, const void *Decoder)
2798
20.4k
{
2799
20.4k
  unsigned load;
2800
20.4k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
2801
20.4k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
2802
20.4k
  if (type == 6 && (align & 2)) return MCDisassembler_Fail;
2803
20.4k
  if (type == 7 && (align & 2)) return MCDisassembler_Fail;
2804
20.4k
  if (type == 10 && align == 3) return MCDisassembler_Fail;
2805
2806
20.4k
  load = fieldFromInstruction_4(Insn, 21, 1);
2807
2808
20.4k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2809
20.4k
    : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2810
20.4k
}
2811
2812
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Insn,
2813
    uint64_t Address, const void *Decoder)
2814
12.6k
{
2815
12.6k
  unsigned type, align, load;
2816
12.6k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
2817
12.6k
  if (size == 3) return MCDisassembler_Fail;
2818
2819
12.6k
  type = fieldFromInstruction_4(Insn, 8, 4);
2820
12.6k
  align = fieldFromInstruction_4(Insn, 4, 2);
2821
12.6k
  if (type == 8 && align == 3) return MCDisassembler_Fail;
2822
12.6k
  if (type == 9 && align == 3) return MCDisassembler_Fail;
2823
2824
12.5k
  load = fieldFromInstruction_4(Insn, 21, 1);
2825
2826
12.5k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2827
12.5k
    : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2828
12.6k
}
2829
2830
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Insn,
2831
    uint64_t Address, const void *Decoder)
2832
8.22k
{
2833
8.22k
  unsigned align, load;
2834
8.22k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
2835
8.22k
  if (size == 3) return MCDisassembler_Fail;
2836
2837
8.22k
  align = fieldFromInstruction_4(Insn, 4, 2);
2838
8.22k
  if (align & 2) return MCDisassembler_Fail;
2839
2840
8.22k
  load = fieldFromInstruction_4(Insn, 21, 1);
2841
2842
8.22k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2843
8.22k
    : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2844
8.22k
}
2845
2846
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Insn,
2847
    uint64_t Address, const void *Decoder)
2848
8.97k
{
2849
8.97k
  unsigned load;
2850
8.97k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
2851
8.97k
  if (size == 3) return MCDisassembler_Fail;
2852
2853
8.97k
  load = fieldFromInstruction_4(Insn, 21, 1);
2854
2855
8.97k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2856
8.97k
    : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2857
8.97k
}
2858
2859
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Insn,
2860
    uint64_t Address, const void *Decoder)
2861
24.4k
{
2862
24.4k
  DecodeStatus S = MCDisassembler_Success;
2863
24.4k
  unsigned wb, Rn, Rm;
2864
24.4k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2865
24.4k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2866
24.4k
  wb = fieldFromInstruction_4(Insn, 16, 4);
2867
24.4k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
2868
24.4k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2869
24.4k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
2870
2871
  // Writeback Operand
2872
24.4k
  switch (MCInst_getOpcode(Inst)) {
2873
679
    case ARM_VST1d8wb_fixed:
2874
727
    case ARM_VST1d16wb_fixed:
2875
915
    case ARM_VST1d32wb_fixed:
2876
1.25k
    case ARM_VST1d64wb_fixed:
2877
1.46k
    case ARM_VST1d8wb_register:
2878
1.84k
    case ARM_VST1d16wb_register:
2879
2.03k
    case ARM_VST1d32wb_register:
2880
2.14k
    case ARM_VST1d64wb_register:
2881
2.30k
    case ARM_VST1q8wb_fixed:
2882
2.55k
    case ARM_VST1q16wb_fixed:
2883
2.96k
    case ARM_VST1q32wb_fixed:
2884
3.07k
    case ARM_VST1q64wb_fixed:
2885
3.40k
    case ARM_VST1q8wb_register:
2886
3.55k
    case ARM_VST1q16wb_register:
2887
3.73k
    case ARM_VST1q32wb_register:
2888
3.93k
    case ARM_VST1q64wb_register:
2889
4.03k
    case ARM_VST1d8Twb_fixed:
2890
4.36k
    case ARM_VST1d16Twb_fixed:
2891
4.47k
    case ARM_VST1d32Twb_fixed:
2892
4.69k
    case ARM_VST1d64Twb_fixed:
2893
4.81k
    case ARM_VST1d8Twb_register:
2894
4.96k
    case ARM_VST1d16Twb_register:
2895
5.13k
    case ARM_VST1d32Twb_register:
2896
5.29k
    case ARM_VST1d64Twb_register:
2897
5.67k
    case ARM_VST1d8Qwb_fixed:
2898
5.85k
    case ARM_VST1d16Qwb_fixed:
2899
6.31k
    case ARM_VST1d32Qwb_fixed:
2900
6.43k
    case ARM_VST1d64Qwb_fixed:
2901
6.67k
    case ARM_VST1d8Qwb_register:
2902
6.84k
    case ARM_VST1d16Qwb_register:
2903
7.21k
    case ARM_VST1d32Qwb_register:
2904
7.39k
    case ARM_VST1d64Qwb_register:
2905
7.61k
    case ARM_VST2d8wb_fixed:
2906
7.76k
    case ARM_VST2d16wb_fixed:
2907
8.02k
    case ARM_VST2d32wb_fixed:
2908
8.23k
    case ARM_VST2d8wb_register:
2909
8.39k
    case ARM_VST2d16wb_register:
2910
8.59k
    case ARM_VST2d32wb_register:
2911
8.81k
    case ARM_VST2q8wb_fixed:
2912
9.23k
    case ARM_VST2q16wb_fixed:
2913
9.36k
    case ARM_VST2q32wb_fixed:
2914
9.93k
    case ARM_VST2q8wb_register:
2915
10.2k
    case ARM_VST2q16wb_register:
2916
10.3k
    case ARM_VST2q32wb_register:
2917
10.4k
    case ARM_VST2b8wb_fixed:
2918
10.7k
    case ARM_VST2b16wb_fixed:
2919
10.8k
    case ARM_VST2b32wb_fixed:
2920
11.3k
    case ARM_VST2b8wb_register:
2921
11.8k
    case ARM_VST2b16wb_register:
2922
11.9k
    case ARM_VST2b32wb_register:
2923
11.9k
      if (Rm == 0xF)
2924
0
        return MCDisassembler_Fail;
2925
11.9k
      MCOperand_CreateImm0(Inst, 0);
2926
11.9k
      break;
2927
326
    case ARM_VST3d8_UPD:
2928
509
    case ARM_VST3d16_UPD:
2929
757
    case ARM_VST3d32_UPD:
2930
1.36k
    case ARM_VST3q8_UPD:
2931
2.75k
    case ARM_VST3q16_UPD:
2932
3.10k
    case ARM_VST3q32_UPD:
2933
4.02k
    case ARM_VST4d8_UPD:
2934
4.51k
    case ARM_VST4d16_UPD:
2935
4.89k
    case ARM_VST4d32_UPD:
2936
5.18k
    case ARM_VST4q8_UPD:
2937
5.42k
    case ARM_VST4q16_UPD:
2938
5.75k
    case ARM_VST4q32_UPD:
2939
5.75k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2940
0
        return MCDisassembler_Fail;
2941
5.75k
      break;
2942
6.67k
    default:
2943
6.67k
      break;
2944
24.4k
  }
2945
2946
  // AddrMode6 Base (register+alignment)
2947
24.4k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2948
0
    return MCDisassembler_Fail;
2949
2950
  // AddrMode6 Offset (register)
2951
24.4k
  switch (MCInst_getOpcode(Inst)) {
2952
18.4k
    default:
2953
18.4k
      if (Rm == 0xD)
2954
1.82k
        MCOperand_CreateReg0(Inst, 0);
2955
16.6k
      else if (Rm != 0xF) {
2956
9.97k
        if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2957
0
          return MCDisassembler_Fail;
2958
9.97k
      }
2959
18.4k
      break;
2960
2961
18.4k
    case ARM_VST1d8wb_fixed:
2962
727
    case ARM_VST1d16wb_fixed:
2963
915
    case ARM_VST1d32wb_fixed:
2964
1.25k
    case ARM_VST1d64wb_fixed:
2965
1.42k
    case ARM_VST1q8wb_fixed:
2966
1.66k
    case ARM_VST1q16wb_fixed:
2967
2.07k
    case ARM_VST1q32wb_fixed:
2968
2.19k
    case ARM_VST1q64wb_fixed:
2969
2.29k
    case ARM_VST1d8Twb_fixed:
2970
2.62k
    case ARM_VST1d16Twb_fixed:
2971
2.73k
    case ARM_VST1d32Twb_fixed:
2972
2.94k
    case ARM_VST1d64Twb_fixed:
2973
3.33k
    case ARM_VST1d8Qwb_fixed:
2974
3.51k
    case ARM_VST1d16Qwb_fixed:
2975
3.97k
    case ARM_VST1d32Qwb_fixed:
2976
4.08k
    case ARM_VST1d64Qwb_fixed:
2977
4.31k
    case ARM_VST2d8wb_fixed:
2978
4.45k
    case ARM_VST2d16wb_fixed:
2979
4.72k
    case ARM_VST2d32wb_fixed:
2980
4.93k
    case ARM_VST2q8wb_fixed:
2981
5.35k
    case ARM_VST2q16wb_fixed:
2982
5.49k
    case ARM_VST2q32wb_fixed:
2983
5.63k
    case ARM_VST2b8wb_fixed:
2984
5.86k
    case ARM_VST2b16wb_fixed:
2985
5.95k
    case ARM_VST2b32wb_fixed:
2986
5.95k
      break;
2987
24.4k
  }
2988
2989
2990
  // First input register
2991
24.4k
  switch (MCInst_getOpcode(Inst)) {
2992
461
    case ARM_VST1q16:
2993
706
    case ARM_VST1q32:
2994
1.17k
    case ARM_VST1q64:
2995
1.30k
    case ARM_VST1q8:
2996
1.54k
    case ARM_VST1q16wb_fixed:
2997
1.70k
    case ARM_VST1q16wb_register:
2998
2.12k
    case ARM_VST1q32wb_fixed:
2999
2.29k
    case ARM_VST1q32wb_register:
3000
2.40k
    case ARM_VST1q64wb_fixed:
3001
2.60k
    case ARM_VST1q64wb_register:
3002
2.77k
    case ARM_VST1q8wb_fixed:
3003
3.09k
    case ARM_VST1q8wb_register:
3004
3.67k
    case ARM_VST2d16:
3005
3.73k
    case ARM_VST2d32:
3006
3.91k
    case ARM_VST2d8:
3007
4.05k
    case ARM_VST2d16wb_fixed:
3008
4.21k
    case ARM_VST2d16wb_register:
3009
4.48k
    case ARM_VST2d32wb_fixed:
3010
4.68k
    case ARM_VST2d32wb_register:
3011
4.90k
    case ARM_VST2d8wb_fixed:
3012
5.11k
    case ARM_VST2d8wb_register:
3013
5.11k
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
3014
4
        return MCDisassembler_Fail;
3015
5.10k
      break;
3016
3017
5.10k
    case ARM_VST2b16:
3018
485
    case ARM_VST2b32:
3019
920
    case ARM_VST2b8:
3020
1.15k
    case ARM_VST2b16wb_fixed:
3021
1.62k
    case ARM_VST2b16wb_register:
3022
1.71k
    case ARM_VST2b32wb_fixed:
3023
1.83k
    case ARM_VST2b32wb_register:
3024
1.97k
    case ARM_VST2b8wb_fixed:
3025
2.55k
    case ARM_VST2b8wb_register:
3026
2.55k
      if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
3027
10
        return MCDisassembler_Fail;
3028
2.54k
      break;
3029
3030
16.7k
    default:
3031
16.7k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3032
0
        return MCDisassembler_Fail;
3033
24.4k
  }
3034
3035
  // Second input register
3036
24.4k
  switch (MCInst_getOpcode(Inst)) {
3037
260
    case ARM_VST3d8:
3038
293
    case ARM_VST3d16:
3039
743
    case ARM_VST3d32:
3040
1.06k
    case ARM_VST3d8_UPD:
3041
1.25k
    case ARM_VST3d16_UPD:
3042
1.50k
    case ARM_VST3d32_UPD:
3043
1.63k
    case ARM_VST4d8:
3044
2.05k
    case ARM_VST4d16:
3045
2.22k
    case ARM_VST4d32:
3046
3.14k
    case ARM_VST4d8_UPD:
3047
3.63k
    case ARM_VST4d16_UPD:
3048
4.01k
    case ARM_VST4d32_UPD:
3049
4.01k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32, Address, Decoder)))
3050
0
        return MCDisassembler_Fail;
3051
4.01k
      break;
3052
3053
4.01k
    case ARM_VST3q8:
3054
235
    case ARM_VST3q16:
3055
633
    case ARM_VST3q32:
3056
1.23k
    case ARM_VST3q8_UPD:
3057
2.63k
    case ARM_VST3q16_UPD:
3058
2.98k
    case ARM_VST3q32_UPD:
3059
3.17k
    case ARM_VST4q8:
3060
3.31k
    case ARM_VST4q16:
3061
3.62k
    case ARM_VST4q32:
3062
3.91k
    case ARM_VST4q8_UPD:
3063
4.15k
    case ARM_VST4q16_UPD:
3064
4.48k
    case ARM_VST4q32_UPD:
3065
4.48k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32, Address, Decoder)))
3066
0
        return MCDisassembler_Fail;
3067
4.48k
      break;
3068
15.9k
    default:
3069
15.9k
      break;
3070
24.4k
  }
3071
3072
  // Third input register
3073
24.4k
  switch (MCInst_getOpcode(Inst)) {
3074
260
    case ARM_VST3d8:
3075
293
    case ARM_VST3d16:
3076
743
    case ARM_VST3d32:
3077
1.06k
    case ARM_VST3d8_UPD:
3078
1.25k
    case ARM_VST3d16_UPD:
3079
1.50k
    case ARM_VST3d32_UPD:
3080
1.63k
    case ARM_VST4d8:
3081
2.05k
    case ARM_VST4d16:
3082
2.22k
    case ARM_VST4d32:
3083
3.14k
    case ARM_VST4d8_UPD:
3084
3.63k
    case ARM_VST4d16_UPD:
3085
4.01k
    case ARM_VST4d32_UPD:
3086
4.01k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32, Address, Decoder)))
3087
0
        return MCDisassembler_Fail;
3088
4.01k
      break;
3089
3090
4.01k
    case ARM_VST3q8:
3091
235
    case ARM_VST3q16:
3092
633
    case ARM_VST3q32:
3093
1.23k
    case ARM_VST3q8_UPD:
3094
2.63k
    case ARM_VST3q16_UPD:
3095
2.98k
    case ARM_VST3q32_UPD:
3096
3.17k
    case ARM_VST4q8:
3097
3.31k
    case ARM_VST4q16:
3098
3.62k
    case ARM_VST4q32:
3099
3.91k
    case ARM_VST4q8_UPD:
3100
4.15k
    case ARM_VST4q16_UPD:
3101
4.48k
    case ARM_VST4q32_UPD:
3102
4.48k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32, Address, Decoder)))
3103
0
        return MCDisassembler_Fail;
3104
4.48k
      break;
3105
15.9k
    default:
3106
15.9k
      break;
3107
24.4k
  }
3108
3109
  // Fourth input register
3110
24.4k
  switch (MCInst_getOpcode(Inst)) {
3111
137
    case ARM_VST4d8:
3112
558
    case ARM_VST4d16:
3113
726
    case ARM_VST4d32:
3114
1.64k
    case ARM_VST4d8_UPD:
3115
2.13k
    case ARM_VST4d16_UPD:
3116
2.51k
    case ARM_VST4d32_UPD:
3117
2.51k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32, Address, Decoder)))
3118
0
        return MCDisassembler_Fail;
3119
2.51k
      break;
3120
3121
2.51k
    case ARM_VST4q8:
3122
338
    case ARM_VST4q16:
3123
640
    case ARM_VST4q32:
3124
930
    case ARM_VST4q8_UPD:
3125
1.17k
    case ARM_VST4q16_UPD:
3126
1.50k
    case ARM_VST4q32_UPD:
3127
1.50k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32, Address, Decoder)))
3128
0
        return MCDisassembler_Fail;
3129
1.50k
      break;
3130
20.3k
    default:
3131
20.3k
      break;
3132
24.4k
  }
3133
3134
24.4k
  return S;
3135
24.4k
}
3136
3137
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Insn,
3138
    uint64_t Address, const void *Decoder)
3139
1.63k
{
3140
1.63k
  DecodeStatus S = MCDisassembler_Success;
3141
1.63k
  unsigned Rn, Rm, align, size;
3142
1.63k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3143
1.63k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3144
1.63k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3145
1.63k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3146
1.63k
  align = fieldFromInstruction_4(Insn, 4, 1);
3147
1.63k
  size = fieldFromInstruction_4(Insn, 6, 2);
3148
3149
1.63k
  if (size == 0 && align == 1)
3150
3
    return MCDisassembler_Fail;
3151
3152
1.63k
  align *= (1 << size);
3153
3154
1.63k
  switch (MCInst_getOpcode(Inst)) {
3155
868
    case ARM_VLD1DUPq16: case ARM_VLD1DUPq32: case ARM_VLD1DUPq8:
3156
1.32k
    case ARM_VLD1DUPq16wb_fixed: case ARM_VLD1DUPq16wb_register:
3157
1.32k
    case ARM_VLD1DUPq32wb_fixed: case ARM_VLD1DUPq32wb_register:
3158
1.33k
    case ARM_VLD1DUPq8wb_fixed: case ARM_VLD1DUPq8wb_register:
3159
1.33k
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
3160
2
        return MCDisassembler_Fail;
3161
1.33k
      break;
3162
3163
1.33k
    default:
3164
303
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3165
0
        return MCDisassembler_Fail;
3166
303
      break;
3167
1.63k
  }
3168
3169
1.63k
  if (Rm != 0xF) {
3170
686
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3171
0
      return MCDisassembler_Fail;
3172
686
  }
3173
3174
1.63k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3175
0
    return MCDisassembler_Fail;
3176
3177
1.63k
  MCOperand_CreateImm0(Inst, align);
3178
3179
  // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3180
  // variant encodes Rm == 0xf. Anything else is a register offset post-
3181
  // increment and we need to add the register operand to the instruction.
3182
1.63k
  if (Rm != 0xD && Rm != 0xF &&
3183
519
      !Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3184
0
    return MCDisassembler_Fail;
3185
3186
1.63k
  return S;
3187
1.63k
}
3188
3189
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Insn,
3190
    uint64_t Address, const void *Decoder)
3191
3.68k
{
3192
3.68k
  DecodeStatus S = MCDisassembler_Success;
3193
3.68k
  unsigned Rn, Rm, align, size;
3194
3.68k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3195
3.68k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3196
3.68k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3197
3.68k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3198
3.68k
  align = fieldFromInstruction_4(Insn, 4, 1);
3199
3.68k
  size = 1 << fieldFromInstruction_4(Insn, 6, 2);
3200
3.68k
  align *= 2 * size;
3201
3202
3.68k
  switch (MCInst_getOpcode(Inst)) {
3203
659
    case ARM_VLD2DUPd16: case ARM_VLD2DUPd32: case ARM_VLD2DUPd8:
3204
1.12k
    case ARM_VLD2DUPd16wb_fixed: case ARM_VLD2DUPd16wb_register:
3205
1.34k
    case ARM_VLD2DUPd32wb_fixed: case ARM_VLD2DUPd32wb_register:
3206
1.93k
    case ARM_VLD2DUPd8wb_fixed: case ARM_VLD2DUPd8wb_register:
3207
1.93k
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
3208
2
        return MCDisassembler_Fail;
3209
1.92k
      break;
3210
3211
1.92k
    case ARM_VLD2DUPd16x2: case ARM_VLD2DUPd32x2: case ARM_VLD2DUPd8x2:
3212
1.38k
    case ARM_VLD2DUPd16x2wb_fixed: case ARM_VLD2DUPd16x2wb_register:
3213
1.54k
    case ARM_VLD2DUPd32x2wb_fixed: case ARM_VLD2DUPd32x2wb_register:
3214
1.74k
    case ARM_VLD2DUPd8x2wb_fixed: case ARM_VLD2DUPd8x2wb_register:
3215
1.74k
      if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
3216
2
        return MCDisassembler_Fail;
3217
1.74k
      break;
3218
3219
1.74k
    default:
3220
0
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3221
0
        return MCDisassembler_Fail;
3222
0
      break;
3223
3.68k
  }
3224
3225
3.67k
  if (Rm != 0xF)
3226
2.05k
    MCOperand_CreateImm0(Inst, 0);
3227
3228
3.67k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3229
0
    return MCDisassembler_Fail;
3230
3231
3.67k
  MCOperand_CreateImm0(Inst, align);
3232
3233
3.67k
  if (Rm != 0xD && Rm != 0xF) {
3234
1.21k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3235
0
      return MCDisassembler_Fail;
3236
1.21k
  }
3237
3238
3.67k
  return S;
3239
3.67k
}
3240
3241
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Insn,
3242
    uint64_t Address, const void *Decoder)
3243
946
{
3244
946
  DecodeStatus S = MCDisassembler_Success;
3245
946
  unsigned Rn, Rm, inc;
3246
946
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3247
946
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3248
946
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3249
946
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3250
946
  inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3251
3252
946
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3253
0
    return MCDisassembler_Fail;
3254
3255
946
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address, Decoder)))
3256
0
    return MCDisassembler_Fail;
3257
3258
946
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2*inc) % 32, Address, Decoder)))
3259
0
    return MCDisassembler_Fail;
3260
3261
946
  if (Rm != 0xF) {
3262
761
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3263
0
      return MCDisassembler_Fail;
3264
761
  }
3265
3266
946
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3267
0
    return MCDisassembler_Fail;
3268
3269
946
  MCOperand_CreateImm0(Inst, 0);
3270
3271
946
  if (Rm == 0xD)
3272
283
    MCOperand_CreateReg0(Inst, 0);
3273
663
  else if (Rm != 0xF) {
3274
478
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3275
0
      return MCDisassembler_Fail;
3276
478
  }
3277
3278
946
  return S;
3279
946
}
3280
3281
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Insn,
3282
    uint64_t Address, const void *Decoder)
3283
987
{
3284
987
  DecodeStatus S = MCDisassembler_Success;
3285
987
  unsigned Rn, Rm, size, inc, align;
3286
987
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3287
987
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3288
987
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3289
987
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3290
987
  size = fieldFromInstruction_4(Insn, 6, 2);
3291
987
  inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3292
987
  align = fieldFromInstruction_4(Insn, 4, 1);
3293
3294
987
  if (size == 0x3) {
3295
228
    if (align == 0)
3296
3
      return MCDisassembler_Fail;
3297
225
    align = 16;
3298
759
  } else {
3299
759
    if (size == 2) {
3300
278
      align *= 8;
3301
481
    } else {
3302
481
      size = 1 << size;
3303
481
      align *= 4 * size;
3304
481
    }
3305
759
  }
3306
3307
984
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3308
0
    return MCDisassembler_Fail;
3309
3310
984
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address, Decoder)))
3311
0
    return MCDisassembler_Fail;
3312
3313
984
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2*inc) % 32, Address, Decoder)))
3314
0
    return MCDisassembler_Fail;
3315
3316
984
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3*inc) % 32, Address, Decoder)))
3317
0
    return MCDisassembler_Fail;
3318
3319
984
  if (Rm != 0xF) {
3320
842
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3321
0
      return MCDisassembler_Fail;
3322
842
  }
3323
3324
984
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3325
0
    return MCDisassembler_Fail;
3326
3327
984
  MCOperand_CreateImm0(Inst, align);
3328
3329
984
  if (Rm == 0xD)
3330
485
    MCOperand_CreateReg0(Inst, 0);
3331
499
  else if (Rm != 0xF) {
3332
357
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3333
0
      return MCDisassembler_Fail;
3334
357
  }
3335
3336
984
  return S;
3337
984
}
3338
3339
static DecodeStatus DecodeNEONModImmInstruction(MCInst *Inst, unsigned Insn,
3340
    uint64_t Address, const void *Decoder)
3341
3.37k
{
3342
3.37k
  DecodeStatus S = MCDisassembler_Success;
3343
3.37k
  unsigned imm, Q;
3344
3.37k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3345
3.37k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3346
3.37k
  imm = fieldFromInstruction_4(Insn, 0, 4);
3347
3.37k
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3348
3.37k
  imm |= fieldFromInstruction_4(Insn, 24, 1) << 7;
3349
3.37k
  imm |= fieldFromInstruction_4(Insn, 8, 4) << 8;
3350
3.37k
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3351
3.37k
  Q = fieldFromInstruction_4(Insn, 6, 1);
3352
3353
3.37k
  if (Q) {
3354
1.07k
    if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3355
6
      return MCDisassembler_Fail;
3356
2.30k
  } else {
3357
2.30k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3358
0
      return MCDisassembler_Fail;
3359
2.30k
  }
3360
3361
3.36k
  MCOperand_CreateImm0(Inst, imm);
3362
3363
3.36k
  switch (MCInst_getOpcode(Inst)) {
3364
108
    case ARM_VORRiv4i16:
3365
254
    case ARM_VORRiv2i32:
3366
329
    case ARM_VBICiv4i16:
3367
442
    case ARM_VBICiv2i32:
3368
442
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3369
0
        return MCDisassembler_Fail;
3370
442
      break;
3371
442
    case ARM_VORRiv8i16:
3372
66
    case ARM_VORRiv4i32:
3373
193
    case ARM_VBICiv8i16:
3374
282
    case ARM_VBICiv4i32:
3375
282
      if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3376
0
        return MCDisassembler_Fail;
3377
282
      break;
3378
2.64k
    default:
3379
2.64k
      break;
3380
3.36k
  }
3381
3382
3.36k
  return S;
3383
3.36k
}
3384
3385
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Insn,
3386
    uint64_t Address, const void *Decoder)
3387
110
{
3388
110
  DecodeStatus S = MCDisassembler_Success;
3389
110
  unsigned Rm, size;
3390
110
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3391
110
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3392
110
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3393
110
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3394
110
  size = fieldFromInstruction_4(Insn, 18, 2);
3395
3396
110
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3397
2
    return MCDisassembler_Fail;
3398
3399
108
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3400
0
    return MCDisassembler_Fail;
3401
3402
108
  MCOperand_CreateImm0(Inst, 8 << size);
3403
3404
108
  return S;
3405
108
}
3406
3407
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
3408
    uint64_t Address, const void *Decoder)
3409
2.39k
{
3410
2.39k
  MCOperand_CreateImm0(Inst, 8 - Val);
3411
3412
2.39k
  return MCDisassembler_Success;
3413
2.39k
}
3414
3415
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
3416
    uint64_t Address, const void *Decoder)
3417
2.04k
{
3418
2.04k
  MCOperand_CreateImm0(Inst, 16 - Val);
3419
3420
2.04k
  return MCDisassembler_Success;
3421
2.04k
}
3422
3423
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
3424
    uint64_t Address, const void *Decoder)
3425
2.46k
{
3426
2.46k
  MCOperand_CreateImm0(Inst, 32 - Val);
3427
3428
2.46k
  return MCDisassembler_Success;
3429
2.46k
}
3430
3431
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
3432
    uint64_t Address, const void *Decoder)
3433
2.73k
{
3434
2.73k
  MCOperand_CreateImm0(Inst, 64 - Val);
3435
3436
2.73k
  return MCDisassembler_Success;
3437
2.73k
}
3438
3439
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
3440
    uint64_t Address, const void *Decoder)
3441
2.40k
{
3442
2.40k
  DecodeStatus S = MCDisassembler_Success;
3443
2.40k
  unsigned Rn, Rm, op;
3444
2.40k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3445
2.40k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3446
2.40k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3447
2.40k
  Rn |= fieldFromInstruction_4(Insn, 7, 1) << 4;
3448
2.40k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3449
2.40k
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3450
2.40k
  op = fieldFromInstruction_4(Insn, 6, 1);
3451
3452
2.40k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3453
0
    return MCDisassembler_Fail;
3454
3455
2.40k
  if (op) {
3456
1.17k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3457
0
      return MCDisassembler_Fail; // Writeback
3458
1.17k
  }
3459
3460
2.40k
  switch (MCInst_getOpcode(Inst)) {
3461
510
    case ARM_VTBL2:
3462
1.02k
    case ARM_VTBX2:
3463
1.02k
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rn, Address, Decoder)))
3464
4
        return MCDisassembler_Fail;
3465
1.02k
      break;
3466
1.37k
    default:
3467
1.37k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
3468
0
        return MCDisassembler_Fail;
3469
2.40k
  }
3470
3471
2.39k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3472
0
    return MCDisassembler_Fail;
3473
3474
2.39k
  return S;
3475
2.39k
}
3476
3477
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
3478
    uint64_t Address, const void *Decoder)
3479
44.9k
{
3480
44.9k
  DecodeStatus S = MCDisassembler_Success;
3481
44.9k
  unsigned dst = fieldFromInstruction_2(Insn, 8, 3);
3482
44.9k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 8);
3483
3484
44.9k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
3485
0
    return MCDisassembler_Fail;
3486
3487
44.9k
  switch(MCInst_getOpcode(Inst)) {
3488
0
    default:
3489
0
      return MCDisassembler_Fail;
3490
21.8k
    case ARM_tADR:
3491
21.8k
      break; // tADR does not explicitly represent the PC as an operand.
3492
23.1k
    case ARM_tADDrSPi:
3493
23.1k
      MCOperand_CreateReg0(Inst, ARM_SP);
3494
23.1k
      break;
3495
44.9k
  }
3496
3497
44.9k
  MCOperand_CreateImm0(Inst, imm);
3498
3499
44.9k
  return S;
3500
44.9k
}
3501
3502
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
3503
    uint64_t Address, const void *Decoder)
3504
8.71k
{
3505
8.71k
  MCOperand_CreateImm0(Inst, SignExtend32(Val << 1, 12));
3506
3507
8.71k
  return MCDisassembler_Success;
3508
8.71k
}
3509
3510
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
3511
    uint64_t Address, const void *Decoder)
3512
1.33k
{
3513
1.33k
  MCOperand_CreateImm0(Inst, SignExtend32(Val, 21));
3514
3515
1.33k
  return MCDisassembler_Success;
3516
1.33k
}
3517
3518
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
3519
    uint64_t Address, const void *Decoder)
3520
4.90k
{
3521
4.90k
  MCOperand_CreateImm0(Inst, Val << 1);
3522
3523
4.90k
  return MCDisassembler_Success;
3524
4.90k
}
3525
3526
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
3527
    uint64_t Address, const void *Decoder)
3528
36.5k
{
3529
36.5k
  DecodeStatus S = MCDisassembler_Success;
3530
36.5k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
3531
36.5k
  unsigned Rm = fieldFromInstruction_4(Val, 3, 3);
3532
3533
36.5k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
3534
0
    return MCDisassembler_Fail;
3535
3536
36.5k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
3537
0
    return MCDisassembler_Fail;
3538
3539
36.5k
  return S;
3540
36.5k
}
3541
3542
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
3543
    uint64_t Address, const void *Decoder)
3544
182k
{
3545
182k
  DecodeStatus S = MCDisassembler_Success;
3546
182k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
3547
182k
  unsigned imm = fieldFromInstruction_4(Val, 3, 5);
3548
3549
182k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
3550
0
    return MCDisassembler_Fail;
3551
3552
182k
  MCOperand_CreateImm0(Inst, imm);
3553
3554
182k
  return S;
3555
182k
}
3556
3557
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
3558
    uint64_t Address, const void *Decoder)
3559
24.4k
{
3560
24.4k
  unsigned imm = Val << 2;
3561
3562
24.4k
  MCOperand_CreateImm0(Inst, imm);
3563
  //tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
3564
3565
24.4k
  return MCDisassembler_Success;
3566
24.4k
}
3567
3568
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
3569
    uint64_t Address, const void *Decoder)
3570
38.5k
{
3571
38.5k
  MCOperand_CreateReg0(Inst, ARM_SP);
3572
38.5k
  MCOperand_CreateImm0(Inst, Val);
3573
3574
38.5k
  return MCDisassembler_Success;
3575
38.5k
}
3576
3577
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
3578
    uint64_t Address, const void *Decoder)
3579
1.62k
{
3580
1.62k
  DecodeStatus S = MCDisassembler_Success;
3581
1.62k
  unsigned Rn = fieldFromInstruction_4(Val, 6, 4);
3582
1.62k
  unsigned Rm = fieldFromInstruction_4(Val, 2, 4);
3583
1.62k
  unsigned imm = fieldFromInstruction_4(Val, 0, 2);
3584
3585
  // Thumb stores cannot use PC as dest register.
3586
1.62k
  switch (MCInst_getOpcode(Inst)) {
3587
306
    case ARM_t2STRHs:
3588
594
    case ARM_t2STRBs:
3589
1.01k
    case ARM_t2STRs:
3590
1.01k
      if (Rn == 15)
3591
2
        return MCDisassembler_Fail;
3592
1.62k
    default:
3593
1.62k
      break;
3594
1.62k
  }
3595
3596
1.62k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3597
0
    return MCDisassembler_Fail;
3598
3599
1.62k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
3600
0
    return MCDisassembler_Fail;
3601
3602
1.62k
  MCOperand_CreateImm0(Inst, imm);
3603
3604
1.62k
  return S;
3605
1.62k
}
3606
3607
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Insn,
3608
    uint64_t Address, const void *Decoder)
3609
1.58k
{
3610
1.58k
  DecodeStatus S = MCDisassembler_Success;
3611
1.58k
  unsigned addrmode;
3612
1.58k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3613
1.58k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3614
1.58k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
3615
1.58k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
3616
3617
1.58k
  if (Rn == 15) {
3618
973
    switch (MCInst_getOpcode(Inst)) {
3619
472
      case ARM_t2LDRBs:
3620
472
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3621
472
        break;
3622
37
      case ARM_t2LDRHs:
3623
37
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3624
37
        break;
3625
146
      case ARM_t2LDRSHs:
3626
146
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3627
146
        break;
3628
233
      case ARM_t2LDRSBs:
3629
233
        MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3630
233
        break;
3631
22
      case ARM_t2LDRs:
3632
22
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
3633
22
        break;
3634
44
      case ARM_t2PLDs:
3635
44
        MCInst_setOpcode(Inst, ARM_t2PLDpci);
3636
44
        break;
3637
18
      case ARM_t2PLIs:
3638
18
        MCInst_setOpcode(Inst, ARM_t2PLIpci);
3639
18
        break;
3640
1
      default:
3641
1
        return MCDisassembler_Fail;
3642
973
    }
3643
3644
972
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3645
973
  }
3646
3647
614
  if (Rt == 15) {
3648
187
    switch (MCInst_getOpcode(Inst)) {
3649
1
      case ARM_t2LDRSHs:
3650
1
        return MCDisassembler_Fail;
3651
0
      case ARM_t2LDRHs:
3652
0
        MCInst_setOpcode(Inst, ARM_t2PLDWs);
3653
0
        break;
3654
0
      case ARM_t2LDRSBs:
3655
0
        MCInst_setOpcode(Inst, ARM_t2PLIs);
3656
186
      default:
3657
186
        break;
3658
187
    }
3659
187
  }
3660
3661
613
  switch (MCInst_getOpcode(Inst)) {
3662
104
    case ARM_t2PLDs:
3663
104
      break;
3664
58
    case ARM_t2PLIs:
3665
58
      if (!hasV7Ops)
3666
0
        return MCDisassembler_Fail;
3667
58
      break;
3668
58
    case ARM_t2PLDWs:
3669
23
      if (!hasV7Ops || !hasMP)
3670
0
        return MCDisassembler_Fail;
3671
23
      break;
3672
428
    default:
3673
428
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3674
0
        return MCDisassembler_Fail;
3675
613
  }
3676
3677
613
  addrmode = fieldFromInstruction_4(Insn, 4, 2);
3678
613
  addrmode |= fieldFromInstruction_4(Insn, 0, 4) << 2;
3679
613
  addrmode |= fieldFromInstruction_4(Insn, 16, 4) << 6;
3680
3681
613
  if (!Check(&S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
3682
0
    return MCDisassembler_Fail;
3683
3684
613
  return S;
3685
613
}
3686
3687
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
3688
    uint64_t Address, const void* Decoder)
3689
3.06k
{
3690
3.06k
  DecodeStatus S = MCDisassembler_Success;
3691
3.06k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3692
3.06k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3693
3.06k
  unsigned U = fieldFromInstruction_4(Insn, 9, 1);
3694
3.06k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
3695
3.06k
  unsigned add = fieldFromInstruction_4(Insn, 9, 1);
3696
3.06k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
3697
3.06k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
3698
3699
3.06k
  imm |= (U << 8);
3700
3.06k
  imm |= (Rn << 9);
3701
3702
3.06k
  if (Rn == 15) {
3703
1.65k
    switch (MCInst_getOpcode(Inst)) {
3704
150
      case ARM_t2LDRi8:
3705
150
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
3706
150
        break;
3707
263
      case ARM_t2LDRBi8:
3708
263
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3709
263
        break;
3710
127
      case ARM_t2LDRSBi8:
3711
127
        MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3712
127
        break;
3713
176
      case ARM_t2LDRHi8:
3714
176
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3715
176
        break;
3716
107
      case ARM_t2LDRSHi8:
3717
107
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3718
107
        break;
3719
531
      case ARM_t2PLDi8:
3720
531
        MCInst_setOpcode(Inst, ARM_t2PLDpci);
3721
531
        break;
3722
296
      case ARM_t2PLIi8:
3723
296
        MCInst_setOpcode(Inst, ARM_t2PLIpci);
3724
296
        break;
3725
2
      default:
3726
2
        return MCDisassembler_Fail;
3727
1.65k
    }
3728
3729
1.65k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3730
1.65k
  }
3731
3732
1.41k
  if (Rt == 15) {
3733
890
    switch (MCInst_getOpcode(Inst)) {
3734
2
      case ARM_t2LDRSHi8:
3735
2
        return MCDisassembler_Fail;
3736
0
      case ARM_t2LDRHi8:
3737
0
        if (!add)
3738
0
          MCInst_setOpcode(Inst, ARM_t2PLDWi8);
3739
0
        break;
3740
0
      case ARM_t2LDRSBi8:
3741
0
        MCInst_setOpcode(Inst, ARM_t2PLIi8);
3742
0
        break;
3743
888
      default:
3744
888
        break;
3745
890
    }
3746
890
  }
3747
3748
1.41k
  switch (MCInst_getOpcode(Inst)) {
3749
30
    case ARM_t2PLDi8:
3750
30
      break;
3751
229
    case ARM_t2PLIi8:
3752
229
      if (!hasV7Ops)
3753
0
        return MCDisassembler_Fail;
3754
229
      break;
3755
391
    case ARM_t2PLDWi8:
3756
391
      if (!hasV7Ops || !hasMP)
3757
0
        return MCDisassembler_Fail;
3758
391
      break;
3759
765
    default:
3760
765
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3761
0
        return MCDisassembler_Fail;
3762
1.41k
  }
3763
3764
1.41k
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
3765
0
    return MCDisassembler_Fail;
3766
3767
1.41k
  return S;
3768
1.41k
}
3769
3770
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
3771
    uint64_t Address, const void* Decoder)
3772
3.76k
{
3773
3.76k
  DecodeStatus S = MCDisassembler_Success;
3774
3.76k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3775
3.76k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3776
3.76k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
3777
3.76k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
3778
3.76k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
3779
3780
3.76k
  imm |= (Rn << 13);
3781
3782
3.76k
  if (Rn == 15) {
3783
1.52k
    switch (MCInst_getOpcode(Inst)) {
3784
149
      case ARM_t2LDRi12:
3785
149
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
3786
149
        break;
3787
322
      case ARM_t2LDRHi12:
3788
322
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3789
322
        break;
3790
182
      case ARM_t2LDRSHi12:
3791
182
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3792
182
        break;
3793
143
      case ARM_t2LDRBi12:
3794
143
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3795
143
        break;
3796
253
      case ARM_t2LDRSBi12:
3797
253
        MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3798
253
        break;
3799
53
      case ARM_t2PLDi12:
3800
53
        MCInst_setOpcode(Inst, ARM_t2PLDpci);
3801
53
        break;
3802
423
      case ARM_t2PLIi12:
3803
423
        MCInst_setOpcode(Inst, ARM_t2PLIpci);
3804
423
        break;
3805
3
      default:
3806
3
        return MCDisassembler_Fail;
3807
1.52k
    }
3808
1.52k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3809
1.52k
  }
3810
3811
2.23k
  if (Rt == 15) {
3812
689
    switch (MCInst_getOpcode(Inst)) {
3813
3
      case ARM_t2LDRSHi12:
3814
3
        return MCDisassembler_Fail;
3815
0
      case ARM_t2LDRHi12:
3816
0
        MCInst_setOpcode(Inst, ARM_t2PLDWi12);
3817
0
        break;
3818
0
      case ARM_t2LDRSBi12:
3819
0
        MCInst_setOpcode(Inst, ARM_t2PLIi12);
3820
0
        break;
3821
686
      default:
3822
686
        break;
3823
689
    }
3824
689
  }
3825
3826
2.23k
  switch (MCInst_getOpcode(Inst)) {
3827
117
    case ARM_t2PLDi12:
3828
117
      break;
3829
210
    case ARM_t2PLIi12:
3830
210
      if (!hasV7Ops)
3831
0
        return MCDisassembler_Fail;
3832
210
      break;
3833
315
    case ARM_t2PLDWi12:
3834
315
      if (!hasV7Ops || !hasMP)
3835
0
        return MCDisassembler_Fail;
3836
315
      break;
3837
1.58k
    default:
3838
1.58k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3839
0
        return MCDisassembler_Fail;
3840
2.23k
  }
3841
3842
2.23k
  if (!Check(&S, DecodeT2AddrModeImm12(Inst, imm, Address, Decoder)))
3843
0
    return MCDisassembler_Fail;
3844
3845
2.23k
  return S;
3846
2.23k
}
3847
3848
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn,
3849
    uint64_t Address, const void* Decoder)
3850
2.83k
{
3851
2.83k
  DecodeStatus S = MCDisassembler_Success;
3852
3853
2.83k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3854
2.83k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3855
2.83k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
3856
2.83k
  imm |= (Rn << 9);
3857
3858
2.83k
  if (Rn == 15) {
3859
1.16k
    switch (MCInst_getOpcode(Inst)) {
3860
107
      case ARM_t2LDRT:
3861
107
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
3862
107
        break;
3863
235
      case ARM_t2LDRBT:
3864
235
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3865
235
        break;
3866
195
      case ARM_t2LDRHT:
3867
195
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3868
195
        break;
3869
290
      case ARM_t2LDRSBT:
3870
290
        MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3871
290
        break;
3872
340
      case ARM_t2LDRSHT:
3873
340
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3874
340
        break;
3875
0
      default:
3876
0
        return MCDisassembler_Fail;
3877
1.16k
    }
3878
3879
1.16k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3880
1.16k
  }
3881
3882
1.66k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
3883
0
    return MCDisassembler_Fail;
3884
3885
1.66k
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
3886
0
    return MCDisassembler_Fail;
3887
3888
1.66k
  return S;
3889
1.66k
}
3890
3891
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
3892
    uint64_t Address, const void* Decoder)
3893
11.0k
{
3894
11.0k
  DecodeStatus S = MCDisassembler_Success;
3895
11.0k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3896
11.0k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
3897
11.0k
  int imm = fieldFromInstruction_4(Insn, 0, 12);
3898
11.0k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
3899
3900
11.0k
  if (Rt == 15) {
3901
3.56k
    switch (MCInst_getOpcode(Inst)) {
3902
150
      case ARM_t2LDRBpci:
3903
519
      case ARM_t2LDRHpci:
3904
519
        MCInst_setOpcode(Inst, ARM_t2PLDpci);
3905
519
        break;
3906
120
      case ARM_t2LDRSBpci:
3907
120
        MCInst_setOpcode(Inst, ARM_t2PLIpci);
3908
120
        break;
3909
14
      case ARM_t2LDRSHpci:
3910
14
        return MCDisassembler_Fail;
3911
2.91k
      default:
3912
2.91k
        break;
3913
3.56k
    }
3914
3.56k
  }
3915
3916
10.9k
  switch(MCInst_getOpcode(Inst)) {
3917
1.90k
    case ARM_t2PLDpci:
3918
1.90k
      break;
3919
1.57k
    case ARM_t2PLIpci:
3920
1.57k
      if (!hasV7Ops)
3921
0
        return MCDisassembler_Fail;
3922
1.57k
      break;
3923
7.51k
    default:
3924
7.51k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3925
0
        return MCDisassembler_Fail;
3926
10.9k
  }
3927
3928
10.9k
  if (!U) {
3929
    // Special case for #-0.
3930
9.47k
    if (imm == 0)
3931
1.39k
      imm = INT32_MIN;
3932
8.08k
    else
3933
8.08k
      imm = -imm;
3934
9.47k
  }
3935
3936
10.9k
  MCOperand_CreateImm0(Inst, imm);
3937
3938
10.9k
  return S;
3939
10.9k
}
3940
3941
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val,
3942
    uint64_t Address, const void *Decoder)
3943
15.3k
{
3944
15.3k
  if (Val == 0)
3945
1.24k
    MCOperand_CreateImm0(Inst, INT32_MIN);
3946
14.1k
  else {
3947
14.1k
    int imm = Val & 0xFF;
3948
3949
14.1k
    if (!(Val & 0x100)) imm *= -1;
3950
3951
14.1k
    MCOperand_CreateImm0(Inst, imm * 4);
3952
14.1k
  }
3953
3954
15.3k
  return MCDisassembler_Success;
3955
15.3k
}
3956
3957
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
3958
    uint64_t Address, const void *Decoder)
3959
11.3k
{
3960
11.3k
  DecodeStatus S = MCDisassembler_Success;
3961
11.3k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
3962
11.3k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
3963
3964
11.3k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3965
0
    return MCDisassembler_Fail;
3966
3967
11.3k
  if (!Check(&S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
3968
0
    return MCDisassembler_Fail;
3969
3970
11.3k
  return S;
3971
11.3k
}
3972
3973
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst,unsigned Val,
3974
    uint64_t Address, const void *Decoder)
3975
1.95k
{
3976
1.95k
  DecodeStatus S = MCDisassembler_Success;
3977
1.95k
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
3978
1.95k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
3979
3980
1.95k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
3981
0
    return MCDisassembler_Fail;
3982
3983
1.95k
  MCOperand_CreateImm0(Inst, imm);
3984
3985
1.95k
  return S;
3986
1.95k
}
3987
3988
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val,
3989
    uint64_t Address, const void *Decoder)
3990
7.82k
{
3991
7.82k
  int imm = Val & 0xFF;
3992
3993
7.82k
  if (Val == 0)
3994
523
    imm = INT32_MIN;
3995
7.30k
  else if (!(Val & 0x100))
3996
3.10k
    imm *= -1;
3997
3998
7.82k
  MCOperand_CreateImm0(Inst, imm);
3999
4000
7.82k
  return MCDisassembler_Success;
4001
7.82k
}
4002
4003
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
4004
    uint64_t Address, const void *Decoder)
4005
7.83k
{
4006
7.83k
  DecodeStatus S = MCDisassembler_Success;
4007
4008
7.83k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4009
7.83k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4010
4011
  // Thumb stores cannot use PC as dest register.
4012
7.83k
  switch (MCInst_getOpcode(Inst)) {
4013
625
    case ARM_t2STRT:
4014
936
    case ARM_t2STRBT:
4015
1.32k
    case ARM_t2STRHT:
4016
1.62k
    case ARM_t2STRi8:
4017
1.93k
    case ARM_t2STRHi8:
4018
2.24k
    case ARM_t2STRBi8:
4019
2.24k
      if (Rn == 15)
4020
6
        return MCDisassembler_Fail;
4021
2.23k
      break;
4022
5.59k
    default:
4023
5.59k
      break;
4024
7.83k
  }
4025
4026
  // Some instructions always use an additive offset.
4027
7.82k
  switch (MCInst_getOpcode(Inst)) {
4028
479
    case ARM_t2LDRT:
4029
720
    case ARM_t2LDRBT:
4030
903
    case ARM_t2LDRHT:
4031
996
    case ARM_t2LDRSBT:
4032
1.66k
    case ARM_t2LDRSHT:
4033
2.28k
    case ARM_t2STRT:
4034
2.60k
    case ARM_t2STRBT:
4035
2.98k
    case ARM_t2STRHT:
4036
2.98k
      imm |= 0x100;
4037
2.98k
      break;
4038
4.84k
    default:
4039
4.84k
      break;
4040
7.82k
  }
4041
4042
7.82k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4043
0
    return MCDisassembler_Fail;
4044
4045
7.82k
  if (!Check(&S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
4046
0
    return MCDisassembler_Fail;
4047
4048
7.82k
  return S;
4049
7.82k
}
4050
4051
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Insn,
4052
    uint64_t Address, const void *Decoder)
4053
5.16k
{
4054
5.16k
  DecodeStatus S = MCDisassembler_Success;
4055
5.16k
  unsigned load;
4056
5.16k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4057
5.16k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4058
5.16k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
4059
5.16k
  addr |= fieldFromInstruction_4(Insn, 9, 1) << 8;
4060
5.16k
  addr |= Rn << 9;
4061
5.16k
  load = fieldFromInstruction_4(Insn, 20, 1);
4062
4063
5.16k
  if (Rn == 15) {
4064
2.64k
    switch (MCInst_getOpcode(Inst)) {
4065
433
      case ARM_t2LDR_PRE:
4066
725
      case ARM_t2LDR_POST:
4067
725
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
4068
725
        break;
4069
305
      case ARM_t2LDRB_PRE:
4070
510
      case ARM_t2LDRB_POST:
4071
510
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
4072
510
        break;
4073
170
      case ARM_t2LDRH_PRE:
4074
366
      case ARM_t2LDRH_POST:
4075
366
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
4076
366
        break;
4077
178
      case ARM_t2LDRSB_PRE:
4078
603
      case ARM_t2LDRSB_POST:
4079
603
        if (Rt == 15)
4080
386
          MCInst_setOpcode(Inst, ARM_t2PLIpci);
4081
217
        else
4082
217
          MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
4083
603
        break;
4084
127
      case ARM_t2LDRSH_PRE:
4085
438
      case ARM_t2LDRSH_POST:
4086
438
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
4087
438
        break;
4088
6
      default:
4089
6
        return MCDisassembler_Fail;
4090
2.64k
    }
4091
4092
2.64k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4093
2.64k
  }
4094
4095
2.51k
  if (!load) {
4096
1.19k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4097
0
      return MCDisassembler_Fail;
4098
1.19k
  }
4099
4100
2.51k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4101
0
    return MCDisassembler_Fail;
4102
4103
2.51k
  if (load) {
4104
1.32k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4105
0
      return MCDisassembler_Fail;
4106
1.32k
  }
4107
4108
2.51k
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
4109
0
    return MCDisassembler_Fail;
4110
4111
2.51k
  return S;
4112
2.51k
}
4113
4114
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
4115
    uint64_t Address, const void *Decoder)
4116
1.66k
{
4117
1.66k
  DecodeStatus S = MCDisassembler_Success;
4118
1.66k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
4119
1.66k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
4120
4121
  // Thumb stores cannot use PC as dest register.
4122
1.66k
  switch (MCInst_getOpcode(Inst)) {
4123
95
    case ARM_t2STRi12:
4124
277
    case ARM_t2STRBi12:
4125
601
    case ARM_t2STRHi12:
4126
601
      if (Rn == 15)
4127
4
        return MCDisassembler_Fail;
4128
1.66k
    default:
4129
1.66k
      break;
4130
1.66k
  }
4131
4132
1.66k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4133
0
    return MCDisassembler_Fail;
4134
4135
1.66k
  MCOperand_CreateImm0(Inst, imm);
4136
4137
1.66k
  return S;
4138
1.66k
}
4139
4140
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Insn,
4141
    uint64_t Address, const void *Decoder)
4142
3.08k
{
4143
3.08k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 7);
4144
4145
3.08k
  MCOperand_CreateReg0(Inst, ARM_SP);
4146
3.08k
  MCOperand_CreateReg0(Inst, ARM_SP);
4147
3.08k
  MCOperand_CreateImm0(Inst, imm);
4148
4149
3.08k
  return MCDisassembler_Success;
4150
3.08k
}
4151
4152
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
4153
    uint64_t Address, const void *Decoder)
4154
601
{
4155
601
  DecodeStatus S = MCDisassembler_Success;
4156
4157
601
  if (MCInst_getOpcode(Inst) == ARM_tADDrSP) {
4158
396
    unsigned Rdm = fieldFromInstruction_2(Insn, 0, 3);
4159
396
    Rdm |= fieldFromInstruction_2(Insn, 7, 1) << 3;
4160
4161
396
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4162
0
      return MCDisassembler_Fail;
4163
4164
396
    MCOperand_CreateReg0(Inst, ARM_SP);
4165
4166
396
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4167
0
      return MCDisassembler_Fail;
4168
396
  } else if (MCInst_getOpcode(Inst) == ARM_tADDspr) {
4169
205
    unsigned Rm = fieldFromInstruction_2(Insn, 3, 4);
4170
4171
205
    MCOperand_CreateReg0(Inst, ARM_SP);
4172
205
    MCOperand_CreateReg0(Inst, ARM_SP);
4173
4174
205
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4175
0
      return MCDisassembler_Fail;
4176
205
  }
4177
4178
601
  return S;
4179
601
}
4180
4181
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
4182
    uint64_t Address, const void *Decoder)
4183
153
{
4184
153
  unsigned imod = fieldFromInstruction_2(Insn, 4, 1) | 0x2;
4185
153
  unsigned flags = fieldFromInstruction_2(Insn, 0, 3);
4186
4187
153
  MCOperand_CreateImm0(Inst, imod);
4188
153
  MCOperand_CreateImm0(Inst, flags);
4189
4190
153
  return MCDisassembler_Success;
4191
153
}
4192
4193
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
4194
    uint64_t Address, const void *Decoder)
4195
3.41k
{
4196
3.41k
  DecodeStatus S = MCDisassembler_Success;
4197
3.41k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4198
3.41k
  unsigned add = fieldFromInstruction_4(Insn, 4, 1);
4199
4200
3.41k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
4201
0
    return MCDisassembler_Fail;
4202
4203
3.41k
  MCOperand_CreateImm0(Inst, add);
4204
4205
3.41k
  return S;
4206
3.41k
}
4207
4208
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Val,
4209
    uint64_t Address, const void *Decoder)
4210
376
{
4211
  // Val is passed in as S:J1:J2:imm10H:imm10L:'0'
4212
  // Note only one trailing zero not two.  Also the J1 and J2 values are from
4213
  // the encoded instruction.  So here change to I1 and I2 values via:
4214
  // I1 = NOT(J1 EOR S);
4215
  // I2 = NOT(J2 EOR S);
4216
  // and build the imm32 with two trailing zeros as documented:
4217
  // imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
4218
376
  unsigned S = (Val >> 23) & 1;
4219
376
  unsigned J1 = (Val >> 22) & 1;
4220
376
  unsigned J2 = (Val >> 21) & 1;
4221
376
  unsigned I1 = !(J1 ^ S);
4222
376
  unsigned I2 = !(J2 ^ S);
4223
376
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
4224
376
  int imm32 = SignExtend32(tmp << 1, 25);
4225
4226
376
  MCOperand_CreateImm0(Inst, imm32);
4227
4228
376
  return MCDisassembler_Success;
4229
376
}
4230
4231
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Val,
4232
    uint64_t Address, const void *Decoder)
4233
9.92k
{
4234
9.92k
  if (Val == 0xA || Val == 0xB)
4235
336
    return MCDisassembler_Fail;
4236
4237
9.59k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops) && !(Val == 14 || Val == 15))
4238
20
    return MCDisassembler_Fail;
4239
4240
9.57k
  MCOperand_CreateImm0(Inst, Val);
4241
4242
9.57k
  return MCDisassembler_Success;
4243
9.59k
}
4244
4245
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Insn,
4246
    uint64_t Address, const void *Decoder)
4247
521
{
4248
521
  DecodeStatus S = MCDisassembler_Success;
4249
521
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4250
521
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4251
4252
521
  if (Rn == ARM_SP) S = MCDisassembler_SoftFail;
4253
4254
521
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4255
0
    return MCDisassembler_Fail;
4256
4257
521
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4258
0
    return MCDisassembler_Fail;
4259
4260
521
  return S;
4261
521
}
4262
4263
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Insn,
4264
    uint64_t Address, const void *Decoder)
4265
3.97k
{
4266
3.97k
  DecodeStatus S = MCDisassembler_Success;
4267
3.97k
  unsigned brtarget;
4268
3.97k
  unsigned pred = fieldFromInstruction_4(Insn, 22, 4);
4269
4270
3.97k
  if (pred == 0xE || pred == 0xF) {
4271
287
    unsigned imm;
4272
287
    unsigned opc = fieldFromInstruction_4(Insn, 4, 28);
4273
287
    switch (opc) {
4274
287
      default:
4275
287
        return MCDisassembler_Fail;
4276
0
      case 0xf3bf8f4:
4277
0
        MCInst_setOpcode(Inst, ARM_t2DSB);
4278
0
        break;
4279
0
      case 0xf3bf8f5:
4280
0
        MCInst_setOpcode(Inst, ARM_t2DMB);
4281
0
        break;
4282
0
      case 0xf3bf8f6:
4283
0
        MCInst_setOpcode(Inst, ARM_t2ISB);
4284
0
        break;
4285
287
    }
4286
4287
0
    imm = fieldFromInstruction_4(Insn, 0, 4);
4288
0
    return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
4289
287
  }
4290
4291
3.68k
  brtarget = fieldFromInstruction_4(Insn, 0, 11) << 1;
4292
3.68k
  brtarget |= fieldFromInstruction_4(Insn, 11, 1) << 19;
4293
3.68k
  brtarget |= fieldFromInstruction_4(Insn, 13, 1) << 18;
4294
3.68k
  brtarget |= fieldFromInstruction_4(Insn, 16, 6) << 12;
4295
3.68k
  brtarget |= fieldFromInstruction_4(Insn, 26, 1) << 20;
4296
4297
3.68k
  if (!Check(&S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
4298
0
    return MCDisassembler_Fail;
4299
4300
3.68k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4301
0
    return MCDisassembler_Fail;
4302
4303
3.68k
  return S;
4304
3.68k
}
4305
4306
// Decode a shifted immediate operand.  These basically consist
4307
// of an 8-bit value, and a 4-bit directive that specifies either
4308
// a splat operation or a rotation.
4309
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val,
4310
    uint64_t Address, const void *Decoder)
4311
7.78k
{
4312
7.78k
  unsigned ctrl = fieldFromInstruction_4(Val, 10, 2);
4313
4314
7.78k
  if (ctrl == 0) {
4315
3.31k
    unsigned byte = fieldFromInstruction_4(Val, 8, 2);
4316
3.31k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4317
4318
3.31k
    switch (byte) {
4319
1.92k
      case 0:
4320
1.92k
        MCOperand_CreateImm0(Inst, imm);
4321
1.92k
        break;
4322
520
      case 1:
4323
520
        MCOperand_CreateImm0(Inst, (imm << 16) | imm);
4324
520
        break;
4325
579
      case 2:
4326
579
        MCOperand_CreateImm0(Inst, (imm << 24) | (imm << 8));
4327
579
        break;
4328
283
      case 3:
4329
283
        MCOperand_CreateImm0(Inst, (imm << 24) | (imm << 16) | (imm << 8)  |  imm);
4330
283
        break;
4331
3.31k
    }
4332
4.47k
  } else {
4333
4.47k
    unsigned unrot = fieldFromInstruction_4(Val, 0, 7) | 0x80;
4334
4.47k
    unsigned rot = fieldFromInstruction_4(Val, 7, 5);
4335
4.47k
    unsigned imm = (unrot >> rot) | (unrot << ((32 - rot) & 31));
4336
4337
4.47k
    MCOperand_CreateImm0(Inst, imm);
4338
4.47k
  }
4339
4340
7.78k
  return MCDisassembler_Success;
4341
7.78k
}
4342
4343
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
4344
    uint64_t Address, const void *Decoder)
4345
11.4k
{
4346
11.4k
  MCOperand_CreateImm0(Inst, SignExtend32(Val << 1, 9));
4347
4348
11.4k
  return MCDisassembler_Success;
4349
11.4k
}
4350
4351
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
4352
    uint64_t Address, const void *Decoder)
4353
1.93k
{
4354
  // Val is passed in as S:J1:J2:imm10:imm11
4355
  // Note no trailing zero after imm11.  Also the J1 and J2 values are from
4356
  // the encoded instruction.  So here change to I1 and I2 values via:
4357
  // I1 = NOT(J1 EOR S);
4358
  // I2 = NOT(J2 EOR S);
4359
  // and build the imm32 with one trailing zero as documented:
4360
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
4361
1.93k
  unsigned S = (Val >> 23) & 1;
4362
1.93k
  unsigned J1 = (Val >> 22) & 1;
4363
1.93k
  unsigned J2 = (Val >> 21) & 1;
4364
1.93k
  unsigned I1 = !(J1 ^ S);
4365
1.93k
  unsigned I2 = !(J2 ^ S);
4366
1.93k
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
4367
1.93k
  int imm32 = SignExtend32(tmp << 1, 25);
4368
4369
1.93k
  MCOperand_CreateImm0(Inst, imm32);
4370
4371
1.93k
  return MCDisassembler_Success;
4372
1.93k
}
4373
4374
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Val,
4375
    uint64_t Address, const void *Decoder)
4376
4.82k
{
4377
4.82k
  if (Val & ~0xf)
4378
0
    return MCDisassembler_Fail;
4379
4380
4.82k
  MCOperand_CreateImm0(Inst, Val);
4381
4382
4.82k
  return MCDisassembler_Success;
4383
4.82k
}
4384
4385
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Val,
4386
    uint64_t Address, const void *Decoder)
4387
3.76k
{
4388
3.76k
  if (Val & ~0xf)
4389
0
    return MCDisassembler_Fail;
4390
4391
3.76k
  MCOperand_CreateImm0(Inst, Val);
4392
4393
3.76k
  return MCDisassembler_Success;
4394
3.76k
}
4395
4396
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Val,
4397
    uint64_t Address, const void *Decoder)
4398
4.24k
{
4399
4.24k
  DecodeStatus S = MCDisassembler_Success;
4400
4401
4.24k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMClass)) {
4402
3.16k
    unsigned ValLow = Val & 0xff;
4403
4404
    // Validate the SYSm value first.
4405
3.16k
    switch (ValLow) {
4406
224
      case  0: // apsr
4407
299
      case  1: // iapsr
4408
429
      case  2: // eapsr
4409
501
      case  3: // xpsr
4410
512
      case  5: // ipsr
4411
565
      case  6: // epsr
4412
637
      case  7: // iepsr
4413
693
      case  8: // msp
4414
783
      case  9: // psp
4415
1.03k
      case 16: // primask
4416
1.33k
      case 20: // control
4417
1.33k
        break;
4418
22
      case 17: // basepri
4419
105
      case 18: // basepri_max
4420
218
      case 19: // faultmask
4421
218
        if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops))
4422
          // Values basepri, basepri_max and faultmask are only valid for v7m.
4423
0
          return MCDisassembler_Fail;
4424
218
        break;
4425
218
      case 0x8a: // msplim_ns
4426
277
      case 0x8b: // psplim_ns
4427
333
      case 0x91: // basepri_ns
4428
408
      case 0x93: // faultmask_ns
4429
408
        if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8MMainlineOps))
4430
0
          return MCDisassembler_Fail;
4431
        // LLVM_FALLTHROUGH;
4432
479
      case 10:   // msplim
4433
566
      case 11:   // psplim
4434
620
      case 0x88: // msp_ns
4435
640
      case 0x89: // psp_ns
4436
777
      case 0x90: // primask_ns
4437
846
      case 0x94: // control_ns
4438
1.07k
      case 0x98: // sp_ns
4439
1.07k
        if (!ARM_getFeatureBits(Inst->csh->mode, ARM_Feature8MSecExt))
4440
0
          return MCDisassembler_Fail;
4441
1.07k
        break;
4442
1.07k
      default:
4443
537
        return MCDisassembler_SoftFail;
4444
3.16k
    }
4445
4446
2.62k
    if (MCInst_getOpcode(Inst) == ARM_t2MSR_M) {
4447
2.22k
      unsigned Mask = fieldFromInstruction_4(Val, 10, 2);
4448
2.22k
      if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops)) {
4449
        // The ARMv6-M MSR bits {11-10} can be only 0b10, other values are
4450
        // unpredictable.
4451
0
        if (Mask != 2)
4452
0
          S = MCDisassembler_SoftFail;
4453
2.22k
      } else {
4454
        // The ARMv7-M architecture stores an additional 2-bit mask value in
4455
        // MSR bits {11-10}. The mask is used only with apsr, iapsr, eapsr and
4456
        // xpsr, it has to be 0b10 in other cases. Bit mask{1} indicates if
4457
        // the NZCVQ bits should be moved by the instruction. Bit mask{0}
4458
        // indicates the move for the GE{3:0} bits, the mask{0} bit can be set
4459
        // only if the processor includes the DSP extension.
4460
2.22k
        if (Mask == 0 || (Mask != 2 && ValLow > 3) ||
4461
1.11k
            (!ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureDSP) && (Mask & 1)))
4462
1.10k
          S = MCDisassembler_SoftFail;
4463
2.22k
      }
4464
2.22k
    }
4465
2.62k
  } else {
4466
    // A/R class
4467
1.07k
    if (Val == 0)
4468
70
      return MCDisassembler_Fail;
4469
1.07k
  }
4470
4471
3.63k
  MCOperand_CreateImm0(Inst, Val);
4472
3.63k
  return S;
4473
4.24k
}
4474
4475
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Val,
4476
    uint64_t Address, const void *Decoder)
4477
1.17k
{
4478
1.17k
  unsigned R = fieldFromInstruction_4(Val, 5, 1);
4479
1.17k
  unsigned SysM = fieldFromInstruction_4(Val, 0, 5);
4480
4481
  // The table of encodings for these banked registers comes from B9.2.3 of the
4482
  // ARM ARM. There are patterns, but nothing regular enough to make this logic
4483
  // neater. So by fiat, these values are UNPREDICTABLE:
4484
1.17k
  if (!lookupBankedRegByEncoding((R << 5) | SysM))
4485
83
    return MCDisassembler_Fail;
4486
4487
1.08k
  MCOperand_CreateImm0(Inst, Val);
4488
4489
1.08k
  return MCDisassembler_Success;
4490
1.17k
}
4491
4492
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
4493
    uint64_t Address, const void *Decoder)
4494
1.05k
{
4495
1.05k
  DecodeStatus S = MCDisassembler_Success;
4496
1.05k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4497
1.05k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4498
1.05k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
4499
4500
1.05k
  if (Rn == 0xF)
4501
484
    S = MCDisassembler_SoftFail;
4502
4503
1.05k
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
4504
3
    return MCDisassembler_Fail;
4505
4506
1.04k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4507
0
    return MCDisassembler_Fail;
4508
4509
1.04k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4510
2
    return MCDisassembler_Fail;
4511
4512
1.04k
  return S;
4513
1.04k
}
4514
4515
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
4516
    uint64_t Address, const void *Decoder)
4517
581
{
4518
581
  DecodeStatus S = MCDisassembler_Success;
4519
581
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4520
581
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
4521
581
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4522
581
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
4523
4524
581
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
4525
0
    return MCDisassembler_Fail;
4526
4527
581
  if (Rn == 0xF || Rd == Rn || Rd == Rt || Rd == Rt + 1)
4528
429
    S = MCDisassembler_SoftFail;
4529
4530
581
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
4531
2
    return MCDisassembler_Fail;
4532
4533
579
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4534
0
    return MCDisassembler_Fail;
4535
4536
579
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4537
1
    return MCDisassembler_Fail;
4538
4539
578
  return S;
4540
579
}
4541
4542
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
4543
    uint64_t Address, const void *Decoder)
4544
3.69k
{
4545
3.69k
  DecodeStatus S = MCDisassembler_Success;
4546
3.69k
  unsigned pred;
4547
3.69k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4548
3.69k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4549
3.69k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4550
3.69k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4551
3.69k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4552
3.69k
  pred = fieldFromInstruction_4(Insn, 28, 4);
4553
4554
3.69k
  if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4555
4556
3.69k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4557
0
    return MCDisassembler_Fail;
4558
4559
3.69k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4560
0
    return MCDisassembler_Fail;
4561
4562
3.69k
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
4563
0
    return MCDisassembler_Fail;
4564
4565
3.69k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4566
15
    return MCDisassembler_Fail;
4567
4568
3.68k
  return S;
4569
3.69k
}
4570
4571
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
4572
    uint64_t Address, const void *Decoder)
4573
2.73k
{
4574
2.73k
  DecodeStatus S = MCDisassembler_Success;
4575
2.73k
  unsigned pred, Rm;
4576
2.73k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4577
2.73k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4578
2.73k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4579
2.73k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4580
2.73k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4581
2.73k
  pred = fieldFromInstruction_4(Insn, 28, 4);
4582
2.73k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
4583
4584
2.73k
  if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4585
2.73k
  if (Rm == 0xF) S = MCDisassembler_SoftFail;
4586
4587
2.73k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4588
0
    return MCDisassembler_Fail;
4589
4590
2.73k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4591
0
    return MCDisassembler_Fail;
4592
4593
2.73k
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
4594
0
    return MCDisassembler_Fail;
4595
4596
2.73k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4597
2
    return MCDisassembler_Fail;
4598
4599
2.73k
  return S;
4600
2.73k
}
4601
4602
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
4603
    uint64_t Address, const void *Decoder)
4604
2.82k
{
4605
2.82k
  DecodeStatus S = MCDisassembler_Success;
4606
2.82k
  unsigned pred;
4607
2.82k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4608
2.82k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4609
2.82k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4610
2.82k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4611
2.82k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4612
2.82k
  pred = fieldFromInstruction_4(Insn, 28, 4);
4613
4614
2.82k
  if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4615
4616
2.82k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4617
0
    return MCDisassembler_Fail;
4618
4619
2.82k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4620
0
    return MCDisassembler_Fail;
4621
4622
2.82k
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
4623
0
    return MCDisassembler_Fail;
4624
4625
2.82k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4626
9
    return MCDisassembler_Fail;
4627
4628
2.81k
  return S;
4629
2.82k
}
4630
4631
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
4632
    uint64_t Address, const void *Decoder)
4633
3.35k
{
4634
3.35k
  DecodeStatus S = MCDisassembler_Success;
4635
3.35k
  unsigned pred;
4636
3.35k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4637
3.35k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4638
3.35k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4639
3.35k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4640
3.35k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4641
3.35k
  pred = fieldFromInstruction_4(Insn, 28, 4);
4642
4643
3.35k
  if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4644
4645
3.35k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4646
0
    return MCDisassembler_Fail;
4647
4648
3.35k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4649
0
    return MCDisassembler_Fail;
4650
4651
3.35k
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
4652
0
    return MCDisassembler_Fail;
4653
4654
3.35k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4655
3
    return MCDisassembler_Fail;
4656
4657
3.35k
  return S;
4658
3.35k
}
4659
4660
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn,
4661
    uint64_t Address, const void *Decoder)
4662
1.49k
{
4663
1.49k
  DecodeStatus S = MCDisassembler_Success;
4664
1.49k
  unsigned size, align = 0, index = 0;
4665
1.49k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4666
1.49k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4667
1.49k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4668
1.49k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4669
1.49k
  size = fieldFromInstruction_4(Insn, 10, 2);
4670
4671
1.49k
  switch (size) {
4672
0
    default:
4673
0
      return MCDisassembler_Fail;
4674
614
    case 0:
4675
614
      if (fieldFromInstruction_4(Insn, 4, 1))
4676
0
        return MCDisassembler_Fail; // UNDEFINED
4677
614
      index = fieldFromInstruction_4(Insn, 5, 3);
4678
614
      break;
4679
700
    case 1:
4680
700
      if (fieldFromInstruction_4(Insn, 5, 1))
4681
2
        return MCDisassembler_Fail; // UNDEFINED
4682
698
      index = fieldFromInstruction_4(Insn, 6, 2);
4683
698
      if (fieldFromInstruction_4(Insn, 4, 1))
4684
205
        align = 2;
4685
698
      break;
4686
182
    case 2:
4687
182
      if (fieldFromInstruction_4(Insn, 6, 1))
4688
0
        return MCDisassembler_Fail; // UNDEFINED
4689
4690
182
      index = fieldFromInstruction_4(Insn, 7, 1);
4691
4692
182
      switch (fieldFromInstruction_4(Insn, 4, 2)) {
4693
88
        case 0 :
4694
88
          align = 0; break;
4695
90
        case 3:
4696
90
          align = 4; break;
4697
4
        default:
4698
4
          return MCDisassembler_Fail;
4699
182
      }
4700
178
      break;
4701
1.49k
  }
4702
4703
1.49k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4704
0
    return MCDisassembler_Fail;
4705
4706
1.49k
  if (Rm != 0xF) { // Writeback
4707
1.13k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4708
0
      return MCDisassembler_Fail;
4709
1.13k
  }
4710
4711
1.49k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4712
0
    return MCDisassembler_Fail;
4713
4714
1.49k
  MCOperand_CreateImm0(Inst, align);
4715
4716
1.49k
  if (Rm != 0xF) {
4717
1.13k
    if (Rm != 0xD) {
4718
754
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4719
0
        return MCDisassembler_Fail;
4720
754
    } else
4721
379
      MCOperand_CreateReg0(Inst, 0);
4722
1.13k
  }
4723
4724
1.49k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4725
0
    return MCDisassembler_Fail;
4726
4727
1.49k
  MCOperand_CreateImm0(Inst, index);
4728
4729
1.49k
  return S;
4730
1.49k
}
4731
4732
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn,
4733
    uint64_t Address, const void *Decoder)
4734
2.94k
{
4735
2.94k
  DecodeStatus S = MCDisassembler_Success;
4736
2.94k
  unsigned size, align = 0, index = 0;
4737
2.94k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4738
2.94k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4739
2.94k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4740
2.94k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4741
2.94k
  size = fieldFromInstruction_4(Insn, 10, 2);
4742
4743
2.94k
  switch (size) {
4744
0
    default:
4745
0
      return MCDisassembler_Fail;
4746
1.04k
    case 0:
4747
1.04k
      if (fieldFromInstruction_4(Insn, 4, 1))
4748
0
        return MCDisassembler_Fail; // UNDEFINED
4749
4750
1.04k
      index = fieldFromInstruction_4(Insn, 5, 3);
4751
1.04k
      break;
4752
1.00k
    case 1:
4753
1.00k
      if (fieldFromInstruction_4(Insn, 5, 1))
4754
0
        return MCDisassembler_Fail; // UNDEFINED
4755
4756
1.00k
      index = fieldFromInstruction_4(Insn, 6, 2);
4757
1.00k
      if (fieldFromInstruction_4(Insn, 4, 1))
4758
559
        align = 2;
4759
1.00k
      break;
4760
896
    case 2:
4761
896
      if (fieldFromInstruction_4(Insn, 6, 1))
4762
0
        return MCDisassembler_Fail; // UNDEFINED
4763
4764
896
      index = fieldFromInstruction_4(Insn, 7, 1);
4765
4766
896
      switch (fieldFromInstruction_4(Insn, 4, 2)) {
4767
425
        case 0: 
4768
425
          align = 0; break;
4769
468
        case 3:
4770
468
          align = 4; break;
4771
3
        default:
4772
3
          return MCDisassembler_Fail;
4773
896
      }
4774
893
      break;
4775
2.94k
  }
4776
4777
2.94k
  if (Rm != 0xF) { // Writeback
4778
2.75k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4779
0
      return MCDisassembler_Fail;
4780
2.75k
  }
4781
4782
2.94k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4783
0
    return MCDisassembler_Fail;
4784
4785
2.94k
  MCOperand_CreateImm0(Inst, align);
4786
4787
2.94k
  if (Rm != 0xF) {
4788
2.75k
    if (Rm != 0xD) {
4789
2.06k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4790
0
        return MCDisassembler_Fail;
4791
2.06k
    } else
4792
692
      MCOperand_CreateReg0(Inst, 0);
4793
2.75k
  }
4794
4795
2.94k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4796
0
    return MCDisassembler_Fail;
4797
4798
2.94k
  MCOperand_CreateImm0(Inst, index);
4799
4800
2.94k
  return S;
4801
2.94k
}
4802
4803
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn,
4804
    uint64_t Address, const void *Decoder)
4805
2.27k
{
4806
2.27k
  DecodeStatus S = MCDisassembler_Success;
4807
2.27k
  unsigned size, align = 0, index = 0, inc = 1;
4808
2.27k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4809
2.27k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4810
2.27k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4811
2.27k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4812
2.27k
  size = fieldFromInstruction_4(Insn, 10, 2);
4813
4814
2.27k
  switch (size) {
4815
0
    default:
4816
0
      return MCDisassembler_Fail;
4817
557
    case 0:
4818
557
      index = fieldFromInstruction_4(Insn, 5, 3);
4819
557
      if (fieldFromInstruction_4(Insn, 4, 1))
4820
244
        align = 2;
4821
557
      break;
4822
919
    case 1:
4823
919
      index = fieldFromInstruction_4(Insn, 6, 2);
4824
919
      if (fieldFromInstruction_4(Insn, 4, 1))
4825
409
        align = 4;
4826
919
      if (fieldFromInstruction_4(Insn, 5, 1))
4827
577
        inc = 2;
4828
919
      break;
4829
795
    case 2:
4830
795
      if (fieldFromInstruction_4(Insn, 5, 1))
4831
0
        return MCDisassembler_Fail; // UNDEFINED
4832
4833
795
      index = fieldFromInstruction_4(Insn, 7, 1);
4834
795
      if (fieldFromInstruction_4(Insn, 4, 1) != 0)
4835
383
        align = 8;
4836
795
      if (fieldFromInstruction_4(Insn, 6, 1))
4837
351
        inc = 2;
4838
795
      break;
4839
2.27k
  }
4840
4841
2.27k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4842
0
    return MCDisassembler_Fail;
4843
4844
2.27k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
4845
5
    return MCDisassembler_Fail;
4846
4847
2.26k
  if (Rm != 0xF) { // Writeback
4848
1.87k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4849
0
      return MCDisassembler_Fail;
4850
1.87k
  }
4851
4852
2.26k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4853
0
    return MCDisassembler_Fail;
4854
4855
2.26k
  MCOperand_CreateImm0(Inst, align);
4856
4857
2.26k
  if (Rm != 0xF) {
4858
1.87k
    if (Rm != 0xD) {
4859
1.29k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4860
0
        return MCDisassembler_Fail;
4861
1.29k
    } else
4862
577
      MCOperand_CreateReg0(Inst, 0);
4863
1.87k
  }
4864
4865
2.26k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4866
0
    return MCDisassembler_Fail;
4867
4868
2.26k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
4869
0
    return MCDisassembler_Fail;
4870
4871
2.26k
  MCOperand_CreateImm0(Inst, index);
4872
4873
2.26k
  return S;
4874
2.26k
}
4875
4876
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn,
4877
    uint64_t Address, const void *Decoder)
4878
3.93k
{
4879
3.93k
  DecodeStatus S = MCDisassembler_Success;
4880
3.93k
  unsigned size, align = 0, index = 0, inc = 1;
4881
3.93k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4882
3.93k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4883
3.93k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4884
3.93k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4885
3.93k
  size = fieldFromInstruction_4(Insn, 10, 2);
4886
4887
3.93k
  switch (size) {
4888
0
    default:
4889
0
      return MCDisassembler_Fail;
4890
1.18k
    case 0:
4891
1.18k
      index = fieldFromInstruction_4(Insn, 5, 3);
4892
1.18k
      if (fieldFromInstruction_4(Insn, 4, 1))
4893
453
        align = 2;
4894
1.18k
      break;
4895
1.70k
    case 1:
4896
1.70k
      index = fieldFromInstruction_4(Insn, 6, 2);
4897
1.70k
      if (fieldFromInstruction_4(Insn, 4, 1))
4898
783
        align = 4;
4899
1.70k
      if (fieldFromInstruction_4(Insn, 5, 1))
4900
709
        inc = 2;
4901
1.70k
      break;
4902
1.04k
    case 2:
4903
1.04k
      if (fieldFromInstruction_4(Insn, 5, 1))
4904
0
        return MCDisassembler_Fail; // UNDEFINED
4905
4906
1.04k
      index = fieldFromInstruction_4(Insn, 7, 1);
4907
1.04k
      if (fieldFromInstruction_4(Insn, 4, 1) != 0)
4908
543
        align = 8;
4909
1.04k
      if (fieldFromInstruction_4(Insn, 6, 1))
4910
559
        inc = 2;
4911
1.04k
      break;
4912
3.93k
  }
4913
4914
3.93k
  if (Rm != 0xF) { // Writeback
4915
2.93k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4916
0
      return MCDisassembler_Fail;
4917
2.93k
  }
4918
4919
3.93k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4920
0
    return MCDisassembler_Fail;
4921
4922
3.93k
  MCOperand_CreateImm0(Inst, align);
4923
4924
3.93k
  if (Rm != 0xF) {
4925
2.93k
    if (Rm != 0xD) {
4926
2.10k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4927
0
        return MCDisassembler_Fail;
4928
2.10k
    } else
4929
833
      MCOperand_CreateReg0(Inst, 0);
4930
2.93k
  }
4931
4932
3.93k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4933
0
    return MCDisassembler_Fail;
4934
4935
3.93k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
4936
5
    return MCDisassembler_Fail;
4937
4938
3.93k
  MCOperand_CreateImm0(Inst, index);
4939
4940
3.93k
  return S;
4941
3.93k
}
4942
4943
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn,
4944
    uint64_t Address, const void *Decoder)
4945
2.15k
{
4946
2.15k
  DecodeStatus S = MCDisassembler_Success;
4947
2.15k
  unsigned size, align = 0, index = 0, inc = 1;
4948
2.15k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4949
2.15k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4950
2.15k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4951
2.15k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4952
2.15k
  size = fieldFromInstruction_4(Insn, 10, 2);
4953
4954
2.15k
  switch (size) {
4955
0
    default:
4956
0
      return MCDisassembler_Fail;
4957
306
    case 0:
4958
306
      if (fieldFromInstruction_4(Insn, 4, 1))
4959
0
        return MCDisassembler_Fail; // UNDEFINED
4960
306
      index = fieldFromInstruction_4(Insn, 5, 3);
4961
306
      break;
4962
1.28k
    case 1:
4963
1.28k
      if (fieldFromInstruction_4(Insn, 4, 1))
4964
0
        return MCDisassembler_Fail; // UNDEFINED
4965
1.28k
      index = fieldFromInstruction_4(Insn, 6, 2);
4966
1.28k
      if (fieldFromInstruction_4(Insn, 5, 1))
4967
373
        inc = 2;
4968
1.28k
      break;
4969
562
    case 2:
4970
562
      if (fieldFromInstruction_4(Insn, 4, 2))
4971
0
        return MCDisassembler_Fail; // UNDEFINED
4972
562
      index = fieldFromInstruction_4(Insn, 7, 1);
4973
562
      if (fieldFromInstruction_4(Insn, 6, 1))
4974
266
        inc = 2;
4975
562
      break;
4976
2.15k
  }
4977
4978
2.15k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4979
0
    return MCDisassembler_Fail;
4980
2.15k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
4981
2
    return MCDisassembler_Fail;
4982
2.15k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
4983
1
    return MCDisassembler_Fail;
4984
4985
2.14k
  if (Rm != 0xF) { // Writeback
4986
1.14k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4987
0
      return MCDisassembler_Fail;
4988
1.14k
  }
4989
4990
2.14k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4991
0
    return MCDisassembler_Fail;
4992
4993
2.14k
  MCOperand_CreateImm0(Inst, align);
4994
4995
2.14k
  if (Rm != 0xF) {
4996
1.14k
    if (Rm != 0xD) {
4997
506
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4998
0
        return MCDisassembler_Fail;
4999
506
    } else
5000
637
      MCOperand_CreateReg0(Inst, 0);
5001
1.14k
  }
5002
5003
2.14k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5004
0
    return MCDisassembler_Fail;
5005
5006
2.14k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5007
0
    return MCDisassembler_Fail;
5008
5009
2.14k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5010
0
    return MCDisassembler_Fail;
5011
5012
2.14k
  MCOperand_CreateImm0(Inst, index);
5013
5014
2.14k
  return S;
5015
2.14k
}
5016
5017
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn,
5018
    uint64_t Address, const void *Decoder)
5019
2.26k
{
5020
2.26k
  DecodeStatus S = MCDisassembler_Success;
5021
2.26k
  unsigned size, align = 0, index = 0, inc = 1;
5022
2.26k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5023
2.26k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5024
2.26k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5025
2.26k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5026
2.26k
  size = fieldFromInstruction_4(Insn, 10, 2);
5027
5028
2.26k
  switch (size) {
5029
0
    default:
5030
0
      return MCDisassembler_Fail;
5031
578
    case 0:
5032
578
      if (fieldFromInstruction_4(Insn, 4, 1))
5033
0
        return MCDisassembler_Fail; // UNDEFINED
5034
578
      index = fieldFromInstruction_4(Insn, 5, 3);
5035
578
      break;
5036
849
    case 1:
5037
849
      if (fieldFromInstruction_4(Insn, 4, 1))
5038
0
        return MCDisassembler_Fail; // UNDEFINED
5039
849
      index = fieldFromInstruction_4(Insn, 6, 2);
5040
849
      if (fieldFromInstruction_4(Insn, 5, 1))
5041
379
        inc = 2;
5042
849
      break;
5043
840
    case 2:
5044
840
      if (fieldFromInstruction_4(Insn, 4, 2))
5045
0
        return MCDisassembler_Fail; // UNDEFINED
5046
840
      index = fieldFromInstruction_4(Insn, 7, 1);
5047
840
      if (fieldFromInstruction_4(Insn, 6, 1))
5048
499
        inc = 2;
5049
840
      break;
5050
2.26k
  }
5051
5052
2.26k
  if (Rm != 0xF) { // Writeback
5053
1.18k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5054
0
      return MCDisassembler_Fail;
5055
1.18k
  }
5056
5057
2.26k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5058
0
    return MCDisassembler_Fail;
5059
5060
2.26k
  MCOperand_CreateImm0(Inst, align);
5061
5062
2.26k
  if (Rm != 0xF) {
5063
1.18k
    if (Rm != 0xD) {
5064
418
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
5065
0
        return MCDisassembler_Fail;
5066
418
    } else
5067
763
      MCOperand_CreateReg0(Inst, 0);
5068
1.18k
  }
5069
5070
2.26k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5071
0
    return MCDisassembler_Fail;
5072
5073
2.26k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5074
2
    return MCDisassembler_Fail;
5075
5076
2.26k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5077
1
    return MCDisassembler_Fail;
5078
5079
2.26k
  MCOperand_CreateImm0(Inst, index);
5080
5081
2.26k
  return S;
5082
2.26k
}
5083
5084
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn,
5085
    uint64_t Address, const void *Decoder)
5086
3.56k
{
5087
3.56k
  DecodeStatus S = MCDisassembler_Success;
5088
3.56k
  unsigned size, align = 0, index = 0, inc = 1;
5089
3.56k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5090
3.56k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5091
3.56k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5092
3.56k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5093
3.56k
  size = fieldFromInstruction_4(Insn, 10, 2);
5094
5095
3.56k
  switch (size) {
5096
0
    default:
5097
0
      return MCDisassembler_Fail;
5098
879
    case 0:
5099
879
      if (fieldFromInstruction_4(Insn, 4, 1))
5100
181
        align = 4;
5101
879
      index = fieldFromInstruction_4(Insn, 5, 3);
5102
879
      break;
5103
1.40k
    case 1:
5104
1.40k
      if (fieldFromInstruction_4(Insn, 4, 1))
5105
549
        align = 8;
5106
1.40k
      index = fieldFromInstruction_4(Insn, 6, 2);
5107
1.40k
      if (fieldFromInstruction_4(Insn, 5, 1))
5108
231
        inc = 2;
5109
1.40k
      break;
5110
1.28k
    case 2:
5111
1.28k
      switch (fieldFromInstruction_4(Insn, 4, 2)) {
5112
563
        case 0:
5113
563
          align = 0; break;
5114
4
        case 3:
5115
4
          return MCDisassembler_Fail;
5116
716
        default:
5117
716
          align = 4 << fieldFromInstruction_4(Insn, 4, 2); break;
5118
1.28k
      }
5119
5120
1.27k
      index = fieldFromInstruction_4(Insn, 7, 1);
5121
1.27k
      if (fieldFromInstruction_4(Insn, 6, 1))
5122
204
        inc = 2;
5123
1.27k
      break;
5124
3.56k
  }
5125
5126
3.56k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5127
0
    return MCDisassembler_Fail;
5128
5129
3.56k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5130
2
    return MCDisassembler_Fail;
5131
5132
3.55k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5133
3
    return MCDisassembler_Fail;
5134
5135
3.55k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3*inc, Address, Decoder)))
5136
2
    return MCDisassembler_Fail;
5137
5138
3.55k
  if (Rm != 0xF) { // Writeback
5139
1.78k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5140
0
      return MCDisassembler_Fail;
5141
1.78k
  }
5142
5143
3.55k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5144
0
    return MCDisassembler_Fail;
5145
5146
3.55k
  MCOperand_CreateImm0(Inst, align);
5147
5148
3.55k
  if (Rm != 0xF) {
5149
1.78k
    if (Rm != 0xD) {
5150
785
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
5151
0
        return MCDisassembler_Fail;
5152
785
    } else
5153
997
      MCOperand_CreateReg0(Inst, 0);
5154
1.78k
  }
5155
5156
3.55k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5157
0
    return MCDisassembler_Fail;
5158
5159
3.55k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5160
0
    return MCDisassembler_Fail;
5161
5162
3.55k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5163
0
    return MCDisassembler_Fail;
5164
5165
3.55k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3*inc, Address, Decoder)))
5166
0
    return MCDisassembler_Fail;
5167
5168
3.55k
  MCOperand_CreateImm0(Inst, index);
5169
5170
3.55k
  return S;
5171
3.55k
}
5172
5173
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn,
5174
    uint64_t Address, const void *Decoder)
5175
3.23k
{
5176
3.23k
  DecodeStatus S = MCDisassembler_Success;
5177
3.23k
  unsigned size, align = 0, index = 0, inc = 1;
5178
3.23k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5179
3.23k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5180
3.23k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5181
3.23k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5182
3.23k
  size = fieldFromInstruction_4(Insn, 10, 2);
5183
5184
3.23k
  switch (size) {
5185
0
    default:
5186
0
      return MCDisassembler_Fail;
5187
561
    case 0:
5188
561
      if (fieldFromInstruction_4(Insn, 4, 1))
5189
241
        align = 4;
5190
561
      index = fieldFromInstruction_4(Insn, 5, 3);
5191
561
      break;
5192
1.72k
    case 1:
5193
1.72k
      if (fieldFromInstruction_4(Insn, 4, 1))
5194
468
        align = 8;
5195
1.72k
      index = fieldFromInstruction_4(Insn, 6, 2);
5196
1.72k
      if (fieldFromInstruction_4(Insn, 5, 1))
5197
627
        inc = 2;
5198
1.72k
      break;
5199
954
    case 2:
5200
954
      switch (fieldFromInstruction_4(Insn, 4, 2)) {
5201
127
        case 0:
5202
127
          align = 0; break;
5203
3
        case 3:
5204
3
          return MCDisassembler_Fail;
5205
824
        default:
5206
824
          align = 4 << fieldFromInstruction_4(Insn, 4, 2); break;
5207
954
      }
5208
5209
951
      index = fieldFromInstruction_4(Insn, 7, 1);
5210
951
      if (fieldFromInstruction_4(Insn, 6, 1))
5211
151
        inc = 2;
5212
951
      break;
5213
3.23k
  }
5214
5215
3.23k
  if (Rm != 0xF) { // Writeback
5216
2.60k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5217
0
      return MCDisassembler_Fail;
5218
2.60k
  }
5219
5220
3.23k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5221
0
    return MCDisassembler_Fail;
5222
5223
3.23k
  MCOperand_CreateImm0(Inst, align);
5224
5225
3.23k
  if (Rm != 0xF) {
5226
2.60k
    if (Rm != 0xD) {
5227
2.24k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
5228
0
        return MCDisassembler_Fail;
5229
2.24k
    } else
5230
367
      MCOperand_CreateReg0(Inst, 0);
5231
2.60k
  }
5232
5233
3.23k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5234
0
    return MCDisassembler_Fail;
5235
5236
3.23k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5237
2
    return MCDisassembler_Fail;
5238
5239
3.23k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5240
2
    return MCDisassembler_Fail;
5241
5242
3.22k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3*inc, Address, Decoder)))
5243
2
    return MCDisassembler_Fail;
5244
5245
3.22k
  MCOperand_CreateImm0(Inst, index);
5246
5247
3.22k
  return S;
5248
3.22k
}
5249
5250
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn,
5251
    uint64_t Address, const void *Decoder)
5252
769
{
5253
769
  DecodeStatus S = MCDisassembler_Success;
5254
769
  unsigned Rt  = fieldFromInstruction_4(Insn, 12, 4);
5255
769
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5256
769
  unsigned Rm  = fieldFromInstruction_4(Insn,  5, 1);
5257
769
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5258
769
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5259
5260
769
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5261
361
    S = MCDisassembler_SoftFail;
5262
5263
769
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm  , Address, Decoder)))
5264
0
    return MCDisassembler_Fail;
5265
5266
769
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5267
2
    return MCDisassembler_Fail;
5268
5269
767
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt  , Address, Decoder)))
5270
0
    return MCDisassembler_Fail;
5271
5272
767
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
5273
0
    return MCDisassembler_Fail;
5274
5275
767
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5276
2
    return MCDisassembler_Fail;
5277
5278
765
  return S;
5279
767
}
5280
5281
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn,
5282
    uint64_t Address, const void *Decoder)
5283
794
{
5284
794
  DecodeStatus S = MCDisassembler_Success;
5285
794
  unsigned Rt  = fieldFromInstruction_4(Insn, 12, 4);
5286
794
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5287
794
  unsigned Rm  = fieldFromInstruction_4(Insn,  5, 1);
5288
794
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5289
794
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5290
5291
794
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5292
530
    S = MCDisassembler_SoftFail;
5293
5294
794
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt  , Address, Decoder)))
5295
0
    return MCDisassembler_Fail;
5296
5297
794
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
5298
0
    return MCDisassembler_Fail;
5299
5300
794
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm  , Address, Decoder)))
5301
0
    return MCDisassembler_Fail;
5302
5303
794
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5304
2
    return MCDisassembler_Fail;
5305
5306
792
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5307
2
    return MCDisassembler_Fail;
5308
5309
790
  return S;
5310
792
}
5311
5312
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Insn,
5313
    uint64_t Address, const void *Decoder)
5314
7.08k
{
5315
7.08k
  DecodeStatus S = MCDisassembler_Success;
5316
7.08k
  unsigned pred = fieldFromInstruction_4(Insn, 4, 4);
5317
7.08k
  unsigned mask = fieldFromInstruction_4(Insn, 0, 4);
5318
5319
7.08k
  if (pred == 0xF) {
5320
553
    pred = 0xE;
5321
553
    S = MCDisassembler_SoftFail;
5322
553
  }
5323
5324
7.08k
  if (mask == 0x0)
5325
0
    return MCDisassembler_Fail;
5326
5327
7.08k
  MCOperand_CreateImm0(Inst, pred);
5328
7.08k
  MCOperand_CreateImm0(Inst, mask);
5329
5330
7.08k
  return S;
5331
7.08k
}
5332
5333
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
5334
    uint64_t Address, const void *Decoder)
5335
4.07k
{
5336
4.07k
  DecodeStatus S = MCDisassembler_Success;
5337
4.07k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5338
4.07k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
5339
4.07k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5340
4.07k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
5341
4.07k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
5342
4.07k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
5343
4.07k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
5344
4.07k
  bool writeback = (W == 1) | (P == 0);
5345
5346
4.07k
  addr |= (U << 8) | (Rn << 9);
5347
5348
4.07k
  if (writeback && (Rn == Rt || Rn == Rt2))
5349
965
    Check(&S, MCDisassembler_SoftFail);
5350
5351
4.07k
  if (Rt == Rt2)
5352
1.02k
    Check(&S, MCDisassembler_SoftFail);
5353
5354
  // Rt
5355
4.07k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
5356
0
    return MCDisassembler_Fail;
5357
5358
  // Rt2
5359
4.07k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5360
0
    return MCDisassembler_Fail;
5361
5362
  // Writeback operand
5363
4.07k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
5364
0
    return MCDisassembler_Fail;
5365
5366
  // addr
5367
4.07k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
5368
0
    return MCDisassembler_Fail;
5369
5370
4.07k
  return S;
5371
4.07k
}
5372
5373
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
5374
    uint64_t Address, const void *Decoder)
5375
5.49k
{
5376
5.49k
  DecodeStatus S = MCDisassembler_Success;
5377
5.49k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5378
5.49k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
5379
5.49k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5380
5.49k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
5381
5.49k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
5382
5.49k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
5383
5.49k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
5384
5.49k
  bool writeback = (W == 1) | (P == 0);
5385
5386
5.49k
  addr |= (U << 8) | (Rn << 9);
5387
5388
5.49k
  if (writeback && (Rn == Rt || Rn == Rt2))
5389
2.87k
    Check(&S, MCDisassembler_SoftFail);
5390
5391
  // Writeback operand
5392
5.49k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
5393
0
    return MCDisassembler_Fail;
5394
5395
  // Rt
5396
5.49k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
5397
0
    return MCDisassembler_Fail;
5398
5399
  // Rt2
5400
5.49k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5401
0
    return MCDisassembler_Fail;
5402
5403
  // addr
5404
5.49k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
5405
0
    return MCDisassembler_Fail;
5406
5407
5.49k
  return S;
5408
5.49k
}
5409
5410
static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Insn,
5411
    uint64_t Address, const void *Decoder)
5412
2
{
5413
2
  unsigned Val;
5414
2
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
5415
2
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
5416
5417
2
  if (sign1 != sign2) return MCDisassembler_Fail;
5418
5419
0
  Val = fieldFromInstruction_4(Insn, 0, 8);
5420
0
  Val |= fieldFromInstruction_4(Insn, 12, 3) << 8;
5421
0
  Val |= fieldFromInstruction_4(Insn, 26, 1) << 11;
5422
0
  Val |= sign1 << 12;
5423
5424
0
  MCOperand_CreateImm0(Inst, SignExtend32(Val, 13));
5425
5426
0
  return MCDisassembler_Success;
5427
2
}
5428
5429
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
5430
    uint64_t Address, const void *Decoder)
5431
808
{
5432
  // Shift of "asr #32" is not allowed in Thumb2 mode.
5433
808
  if (Val == 0x20)
5434
20
    return MCDisassembler_Fail;
5435
5436
788
  MCOperand_CreateImm0(Inst, Val);
5437
5438
788
  return MCDisassembler_Success;
5439
808
}
5440
5441
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn,
5442
    uint64_t Address, const void *Decoder)
5443
1.95k
{
5444
1.95k
  DecodeStatus S;
5445
1.95k
  unsigned Rt   = fieldFromInstruction_4(Insn, 12, 4);
5446
1.95k
  unsigned Rt2  = fieldFromInstruction_4(Insn, 0,  4);
5447
1.95k
  unsigned Rn   = fieldFromInstruction_4(Insn, 16, 4);
5448
1.95k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5449
5450
1.95k
  if (pred == 0xF)
5451
222
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
5452
5453
1.73k
  S = MCDisassembler_Success;
5454
5455
1.73k
  if (Rt == Rn || Rn == Rt2)
5456
400
    S = MCDisassembler_SoftFail;
5457
5458
1.73k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5459
0
    return MCDisassembler_Fail;
5460
5461
1.73k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5462
0
    return MCDisassembler_Fail;
5463
5464
1.73k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
5465
0
    return MCDisassembler_Fail;
5466
5467
1.73k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5468
0
    return MCDisassembler_Fail;
5469
5470
1.73k
  return S;
5471
1.73k
}
5472
5473
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn,
5474
    uint64_t Address, const void *Decoder)
5475
3.41k
{
5476
3.41k
  DecodeStatus S = MCDisassembler_Success;
5477
3.41k
  bool hasFullFP16 = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
5478
3.41k
  unsigned Vm, imm, cmode, op;
5479
3.41k
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
5480
5481
3.41k
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
5482
3.41k
  Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
5483
3.41k
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
5484
3.41k
  imm = fieldFromInstruction_4(Insn, 16, 6);
5485
3.41k
  cmode = fieldFromInstruction_4(Insn, 8, 4);
5486
3.41k
  op = fieldFromInstruction_4(Insn, 5, 1);
5487
5488
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
5489
3.41k
  if (!(imm & 0x38)) {
5490
1.84k
    if (cmode == 0xF) {
5491
333
      if (op == 1) return MCDisassembler_Fail;
5492
331
      MCInst_setOpcode(Inst, ARM_VMOVv2f32);
5493
331
    }
5494
5495
1.84k
    if (hasFullFP16) {
5496
1.84k
      if (cmode == 0xE) {
5497
0
        if (op == 1) {
5498
0
          MCInst_setOpcode(Inst, ARM_VMOVv1i64);
5499
0
        } else {
5500
0
          MCInst_setOpcode(Inst, ARM_VMOVv8i8);
5501
0
        }
5502
0
      }
5503
5504
1.84k
      if (cmode == 0xD) {
5505
355
        if (op == 1) {
5506
94
          MCInst_setOpcode(Inst, ARM_VMVNv2i32);
5507
261
        } else {
5508
261
          MCInst_setOpcode(Inst, ARM_VMOVv2i32);
5509
261
        }
5510
355
      }
5511
5512
1.84k
      if (cmode == 0xC) {
5513
1.15k
        if (op == 1) {
5514
290
          MCInst_setOpcode(Inst, ARM_VMVNv2i32);
5515
868
        } else {
5516
868
          MCInst_setOpcode(Inst, ARM_VMOVv2i32);
5517
868
        }
5518
1.15k
      }
5519
1.84k
    }
5520
5521
1.84k
    return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
5522
1.84k
  }
5523
5524
1.56k
  if (!(imm & 0x20)) return MCDisassembler_Fail;
5525
5526
1.56k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
5527
0
    return MCDisassembler_Fail;
5528
5529
1.56k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
5530
0
    return MCDisassembler_Fail;
5531
5532
1.56k
  MCOperand_CreateImm0(Inst, 64 - imm);
5533
5534
1.56k
  return S;
5535
1.56k
}
5536
5537
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn,
5538
    uint64_t Address, const void *Decoder)
5539
1.05k
{
5540
1.05k
  DecodeStatus S = MCDisassembler_Success;
5541
1.05k
  bool hasFullFP16 = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
5542
1.05k
  unsigned Vm, imm, cmode, op;
5543
1.05k
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
5544
5545
1.05k
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
5546
1.05k
  Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
5547
1.05k
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
5548
1.05k
  imm = fieldFromInstruction_4(Insn, 16, 6);
5549
1.05k
  cmode = fieldFromInstruction_4(Insn, 8, 4);
5550
1.05k
  op = fieldFromInstruction_4(Insn, 5, 1);
5551
5552
  // VMOVv4f32 is ambiguous with these decodings.
5553
1.05k
  if (!(imm & 0x38) && cmode == 0xF) {
5554
13
    if (op == 1) return MCDisassembler_Fail;
5555
11
    MCInst_setOpcode(Inst, ARM_VMOVv4f32);
5556
11
    return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
5557
13
  }
5558
5559
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
5560
1.04k
  if (!(imm & 0x38)) {
5561
725
    if (cmode == 0xF) {
5562
0
      if (op == 1) return MCDisassembler_Fail;
5563
0
      MCInst_setOpcode(Inst, ARM_VMOVv4f32);
5564
0
    }
5565
5566
725
    if (hasFullFP16) {
5567
725
      if (cmode == 0xE) {
5568
0
        if (op == 1) {
5569
0
          MCInst_setOpcode(Inst, ARM_VMOVv2i64);
5570
0
        } else {
5571
0
          MCInst_setOpcode(Inst, ARM_VMOVv16i8);
5572
0
        }
5573
0
      }
5574
5575
725
      if (cmode == 0xD) {
5576
205
        if (op == 1) {
5577
95
          MCInst_setOpcode(Inst, ARM_VMVNv4i32);
5578
110
        } else {
5579
110
          MCInst_setOpcode(Inst, ARM_VMOVv4i32);
5580
110
        }
5581
205
      }
5582
5583
725
      if (cmode == 0xC) {
5584
520
        if (op == 1) {
5585
127
          MCInst_setOpcode(Inst, ARM_VMVNv4i32);
5586
393
        } else {
5587
393
          MCInst_setOpcode(Inst, ARM_VMOVv4i32);
5588
393
        }
5589
520
      }
5590
725
    }
5591
5592
725
    return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
5593
725
  }
5594
5595
320
  if (!(imm & 0x20)) return MCDisassembler_Fail;
5596
5597
319
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
5598
4
    return MCDisassembler_Fail;
5599
5600
315
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
5601
1
    return MCDisassembler_Fail;
5602
5603
314
  MCOperand_CreateImm0(Inst, 64 - imm);
5604
5605
314
  return S;
5606
315
}
5607
5608
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst, unsigned Insn,
5609
    uint64_t Address, const void *Decoder)
5610
558
{
5611
558
  DecodeStatus S = MCDisassembler_Success;
5612
558
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
5613
558
  unsigned Vn = (fieldFromInstruction_4(Insn, 16, 4) << 0);
5614
558
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
5615
558
  unsigned q = (fieldFromInstruction_4(Insn, 6, 1) << 0);
5616
558
  unsigned rotate = (fieldFromInstruction_4(Insn, 20, 2) << 0);
5617
5618
558
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
5619
558
  Vn |= (fieldFromInstruction_4(Insn, 7, 1) << 4);
5620
558
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
5621
5622
558
  if (q) {
5623
71
    if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
5624
1
      return MCDisassembler_Fail;
5625
5626
70
    if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
5627
0
      return MCDisassembler_Fail;
5628
5629
70
    if (!Check(&S, DecodeQPRRegisterClass(Inst, Vn, Address, Decoder)))
5630
1
      return MCDisassembler_Fail;
5631
487
  } else {
5632
487
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
5633
0
      return MCDisassembler_Fail;
5634
5635
487
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
5636
0
      return MCDisassembler_Fail;
5637
5638
487
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Vn, Address, Decoder)))
5639
0
      return MCDisassembler_Fail;
5640
487
  }
5641
5642
556
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
5643
0
    return MCDisassembler_Fail;
5644
5645
  // The lane index does not have any bits in the encoding, because it can only
5646
  // be 0.
5647
556
  MCOperand_CreateImm0(Inst, 0);
5648
556
  MCOperand_CreateImm0(Inst, rotate);
5649
5650
556
  return S;
5651
556
}
5652
5653
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val,
5654
    uint64_t Address, const void *Decoder)
5655
2.93k
{
5656
2.93k
  DecodeStatus S = MCDisassembler_Success;
5657
2.93k
  unsigned Cond;
5658
2.93k
  unsigned Rn = fieldFromInstruction_4(Val, 16, 4);
5659
2.93k
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
5660
2.93k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
5661
5662
2.93k
  Rm |= (fieldFromInstruction_4(Val, 23, 1) << 4);
5663
2.93k
  Cond = fieldFromInstruction_4(Val, 28, 4);
5664
5665
2.93k
  if (fieldFromInstruction_4(Val, 8, 4) != 0 || Rn == Rt)
5666
1.12k
    S = MCDisassembler_SoftFail;
5667
5668
2.93k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5669
0
    return MCDisassembler_Fail;
5670
5671
2.93k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
5672
0
    return MCDisassembler_Fail;
5673
5674
2.93k
  if (!Check(&S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder))) 
5675
0
    return MCDisassembler_Fail;
5676
5677
2.93k
  if (!Check(&S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
5678
0
    return MCDisassembler_Fail;
5679
5680
2.93k
  if (!Check(&S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
5681
2
    return MCDisassembler_Fail;
5682
5683
2.93k
  return S;
5684
2.93k
}
5685
5686
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
5687
    uint64_t Address, const void *Decoder)
5688
1.69k
{
5689
1.69k
  DecodeStatus result = MCDisassembler_Success;
5690
1.69k
  unsigned CRm = fieldFromInstruction_4(Val, 0, 4);
5691
1.69k
  unsigned opc1 = fieldFromInstruction_4(Val, 4, 4);
5692
1.69k
  unsigned cop = fieldFromInstruction_4(Val, 8, 4);
5693
1.69k
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
5694
1.69k
  unsigned Rt2 = fieldFromInstruction_4(Val, 16, 4);
5695
5696
1.69k
  if ((cop & ~0x1) == 0xa)
5697
12
    return MCDisassembler_Fail;
5698
5699
1.68k
  if (Rt == Rt2)
5700
175
    result = MCDisassembler_SoftFail;
5701
5702
  // We have to check if the instruction is MRRC2
5703
  // or MCRR2 when constructing the operands for
5704
  // Inst. Reason is because MRRC2 stores to two
5705
  // registers so it's tablegen desc has has two
5706
  // outputs whereas MCRR doesn't store to any
5707
  // registers so all of it's operands are listed
5708
  // as inputs, therefore the operand order for
5709
  // MRRC2 needs to be [Rt, Rt2, cop, opc1, CRm]
5710
  // and MCRR2 operand order is [cop, opc1, Rt, Rt2, CRm]
5711
5712
1.68k
  if (MCInst_getOpcode(Inst) == ARM_MRRC2) {
5713
697
    if (!Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5714
0
      return MCDisassembler_Fail;
5715
5716
697
    if (!Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5717
0
      return MCDisassembler_Fail;
5718
697
  }
5719
5720
1.68k
  MCOperand_CreateImm0(Inst, cop);
5721
1.68k
  MCOperand_CreateImm0(Inst, opc1);
5722
5723
1.68k
  if (MCInst_getOpcode(Inst) == ARM_MCRR2) {
5724
988
    if (!Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5725
0
      return MCDisassembler_Fail;
5726
5727
988
    if (!Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5728
0
      return MCDisassembler_Fail;
5729
988
  }
5730
5731
1.68k
  MCOperand_CreateImm0(Inst, CRm);
5732
5733
1.68k
  return result;
5734
1.68k
}
5735
5736
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
5737
    uint64_t Address, const void *Decoder)
5738
1.65k
{
5739
1.65k
  DecodeStatus result = MCDisassembler_Success;
5740
1.65k
  bool HasV8Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops);
5741
1.65k
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
5742
5743
1.65k
  if ((Inst->csh->mode & CS_MODE_THUMB) && !HasV8Ops)  {
5744
1.02k
    if (Rt == 13 || Rt == 15)
5745
830
      result = MCDisassembler_SoftFail;
5746
5747
1.02k
    Check(&result, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
5748
1.02k
  } else
5749
637
    Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder));
5750
5751
1.65k
  if (Inst->csh->mode & CS_MODE_THUMB) {
5752
1.12k
    MCOperand_CreateImm0(Inst, ARMCC_AL);
5753
1.12k
    MCOperand_CreateReg0(Inst, 0);
5754
1.12k
  } else {
5755
539
    unsigned pred = fieldFromInstruction_4(Val, 28, 4);
5756
539
    if (!Check(&result, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5757
1
      return MCDisassembler_Fail;
5758
539
  }
5759
5760
1.65k
  return result;
5761
1.65k
}
5762
5763
#endif