Coverage Report

Created: 2025-10-12 06:32

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
3.83k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
3.05k
#define BIT_5(A)  ((A) & 0x00000020)
61
12.7k
#define BIT_6(A)  ((A) & 0x00000040)
62
12.7k
#define BIT_7(A)  ((A) & 0x00000080)
63
34.9k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
789
#define BIT_A(A)  ((A) & 0x00000400)
66
37.5k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
39.1k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.85k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
137k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
300k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
22.2k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
34.9k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
12.7k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
12.7k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
31.0k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
50.5k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
31.0k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
31.0k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
12.7k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
6.66k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
12.7k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
4.45k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
22.1k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
22.1k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
1.04M
{
149
1.04M
  const uint16_t v0 = info->code[addr + 0];
150
1.04M
  const uint16_t v1 = info->code[addr + 1];
151
1.04M
  return (v0 << 8) | v1;
152
1.04M
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
459k
{
156
459k
  const uint32_t v0 = info->code[addr + 0];
157
459k
  const uint32_t v1 = info->code[addr + 1];
158
459k
  const uint32_t v2 = info->code[addr + 2];
159
459k
  const uint32_t v3 = info->code[addr + 3];
160
459k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
459k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
146
{
165
146
  const uint64_t v0 = info->code[addr + 0];
166
146
  const uint64_t v1 = info->code[addr + 1];
167
146
  const uint64_t v2 = info->code[addr + 2];
168
146
  const uint64_t v3 = info->code[addr + 3];
169
146
  const uint64_t v4 = info->code[addr + 4];
170
146
  const uint64_t v5 = info->code[addr + 5];
171
146
  const uint64_t v6 = info->code[addr + 6];
172
146
  const uint64_t v7 = info->code[addr + 7];
173
146
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
146
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
1.04M
{
178
1.04M
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
1.04M
  if (info->code_len < addr + 2) {
180
1.28k
    return 0xaaaa;
181
1.28k
  }
182
1.04M
  return m68k_read_disassembler_16(info, addr);
183
1.04M
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
463k
{
187
463k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
463k
  if (info->code_len < addr + 4) {
189
3.93k
    return 0xaaaaaaaa;
190
3.93k
  }
191
459k
  return m68k_read_disassembler_32(info, addr);
192
463k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
152
{
196
152
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
152
  if (info->code_len < addr + 8) {
198
6
    return 0xaaaaaaaaaaaaaaaaLL;
199
6
  }
200
146
  return m68k_read_disassembler_64(info, addr);
201
152
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
94.8k
  do {           \
269
94.8k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
28.9k
      d68000_invalid(info);   \
271
28.9k
      return;       \
272
28.9k
    }          \
273
94.8k
  } while (0)
274
275
30.6k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
1.01M
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
463k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
152
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
30.6k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
575k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
23.4k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
152
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
22.0k
{
302
22.0k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
22.0k
}
304
305
static int make_int_16(int value)
306
8.08k
{
307
8.08k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
8.08k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
34.9k
{
312
34.9k
  uint32_t extension = read_imm_16(info);
313
314
34.9k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
34.9k
  if (EXT_FULL(extension)) {
317
12.7k
    uint32_t preindex;
318
12.7k
    uint32_t postindex;
319
320
12.7k
    op->mem.base_reg = M68K_REG_INVALID;
321
12.7k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
12.7k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
12.7k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
12.7k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
7.75k
      if (is_pc) {
335
924
        op->mem.base_reg = M68K_REG_PC;
336
6.83k
      } else {
337
6.83k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
6.83k
      }
339
7.75k
    }
340
341
12.7k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
8.80k
      if (EXT_INDEX_AR(extension)) {
343
3.53k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
5.27k
      } else {
345
5.27k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
5.27k
      }
347
348
8.80k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
8.80k
      if (EXT_INDEX_SCALE(extension)) {
351
6.37k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
6.37k
      }
353
8.80k
    }
354
355
12.7k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
12.7k
    postindex = (extension & 7) > 4;
357
358
12.7k
    if (preindex) {
359
4.95k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
7.79k
    } else if (postindex) {
361
3.96k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
3.96k
    }
363
364
12.7k
    return;
365
12.7k
  }
366
367
22.2k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
22.2k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
22.2k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
2.51k
    if (is_pc) {
372
365
      op->mem.base_reg = M68K_REG_PC;
373
365
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
2.14k
    } else {
375
2.14k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
2.14k
    }
377
19.7k
  } else {
378
19.7k
    if (is_pc) {
379
2.60k
      op->mem.base_reg = M68K_REG_PC;
380
2.60k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
17.1k
    } else {
382
17.1k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
17.1k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
17.1k
    }
385
386
19.7k
    op->mem.disp = (int8_t)(extension & 0xff);
387
19.7k
  }
388
389
22.2k
  if (EXT_INDEX_SCALE(extension)) {
390
13.1k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
13.1k
  }
392
22.2k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
297k
{
397
  // default to memory
398
399
297k
  op->type = M68K_OP_MEM;
400
401
297k
  switch (instruction & 0x3f) {
402
84.9k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
84.9k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
84.9k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
84.9k
      op->type = M68K_OP_REG;
407
84.9k
      break;
408
409
14.4k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
14.4k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
14.4k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
14.4k
      op->type = M68K_OP_REG;
414
14.4k
      break;
415
416
35.0k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
35.0k
      op->address_mode = M68K_AM_REGI_ADDR;
419
35.0k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
35.0k
      break;
421
422
32.4k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
32.4k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
32.4k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
32.4k
      break;
427
428
55.8k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
55.8k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
55.8k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
55.8k
      break;
433
434
23.0k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
23.0k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
23.0k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
23.0k
      op->mem.disp = (int16_t)read_imm_16(info);
439
23.0k
      break;
440
441
30.5k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
30.5k
      get_with_index_address_mode(info, op, instruction, size, false);
444
30.5k
      break;
445
446
5.45k
    case 0x38:
447
      /* absolute short address */
448
5.45k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
5.45k
      op->imm = read_imm_16(info);
450
5.45k
      break;
451
452
1.65k
    case 0x39:
453
      /* absolute long address */
454
1.65k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.65k
      op->imm = read_imm_32(info);
456
1.65k
      break;
457
458
3.68k
    case 0x3a:
459
      /* program counter with displacement */
460
3.68k
      op->address_mode = M68K_AM_PCI_DISP;
461
3.68k
      op->mem.disp = (int16_t)read_imm_16(info);
462
3.68k
      break;
463
464
4.43k
    case 0x3b:
465
      /* program counter with index */
466
4.43k
      get_with_index_address_mode(info, op, instruction, size, true);
467
4.43k
      break;
468
469
5.01k
    case 0x3c:
470
5.01k
      op->address_mode = M68K_AM_IMMEDIATE;
471
5.01k
      op->type = M68K_OP_IMM;
472
473
5.01k
      if (size == 1)
474
640
        op->imm = read_imm_8(info) & 0xff;
475
4.37k
      else if (size == 2)
476
2.20k
        op->imm = read_imm_16(info) & 0xffff;
477
2.17k
      else if (size == 4)
478
2.01k
        op->imm = read_imm_32(info);
479
152
      else
480
152
        op->imm = read_imm_64(info);
481
482
5.01k
      break;
483
484
852
    default:
485
852
      break;
486
297k
  }
487
297k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
79.2k
{
491
79.2k
  info->groups[info->groups_count++] = (uint8_t)group;
492
79.2k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
422k
{
496
422k
  cs_m68k* ext;
497
498
422k
  MCInst_setOpcode(info->inst, opcode);
499
500
422k
  ext = &info->extension;
501
502
422k
  ext->op_count = (uint8_t)count;
503
422k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
422k
  ext->op_size.cpu_size = size;
505
506
422k
  return ext;
507
422k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
29.7k
{
511
29.7k
  cs_m68k_op* op0;
512
29.7k
  cs_m68k_op* op1;
513
29.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
29.7k
  op0 = &ext->operands[0];
516
29.7k
  op1 = &ext->operands[1];
517
518
29.7k
  if (isDreg) {
519
29.7k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
29.7k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
29.7k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
29.7k
  get_ea_mode_op(info, op1, info->ir, size);
527
29.7k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
29.7k
{
531
29.7k
  build_re_gen_1(info, true, opcode, size);
532
29.7k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
38.1k
{
536
38.1k
  cs_m68k_op* op0;
537
38.1k
  cs_m68k_op* op1;
538
38.1k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
38.1k
  op0 = &ext->operands[0];
541
38.1k
  op1 = &ext->operands[1];
542
543
38.1k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
38.1k
  if (isDreg) {
546
38.1k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
38.1k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
38.1k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
38.1k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
8.46k
{
556
8.46k
  cs_m68k_op* op0;
557
8.46k
  cs_m68k_op* op1;
558
8.46k
  cs_m68k_op* op2;
559
8.46k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
8.46k
  op0 = &ext->operands[0];
562
8.46k
  op1 = &ext->operands[1];
563
8.46k
  op2 = &ext->operands[2];
564
565
8.46k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
8.46k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
8.46k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
8.46k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
8.46k
  if (imm > 0) {
572
3.05k
    ext->op_count = 3;
573
3.05k
    op2->type = M68K_OP_IMM;
574
3.05k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
3.05k
    op2->imm = imm;
576
3.05k
  }
577
8.46k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
8.98k
{
581
8.98k
  cs_m68k_op* op0;
582
8.98k
  cs_m68k_op* op1;
583
8.98k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
8.98k
  op0 = &ext->operands[0];
586
8.98k
  op1 = &ext->operands[1];
587
588
8.98k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
8.98k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
8.98k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
8.98k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
8.98k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
39.3k
{
597
39.3k
  cs_m68k_op* op0;
598
39.3k
  cs_m68k_op* op1;
599
39.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
39.3k
  op0 = &ext->operands[0];
602
39.3k
  op1 = &ext->operands[1];
603
604
39.3k
  op0->type = M68K_OP_IMM;
605
39.3k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
39.3k
  op0->imm = imm;
607
608
39.3k
  get_ea_mode_op(info, op1, info->ir, size);
609
39.3k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
13.7k
{
613
13.7k
  cs_m68k_op* op0;
614
13.7k
  cs_m68k_op* op1;
615
13.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
13.7k
  op0 = &ext->operands[0];
618
13.7k
  op1 = &ext->operands[1];
619
620
13.7k
  op0->type = M68K_OP_IMM;
621
13.7k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
13.7k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
13.7k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
13.7k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
13.7k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
16.4k
{
630
16.4k
  cs_m68k_op* op0;
631
16.4k
  cs_m68k_op* op1;
632
16.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
16.4k
  op0 = &ext->operands[0];
635
16.4k
  op1 = &ext->operands[1];
636
637
16.4k
  op0->type = M68K_OP_IMM;
638
16.4k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
16.4k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
16.4k
  get_ea_mode_op(info, op1, info->ir, size);
642
16.4k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
7.10k
{
646
7.10k
  cs_m68k_op* op0;
647
7.10k
  cs_m68k_op* op1;
648
7.10k
  cs_m68k_op* op2;
649
7.10k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
7.10k
  op0 = &ext->operands[0];
652
7.10k
  op1 = &ext->operands[1];
653
7.10k
  op2 = &ext->operands[2];
654
655
7.10k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
7.10k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
7.10k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
7.10k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
7.10k
  if (imm > 0) {
662
3.16k
    ext->op_count = 3;
663
3.16k
    op2->type = M68K_OP_IMM;
664
3.16k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
3.16k
    op2->imm = imm;
666
3.16k
  }
667
7.10k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
27.3k
{
671
27.3k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
27.3k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
27.3k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
18.0k
{
677
18.0k
  cs_m68k_op* op0;
678
18.0k
  cs_m68k_op* op1;
679
18.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
18.0k
  op0 = &ext->operands[0];
682
18.0k
  op1 = &ext->operands[1];
683
684
18.0k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
18.0k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
18.0k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
18.0k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
48.3k
{
692
48.3k
  cs_m68k_op* op0;
693
48.3k
  cs_m68k_op* op1;
694
48.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
48.3k
  op0 = &ext->operands[0];
697
48.3k
  op1 = &ext->operands[1];
698
699
48.3k
  get_ea_mode_op(info, op0, info->ir, size);
700
48.3k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
48.3k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
2.66k
{
705
2.66k
  cs_m68k_op* op0;
706
2.66k
  cs_m68k_op* op1;
707
2.66k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
2.66k
  op0 = &ext->operands[0];
710
2.66k
  op1 = &ext->operands[1];
711
712
2.66k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
2.66k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
2.66k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
2.66k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
2.66k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
2.08k
{
721
2.08k
  cs_m68k_op* op0;
722
2.08k
  cs_m68k_op* op1;
723
2.08k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
2.08k
  op0 = &ext->operands[0];
726
2.08k
  op1 = &ext->operands[1];
727
728
2.08k
  op0->type = M68K_OP_IMM;
729
2.08k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
2.08k
  op0->imm = imm;
731
732
2.08k
  op1->address_mode = M68K_AM_NONE;
733
2.08k
  op1->reg = reg;
734
2.08k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
25.0k
{
738
25.0k
  cs_m68k_op* op;
739
25.0k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
25.0k
  op = &ext->operands[0];
742
743
25.0k
  op->type = M68K_OP_BR_DISP;
744
25.0k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
25.0k
  op->br_disp.disp = displacement;
746
25.0k
  op->br_disp.disp_size = size;
747
748
25.0k
  set_insn_group(info, M68K_GRP_JUMP);
749
25.0k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
25.0k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
10.5k
{
754
10.5k
  cs_m68k_op* op;
755
10.5k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
10.5k
  op = &ext->operands[0];
758
759
10.5k
  op->type = M68K_OP_IMM;
760
10.5k
  op->address_mode = M68K_AM_IMMEDIATE;
761
10.5k
  op->imm = immediate;
762
763
10.5k
  set_insn_group(info, M68K_GRP_JUMP);
764
10.5k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
18.8k
{
768
18.8k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
18.8k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
726
{
773
726
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
726
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.69k
{
778
1.69k
  cs_m68k_op* op0;
779
1.69k
  cs_m68k_op* op1;
780
1.69k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.69k
  op0 = &ext->operands[0];
783
1.69k
  op1 = &ext->operands[1];
784
785
1.69k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.69k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.69k
  op1->type = M68K_OP_BR_DISP;
789
1.69k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.69k
  op1->br_disp.disp = displacement;
791
1.69k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.69k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.69k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.69k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
860
{
799
860
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
860
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
843
{
804
843
  cs_m68k_op* op0;
805
843
  cs_m68k_op* op1;
806
843
  cs_m68k_op* op2;
807
843
  uint32_t extension = read_imm_16(info);
808
843
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
843
  op0 = &ext->operands[0];
811
843
  op1 = &ext->operands[1];
812
843
  op2 = &ext->operands[2];
813
814
843
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
843
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
843
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
843
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
843
  get_ea_mode_op(info, op2, info->ir, size);
821
843
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
3.05k
{
825
3.05k
  uint8_t offset;
826
3.05k
  uint8_t width;
827
3.05k
  cs_m68k_op* op_ea;
828
3.05k
  cs_m68k_op* op1;
829
3.05k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
3.05k
  uint32_t extension = read_imm_16(info);
831
832
3.05k
  op_ea = &ext->operands[0];
833
3.05k
  op1 = &ext->operands[1];
834
835
3.05k
  if (BIT_B(extension))
836
1.92k
    offset = (extension >> 6) & 7;
837
1.12k
  else
838
1.12k
    offset = (extension >> 6) & 31;
839
840
3.05k
  if (BIT_5(extension))
841
1.14k
    width = extension & 7;
842
1.91k
  else
843
1.91k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
3.05k
  if (has_d_arg) {
846
1.49k
    ext->op_count = 2;
847
1.49k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.49k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.49k
  }
850
851
3.05k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
3.05k
  op_ea->mem.bitfield = 1;
854
3.05k
  op_ea->mem.width = width;
855
3.05k
  op_ea->mem.offset = offset;
856
3.05k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
1.06k
{
860
1.06k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
1.06k
  cs_m68k_op* op;
862
863
1.06k
  op = &ext->operands[0];
864
865
1.06k
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
1.06k
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
1.06k
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
682
{
871
682
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
682
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
7.01k
  for (v >>= 1; v; v >>= 1) {
875
6.33k
    r <<= 1;
876
6.33k
    r |= v & 1;
877
6.33k
    s--;
878
6.33k
  }
879
880
682
  return r <<= s; // shift when v's highest bits are zero
881
682
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
918
{
885
918
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
918
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
4.67k
  for (v >>= 1; v; v >>= 1) {
889
3.75k
    r <<= 1;
890
3.75k
    r |= v & 1;
891
3.75k
    s--;
892
3.75k
  }
893
894
918
  return r <<= s; // shift when v's highest bits are zero
895
918
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.73k
{
900
2.73k
  cs_m68k_op* op0;
901
2.73k
  cs_m68k_op* op1;
902
2.73k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.73k
  op0 = &ext->operands[0];
905
2.73k
  op1 = &ext->operands[1];
906
907
2.73k
  op0->type = M68K_OP_REG_BITS;
908
2.73k
  op0->register_bits = read_imm_16(info);
909
910
2.73k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.73k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
682
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.73k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.94k
{
918
1.94k
  cs_m68k_op* op0;
919
1.94k
  cs_m68k_op* op1;
920
1.94k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.94k
  op0 = &ext->operands[0];
923
1.94k
  op1 = &ext->operands[1];
924
925
1.94k
  op1->type = M68K_OP_REG_BITS;
926
1.94k
  op1->register_bits = read_imm_16(info);
927
928
1.94k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.94k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
63.7k
{
933
63.7k
  cs_m68k_op* op;
934
63.7k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
63.7k
  MCInst_setOpcode(info->inst, opcode);
937
938
63.7k
  op = &ext->operands[0];
939
940
63.7k
  op->type = M68K_OP_IMM;
941
63.7k
  op->address_mode = M68K_AM_IMMEDIATE;
942
63.7k
  op->imm = data;
943
63.7k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
366
{
947
366
  build_imm(info, M68K_INS_ILLEGAL, data);
948
366
}
949
950
static void build_invalid(m68k_info *info, int data)
951
63.4k
{
952
63.4k
  build_imm(info, M68K_INS_INVALID, data);
953
63.4k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
2.28k
{
957
2.28k
  uint32_t word3;
958
2.28k
  uint32_t extension;
959
2.28k
  cs_m68k_op* op0;
960
2.28k
  cs_m68k_op* op1;
961
2.28k
  cs_m68k_op* op2;
962
2.28k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
2.28k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
2.28k
  word3 = peek_imm_32(info) & 0xffff;
967
2.28k
  if (!instruction_is_valid(info, word3))
968
430
    return;
969
970
1.85k
  op0 = &ext->operands[0];
971
1.85k
  op1 = &ext->operands[1];
972
1.85k
  op2 = &ext->operands[2];
973
974
1.85k
  extension = read_imm_32(info);
975
976
1.85k
  op0->address_mode = M68K_AM_NONE;
977
1.85k
  op0->type = M68K_OP_REG_PAIR;
978
1.85k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.85k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.85k
  op1->address_mode = M68K_AM_NONE;
982
1.85k
  op1->type = M68K_OP_REG_PAIR;
983
1.85k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.85k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.85k
  reg_0 = (extension >> 28) & 7;
987
1.85k
  reg_1 = (extension >> 12) & 7;
988
989
1.85k
  op2->address_mode = M68K_AM_NONE;
990
1.85k
  op2->type = M68K_OP_REG_PAIR;
991
1.85k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.85k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.85k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.50k
{
997
1.50k
  cs_m68k_op* op0;
998
1.50k
  cs_m68k_op* op1;
999
1.50k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.50k
  uint32_t extension = read_imm_16(info);
1002
1003
1.50k
  if (BIT_B(extension))
1004
592
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
909
  else
1006
909
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.50k
  op0 = &ext->operands[0];
1009
1.50k
  op1 = &ext->operands[1];
1010
1011
1.50k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.50k
  op1->address_mode = M68K_AM_NONE;
1014
1.50k
  op1->type = M68K_OP_REG;
1015
1.50k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.50k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.29k
{
1020
1.29k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.29k
  int i;
1022
1023
3.88k
  for (i = 0; i < 2; ++i) {
1024
2.58k
    cs_m68k_op* op = &ext->operands[i];
1025
2.58k
    const int d = data[i];
1026
2.58k
    const int m = modes[i];
1027
1028
2.58k
    op->type = M68K_OP_MEM;
1029
1030
2.58k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.36k
      op->address_mode = m;
1032
1.36k
      op->reg = M68K_REG_A0 + d;
1033
1.36k
    } else {
1034
1.22k
      op->address_mode = m;
1035
1.22k
      op->imm = d;
1036
1.22k
    }
1037
2.58k
  }
1038
1.29k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
959
{
1042
959
  cs_m68k_op* op0;
1043
959
  cs_m68k_op* op1;
1044
959
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
959
  op0 = &ext->operands[0];
1047
959
  op1 = &ext->operands[1];
1048
1049
959
  op0->address_mode = M68K_AM_NONE;
1050
959
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
959
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
959
  op1->type = M68K_OP_IMM;
1054
959
  op1->imm = disp;
1055
959
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
2.33k
{
1059
2.33k
  cs_m68k_op* op0;
1060
2.33k
  cs_m68k_op* op1;
1061
2.33k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
2.33k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
292
    case 0:
1066
292
      d68000_invalid(info);
1067
292
      return;
1068
      // Line
1069
441
    case 1:
1070
441
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
441
      break;
1072
      // Page
1073
894
    case 2:
1074
894
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
894
      break;
1076
      // All
1077
711
    case 3:
1078
711
      ext->op_count = 1;
1079
711
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
711
      break;
1081
2.33k
  }
1082
1083
2.04k
  op0 = &ext->operands[0];
1084
2.04k
  op1 = &ext->operands[1];
1085
1086
2.04k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
2.04k
  op0->type = M68K_OP_IMM;
1088
2.04k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
2.04k
  op1->type = M68K_OP_MEM;
1091
2.04k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
2.04k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
2.04k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
710
{
1097
710
  cs_m68k_op* op0;
1098
710
  cs_m68k_op* op1;
1099
710
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
710
  op0 = &ext->operands[0];
1102
710
  op1 = &ext->operands[1];
1103
1104
710
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
710
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
710
  op1->type = M68K_OP_MEM;
1108
710
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
710
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
710
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.43k
{
1114
2.43k
  cs_m68k_op* op0;
1115
2.43k
  cs_m68k_op* op1;
1116
2.43k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.43k
  op0 = &ext->operands[0];
1119
2.43k
  op1 = &ext->operands[1];
1120
1121
2.43k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.43k
  op0->type = M68K_OP_MEM;
1123
2.43k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.43k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.43k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.43k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
949
{
1131
949
  cs_m68k_op* op0;
1132
949
  cs_m68k_op* op1;
1133
949
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
949
  uint32_t extension = read_imm_16(info);
1135
1136
949
  op0 = &ext->operands[0];
1137
949
  op1 = &ext->operands[1];
1138
1139
949
  if (BIT_B(extension)) {
1140
310
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
310
    get_ea_mode_op(info, op1, info->ir, size);
1142
639
  } else {
1143
639
    get_ea_mode_op(info, op0, info->ir, size);
1144
639
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
639
  }
1146
949
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
38.1k
{
1150
38.1k
  build_er_gen_1(info, true, opcode, size);
1151
38.1k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
31.4k
{
1194
31.4k
  build_invalid(info, info->ir);
1195
31.4k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
366
{
1199
366
  build_illegal(info, info->ir);
1200
366
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
15.0k
{
1204
15.0k
  build_invalid(info, info->ir);
1205
15.0k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
16.8k
{
1209
16.8k
  build_invalid(info, info->ir);
1210
16.8k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
512
{
1214
512
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
512
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
299
{
1219
299
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
299
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
1.28k
{
1224
1.28k
  build_er_1(info, M68K_INS_ADD, 1);
1225
1.28k
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
1.05k
{
1229
1.05k
  build_er_1(info, M68K_INS_ADD, 2);
1230
1.05k
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
764
{
1234
764
  build_er_1(info, M68K_INS_ADD, 4);
1235
764
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
880
{
1239
880
  build_re_1(info, M68K_INS_ADD, 1);
1240
880
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
550
{
1244
550
  build_re_1(info, M68K_INS_ADD, 2);
1245
550
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
471
{
1249
471
  build_re_1(info, M68K_INS_ADD, 4);
1250
471
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
2.99k
{
1254
2.99k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
2.99k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
3.91k
{
1259
3.91k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
3.91k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
1.83k
{
1264
1.83k
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
1.83k
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
419
{
1269
419
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
419
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
356
{
1274
356
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
356
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.39k
{
1279
1.39k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.39k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
4.29k
{
1284
4.29k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
4.29k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
1.53k
{
1289
1.53k
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
1.53k
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
620
{
1294
620
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
620
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
577
{
1299
577
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
577
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
360
{
1304
360
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
360
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
566
{
1309
566
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
566
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
936
{
1314
936
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
936
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
549
{
1319
549
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
549
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
966
{
1324
966
  build_er_1(info, M68K_INS_AND, 1);
1325
966
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
1.62k
{
1329
1.62k
  build_er_1(info, M68K_INS_AND, 2);
1330
1.62k
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
828
{
1334
828
  build_er_1(info, M68K_INS_AND, 4);
1335
828
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
474
{
1339
474
  build_re_1(info, M68K_INS_AND, 1);
1340
474
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
980
{
1344
980
  build_re_1(info, M68K_INS_AND, 2);
1345
980
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
544
{
1349
544
  build_re_1(info, M68K_INS_AND, 4);
1350
544
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
1.28k
{
1354
1.28k
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
1.28k
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
480
{
1359
480
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
480
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
410
{
1364
410
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
410
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
91
{
1369
91
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
91
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
438
{
1374
438
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
438
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.29k
{
1379
1.29k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.29k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
417
{
1384
417
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
417
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
2.38k
{
1389
2.38k
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
2.38k
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
404
{
1394
404
  build_r(info, M68K_INS_ASR, 1);
1395
404
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
435
{
1399
435
  build_r(info, M68K_INS_ASR, 2);
1400
435
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
477
{
1404
477
  build_r(info, M68K_INS_ASR, 4);
1405
477
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
1.44k
{
1409
1.44k
  build_ea(info, M68K_INS_ASR, 2);
1410
1.44k
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
609
{
1414
609
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
609
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
597
{
1419
597
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
597
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
484
{
1424
484
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
484
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
608
{
1429
608
  build_r(info, M68K_INS_ASL, 1);
1430
608
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
360
{
1434
360
  build_r(info, M68K_INS_ASL, 2);
1435
360
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
703
{
1439
703
  build_r(info, M68K_INS_ASL, 4);
1440
703
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
1.29k
{
1444
1.29k
  build_ea(info, M68K_INS_ASL, 2);
1445
1.29k
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
17.3k
{
1449
17.3k
  build_bcc(info, 1, make_int_8(info->ir));
1450
17.3k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.21k
{
1454
1.21k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.21k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
685
{
1459
685
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
299
  build_bcc(info, 4, read_imm_32(info));
1461
299
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.65k
{
1465
1.65k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.65k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
101
{
1470
101
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
101
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.47k
{
1475
1.47k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.47k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
123
{
1480
123
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
123
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
5.81k
{
1485
5.81k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
4.06k
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
4.06k
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
792
{
1491
792
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
454
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
454
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
893
{
1498
893
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
449
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
449
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
459
{
1504
459
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
296
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
296
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
930
{
1510
930
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
514
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
514
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
666
{
1516
666
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
518
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
518
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
561
{
1522
561
  cs_m68k* ext = &info->extension;
1523
561
  cs_m68k_op temp;
1524
1525
561
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
165
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
165
  temp = ext->operands[0];
1531
165
  ext->operands[0] = ext->operands[1];
1532
165
  ext->operands[1] = temp;
1533
165
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
199
{
1537
199
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
138
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
138
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
522
{
1543
522
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
522
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
2.86k
{
1548
2.86k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
2.86k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
574
{
1553
574
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
574
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
534
{
1558
534
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
211
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
211
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
3.65k
{
1564
3.65k
  build_re_1(info, M68K_INS_BSET, 1);
1565
3.65k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
114
{
1569
114
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
114
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
1.90k
{
1574
1.90k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
1.90k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
652
{
1579
652
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
652
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
150
{
1584
150
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
64
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
64
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
5.60k
{
1590
5.60k
  build_re_1(info, M68K_INS_BTST, 4);
1591
5.60k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
101
{
1595
101
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
101
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
107
{
1600
107
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
456
{
1606
456
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
319
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
319
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
683
{
1612
683
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
465
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
465
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
87
{
1618
87
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
59
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
59
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
1.29k
{
1624
1.29k
  build_cas2(info, 2);
1625
1.29k
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
996
{
1629
996
  build_cas2(info, 4);
1630
996
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
850
{
1634
850
  build_er_1(info, M68K_INS_CHK, 2);
1635
850
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.58k
{
1639
1.58k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
901
  build_er_1(info, M68K_INS_CHK, 4);
1641
901
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
1.19k
{
1645
1.19k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
601
  build_chk2_cmp2(info, 1);
1647
601
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
211
{
1651
211
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
105
  build_chk2_cmp2(info, 2);
1653
105
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
1.65k
{
1657
1.65k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
795
  build_chk2_cmp2(info, 4);
1659
795
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
1.07k
{
1663
1.07k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
664
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
664
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
254
{
1669
254
  build_ea(info, M68K_INS_CLR, 1);
1670
254
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
1.17k
{
1674
1.17k
  build_ea(info, M68K_INS_CLR, 2);
1675
1.17k
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
984
{
1679
984
  build_ea(info, M68K_INS_CLR, 4);
1680
984
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
1.30k
{
1684
1.30k
  build_er_1(info, M68K_INS_CMP, 1);
1685
1.30k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.50k
{
1689
1.50k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.50k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
3.89k
{
1694
3.89k
  build_er_1(info, M68K_INS_CMP, 4);
1695
3.89k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
873
{
1699
873
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
873
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
997
{
1704
997
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
997
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
597
{
1709
597
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
597
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
164
{
1714
164
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
101
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
101
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
421
{
1720
421
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
265
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
265
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
326
{
1726
326
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
326
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
600
{
1731
600
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
463
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
463
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
235
{
1737
235
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
131
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
131
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
399
{
1743
399
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
399
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
204
{
1748
204
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
103
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
103
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
786
{
1754
786
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
400
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
400
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
1.54k
{
1760
1.54k
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
1.54k
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
942
{
1765
942
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
942
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
178
{
1770
178
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
178
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
6.23k
{
1775
6.23k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
6.23k
  op->type = M68K_OP_BR_DISP;
1777
6.23k
  op->br_disp.disp = displacement;
1778
6.23k
  op->br_disp.disp_size = size;
1779
6.23k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
3.05k
{
1783
3.05k
  cs_m68k_op* op0;
1784
3.05k
  cs_m68k* ext;
1785
3.05k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
2.35k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
306
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
306
    info->pc += 2;
1791
306
    return;
1792
306
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
2.05k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
2.05k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
2.05k
  op0 = &ext->operands[0];
1799
1800
2.05k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
2.05k
  set_insn_group(info, M68K_GRP_JUMP);
1803
2.05k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
2.05k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
4.81k
{
1808
4.81k
  cs_m68k* ext;
1809
4.81k
  cs_m68k_op* op0;
1810
1811
4.81k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
2.28k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
2.28k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
2.28k
  op0 = &ext->operands[0];
1818
1819
2.28k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
2.28k
  set_insn_group(info, M68K_GRP_JUMP);
1822
2.28k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
2.28k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
2.48k
{
1827
2.48k
  cs_m68k* ext;
1828
2.48k
  cs_m68k_op* op0;
1829
2.48k
  cs_m68k_op* op1;
1830
2.48k
  uint32_t ext1, ext2;
1831
1832
2.48k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.89k
  ext1 = read_imm_16(info);
1835
1.89k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.89k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.89k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.89k
  op0 = &ext->operands[0];
1842
1.89k
  op1 = &ext->operands[1];
1843
1844
1.89k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.89k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.89k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.89k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.89k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.27k
{
1854
1.27k
  cs_m68k_op* special;
1855
1.27k
  cs_m68k_op* op_ea;
1856
1857
1.27k
  int regsel = (extension >> 10) & 0x7;
1858
1.27k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.27k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.27k
  special = &ext->operands[0];
1863
1.27k
  op_ea = &ext->operands[1];
1864
1865
1.27k
  if (!dir) {
1866
372
    cs_m68k_op* t = special;
1867
372
    special = op_ea;
1868
372
    op_ea = t;
1869
372
  }
1870
1871
1.27k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.27k
  if (regsel & 4)
1874
316
    special->reg = M68K_REG_FPCR;
1875
960
  else if (regsel & 2)
1876
189
    special->reg = M68K_REG_FPSR;
1877
771
  else if (regsel & 1)
1878
143
    special->reg = M68K_REG_FPIAR;
1879
1.27k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.81k
{
1883
2.81k
  cs_m68k_op* op_reglist;
1884
2.81k
  cs_m68k_op* op_ea;
1885
2.81k
  int dir = (extension >> 13) & 0x1;
1886
2.81k
  int mode = (extension >> 11) & 0x3;
1887
2.81k
  uint32_t reglist = extension & 0xff;
1888
2.81k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.81k
  op_reglist = &ext->operands[0];
1891
2.81k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.81k
  if (!dir) {
1896
847
    cs_m68k_op* t = op_reglist;
1897
847
    op_reglist = op_ea;
1898
847
    op_ea = t;
1899
847
  }
1900
1901
2.81k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.81k
  switch (mode) {
1904
238
    case 1 : // Dynamic list in dn register
1905
238
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
238
      break;
1907
1908
979
    case 0 :
1909
979
      op_reglist->address_mode = M68K_AM_NONE;
1910
979
      op_reglist->type = M68K_OP_REG_BITS;
1911
979
      op_reglist->register_bits = reglist << 16;
1912
979
      break;
1913
1914
918
    case 2 : // Static list
1915
918
      op_reglist->address_mode = M68K_AM_NONE;
1916
918
      op_reglist->type = M68K_OP_REG_BITS;
1917
918
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
918
      break;
1919
2.81k
  }
1920
2.81k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
21.0k
{
1924
21.0k
  cs_m68k *ext;
1925
21.0k
  cs_m68k_op* op0;
1926
21.0k
  cs_m68k_op* op1;
1927
21.0k
  bool supports_single_op;
1928
21.0k
  uint32_t next;
1929
21.0k
  int rm, src, dst, opmode;
1930
1931
1932
21.0k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
19.6k
  supports_single_op = true;
1935
1936
19.6k
  next = read_imm_16(info);
1937
1938
19.6k
  rm = (next >> 14) & 0x1;
1939
19.6k
  src = (next >> 10) & 0x7;
1940
19.6k
  dst = (next >> 7) & 0x7;
1941
19.6k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
19.6k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
392
    cs_m68k_op* op0;
1947
392
    cs_m68k_op* op1;
1948
392
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
392
    op0 = &ext->operands[0];
1951
392
    op1 = &ext->operands[1];
1952
1953
392
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
392
    op0->type = M68K_OP_IMM;
1955
392
    op0->imm = next & 0x3f;
1956
1957
392
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
392
    return;
1960
392
  }
1961
1962
  // deal with extended move stuff
1963
1964
19.2k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
372
    case 0x4: // FMOVEM ea, FPCR
1967
1.27k
    case 0x5: // FMOVEM FPCR, ea
1968
1.27k
      fmove_fpcr(info, next);
1969
1.27k
      return;
1970
1971
    // fmovem list
1972
847
    case 0x6:
1973
2.81k
    case 0x7:
1974
2.81k
      fmovem(info, next);
1975
2.81k
      return;
1976
19.2k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
15.2k
  if ((next >> 6) & 1)
1981
7.03k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
15.2k
  switch (opmode) {
1986
1.01k
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
232
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
357
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
171
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
99
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
211
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
218
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
374
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
956
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
192
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
75
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
378
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
403
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
547
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
675
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
217
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
978
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
449
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
130
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
360
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
666
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
124
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
269
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
312
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
228
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
385
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
401
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
823
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
206
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
909
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
168
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
106
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
271
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
197
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
149
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
455
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
338
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.16k
    default:
2024
1.16k
      break;
2025
15.2k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
15.2k
  if ((next >> 6) & 1) {
2032
7.03k
    if ((next >> 2) & 1)
2033
2.58k
      info->inst->Opcode += 2;
2034
4.44k
    else
2035
4.44k
      info->inst->Opcode += 1;
2036
7.03k
  }
2037
2038
15.2k
  ext = &info->extension;
2039
2040
15.2k
  ext->op_count = 2;
2041
15.2k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
15.2k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
15.2k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
360
    op0 = &ext->operands[1];
2047
360
    op1 = &ext->operands[0];
2048
14.8k
  } else {
2049
14.8k
    op0 = &ext->operands[0];
2050
14.8k
    op1 = &ext->operands[1];
2051
14.8k
  }
2052
2053
15.2k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.21k
    ext->op_count = 1;
2055
1.21k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.21k
    return;
2057
1.21k
  }
2058
2059
13.9k
  if (rm == 1) {
2060
7.30k
    switch (src) {
2061
1.88k
      case 0x00 :
2062
1.88k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.88k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.88k
        break;
2065
2066
538
      case 0x06 :
2067
538
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
538
        get_ea_mode_op(info, op0, info->ir, 1);
2069
538
        break;
2070
2071
1.17k
      case 0x04 :
2072
1.17k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.17k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.17k
        break;
2075
2076
782
      case 0x01 :
2077
782
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
782
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
782
        get_ea_mode_op(info, op0, info->ir, 4);
2080
782
        op0->type = M68K_OP_FP_SINGLE;
2081
782
        break;
2082
2083
1.83k
      case 0x05:
2084
1.83k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
1.83k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
1.83k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
1.83k
        op0->type = M68K_OP_FP_DOUBLE;
2088
1.83k
        break;
2089
2090
1.09k
      default :
2091
1.09k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.09k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.09k
        break;
2094
7.30k
    }
2095
7.30k
  } else {
2096
6.68k
    op0->reg = M68K_REG_FP0 + src;
2097
6.68k
  }
2098
2099
13.9k
  op1->reg = M68K_REG_FP0 + dst;
2100
13.9k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
2.27k
{
2104
2.27k
  cs_m68k* ext;
2105
2.27k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
1.09k
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
1.09k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
1.09k
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.40k
{
2113
1.40k
  cs_m68k* ext;
2114
2115
1.40k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
959
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
959
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
959
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.99k
{
2123
1.99k
  cs_m68k* ext;
2124
2125
1.99k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
1.09k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
1.09k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
1.09k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
1.09k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
852
{
2136
852
  uint32_t extension1;
2137
852
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
472
  extension1 = read_imm_16(info);
2140
2141
472
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
472
  info->inst->Opcode += (extension1 & 0x2f);
2145
472
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
1.03k
{
2149
1.03k
  uint32_t extension1, extension2;
2150
1.03k
  cs_m68k_op* op0;
2151
1.03k
  cs_m68k* ext;
2152
2153
1.03k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
241
  extension1 = read_imm_16(info);
2156
241
  extension2 = read_imm_16(info);
2157
2158
241
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
241
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
241
  op0 = &ext->operands[0];
2164
2165
241
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
241
  op0->type = M68K_OP_IMM;
2167
241
  op0->imm = extension2;
2168
241
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
368
{
2172
368
  uint32_t extension1, extension2;
2173
368
  cs_m68k* ext;
2174
368
  cs_m68k_op* op0;
2175
2176
368
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
177
  extension1 = read_imm_16(info);
2179
177
  extension2 = read_imm_32(info);
2180
2181
177
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
177
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
177
  op0 = &ext->operands[0];
2187
2188
177
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
177
  op0->type = M68K_OP_IMM;
2190
177
  op0->imm = extension2;
2191
177
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
3.06k
{
2195
3.06k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.67k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.67k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
833
{
2201
833
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
833
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
860
{
2206
860
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
860
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
2.45k
{
2211
2.45k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
2.45k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
1.74k
{
2216
1.74k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
1.74k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
631
{
2221
631
  uint32_t extension, insn_signed;
2222
631
  cs_m68k* ext;
2223
631
  cs_m68k_op* op0;
2224
631
  cs_m68k_op* op1;
2225
631
  uint32_t reg_0, reg_1;
2226
2227
631
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
544
  extension = read_imm_16(info);
2230
544
  insn_signed = 0;
2231
2232
544
  if (BIT_B((extension)))
2233
186
    insn_signed = 1;
2234
2235
544
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
544
  op0 = &ext->operands[0];
2238
544
  op1 = &ext->operands[1];
2239
2240
544
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
544
  reg_0 = extension & 7;
2243
544
  reg_1 = (extension >> 12) & 7;
2244
2245
544
  op1->address_mode = M68K_AM_NONE;
2246
544
  op1->type = M68K_OP_REG_PAIR;
2247
544
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
544
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
544
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
346
    op1->type = M68K_OP_REG;
2252
346
    op1->reg = M68K_REG_D0 + reg_1;
2253
346
  }
2254
544
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
817
{
2258
817
  build_re_1(info, M68K_INS_EOR, 1);
2259
817
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
1.54k
{
2263
1.54k
  build_re_1(info, M68K_INS_EOR, 2);
2264
1.54k
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
2.05k
{
2268
2.05k
  build_re_1(info, M68K_INS_EOR, 4);
2269
2.05k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
389
{
2273
389
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
389
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
540
{
2278
540
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
540
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
458
{
2283
458
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
458
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
75
{
2288
75
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
75
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
61
{
2293
61
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
61
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
293
{
2298
293
  build_r(info, M68K_INS_EXG, 4);
2299
293
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
492
{
2303
492
  cs_m68k_op* op0;
2304
492
  cs_m68k_op* op1;
2305
492
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
492
  op0 = &ext->operands[0];
2308
492
  op1 = &ext->operands[1];
2309
2310
492
  op0->address_mode = M68K_AM_NONE;
2311
492
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
492
  op1->address_mode = M68K_AM_NONE;
2314
492
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
492
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
219
{
2319
219
  cs_m68k_op* op0;
2320
219
  cs_m68k_op* op1;
2321
219
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
219
  op0 = &ext->operands[0];
2324
219
  op1 = &ext->operands[1];
2325
2326
219
  op0->address_mode = M68K_AM_NONE;
2327
219
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
219
  op1->address_mode = M68K_AM_NONE;
2330
219
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
219
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
597
{
2335
597
  build_d(info, M68K_INS_EXT, 2);
2336
597
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
110
{
2340
110
  build_d(info, M68K_INS_EXT, 4);
2341
110
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
305
{
2345
305
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
204
  build_d(info, M68K_INS_EXTB, 4);
2347
204
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
774
{
2351
774
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
774
  set_insn_group(info, M68K_GRP_JUMP);
2353
774
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
774
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
531
{
2358
531
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
531
  set_insn_group(info, M68K_GRP_JUMP);
2360
531
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
531
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
1.21k
{
2365
1.21k
  build_ea_a(info, M68K_INS_LEA, 4);
2366
1.21k
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
405
{
2370
405
  build_link(info, read_imm_16(info), 2);
2371
405
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
700
{
2375
700
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
554
  build_link(info, read_imm_32(info), 4);
2377
554
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
661
{
2381
661
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
661
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
188
{
2386
188
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
188
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
398
{
2391
398
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
398
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
311
{
2396
311
  build_r(info, M68K_INS_LSR, 1);
2397
311
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
423
{
2401
423
  build_r(info, M68K_INS_LSR, 2);
2402
423
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
178
{
2406
178
  build_r(info, M68K_INS_LSR, 4);
2407
178
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
1.15k
{
2411
1.15k
  build_ea(info, M68K_INS_LSR, 2);
2412
1.15k
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
910
{
2416
910
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
910
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
425
{
2421
425
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
425
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
247
{
2426
247
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
247
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
318
{
2431
318
  build_r(info, M68K_INS_LSL, 1);
2432
318
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
498
{
2436
498
  build_r(info, M68K_INS_LSL, 2);
2437
498
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
238
{
2441
238
  build_r(info, M68K_INS_LSL, 4);
2442
238
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
934
{
2446
934
  build_ea(info, M68K_INS_LSL, 2);
2447
934
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
15.3k
{
2451
15.3k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
15.3k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
12.9k
{
2456
12.9k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
12.9k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
20.1k
{
2461
20.1k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
20.1k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
2.08k
{
2466
2.08k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
2.08k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
3.54k
{
2471
3.54k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
3.54k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
750
{
2476
750
  cs_m68k_op* op0;
2477
750
  cs_m68k_op* op1;
2478
750
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
750
  op0 = &ext->operands[0];
2481
750
  op1 = &ext->operands[1];
2482
2483
750
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
750
  op1->address_mode = M68K_AM_NONE;
2486
750
  op1->reg = M68K_REG_CCR;
2487
750
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
805
{
2491
805
  cs_m68k_op* op0;
2492
805
  cs_m68k_op* op1;
2493
805
  cs_m68k* ext;
2494
2495
805
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
359
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
359
  op0 = &ext->operands[0];
2500
359
  op1 = &ext->operands[1];
2501
2502
359
  op0->address_mode = M68K_AM_NONE;
2503
359
  op0->reg = M68K_REG_CCR;
2504
2505
359
  get_ea_mode_op(info, op1, info->ir, 1);
2506
359
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
660
{
2510
660
  cs_m68k_op* op0;
2511
660
  cs_m68k_op* op1;
2512
660
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
660
  op0 = &ext->operands[0];
2515
660
  op1 = &ext->operands[1];
2516
2517
660
  op0->address_mode = M68K_AM_NONE;
2518
660
  op0->reg = M68K_REG_SR;
2519
2520
660
  get_ea_mode_op(info, op1, info->ir, 2);
2521
660
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
462
{
2525
462
  cs_m68k_op* op0;
2526
462
  cs_m68k_op* op1;
2527
462
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
462
  op0 = &ext->operands[0];
2530
462
  op1 = &ext->operands[1];
2531
2532
462
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
462
  op1->address_mode = M68K_AM_NONE;
2535
462
  op1->reg = M68K_REG_SR;
2536
462
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
726
{
2540
726
  cs_m68k_op* op0;
2541
726
  cs_m68k_op* op1;
2542
726
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
726
  op0 = &ext->operands[0];
2545
726
  op1 = &ext->operands[1];
2546
2547
726
  op0->address_mode = M68K_AM_NONE;
2548
726
  op0->reg = M68K_REG_USP;
2549
2550
726
  op1->address_mode = M68K_AM_NONE;
2551
726
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
726
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
333
{
2556
333
  cs_m68k_op* op0;
2557
333
  cs_m68k_op* op1;
2558
333
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
333
  op0 = &ext->operands[0];
2561
333
  op1 = &ext->operands[1];
2562
2563
333
  op0->address_mode = M68K_AM_NONE;
2564
333
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
333
  op1->address_mode = M68K_AM_NONE;
2567
333
  op1->reg = M68K_REG_USP;
2568
333
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
3.93k
{
2572
3.93k
  uint32_t extension;
2573
3.93k
  m68k_reg reg;
2574
3.93k
  cs_m68k* ext;
2575
3.93k
  cs_m68k_op* op0;
2576
3.93k
  cs_m68k_op* op1;
2577
2578
2579
3.93k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
3.83k
  extension = read_imm_16(info);
2582
3.83k
  reg = M68K_REG_INVALID;
2583
2584
3.83k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
3.83k
  op0 = &ext->operands[0];
2587
3.83k
  op1 = &ext->operands[1];
2588
2589
3.83k
  switch (extension & 0xfff) {
2590
133
    case 0x000: reg = M68K_REG_SFC; break;
2591
97
    case 0x001: reg = M68K_REG_DFC; break;
2592
100
    case 0x800: reg = M68K_REG_USP; break;
2593
371
    case 0x801: reg = M68K_REG_VBR; break;
2594
92
    case 0x002: reg = M68K_REG_CACR; break;
2595
64
    case 0x802: reg = M68K_REG_CAAR; break;
2596
147
    case 0x803: reg = M68K_REG_MSP; break;
2597
167
    case 0x804: reg = M68K_REG_ISP; break;
2598
40
    case 0x003: reg = M68K_REG_TC; break;
2599
258
    case 0x004: reg = M68K_REG_ITT0; break;
2600
314
    case 0x005: reg = M68K_REG_ITT1; break;
2601
223
    case 0x006: reg = M68K_REG_DTT0; break;
2602
634
    case 0x007: reg = M68K_REG_DTT1; break;
2603
105
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
104
    case 0x806: reg = M68K_REG_URP; break;
2605
307
    case 0x807: reg = M68K_REG_SRP; break;
2606
3.83k
  }
2607
2608
3.83k
  if (BIT_0(info->ir)) {
2609
1.50k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
1.50k
    op1->reg = reg;
2611
2.32k
  } else {
2612
2.32k
    op0->reg = reg;
2613
2.32k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.32k
  }
2615
3.83k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
562
{
2619
562
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
562
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
120
{
2624
120
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
120
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
764
{
2629
764
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
764
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
1.17k
{
2634
1.17k
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
1.17k
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
543
{
2639
543
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
543
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
1.51k
{
2644
1.51k
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
1.51k
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
353
{
2649
353
  build_movep_re(info, 2);
2650
353
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
357
{
2654
357
  build_movep_re(info, 4);
2655
357
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.44k
{
2659
1.44k
  build_movep_er(info, 2);
2660
1.44k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
997
{
2664
997
  build_movep_er(info, 4);
2665
997
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
343
{
2669
343
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
269
  build_moves(info, 1);
2671
269
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
170
{
2675
  //uint32_t extension;
2676
170
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
106
  build_moves(info, 2);
2678
106
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
675
{
2682
675
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
574
  build_moves(info, 4);
2684
574
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
11.2k
{
2688
11.2k
  cs_m68k_op* op0;
2689
11.2k
  cs_m68k_op* op1;
2690
2691
11.2k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
11.2k
  op0 = &ext->operands[0];
2694
11.2k
  op1 = &ext->operands[1];
2695
2696
11.2k
  op0->type = M68K_OP_IMM;
2697
11.2k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
11.2k
  op0->imm = (info->ir & 0xff);
2699
2700
11.2k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
11.2k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
11.2k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
300
{
2706
300
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
300
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
300
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
67
  build_move16(info, data, modes);
2712
67
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
540
{
2716
540
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
540
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
540
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
318
  build_move16(info, data, modes);
2722
318
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
471
{
2726
471
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
471
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
471
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
357
  build_move16(info, data, modes);
2732
357
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
209
{
2736
209
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
209
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
209
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
97
  build_move16(info, data, modes);
2742
97
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
639
{
2746
639
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
639
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
639
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
455
  build_move16(info, data, modes);
2752
455
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.89k
{
2756
1.89k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.89k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
3.49k
{
2761
3.49k
  build_er_1(info, M68K_INS_MULU, 2);
2762
3.49k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
789
{
2766
789
  uint32_t extension, insn_signed;
2767
789
  cs_m68k* ext;
2768
789
  cs_m68k_op* op0;
2769
789
  cs_m68k_op* op1;
2770
789
  uint32_t reg_0, reg_1;
2771
2772
789
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
468
  extension = read_imm_16(info);
2775
468
  insn_signed = 0;
2776
2777
468
  if (BIT_B((extension)))
2778
346
    insn_signed = 1;
2779
2780
468
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
468
  op0 = &ext->operands[0];
2783
468
  op1 = &ext->operands[1];
2784
2785
468
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
468
  reg_0 = extension & 7;
2788
468
  reg_1 = (extension >> 12) & 7;
2789
2790
468
  op1->address_mode = M68K_AM_NONE;
2791
468
  op1->type = M68K_OP_REG_PAIR;
2792
468
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
468
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
468
  if (!BIT_A(extension)) {
2796
124
    op1->type = M68K_OP_REG;
2797
124
    op1->reg = M68K_REG_D0 + reg_1;
2798
124
  }
2799
468
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
1.16k
{
2803
1.16k
  build_ea(info, M68K_INS_NBCD, 1);
2804
1.16k
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
295
{
2808
295
  build_ea(info, M68K_INS_NEG, 1);
2809
295
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
1.18k
{
2813
1.18k
  build_ea(info, M68K_INS_NEG, 2);
2814
1.18k
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
289
{
2818
289
  build_ea(info, M68K_INS_NEG, 4);
2819
289
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
992
{
2823
992
  build_ea(info, M68K_INS_NEGX, 1);
2824
992
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
940
{
2828
940
  build_ea(info, M68K_INS_NEGX, 2);
2829
940
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
244
{
2833
244
  build_ea(info, M68K_INS_NEGX, 4);
2834
244
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
23
{
2838
23
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
23
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
455
{
2843
455
  build_ea(info, M68K_INS_NOT, 1);
2844
455
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
1.29k
{
2848
1.29k
  build_ea(info, M68K_INS_NOT, 2);
2849
1.29k
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
677
{
2853
677
  build_ea(info, M68K_INS_NOT, 4);
2854
677
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.90k
{
2858
1.90k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.90k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
1.46k
{
2863
1.46k
  build_er_1(info, M68K_INS_OR, 2);
2864
1.46k
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
2.58k
{
2868
2.58k
  build_er_1(info, M68K_INS_OR, 4);
2869
2.58k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
1.61k
{
2873
1.61k
  build_re_1(info, M68K_INS_OR, 1);
2874
1.61k
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
883
{
2878
883
  build_re_1(info, M68K_INS_OR, 2);
2879
883
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.96k
{
2883
1.96k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.96k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
22.6k
{
2888
22.6k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
22.6k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
2.14k
{
2893
2.14k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
2.14k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
2.18k
{
2898
2.18k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
2.18k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
748
{
2903
748
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
748
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
672
{
2908
672
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
672
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
1.29k
{
2913
1.29k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
810
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
810
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.77k
{
2919
1.77k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
1.49k
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
1.49k
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
597
{
2925
597
  build_ea(info, M68K_INS_PEA, 4);
2926
597
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
88
{
2930
88
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
88
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
417
{
2935
417
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
417
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
377
{
2940
377
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
377
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
573
{
2945
573
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
573
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
218
{
2950
218
  build_r(info, M68K_INS_ROR, 1);
2951
218
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
345
{
2955
345
  build_r(info, M68K_INS_ROR, 2);
2956
345
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
380
{
2960
380
  build_r(info, M68K_INS_ROR, 4);
2961
380
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
827
{
2965
827
  build_ea(info, M68K_INS_ROR, 2);
2966
827
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
627
{
2970
627
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
627
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
361
{
2975
361
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
361
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
462
{
2980
462
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
462
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
304
{
2985
304
  build_r(info, M68K_INS_ROL, 1);
2986
304
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
413
{
2990
413
  build_r(info, M68K_INS_ROL, 2);
2991
413
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
575
{
2995
575
  build_r(info, M68K_INS_ROL, 4);
2996
575
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
960
{
3000
960
  build_ea(info, M68K_INS_ROL, 2);
3001
960
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
247
{
3005
247
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
247
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
380
{
3010
380
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
380
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
427
{
3015
427
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
427
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
592
{
3020
592
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
592
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
396
{
3025
396
  build_r(info, M68K_INS_ROXR, 2);
3026
396
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
439
{
3030
439
  build_r(info, M68K_INS_ROXR, 4);
3031
439
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
1.03k
{
3035
1.03k
  build_ea(info, M68K_INS_ROXR, 2);
3036
1.03k
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
344
{
3040
344
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
344
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
168
{
3045
168
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
168
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
181
{
3050
181
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
181
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
218
{
3055
218
  build_r(info, M68K_INS_ROXL, 1);
3056
218
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
255
{
3060
255
  build_r(info, M68K_INS_ROXL, 2);
3061
255
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
196
{
3065
196
  build_r(info, M68K_INS_ROXL, 4);
3066
196
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
598
{
3070
598
  build_ea(info, M68K_INS_ROXL, 2);
3071
598
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
844
{
3075
844
  set_insn_group(info, M68K_GRP_RET);
3076
844
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
398
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
398
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
125
{
3082
125
  set_insn_group(info, M68K_GRP_IRET);
3083
125
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
125
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
164
{
3088
164
  cs_m68k* ext;
3089
164
  cs_m68k_op* op;
3090
3091
164
  set_insn_group(info, M68K_GRP_RET);
3092
3093
164
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
126
{
3112
126
  set_insn_group(info, M68K_GRP_RET);
3113
126
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
126
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
119
{
3118
119
  set_insn_group(info, M68K_GRP_RET);
3119
119
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
119
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
528
{
3124
528
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
528
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
467
{
3129
467
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
467
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
2.55k
{
3134
2.55k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
2.55k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
2.55k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
88
{
3140
88
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
88
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.42k
{
3145
1.42k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.42k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.65k
{
3150
1.65k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.65k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
4.53k
{
3155
4.53k
  build_er_1(info, M68K_INS_SUB, 4);
3156
4.53k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
903
{
3160
903
  build_re_1(info, M68K_INS_SUB, 1);
3161
903
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
1.14k
{
3165
1.14k
  build_re_1(info, M68K_INS_SUB, 2);
3166
1.14k
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
2.52k
{
3170
2.52k
  build_re_1(info, M68K_INS_SUB, 4);
3171
2.52k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.28k
{
3175
1.28k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.28k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
1.17k
{
3180
1.17k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
1.17k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
1.53k
{
3185
1.53k
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
1.53k
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
877
{
3190
877
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
877
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
593
{
3195
593
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
593
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
2.54k
{
3200
2.54k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
2.54k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
5.74k
{
3205
5.74k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
5.74k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
974
{
3210
974
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
974
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
1.02k
{
3215
1.02k
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
1.02k
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
442
{
3220
442
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
442
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
962
{
3225
962
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
962
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
579
{
3230
579
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
579
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
409
{
3235
409
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
409
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
152
{
3240
152
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
152
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
157
{
3245
157
  build_d(info, M68K_INS_SWAP, 0);
3246
157
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
1.19k
{
3250
1.19k
  build_ea(info, M68K_INS_TAS, 1);
3251
1.19k
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
5.22k
{
3255
5.22k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
5.22k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
604
{
3260
604
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
341
  build_trap(info, 0, 0);
3262
3263
341
  info->extension.op_count = 0;
3264
341
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
615
{
3268
615
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
208
  build_trap(info, 2, read_imm_16(info));
3270
208
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
373
{
3274
373
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
177
  build_trap(info, 4, read_imm_32(info));
3276
177
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
72
{
3280
72
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
72
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
645
{
3285
645
  build_ea(info, M68K_INS_TST, 1);
3286
645
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
715
{
3290
715
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
374
  build_ea(info, M68K_INS_TST, 1);
3292
374
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
796
{
3296
796
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
590
  build_ea(info, M68K_INS_TST, 1);
3298
590
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
428
{
3302
428
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
130
  build_ea(info, M68K_INS_TST, 1);
3304
130
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
813
{
3308
813
  build_ea(info, M68K_INS_TST, 2);
3309
813
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
3.37k
{
3313
3.37k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
2.04k
  build_ea(info, M68K_INS_TST, 2);
3315
2.04k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
534
{
3319
534
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
192
  build_ea(info, M68K_INS_TST, 2);
3321
192
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
383
{
3325
383
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
127
  build_ea(info, M68K_INS_TST, 2);
3327
127
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
298
{
3331
298
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
140
  build_ea(info, M68K_INS_TST, 2);
3333
140
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
399
{
3337
399
  build_ea(info, M68K_INS_TST, 4);
3338
399
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
479
{
3342
479
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
314
  build_ea(info, M68K_INS_TST, 4);
3344
314
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
673
{
3348
673
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
547
  build_ea(info, M68K_INS_TST, 4);
3350
547
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
850
{
3354
850
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
536
  build_ea(info, M68K_INS_TST, 4);
3356
536
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
667
{
3360
667
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
481
  build_ea(info, M68K_INS_TST, 4);
3362
481
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
248
{
3366
248
  cs_m68k_op* op;
3367
248
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
248
  op = &ext->operands[0];
3370
3371
248
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
248
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
248
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
3.73k
{
3377
3.73k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
2.62k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
2.62k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
2.21k
{
3383
2.21k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.65k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.65k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
440k
{
3392
440k
  const unsigned int instruction = info->ir;
3393
440k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
440k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
439k
    (i->instruction == d68000_invalid) ) {
3397
2.19k
    d68000_invalid(info);
3398
2.19k
    return 0;
3399
2.19k
  }
3400
3401
438k
  return 1;
3402
440k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
552k
{
3406
552k
  uint8_t i;
3407
3408
782k
  for (i = 0; i < count; ++i) {
3409
240k
    if (regs[i] == (uint16_t)reg)
3410
10.8k
      return 1;
3411
240k
  }
3412
3413
541k
  return 0;
3414
552k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
590k
{
3418
590k
  if (reg == M68K_REG_INVALID)
3419
38.1k
    return;
3420
3421
552k
  if (write)
3422
329k
  {
3423
329k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
6.01k
      return;
3425
3426
323k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
323k
    info->regs_write_count++;
3428
323k
  }
3429
223k
  else
3430
223k
  {
3431
223k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
4.85k
      return;
3433
3434
218k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
218k
    info->regs_read_count++;
3436
218k
  }
3437
552k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
198k
{
3441
198k
  switch (op->address_mode) {
3442
1.88k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.88k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.88k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.88k
      break;
3446
3447
33.0k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
88.6k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
88.6k
      add_reg_to_rw_list(info, op->reg, 1);
3450
88.6k
      break;
3451
3452
34.8k
    case M68K_AM_REGI_ADDR:
3453
61.0k
    case M68K_AM_REGI_ADDR_DISP:
3454
61.0k
      add_reg_to_rw_list(info, op->reg, 0);
3455
61.0k
      break;
3456
3457
17.0k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
23.0k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
26.7k
    case M68K_AM_MEMI_POST_INDEX:
3460
30.7k
    case M68K_AM_MEMI_PRE_INDEX:
3461
33.3k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
33.7k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
34.6k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
34.9k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
34.9k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
34.9k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
34.9k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
12.2k
    default:
3471
12.2k
      break;
3472
198k
  }
3473
198k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
19.7k
{
3477
19.7k
  int i;
3478
3479
177k
  for (i = 0; i < 8; ++i) {
3480
157k
    if (bits & (1 << i)) {
3481
37.1k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
37.1k
    }
3483
157k
  }
3484
19.7k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
6.57k
{
3488
6.57k
  uint32_t bits = op->register_bits;
3489
6.57k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
6.57k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
6.57k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
6.57k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
737k
{
3496
737k
  switch ((int)op->type) {
3497
320k
    case M68K_OP_REG:
3498
320k
      add_reg_to_rw_list(info, op->reg, write);
3499
320k
      break;
3500
3501
198k
    case M68K_OP_MEM:
3502
198k
      update_am_reg_list(info, op, write);
3503
198k
      break;
3504
3505
6.57k
    case M68K_OP_REG_BITS:
3506
6.57k
      update_reg_list_regbits(info, op, write);
3507
6.57k
      break;
3508
3509
6.11k
    case M68K_OP_REG_PAIR:
3510
6.11k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
6.11k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
6.11k
      break;
3513
737k
  }
3514
737k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
436k
{
3518
436k
  int i;
3519
3520
436k
  if (!info->extension.op_count)
3521
1.67k
    return;
3522
3523
434k
  if (info->extension.op_count == 1) {
3524
141k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
293k
  } else {
3526
    // first operand is always read
3527
293k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
595k
    for (i = 1; i < info->extension.op_count; ++i)
3531
302k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
293k
  }
3533
434k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
438k
{
3537
438k
  info->inst = inst;
3538
438k
  info->pc = pc;
3539
438k
  info->ir = 0;
3540
438k
  info->type = cpu_type;
3541
438k
  info->address_mask = 0xffffffff;
3542
3543
438k
  switch(info->type) {
3544
137k
    case M68K_CPU_TYPE_68000:
3545
137k
      info->type = TYPE_68000;
3546
137k
      info->address_mask = 0x00ffffff;
3547
137k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
300k
    case M68K_CPU_TYPE_68040:
3565
300k
      info->type = TYPE_68040;
3566
300k
      info->address_mask = 0xffffffff;
3567
300k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
438k
  }
3572
438k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
438k
{
3581
438k
  MCInst *inst = info->inst;
3582
438k
  cs_m68k* ext = &info->extension;
3583
438k
  int i;
3584
438k
  unsigned int size;
3585
3586
438k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
438k
  memset(ext, 0, sizeof(cs_m68k));
3589
438k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
2.19M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.75M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
438k
  info->ir = peek_imm_16(info);
3595
438k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
436k
    info->ir = read_imm_16(info);
3597
436k
    g_instruction_table[info->ir].instruction(info);
3598
436k
  }
3599
3600
438k
  size = info->pc - (unsigned int)pc;
3601
438k
  info->pc = (unsigned int)pc;
3602
3603
438k
  return size;
3604
438k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
439k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
439k
  int s;
3612
439k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
439k
  cs_struct* handle = instr->csh;
3614
439k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
439k
  if (code_len < 2) {
3619
1.23k
    *size = 0;
3620
1.23k
    return false;
3621
1.23k
  }
3622
3623
438k
  if (instr->flat_insn->detail) {
3624
438k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
438k
  }
3626
3627
438k
  info->groups_count = 0;
3628
438k
  info->regs_read_count = 0;
3629
438k
  info->regs_write_count = 0;
3630
438k
  info->code = code;
3631
438k
  info->code_len = code_len;
3632
438k
  info->baseAddress = address;
3633
3634
438k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
438k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
438k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
438k
  if (handle->mode & CS_MODE_M68K_040)
3641
300k
    cpu_type = M68K_CPU_TYPE_68040;
3642
438k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
438k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
438k
  s = m68k_disassemble(info, address);
3647
3648
438k
  if (s == 0) {
3649
1.76k
    *size = 2;
3650
1.76k
    return false;
3651
1.76k
  }
3652
3653
436k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
436k
  if (s > (int)code_len)
3662
1.43k
    *size = (uint16_t)code_len;
3663
434k
  else
3664
434k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
438k
}
3668