Coverage Report

Created: 2025-10-14 06:42

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/RISCV/RISCVGenAsmWriter.inc
Line
Count
Source
1
/*===- TableGen'erated file -------------------------------------*- C++ -*-===*\
2
|*                                                                            *|
3
|* Assembly Writer Source Fragment                                            *|
4
|*                                                                            *|
5
|* Automatically generated file, do not edit!                                 *|
6
|*                                                                            *|
7
\*===----------------------------------------------------------------------===*/
8
9
/* Capstone Disassembly Engine */
10
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2015 */
11
12
#include <stdio.h>  // debug
13
#include <capstone/platform.h>
14
#include <assert.h>
15
16
17
/// printInstruction - This method is automatically generated by tablegen
18
/// from the instruction set description.
19
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
20
63.6k
{
21
63.6k
#ifndef CAPSTONE_DIET
22
63.6k
  static const char AsmStrs[] = {
23
63.6k
  /* 0 */ 'l', 'l', 'a', 9, 0,
24
63.6k
  /* 5 */ 's', 'f', 'e', 'n', 'c', 'e', '.', 'v', 'm', 'a', 9, 0,
25
63.6k
  /* 17 */ 's', 'r', 'a', 9, 0,
26
63.6k
  /* 22 */ 'l', 'b', 9, 0,
27
63.6k
  /* 26 */ 's', 'b', 9, 0,
28
63.6k
  /* 30 */ 'c', '.', 's', 'u', 'b', 9, 0,
29
63.6k
  /* 37 */ 'a', 'u', 'i', 'p', 'c', 9, 0,
30
63.6k
  /* 44 */ 'c', 's', 'r', 'r', 'c', 9, 0,
31
63.6k
  /* 51 */ 'f', 's', 'u', 'b', '.', 'd', 9, 0,
32
63.6k
  /* 59 */ 'f', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
33
63.6k
  /* 68 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
34
63.6k
  /* 78 */ 's', 'c', '.', 'd', 9, 0,
35
63.6k
  /* 84 */ 'f', 'a', 'd', 'd', '.', 'd', 9, 0,
36
63.6k
  /* 92 */ 'f', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
37
63.6k
  /* 101 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
38
63.6k
  /* 111 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', 9, 0,
39
63.6k
  /* 121 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', 9, 0,
40
63.6k
  /* 131 */ 'f', 'l', 'e', '.', 'd', 9, 0,
41
63.6k
  /* 138 */ 'f', 's', 'g', 'n', 'j', '.', 'd', 9, 0,
42
63.6k
  /* 147 */ 'f', 'c', 'v', 't', '.', 'l', '.', 'd', 9, 0,
43
63.6k
  /* 157 */ 'f', 'm', 'u', 'l', '.', 'd', 9, 0,
44
63.6k
  /* 165 */ 'f', 'm', 'i', 'n', '.', 'd', 9, 0,
45
63.6k
  /* 173 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', 9, 0,
46
63.6k
  /* 183 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 'd', 9, 0,
47
63.6k
  /* 193 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', 9, 0,
48
63.6k
  /* 204 */ 'f', 'e', 'q', '.', 'd', 9, 0,
49
63.6k
  /* 211 */ 'l', 'r', '.', 'd', 9, 0,
50
63.6k
  /* 217 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', 9, 0,
51
63.6k
  /* 226 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', 9, 0,
52
63.6k
  /* 236 */ 'f', 'c', 'v', 't', '.', 's', '.', 'd', 9, 0,
53
63.6k
  /* 246 */ 'f', 'c', 'l', 'a', 's', 's', '.', 'd', 9, 0,
54
63.6k
  /* 256 */ 'f', 'l', 't', '.', 'd', 9, 0,
55
63.6k
  /* 263 */ 'f', 's', 'q', 'r', 't', '.', 'd', 9, 0,
56
63.6k
  /* 272 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 'd', 9, 0,
57
63.6k
  /* 283 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', 9, 0,
58
63.6k
  /* 294 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 'd', 9, 0,
59
63.6k
  /* 305 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', 9, 0,
60
63.6k
  /* 316 */ 'f', 'd', 'i', 'v', '.', 'd', 9, 0,
61
63.6k
  /* 324 */ 'f', 'c', 'v', 't', '.', 'w', '.', 'd', 9, 0,
62
63.6k
  /* 334 */ 'f', 'm', 'v', '.', 'x', '.', 'd', 9, 0,
63
63.6k
  /* 343 */ 'f', 'm', 'a', 'x', '.', 'd', 9, 0,
64
63.6k
  /* 351 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', 9, 0,
65
63.6k
  /* 361 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 'd', 9, 0,
66
63.6k
  /* 371 */ 'c', '.', 'a', 'd', 'd', 9, 0,
67
63.6k
  /* 378 */ 'c', '.', 'l', 'd', 9, 0,
68
63.6k
  /* 384 */ 'c', '.', 'f', 'l', 'd', 9, 0,
69
63.6k
  /* 391 */ 'c', '.', 'a', 'n', 'd', 9, 0,
70
63.6k
  /* 398 */ 'c', '.', 's', 'd', 9, 0,
71
63.6k
  /* 404 */ 'c', '.', 'f', 's', 'd', 9, 0,
72
63.6k
  /* 411 */ 'f', 'e', 'n', 'c', 'e', 9, 0,
73
63.6k
  /* 418 */ 'b', 'g', 'e', 9, 0,
74
63.6k
  /* 423 */ 'b', 'n', 'e', 9, 0,
75
63.6k
  /* 428 */ 'm', 'u', 'l', 'h', 9, 0,
76
63.6k
  /* 434 */ 's', 'h', 9, 0,
77
63.6k
  /* 438 */ 'f', 'e', 'n', 'c', 'e', '.', 'i', 9, 0,
78
63.6k
  /* 447 */ 'c', '.', 's', 'r', 'a', 'i', 9, 0,
79
63.6k
  /* 455 */ 'c', 's', 'r', 'r', 'c', 'i', 9, 0,
80
63.6k
  /* 463 */ 'c', '.', 'a', 'd', 'd', 'i', 9, 0,
81
63.6k
  /* 471 */ 'c', '.', 'a', 'n', 'd', 'i', 9, 0,
82
63.6k
  /* 479 */ 'w', 'f', 'i', 9, 0,
83
63.6k
  /* 484 */ 'c', '.', 'l', 'i', 9, 0,
84
63.6k
  /* 490 */ 'c', '.', 's', 'l', 'l', 'i', 9, 0,
85
63.6k
  /* 498 */ 'c', '.', 's', 'r', 'l', 'i', 9, 0,
86
63.6k
  /* 506 */ 'x', 'o', 'r', 'i', 9, 0,
87
63.6k
  /* 512 */ 'c', 's', 'r', 'r', 's', 'i', 9, 0,
88
63.6k
  /* 520 */ 's', 'l', 't', 'i', 9, 0,
89
63.6k
  /* 526 */ 'c', '.', 'l', 'u', 'i', 9, 0,
90
63.6k
  /* 533 */ 'c', 's', 'r', 'r', 'w', 'i', 9, 0,
91
63.6k
  /* 541 */ 'c', '.', 'j', 9, 0,
92
63.6k
  /* 546 */ 'c', '.', 'e', 'b', 'r', 'e', 'a', 'k', 9, 0,
93
63.6k
  /* 556 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 9, 0,
94
63.6k
  /* 566 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 9, 0,
95
63.6k
  /* 576 */ 'c', '.', 'j', 'a', 'l', 9, 0,
96
63.6k
  /* 583 */ 't', 'a', 'i', 'l', 9, 0,
97
63.6k
  /* 589 */ 'e', 'c', 'a', 'l', 'l', 9, 0,
98
63.6k
  /* 596 */ 's', 'l', 'l', 9, 0,
99
63.6k
  /* 601 */ 's', 'c', '.', 'd', '.', 'r', 'l', 9, 0,
100
63.6k
  /* 610 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
101
63.6k
  /* 623 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
102
63.6k
  /* 636 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'r', 'l', 9, 0,
103
63.6k
  /* 649 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'r', 'l', 9, 0,
104
63.6k
  /* 663 */ 'l', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
105
63.6k
  /* 672 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
106
63.6k
  /* 684 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
107
63.6k
  /* 697 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
108
63.6k
  /* 711 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
109
63.6k
  /* 725 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'r', 'l', 9, 0,
110
63.6k
  /* 738 */ 's', 'c', '.', 'w', '.', 'r', 'l', 9, 0,
111
63.6k
  /* 747 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
112
63.6k
  /* 760 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
113
63.6k
  /* 773 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'r', 'l', 9, 0,
114
63.6k
  /* 786 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'r', 'l', 9, 0,
115
63.6k
  /* 800 */ 'l', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
116
63.6k
  /* 809 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
117
63.6k
  /* 821 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
118
63.6k
  /* 834 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
119
63.6k
  /* 848 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
120
63.6k
  /* 862 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'r', 'l', 9, 0,
121
63.6k
  /* 875 */ 's', 'c', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
122
63.6k
  /* 886 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
123
63.6k
  /* 901 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
124
63.6k
  /* 916 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
125
63.6k
  /* 931 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
126
63.6k
  /* 947 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
127
63.6k
  /* 958 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
128
63.6k
  /* 972 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
129
63.6k
  /* 987 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
130
63.6k
  /* 1003 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
131
63.6k
  /* 1019 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
132
63.6k
  /* 1034 */ 's', 'c', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
133
63.6k
  /* 1045 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
134
63.6k
  /* 1060 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
135
63.6k
  /* 1075 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
136
63.6k
  /* 1090 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
137
63.6k
  /* 1106 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
138
63.6k
  /* 1117 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
139
63.6k
  /* 1131 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
140
63.6k
  /* 1146 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
141
63.6k
  /* 1162 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
142
63.6k
  /* 1178 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
143
63.6k
  /* 1193 */ 's', 'r', 'l', 9, 0,
144
63.6k
  /* 1198 */ 'm', 'u', 'l', 9, 0,
145
63.6k
  /* 1203 */ 'r', 'e', 'm', 9, 0,
146
63.6k
  /* 1208 */ 'c', '.', 'a', 'd', 'd', 'i', '4', 's', 'p', 'n', 9, 0,
147
63.6k
  /* 1220 */ 'f', 'e', 'n', 'c', 'e', '.', 't', 's', 'o', 9, 0,
148
63.6k
  /* 1231 */ 'c', '.', 'u', 'n', 'i', 'm', 'p', 9, 0,
149
63.6k
  /* 1240 */ 'c', '.', 'n', 'o', 'p', 9, 0,
150
63.6k
  /* 1247 */ 'c', '.', 'a', 'd', 'd', 'i', '1', '6', 's', 'p', 9, 0,
151
63.6k
  /* 1259 */ 'c', '.', 'l', 'd', 's', 'p', 9, 0,
152
63.6k
  /* 1267 */ 'c', '.', 'f', 'l', 'd', 's', 'p', 9, 0,
153
63.6k
  /* 1276 */ 'c', '.', 's', 'd', 's', 'p', 9, 0,
154
63.6k
  /* 1284 */ 'c', '.', 'f', 's', 'd', 's', 'p', 9, 0,
155
63.6k
  /* 1293 */ 'c', '.', 'l', 'w', 's', 'p', 9, 0,
156
63.6k
  /* 1301 */ 'c', '.', 'f', 'l', 'w', 's', 'p', 9, 0,
157
63.6k
  /* 1310 */ 'c', '.', 's', 'w', 's', 'p', 9, 0,
158
63.6k
  /* 1318 */ 'c', '.', 'f', 's', 'w', 's', 'p', 9, 0,
159
63.6k
  /* 1327 */ 's', 'c', '.', 'd', '.', 'a', 'q', 9, 0,
160
63.6k
  /* 1336 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
161
63.6k
  /* 1349 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
162
63.6k
  /* 1362 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 9, 0,
163
63.6k
  /* 1375 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 9, 0,
164
63.6k
  /* 1389 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
165
63.6k
  /* 1398 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
166
63.6k
  /* 1410 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
167
63.6k
  /* 1423 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
168
63.6k
  /* 1437 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
169
63.6k
  /* 1451 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 9, 0,
170
63.6k
  /* 1464 */ 's', 'c', '.', 'w', '.', 'a', 'q', 9, 0,
171
63.6k
  /* 1473 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
172
63.6k
  /* 1486 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
173
63.6k
  /* 1499 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 9, 0,
174
63.6k
  /* 1512 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 9, 0,
175
63.6k
  /* 1526 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
176
63.6k
  /* 1535 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
177
63.6k
  /* 1547 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
178
63.6k
  /* 1560 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
179
63.6k
  /* 1574 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
180
63.6k
  /* 1588 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 9, 0,
181
63.6k
  /* 1601 */ 'b', 'e', 'q', 9, 0,
182
63.6k
  /* 1606 */ 'c', '.', 'j', 'r', 9, 0,
183
63.6k
  /* 1612 */ 'c', '.', 'j', 'a', 'l', 'r', 9, 0,
184
63.6k
  /* 1620 */ 'c', '.', 'o', 'r', 9, 0,
185
63.6k
  /* 1626 */ 'c', '.', 'x', 'o', 'r', 9, 0,
186
63.6k
  /* 1633 */ 'f', 's', 'u', 'b', '.', 's', 9, 0,
187
63.6k
  /* 1641 */ 'f', 'm', 's', 'u', 'b', '.', 's', 9, 0,
188
63.6k
  /* 1650 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 's', 9, 0,
189
63.6k
  /* 1660 */ 'f', 'c', 'v', 't', '.', 'd', '.', 's', 9, 0,
190
63.6k
  /* 1670 */ 'f', 'a', 'd', 'd', '.', 's', 9, 0,
191
63.6k
  /* 1678 */ 'f', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
192
63.6k
  /* 1687 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
193
63.6k
  /* 1697 */ 'f', 'l', 'e', '.', 's', 9, 0,
194
63.6k
  /* 1704 */ 'f', 's', 'g', 'n', 'j', '.', 's', 9, 0,
195
63.6k
  /* 1713 */ 'f', 'c', 'v', 't', '.', 'l', '.', 's', 9, 0,
196
63.6k
  /* 1723 */ 'f', 'm', 'u', 'l', '.', 's', 9, 0,
197
63.6k
  /* 1731 */ 'f', 'm', 'i', 'n', '.', 's', 9, 0,
198
63.6k
  /* 1739 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 's', 9, 0,
199
63.6k
  /* 1749 */ 'f', 'e', 'q', '.', 's', 9, 0,
200
63.6k
  /* 1756 */ 'f', 'c', 'l', 'a', 's', 's', '.', 's', 9, 0,
201
63.6k
  /* 1766 */ 'f', 'l', 't', '.', 's', 9, 0,
202
63.6k
  /* 1773 */ 'f', 's', 'q', 'r', 't', '.', 's', 9, 0,
203
63.6k
  /* 1782 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 's', 9, 0,
204
63.6k
  /* 1793 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 's', 9, 0,
205
63.6k
  /* 1804 */ 'f', 'd', 'i', 'v', '.', 's', 9, 0,
206
63.6k
  /* 1812 */ 'f', 'c', 'v', 't', '.', 'w', '.', 's', 9, 0,
207
63.6k
  /* 1822 */ 'f', 'm', 'a', 'x', '.', 's', 9, 0,
208
63.6k
  /* 1830 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 's', 9, 0,
209
63.6k
  /* 1840 */ 'c', 's', 'r', 'r', 's', 9, 0,
210
63.6k
  /* 1847 */ 'm', 'r', 'e', 't', 9, 0,
211
63.6k
  /* 1853 */ 's', 'r', 'e', 't', 9, 0,
212
63.6k
  /* 1859 */ 'u', 'r', 'e', 't', 9, 0,
213
63.6k
  /* 1865 */ 'b', 'l', 't', 9, 0,
214
63.6k
  /* 1870 */ 's', 'l', 't', 9, 0,
215
63.6k
  /* 1875 */ 'l', 'b', 'u', 9, 0,
216
63.6k
  /* 1880 */ 'b', 'g', 'e', 'u', 9, 0,
217
63.6k
  /* 1886 */ 'm', 'u', 'l', 'h', 'u', 9, 0,
218
63.6k
  /* 1893 */ 's', 'l', 't', 'i', 'u', 9, 0,
219
63.6k
  /* 1900 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 'u', 9, 0,
220
63.6k
  /* 1911 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 'u', 9, 0,
221
63.6k
  /* 1922 */ 'r', 'e', 'm', 'u', 9, 0,
222
63.6k
  /* 1928 */ 'm', 'u', 'l', 'h', 's', 'u', 9, 0,
223
63.6k
  /* 1936 */ 'b', 'l', 't', 'u', 9, 0,
224
63.6k
  /* 1942 */ 's', 'l', 't', 'u', 9, 0,
225
63.6k
  /* 1948 */ 'd', 'i', 'v', 'u', 9, 0,
226
63.6k
  /* 1954 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 'u', 9, 0,
227
63.6k
  /* 1965 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 'u', 9, 0,
228
63.6k
  /* 1976 */ 'l', 'w', 'u', 9, 0,
229
63.6k
  /* 1981 */ 'd', 'i', 'v', 9, 0,
230
63.6k
  /* 1986 */ 'c', '.', 'm', 'v', 9, 0,
231
63.6k
  /* 1992 */ 's', 'c', '.', 'w', 9, 0,
232
63.6k
  /* 1998 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 9, 0,
233
63.6k
  /* 2008 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', 9, 0,
234
63.6k
  /* 2018 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', 9, 0,
235
63.6k
  /* 2028 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', 9, 0,
236
63.6k
  /* 2038 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', 9, 0,
237
63.6k
  /* 2049 */ 'l', 'r', '.', 'w', 9, 0,
238
63.6k
  /* 2055 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', 9, 0,
239
63.6k
  /* 2064 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', 9, 0,
240
63.6k
  /* 2074 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 9, 0,
241
63.6k
  /* 2084 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', 9, 0,
242
63.6k
  /* 2095 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', 9, 0,
243
63.6k
  /* 2106 */ 'f', 'm', 'v', '.', 'x', '.', 'w', 9, 0,
244
63.6k
  /* 2115 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', 9, 0,
245
63.6k
  /* 2125 */ 's', 'r', 'a', 'w', 9, 0,
246
63.6k
  /* 2131 */ 'c', '.', 's', 'u', 'b', 'w', 9, 0,
247
63.6k
  /* 2139 */ 'c', '.', 'a', 'd', 'd', 'w', 9, 0,
248
63.6k
  /* 2147 */ 's', 'r', 'a', 'i', 'w', 9, 0,
249
63.6k
  /* 2154 */ 'c', '.', 'a', 'd', 'd', 'i', 'w', 9, 0,
250
63.6k
  /* 2163 */ 's', 'l', 'l', 'i', 'w', 9, 0,
251
63.6k
  /* 2170 */ 's', 'r', 'l', 'i', 'w', 9, 0,
252
63.6k
  /* 2177 */ 'c', '.', 'l', 'w', 9, 0,
253
63.6k
  /* 2183 */ 'c', '.', 'f', 'l', 'w', 9, 0,
254
63.6k
  /* 2190 */ 's', 'l', 'l', 'w', 9, 0,
255
63.6k
  /* 2196 */ 's', 'r', 'l', 'w', 9, 0,
256
63.6k
  /* 2202 */ 'm', 'u', 'l', 'w', 9, 0,
257
63.6k
  /* 2208 */ 'r', 'e', 'm', 'w', 9, 0,
258
63.6k
  /* 2214 */ 'c', 's', 'r', 'r', 'w', 9, 0,
259
63.6k
  /* 2221 */ 'c', '.', 's', 'w', 9, 0,
260
63.6k
  /* 2227 */ 'c', '.', 'f', 's', 'w', 9, 0,
261
63.6k
  /* 2234 */ 'r', 'e', 'm', 'u', 'w', 9, 0,
262
63.6k
  /* 2241 */ 'd', 'i', 'v', 'u', 'w', 9, 0,
263
63.6k
  /* 2248 */ 'd', 'i', 'v', 'w', 9, 0,
264
63.6k
  /* 2254 */ 'f', 'm', 'v', '.', 'd', '.', 'x', 9, 0,
265
63.6k
  /* 2263 */ 'f', 'm', 'v', '.', 'w', '.', 'x', 9, 0,
266
63.6k
  /* 2272 */ 'c', '.', 'b', 'n', 'e', 'z', 9, 0,
267
63.6k
  /* 2280 */ 'c', '.', 'b', 'e', 'q', 'z', 9, 0,
268
63.6k
  /* 2288 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'P', 'a', 't', 'c', 'h', 'a', 'b', 'l', 'e', 32, 'R', 'E', 'T', '.', 0,
269
63.6k
  /* 2319 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'y', 'p', 'e', 'd', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
270
63.6k
  /* 2343 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'C', 'u', 's', 't', 'o', 'm', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
271
63.6k
  /* 2368 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'n', 't', 'e', 'r', '.', 0,
272
63.6k
  /* 2391 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'a', 'i', 'l', 32, 'C', 'a', 'l', 'l', 32, 'E', 'x', 'i', 't', '.', 0,
273
63.6k
  /* 2414 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'x', 'i', 't', '.', 0,
274
63.6k
  /* 2436 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'E', 'N', 'D', 0,
275
63.6k
  /* 2449 */ 'B', 'U', 'N', 'D', 'L', 'E', 0,
276
63.6k
  /* 2456 */ 'D', 'B', 'G', '_', 'V', 'A', 'L', 'U', 'E', 0,
277
63.6k
  /* 2466 */ 'D', 'B', 'G', '_', 'L', 'A', 'B', 'E', 'L', 0,
278
63.6k
  /* 2476 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'S', 'T', 'A', 'R', 'T', 0,
279
63.6k
  /* 2491 */ '#', 32, 'F', 'E', 'n', 't', 'r', 'y', 32, 'c', 'a', 'l', 'l', 0,
280
63.6k
  };
281
63.6k
#endif
282
283
63.6k
  static const uint16_t OpInfo0[] = {
284
63.6k
    0U, // PHI
285
63.6k
    0U, // INLINEASM
286
63.6k
    0U, // INLINEASM_BR
287
63.6k
    0U, // CFI_INSTRUCTION
288
63.6k
    0U, // EH_LABEL
289
63.6k
    0U, // GC_LABEL
290
63.6k
    0U, // ANNOTATION_LABEL
291
63.6k
    0U, // KILL
292
63.6k
    0U, // EXTRACT_SUBREG
293
63.6k
    0U, // INSERT_SUBREG
294
63.6k
    0U, // IMPLICIT_DEF
295
63.6k
    0U, // SUBREG_TO_REG
296
63.6k
    0U, // COPY_TO_REGCLASS
297
63.6k
    2457U,  // DBG_VALUE
298
63.6k
    2467U,  // DBG_LABEL
299
63.6k
    0U, // REG_SEQUENCE
300
63.6k
    0U, // COPY
301
63.6k
    2450U,  // BUNDLE
302
63.6k
    2477U,  // LIFETIME_START
303
63.6k
    2437U,  // LIFETIME_END
304
63.6k
    0U, // STACKMAP
305
63.6k
    2492U,  // FENTRY_CALL
306
63.6k
    0U, // PATCHPOINT
307
63.6k
    0U, // LOAD_STACK_GUARD
308
63.6k
    0U, // STATEPOINT
309
63.6k
    0U, // LOCAL_ESCAPE
310
63.6k
    0U, // FAULTING_OP
311
63.6k
    0U, // PATCHABLE_OP
312
63.6k
    2369U,  // PATCHABLE_FUNCTION_ENTER
313
63.6k
    2289U,  // PATCHABLE_RET
314
63.6k
    2415U,  // PATCHABLE_FUNCTION_EXIT
315
63.6k
    2392U,  // PATCHABLE_TAIL_CALL
316
63.6k
    2344U,  // PATCHABLE_EVENT_CALL
317
63.6k
    2320U,  // PATCHABLE_TYPED_EVENT_CALL
318
63.6k
    0U, // ICALL_BRANCH_FUNNEL
319
63.6k
    0U, // G_ADD
320
63.6k
    0U, // G_SUB
321
63.6k
    0U, // G_MUL
322
63.6k
    0U, // G_SDIV
323
63.6k
    0U, // G_UDIV
324
63.6k
    0U, // G_SREM
325
63.6k
    0U, // G_UREM
326
63.6k
    0U, // G_AND
327
63.6k
    0U, // G_OR
328
63.6k
    0U, // G_XOR
329
63.6k
    0U, // G_IMPLICIT_DEF
330
63.6k
    0U, // G_PHI
331
63.6k
    0U, // G_FRAME_INDEX
332
63.6k
    0U, // G_GLOBAL_VALUE
333
63.6k
    0U, // G_EXTRACT
334
63.6k
    0U, // G_UNMERGE_VALUES
335
63.6k
    0U, // G_INSERT
336
63.6k
    0U, // G_MERGE_VALUES
337
63.6k
    0U, // G_BUILD_VECTOR
338
63.6k
    0U, // G_BUILD_VECTOR_TRUNC
339
63.6k
    0U, // G_CONCAT_VECTORS
340
63.6k
    0U, // G_PTRTOINT
341
63.6k
    0U, // G_INTTOPTR
342
63.6k
    0U, // G_BITCAST
343
63.6k
    0U, // G_INTRINSIC_TRUNC
344
63.6k
    0U, // G_INTRINSIC_ROUND
345
63.6k
    0U, // G_LOAD
346
63.6k
    0U, // G_SEXTLOAD
347
63.6k
    0U, // G_ZEXTLOAD
348
63.6k
    0U, // G_STORE
349
63.6k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
350
63.6k
    0U, // G_ATOMIC_CMPXCHG
351
63.6k
    0U, // G_ATOMICRMW_XCHG
352
63.6k
    0U, // G_ATOMICRMW_ADD
353
63.6k
    0U, // G_ATOMICRMW_SUB
354
63.6k
    0U, // G_ATOMICRMW_AND
355
63.6k
    0U, // G_ATOMICRMW_NAND
356
63.6k
    0U, // G_ATOMICRMW_OR
357
63.6k
    0U, // G_ATOMICRMW_XOR
358
63.6k
    0U, // G_ATOMICRMW_MAX
359
63.6k
    0U, // G_ATOMICRMW_MIN
360
63.6k
    0U, // G_ATOMICRMW_UMAX
361
63.6k
    0U, // G_ATOMICRMW_UMIN
362
63.6k
    0U, // G_BRCOND
363
63.6k
    0U, // G_BRINDIRECT
364
63.6k
    0U, // G_INTRINSIC
365
63.6k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
366
63.6k
    0U, // G_ANYEXT
367
63.6k
    0U, // G_TRUNC
368
63.6k
    0U, // G_CONSTANT
369
63.6k
    0U, // G_FCONSTANT
370
63.6k
    0U, // G_VASTART
371
63.6k
    0U, // G_VAARG
372
63.6k
    0U, // G_SEXT
373
63.6k
    0U, // G_ZEXT
374
63.6k
    0U, // G_SHL
375
63.6k
    0U, // G_LSHR
376
63.6k
    0U, // G_ASHR
377
63.6k
    0U, // G_ICMP
378
63.6k
    0U, // G_FCMP
379
63.6k
    0U, // G_SELECT
380
63.6k
    0U, // G_UADDO
381
63.6k
    0U, // G_UADDE
382
63.6k
    0U, // G_USUBO
383
63.6k
    0U, // G_USUBE
384
63.6k
    0U, // G_SADDO
385
63.6k
    0U, // G_SADDE
386
63.6k
    0U, // G_SSUBO
387
63.6k
    0U, // G_SSUBE
388
63.6k
    0U, // G_UMULO
389
63.6k
    0U, // G_SMULO
390
63.6k
    0U, // G_UMULH
391
63.6k
    0U, // G_SMULH
392
63.6k
    0U, // G_FADD
393
63.6k
    0U, // G_FSUB
394
63.6k
    0U, // G_FMUL
395
63.6k
    0U, // G_FMA
396
63.6k
    0U, // G_FDIV
397
63.6k
    0U, // G_FREM
398
63.6k
    0U, // G_FPOW
399
63.6k
    0U, // G_FEXP
400
63.6k
    0U, // G_FEXP2
401
63.6k
    0U, // G_FLOG
402
63.6k
    0U, // G_FLOG2
403
63.6k
    0U, // G_FLOG10
404
63.6k
    0U, // G_FNEG
405
63.6k
    0U, // G_FPEXT
406
63.6k
    0U, // G_FPTRUNC
407
63.6k
    0U, // G_FPTOSI
408
63.6k
    0U, // G_FPTOUI
409
63.6k
    0U, // G_SITOFP
410
63.6k
    0U, // G_UITOFP
411
63.6k
    0U, // G_FABS
412
63.6k
    0U, // G_FCANONICALIZE
413
63.6k
    0U, // G_GEP
414
63.6k
    0U, // G_PTR_MASK
415
63.6k
    0U, // G_BR
416
63.6k
    0U, // G_INSERT_VECTOR_ELT
417
63.6k
    0U, // G_EXTRACT_VECTOR_ELT
418
63.6k
    0U, // G_SHUFFLE_VECTOR
419
63.6k
    0U, // G_CTTZ
420
63.6k
    0U, // G_CTTZ_ZERO_UNDEF
421
63.6k
    0U, // G_CTLZ
422
63.6k
    0U, // G_CTLZ_ZERO_UNDEF
423
63.6k
    0U, // G_CTPOP
424
63.6k
    0U, // G_BSWAP
425
63.6k
    0U, // G_FCEIL
426
63.6k
    0U, // G_FCOS
427
63.6k
    0U, // G_FSIN
428
63.6k
    0U, // G_FSQRT
429
63.6k
    0U, // G_FFLOOR
430
63.6k
    0U, // G_ADDRSPACE_CAST
431
63.6k
    0U, // G_BLOCK_ADDR
432
63.6k
    4U, // ADJCALLSTACKDOWN
433
63.6k
    4U, // ADJCALLSTACKUP
434
63.6k
    4U, // BuildPairF64Pseudo
435
63.6k
    4U, // PseudoAtomicLoadNand32
436
63.6k
    4U, // PseudoAtomicLoadNand64
437
63.6k
    4U, // PseudoBR
438
63.6k
    4U, // PseudoBRIND
439
63.6k
    4687U,  // PseudoCALL
440
63.6k
    4U, // PseudoCALLIndirect
441
63.6k
    4U, // PseudoCmpXchg32
442
63.6k
    4U, // PseudoCmpXchg64
443
63.6k
    20482U, // PseudoLA
444
63.6k
    20967U, // PseudoLI
445
63.6k
    20481U, // PseudoLLA
446
63.6k
    4U, // PseudoMaskedAtomicLoadAdd32
447
63.6k
    4U, // PseudoMaskedAtomicLoadMax32
448
63.6k
    4U, // PseudoMaskedAtomicLoadMin32
449
63.6k
    4U, // PseudoMaskedAtomicLoadNand32
450
63.6k
    4U, // PseudoMaskedAtomicLoadSub32
451
63.6k
    4U, // PseudoMaskedAtomicLoadUMax32
452
63.6k
    4U, // PseudoMaskedAtomicLoadUMin32
453
63.6k
    4U, // PseudoMaskedAtomicSwap32
454
63.6k
    4U, // PseudoMaskedCmpXchg32
455
63.6k
    4U, // PseudoRET
456
63.6k
    4680U,  // PseudoTAIL
457
63.6k
    4U, // PseudoTAILIndirect
458
63.6k
    4U, // Select_FPR32_Using_CC_GPR
459
63.6k
    4U, // Select_FPR64_Using_CC_GPR
460
63.6k
    4U, // Select_GPR_Using_CC_GPR
461
63.6k
    4U, // SplitF64Pseudo
462
63.6k
    20854U, // ADD
463
63.6k
    20946U, // ADDI
464
63.6k
    22637U, // ADDIW
465
63.6k
    22622U, // ADDW
466
63.6k
    20592U, // AMOADD_D
467
63.6k
    21817U, // AMOADD_D_AQ
468
63.6k
    21367U, // AMOADD_D_AQ_RL
469
63.6k
    21091U, // AMOADD_D_RL
470
63.6k
    22489U, // AMOADD_W
471
63.6k
    21954U, // AMOADD_W_AQ
472
63.6k
    21526U, // AMOADD_W_AQ_RL
473
63.6k
    21228U, // AMOADD_W_RL
474
63.6k
    20602U, // AMOAND_D
475
63.6k
    21830U, // AMOAND_D_AQ
476
63.6k
    21382U, // AMOAND_D_AQ_RL
477
63.6k
    21104U, // AMOAND_D_RL
478
63.6k
    22499U, // AMOAND_W
479
63.6k
    21967U, // AMOAND_W_AQ
480
63.6k
    21541U, // AMOAND_W_AQ_RL
481
63.6k
    21241U, // AMOAND_W_RL
482
63.6k
    20786U, // AMOMAXU_D
483
63.6k
    21918U, // AMOMAXU_D_AQ
484
63.6k
    21484U, // AMOMAXU_D_AQ_RL
485
63.6k
    21192U, // AMOMAXU_D_RL
486
63.6k
    22576U, // AMOMAXU_W
487
63.6k
    22055U, // AMOMAXU_W_AQ
488
63.6k
    21643U, // AMOMAXU_W_AQ_RL
489
63.6k
    21329U, // AMOMAXU_W_RL
490
63.6k
    20832U, // AMOMAX_D
491
63.6k
    21932U, // AMOMAX_D_AQ
492
63.6k
    21500U, // AMOMAX_D_AQ_RL
493
63.6k
    21206U, // AMOMAX_D_RL
494
63.6k
    22596U, // AMOMAX_W
495
63.6k
    22069U, // AMOMAX_W_AQ
496
63.6k
    21659U, // AMOMAX_W_AQ_RL
497
63.6k
    21343U, // AMOMAX_W_RL
498
63.6k
    20764U, // AMOMINU_D
499
63.6k
    21904U, // AMOMINU_D_AQ
500
63.6k
    21468U, // AMOMINU_D_AQ_RL
501
63.6k
    21178U, // AMOMINU_D_RL
502
63.6k
    22565U, // AMOMINU_W
503
63.6k
    22041U, // AMOMINU_W_AQ
504
63.6k
    21627U, // AMOMINU_W_AQ_RL
505
63.6k
    21315U, // AMOMINU_W_RL
506
63.6k
    20654U, // AMOMIN_D
507
63.6k
    21843U, // AMOMIN_D_AQ
508
63.6k
    21397U, // AMOMIN_D_AQ_RL
509
63.6k
    21117U, // AMOMIN_D_RL
510
63.6k
    22509U, // AMOMIN_W
511
63.6k
    21980U, // AMOMIN_W_AQ
512
63.6k
    21556U, // AMOMIN_W_AQ_RL
513
63.6k
    21254U, // AMOMIN_W_RL
514
63.6k
    20698U, // AMOOR_D
515
63.6k
    21879U, // AMOOR_D_AQ
516
63.6k
    21439U, // AMOOR_D_AQ_RL
517
63.6k
    21153U, // AMOOR_D_RL
518
63.6k
    22536U, // AMOOR_W
519
63.6k
    22016U, // AMOOR_W_AQ
520
63.6k
    21598U, // AMOOR_W_AQ_RL
521
63.6k
    21290U, // AMOOR_W_RL
522
63.6k
    20674U, // AMOSWAP_D
523
63.6k
    21856U, // AMOSWAP_D_AQ
524
63.6k
    21412U, // AMOSWAP_D_AQ_RL
525
63.6k
    21130U, // AMOSWAP_D_RL
526
63.6k
    22519U, // AMOSWAP_W
527
63.6k
    21993U, // AMOSWAP_W_AQ
528
63.6k
    21571U, // AMOSWAP_W_AQ_RL
529
63.6k
    21267U, // AMOSWAP_W_RL
530
63.6k
    20707U, // AMOXOR_D
531
63.6k
    21891U, // AMOXOR_D_AQ
532
63.6k
    21453U, // AMOXOR_D_AQ_RL
533
63.6k
    21165U, // AMOXOR_D_RL
534
63.6k
    22545U, // AMOXOR_W
535
63.6k
    22028U, // AMOXOR_W_AQ
536
63.6k
    21612U, // AMOXOR_W_AQ_RL
537
63.6k
    21302U, // AMOXOR_W_RL
538
63.6k
    20874U, // AND
539
63.6k
    20954U, // ANDI
540
63.6k
    20518U, // AUIPC
541
63.6k
    22082U, // BEQ
542
63.6k
    20899U, // BGE
543
63.6k
    22361U, // BGEU
544
63.6k
    22346U, // BLT
545
63.6k
    22417U, // BLTU
546
63.6k
    20904U, // BNE
547
63.6k
    20525U, // CSRRC
548
63.6k
    20936U, // CSRRCI
549
63.6k
    22321U, // CSRRS
550
63.6k
    20993U, // CSRRSI
551
63.6k
    22695U, // CSRRW
552
63.6k
    21014U, // CSRRWI
553
63.6k
    8564U,  // C_ADD
554
63.6k
    8656U,  // C_ADDI
555
63.6k
    9440U,  // C_ADDI16SP
556
63.6k
    21689U, // C_ADDI4SPN
557
63.6k
    10347U, // C_ADDIW
558
63.6k
    10332U, // C_ADDW
559
63.6k
    8584U,  // C_AND
560
63.6k
    8664U,  // C_ANDI
561
63.6k
    22761U, // C_BEQZ
562
63.6k
    22753U, // C_BNEZ
563
63.6k
    547U, // C_EBREAK
564
63.6k
    20865U, // C_FLD
565
63.6k
    21748U, // C_FLDSP
566
63.6k
    22664U, // C_FLW
567
63.6k
    21782U, // C_FLWSP
568
63.6k
    20885U, // C_FSD
569
63.6k
    21765U, // C_FSDSP
570
63.6k
    22708U, // C_FSW
571
63.6k
    21799U, // C_FSWSP
572
63.6k
    4638U,  // C_J
573
63.6k
    4673U,  // C_JAL
574
63.6k
    5709U,  // C_JALR
575
63.6k
    5703U,  // C_JR
576
63.6k
    20859U, // C_LD
577
63.6k
    21740U, // C_LDSP
578
63.6k
    20965U, // C_LI
579
63.6k
    21007U, // C_LUI
580
63.6k
    22658U, // C_LW
581
63.6k
    21774U, // C_LWSP
582
63.6k
    22467U, // C_MV
583
63.6k
    1241U,  // C_NOP
584
63.6k
    9813U,  // C_OR
585
63.6k
    20879U, // C_SD
586
63.6k
    21757U, // C_SDSP
587
63.6k
    8683U,  // C_SLLI
588
63.6k
    8640U,  // C_SRAI
589
63.6k
    8691U,  // C_SRLI
590
63.6k
    8223U,  // C_SUB
591
63.6k
    10324U, // C_SUBW
592
63.6k
    22702U, // C_SW
593
63.6k
    21791U, // C_SWSP
594
63.6k
    1232U,  // C_UNIMP
595
63.6k
    9819U,  // C_XOR
596
63.6k
    22462U, // DIV
597
63.6k
    22429U, // DIVU
598
63.6k
    22722U, // DIVUW
599
63.6k
    22729U, // DIVW
600
63.6k
    549U, // EBREAK
601
63.6k
    590U, // ECALL
602
63.6k
    20565U, // FADD_D
603
63.6k
    22151U, // FADD_S
604
63.6k
    20727U, // FCLASS_D
605
63.6k
    22237U, // FCLASS_S
606
63.6k
    21037U, // FCVT_D_L
607
63.6k
    22381U, // FCVT_D_LU
608
63.6k
    22141U, // FCVT_D_S
609
63.6k
    22479U, // FCVT_D_W
610
63.6k
    22435U, // FCVT_D_WU
611
63.6k
    20753U, // FCVT_LU_D
612
63.6k
    22263U, // FCVT_LU_S
613
63.6k
    20628U, // FCVT_L_D
614
63.6k
    22194U, // FCVT_L_S
615
63.6k
    20717U, // FCVT_S_D
616
63.6k
    21047U, // FCVT_S_L
617
63.6k
    22392U, // FCVT_S_LU
618
63.6k
    22555U, // FCVT_S_W
619
63.6k
    22446U, // FCVT_S_WU
620
63.6k
    20775U, // FCVT_WU_D
621
63.6k
    22274U, // FCVT_WU_S
622
63.6k
    20805U, // FCVT_W_D
623
63.6k
    22293U, // FCVT_W_S
624
63.6k
    20797U, // FDIV_D
625
63.6k
    22285U, // FDIV_S
626
63.6k
    12700U, // FENCE
627
63.6k
    439U, // FENCE_I
628
63.6k
    1221U,  // FENCE_TSO
629
63.6k
    20685U, // FEQ_D
630
63.6k
    22230U, // FEQ_S
631
63.6k
    20867U, // FLD
632
63.6k
    20612U, // FLE_D
633
63.6k
    22178U, // FLE_S
634
63.6k
    20737U, // FLT_D
635
63.6k
    22247U, // FLT_S
636
63.6k
    22666U, // FLW
637
63.6k
    20573U, // FMADD_D
638
63.6k
    22159U, // FMADD_S
639
63.6k
    20824U, // FMAX_D
640
63.6k
    22303U, // FMAX_S
641
63.6k
    20646U, // FMIN_D
642
63.6k
    22212U, // FMIN_S
643
63.6k
    20540U, // FMSUB_D
644
63.6k
    22122U, // FMSUB_S
645
63.6k
    20638U, // FMUL_D
646
63.6k
    22204U, // FMUL_S
647
63.6k
    22735U, // FMV_D_X
648
63.6k
    22744U, // FMV_W_X
649
63.6k
    20815U, // FMV_X_D
650
63.6k
    22587U, // FMV_X_W
651
63.6k
    20582U, // FNMADD_D
652
63.6k
    22168U, // FNMADD_S
653
63.6k
    20549U, // FNMSUB_D
654
63.6k
    22131U, // FNMSUB_S
655
63.6k
    20887U, // FSD
656
63.6k
    20664U, // FSGNJN_D
657
63.6k
    22220U, // FSGNJN_S
658
63.6k
    20842U, // FSGNJX_D
659
63.6k
    22311U, // FSGNJX_S
660
63.6k
    20619U, // FSGNJ_D
661
63.6k
    22185U, // FSGNJ_S
662
63.6k
    20744U, // FSQRT_D
663
63.6k
    22254U, // FSQRT_S
664
63.6k
    20532U, // FSUB_D
665
63.6k
    22114U, // FSUB_S
666
63.6k
    22710U, // FSW
667
63.6k
    21059U, // JAL
668
63.6k
    22095U, // JALR
669
63.6k
    20503U, // LB
670
63.6k
    22356U, // LBU
671
63.6k
    20861U, // LD
672
63.6k
    20911U, // LH
673
63.6k
    22369U, // LHU
674
63.6k
    37076U, // LR_D
675
63.6k
    38254U, // LR_D_AQ
676
63.6k
    37812U, // LR_D_AQ_RL
677
63.6k
    37528U, // LR_D_RL
678
63.6k
    38914U, // LR_W
679
63.6k
    38391U, // LR_W_AQ
680
63.6k
    37971U, // LR_W_AQ_RL
681
63.6k
    37665U, // LR_W_RL
682
63.6k
    21009U, // LUI
683
63.6k
    22660U, // LW
684
63.6k
    22457U, // LWU
685
63.6k
    1848U,  // MRET
686
63.6k
    21679U, // MUL
687
63.6k
    20909U, // MULH
688
63.6k
    22409U, // MULHSU
689
63.6k
    22367U, // MULHU
690
63.6k
    22683U, // MULW
691
63.6k
    22103U, // OR
692
63.6k
    20988U, // ORI
693
63.6k
    21684U, // REM
694
63.6k
    22403U, // REMU
695
63.6k
    22715U, // REMUW
696
63.6k
    22689U, // REMW
697
63.6k
    20507U, // SB
698
63.6k
    20559U, // SC_D
699
63.6k
    21808U, // SC_D_AQ
700
63.6k
    21356U, // SC_D_AQ_RL
701
63.6k
    21082U, // SC_D_RL
702
63.6k
    22473U, // SC_W
703
63.6k
    21945U, // SC_W_AQ
704
63.6k
    21515U, // SC_W_AQ_RL
705
63.6k
    21219U, // SC_W_RL
706
63.6k
    20881U, // SD
707
63.6k
    20486U, // SFENCE_VMA
708
63.6k
    20915U, // SH
709
63.6k
    21077U, // SLL
710
63.6k
    20973U, // SLLI
711
63.6k
    22644U, // SLLIW
712
63.6k
    22671U, // SLLW
713
63.6k
    22351U, // SLT
714
63.6k
    21001U, // SLTI
715
63.6k
    22374U, // SLTIU
716
63.6k
    22423U, // SLTU
717
63.6k
    20498U, // SRA
718
63.6k
    20930U, // SRAI
719
63.6k
    22628U, // SRAIW
720
63.6k
    22606U, // SRAW
721
63.6k
    1854U,  // SRET
722
63.6k
    21674U, // SRL
723
63.6k
    20981U, // SRLI
724
63.6k
    22651U, // SRLIW
725
63.6k
    22677U, // SRLW
726
63.6k
    20513U, // SUB
727
63.6k
    22614U, // SUBW
728
63.6k
    22704U, // SW
729
63.6k
    1234U,  // UNIMP
730
63.6k
    1860U,  // URET
731
63.6k
    480U, // WFI
732
63.6k
    22109U, // XOR
733
63.6k
    20987U, // XORI
734
63.6k
  };
735
736
63.6k
  static const uint8_t OpInfo1[] = {
737
63.6k
    0U, // PHI
738
63.6k
    0U, // INLINEASM
739
63.6k
    0U, // INLINEASM_BR
740
63.6k
    0U, // CFI_INSTRUCTION
741
63.6k
    0U, // EH_LABEL
742
63.6k
    0U, // GC_LABEL
743
63.6k
    0U, // ANNOTATION_LABEL
744
63.6k
    0U, // KILL
745
63.6k
    0U, // EXTRACT_SUBREG
746
63.6k
    0U, // INSERT_SUBREG
747
63.6k
    0U, // IMPLICIT_DEF
748
63.6k
    0U, // SUBREG_TO_REG
749
63.6k
    0U, // COPY_TO_REGCLASS
750
63.6k
    0U, // DBG_VALUE
751
63.6k
    0U, // DBG_LABEL
752
63.6k
    0U, // REG_SEQUENCE
753
63.6k
    0U, // COPY
754
63.6k
    0U, // BUNDLE
755
63.6k
    0U, // LIFETIME_START
756
63.6k
    0U, // LIFETIME_END
757
63.6k
    0U, // STACKMAP
758
63.6k
    0U, // FENTRY_CALL
759
63.6k
    0U, // PATCHPOINT
760
63.6k
    0U, // LOAD_STACK_GUARD
761
63.6k
    0U, // STATEPOINT
762
63.6k
    0U, // LOCAL_ESCAPE
763
63.6k
    0U, // FAULTING_OP
764
63.6k
    0U, // PATCHABLE_OP
765
63.6k
    0U, // PATCHABLE_FUNCTION_ENTER
766
63.6k
    0U, // PATCHABLE_RET
767
63.6k
    0U, // PATCHABLE_FUNCTION_EXIT
768
63.6k
    0U, // PATCHABLE_TAIL_CALL
769
63.6k
    0U, // PATCHABLE_EVENT_CALL
770
63.6k
    0U, // PATCHABLE_TYPED_EVENT_CALL
771
63.6k
    0U, // ICALL_BRANCH_FUNNEL
772
63.6k
    0U, // G_ADD
773
63.6k
    0U, // G_SUB
774
63.6k
    0U, // G_MUL
775
63.6k
    0U, // G_SDIV
776
63.6k
    0U, // G_UDIV
777
63.6k
    0U, // G_SREM
778
63.6k
    0U, // G_UREM
779
63.6k
    0U, // G_AND
780
63.6k
    0U, // G_OR
781
63.6k
    0U, // G_XOR
782
63.6k
    0U, // G_IMPLICIT_DEF
783
63.6k
    0U, // G_PHI
784
63.6k
    0U, // G_FRAME_INDEX
785
63.6k
    0U, // G_GLOBAL_VALUE
786
63.6k
    0U, // G_EXTRACT
787
63.6k
    0U, // G_UNMERGE_VALUES
788
63.6k
    0U, // G_INSERT
789
63.6k
    0U, // G_MERGE_VALUES
790
63.6k
    0U, // G_BUILD_VECTOR
791
63.6k
    0U, // G_BUILD_VECTOR_TRUNC
792
63.6k
    0U, // G_CONCAT_VECTORS
793
63.6k
    0U, // G_PTRTOINT
794
63.6k
    0U, // G_INTTOPTR
795
63.6k
    0U, // G_BITCAST
796
63.6k
    0U, // G_INTRINSIC_TRUNC
797
63.6k
    0U, // G_INTRINSIC_ROUND
798
63.6k
    0U, // G_LOAD
799
63.6k
    0U, // G_SEXTLOAD
800
63.6k
    0U, // G_ZEXTLOAD
801
63.6k
    0U, // G_STORE
802
63.6k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
803
63.6k
    0U, // G_ATOMIC_CMPXCHG
804
63.6k
    0U, // G_ATOMICRMW_XCHG
805
63.6k
    0U, // G_ATOMICRMW_ADD
806
63.6k
    0U, // G_ATOMICRMW_SUB
807
63.6k
    0U, // G_ATOMICRMW_AND
808
63.6k
    0U, // G_ATOMICRMW_NAND
809
63.6k
    0U, // G_ATOMICRMW_OR
810
63.6k
    0U, // G_ATOMICRMW_XOR
811
63.6k
    0U, // G_ATOMICRMW_MAX
812
63.6k
    0U, // G_ATOMICRMW_MIN
813
63.6k
    0U, // G_ATOMICRMW_UMAX
814
63.6k
    0U, // G_ATOMICRMW_UMIN
815
63.6k
    0U, // G_BRCOND
816
63.6k
    0U, // G_BRINDIRECT
817
63.6k
    0U, // G_INTRINSIC
818
63.6k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
819
63.6k
    0U, // G_ANYEXT
820
63.6k
    0U, // G_TRUNC
821
63.6k
    0U, // G_CONSTANT
822
63.6k
    0U, // G_FCONSTANT
823
63.6k
    0U, // G_VASTART
824
63.6k
    0U, // G_VAARG
825
63.6k
    0U, // G_SEXT
826
63.6k
    0U, // G_ZEXT
827
63.6k
    0U, // G_SHL
828
63.6k
    0U, // G_LSHR
829
63.6k
    0U, // G_ASHR
830
63.6k
    0U, // G_ICMP
831
63.6k
    0U, // G_FCMP
832
63.6k
    0U, // G_SELECT
833
63.6k
    0U, // G_UADDO
834
63.6k
    0U, // G_UADDE
835
63.6k
    0U, // G_USUBO
836
63.6k
    0U, // G_USUBE
837
63.6k
    0U, // G_SADDO
838
63.6k
    0U, // G_SADDE
839
63.6k
    0U, // G_SSUBO
840
63.6k
    0U, // G_SSUBE
841
63.6k
    0U, // G_UMULO
842
63.6k
    0U, // G_SMULO
843
63.6k
    0U, // G_UMULH
844
63.6k
    0U, // G_SMULH
845
63.6k
    0U, // G_FADD
846
63.6k
    0U, // G_FSUB
847
63.6k
    0U, // G_FMUL
848
63.6k
    0U, // G_FMA
849
63.6k
    0U, // G_FDIV
850
63.6k
    0U, // G_FREM
851
63.6k
    0U, // G_FPOW
852
63.6k
    0U, // G_FEXP
853
63.6k
    0U, // G_FEXP2
854
63.6k
    0U, // G_FLOG
855
63.6k
    0U, // G_FLOG2
856
63.6k
    0U, // G_FLOG10
857
63.6k
    0U, // G_FNEG
858
63.6k
    0U, // G_FPEXT
859
63.6k
    0U, // G_FPTRUNC
860
63.6k
    0U, // G_FPTOSI
861
63.6k
    0U, // G_FPTOUI
862
63.6k
    0U, // G_SITOFP
863
63.6k
    0U, // G_UITOFP
864
63.6k
    0U, // G_FABS
865
63.6k
    0U, // G_FCANONICALIZE
866
63.6k
    0U, // G_GEP
867
63.6k
    0U, // G_PTR_MASK
868
63.6k
    0U, // G_BR
869
63.6k
    0U, // G_INSERT_VECTOR_ELT
870
63.6k
    0U, // G_EXTRACT_VECTOR_ELT
871
63.6k
    0U, // G_SHUFFLE_VECTOR
872
63.6k
    0U, // G_CTTZ
873
63.6k
    0U, // G_CTTZ_ZERO_UNDEF
874
63.6k
    0U, // G_CTLZ
875
63.6k
    0U, // G_CTLZ_ZERO_UNDEF
876
63.6k
    0U, // G_CTPOP
877
63.6k
    0U, // G_BSWAP
878
63.6k
    0U, // G_FCEIL
879
63.6k
    0U, // G_FCOS
880
63.6k
    0U, // G_FSIN
881
63.6k
    0U, // G_FSQRT
882
63.6k
    0U, // G_FFLOOR
883
63.6k
    0U, // G_ADDRSPACE_CAST
884
63.6k
    0U, // G_BLOCK_ADDR
885
63.6k
    0U, // ADJCALLSTACKDOWN
886
63.6k
    0U, // ADJCALLSTACKUP
887
63.6k
    0U, // BuildPairF64Pseudo
888
63.6k
    0U, // PseudoAtomicLoadNand32
889
63.6k
    0U, // PseudoAtomicLoadNand64
890
63.6k
    0U, // PseudoBR
891
63.6k
    0U, // PseudoBRIND
892
63.6k
    0U, // PseudoCALL
893
63.6k
    0U, // PseudoCALLIndirect
894
63.6k
    0U, // PseudoCmpXchg32
895
63.6k
    0U, // PseudoCmpXchg64
896
63.6k
    0U, // PseudoLA
897
63.6k
    0U, // PseudoLI
898
63.6k
    0U, // PseudoLLA
899
63.6k
    0U, // PseudoMaskedAtomicLoadAdd32
900
63.6k
    0U, // PseudoMaskedAtomicLoadMax32
901
63.6k
    0U, // PseudoMaskedAtomicLoadMin32
902
63.6k
    0U, // PseudoMaskedAtomicLoadNand32
903
63.6k
    0U, // PseudoMaskedAtomicLoadSub32
904
63.6k
    0U, // PseudoMaskedAtomicLoadUMax32
905
63.6k
    0U, // PseudoMaskedAtomicLoadUMin32
906
63.6k
    0U, // PseudoMaskedAtomicSwap32
907
63.6k
    0U, // PseudoMaskedCmpXchg32
908
63.6k
    0U, // PseudoRET
909
63.6k
    0U, // PseudoTAIL
910
63.6k
    0U, // PseudoTAILIndirect
911
63.6k
    0U, // Select_FPR32_Using_CC_GPR
912
63.6k
    0U, // Select_FPR64_Using_CC_GPR
913
63.6k
    0U, // Select_GPR_Using_CC_GPR
914
63.6k
    0U, // SplitF64Pseudo
915
63.6k
    4U, // ADD
916
63.6k
    4U, // ADDI
917
63.6k
    4U, // ADDIW
918
63.6k
    4U, // ADDW
919
63.6k
    9U, // AMOADD_D
920
63.6k
    9U, // AMOADD_D_AQ
921
63.6k
    9U, // AMOADD_D_AQ_RL
922
63.6k
    9U, // AMOADD_D_RL
923
63.6k
    9U, // AMOADD_W
924
63.6k
    9U, // AMOADD_W_AQ
925
63.6k
    9U, // AMOADD_W_AQ_RL
926
63.6k
    9U, // AMOADD_W_RL
927
63.6k
    9U, // AMOAND_D
928
63.6k
    9U, // AMOAND_D_AQ
929
63.6k
    9U, // AMOAND_D_AQ_RL
930
63.6k
    9U, // AMOAND_D_RL
931
63.6k
    9U, // AMOAND_W
932
63.6k
    9U, // AMOAND_W_AQ
933
63.6k
    9U, // AMOAND_W_AQ_RL
934
63.6k
    9U, // AMOAND_W_RL
935
63.6k
    9U, // AMOMAXU_D
936
63.6k
    9U, // AMOMAXU_D_AQ
937
63.6k
    9U, // AMOMAXU_D_AQ_RL
938
63.6k
    9U, // AMOMAXU_D_RL
939
63.6k
    9U, // AMOMAXU_W
940
63.6k
    9U, // AMOMAXU_W_AQ
941
63.6k
    9U, // AMOMAXU_W_AQ_RL
942
63.6k
    9U, // AMOMAXU_W_RL
943
63.6k
    9U, // AMOMAX_D
944
63.6k
    9U, // AMOMAX_D_AQ
945
63.6k
    9U, // AMOMAX_D_AQ_RL
946
63.6k
    9U, // AMOMAX_D_RL
947
63.6k
    9U, // AMOMAX_W
948
63.6k
    9U, // AMOMAX_W_AQ
949
63.6k
    9U, // AMOMAX_W_AQ_RL
950
63.6k
    9U, // AMOMAX_W_RL
951
63.6k
    9U, // AMOMINU_D
952
63.6k
    9U, // AMOMINU_D_AQ
953
63.6k
    9U, // AMOMINU_D_AQ_RL
954
63.6k
    9U, // AMOMINU_D_RL
955
63.6k
    9U, // AMOMINU_W
956
63.6k
    9U, // AMOMINU_W_AQ
957
63.6k
    9U, // AMOMINU_W_AQ_RL
958
63.6k
    9U, // AMOMINU_W_RL
959
63.6k
    9U, // AMOMIN_D
960
63.6k
    9U, // AMOMIN_D_AQ
961
63.6k
    9U, // AMOMIN_D_AQ_RL
962
63.6k
    9U, // AMOMIN_D_RL
963
63.6k
    9U, // AMOMIN_W
964
63.6k
    9U, // AMOMIN_W_AQ
965
63.6k
    9U, // AMOMIN_W_AQ_RL
966
63.6k
    9U, // AMOMIN_W_RL
967
63.6k
    9U, // AMOOR_D
968
63.6k
    9U, // AMOOR_D_AQ
969
63.6k
    9U, // AMOOR_D_AQ_RL
970
63.6k
    9U, // AMOOR_D_RL
971
63.6k
    9U, // AMOOR_W
972
63.6k
    9U, // AMOOR_W_AQ
973
63.6k
    9U, // AMOOR_W_AQ_RL
974
63.6k
    9U, // AMOOR_W_RL
975
63.6k
    9U, // AMOSWAP_D
976
63.6k
    9U, // AMOSWAP_D_AQ
977
63.6k
    9U, // AMOSWAP_D_AQ_RL
978
63.6k
    9U, // AMOSWAP_D_RL
979
63.6k
    9U, // AMOSWAP_W
980
63.6k
    9U, // AMOSWAP_W_AQ
981
63.6k
    9U, // AMOSWAP_W_AQ_RL
982
63.6k
    9U, // AMOSWAP_W_RL
983
63.6k
    9U, // AMOXOR_D
984
63.6k
    9U, // AMOXOR_D_AQ
985
63.6k
    9U, // AMOXOR_D_AQ_RL
986
63.6k
    9U, // AMOXOR_D_RL
987
63.6k
    9U, // AMOXOR_W
988
63.6k
    9U, // AMOXOR_W_AQ
989
63.6k
    9U, // AMOXOR_W_AQ_RL
990
63.6k
    9U, // AMOXOR_W_RL
991
63.6k
    4U, // AND
992
63.6k
    4U, // ANDI
993
63.6k
    0U, // AUIPC
994
63.6k
    4U, // BEQ
995
63.6k
    4U, // BGE
996
63.6k
    4U, // BGEU
997
63.6k
    4U, // BLT
998
63.6k
    4U, // BLTU
999
63.6k
    4U, // BNE
1000
63.6k
    2U, // CSRRC
1001
63.6k
    2U, // CSRRCI
1002
63.6k
    2U, // CSRRS
1003
63.6k
    2U, // CSRRSI
1004
63.6k
    2U, // CSRRW
1005
63.6k
    2U, // CSRRWI
1006
63.6k
    0U, // C_ADD
1007
63.6k
    0U, // C_ADDI
1008
63.6k
    0U, // C_ADDI16SP
1009
63.6k
    4U, // C_ADDI4SPN
1010
63.6k
    0U, // C_ADDIW
1011
63.6k
    0U, // C_ADDW
1012
63.6k
    0U, // C_AND
1013
63.6k
    0U, // C_ANDI
1014
63.6k
    0U, // C_BEQZ
1015
63.6k
    0U, // C_BNEZ
1016
63.6k
    0U, // C_EBREAK
1017
63.6k
    13U,  // C_FLD
1018
63.6k
    13U,  // C_FLDSP
1019
63.6k
    13U,  // C_FLW
1020
63.6k
    13U,  // C_FLWSP
1021
63.6k
    13U,  // C_FSD
1022
63.6k
    13U,  // C_FSDSP
1023
63.6k
    13U,  // C_FSW
1024
63.6k
    13U,  // C_FSWSP
1025
63.6k
    0U, // C_J
1026
63.6k
    0U, // C_JAL
1027
63.6k
    0U, // C_JALR
1028
63.6k
    0U, // C_JR
1029
63.6k
    13U,  // C_LD
1030
63.6k
    13U,  // C_LDSP
1031
63.6k
    0U, // C_LI
1032
63.6k
    0U, // C_LUI
1033
63.6k
    13U,  // C_LW
1034
63.6k
    13U,  // C_LWSP
1035
63.6k
    0U, // C_MV
1036
63.6k
    0U, // C_NOP
1037
63.6k
    0U, // C_OR
1038
63.6k
    13U,  // C_SD
1039
63.6k
    13U,  // C_SDSP
1040
63.6k
    0U, // C_SLLI
1041
63.6k
    0U, // C_SRAI
1042
63.6k
    0U, // C_SRLI
1043
63.6k
    0U, // C_SUB
1044
63.6k
    0U, // C_SUBW
1045
63.6k
    13U,  // C_SW
1046
63.6k
    13U,  // C_SWSP
1047
63.6k
    0U, // C_UNIMP
1048
63.6k
    0U, // C_XOR
1049
63.6k
    4U, // DIV
1050
63.6k
    4U, // DIVU
1051
63.6k
    4U, // DIVUW
1052
63.6k
    4U, // DIVW
1053
63.6k
    0U, // EBREAK
1054
63.6k
    0U, // ECALL
1055
63.6k
    36U,  // FADD_D
1056
63.6k
    36U,  // FADD_S
1057
63.6k
    0U, // FCLASS_D
1058
63.6k
    0U, // FCLASS_S
1059
63.6k
    20U,  // FCVT_D_L
1060
63.6k
    20U,  // FCVT_D_LU
1061
63.6k
    0U, // FCVT_D_S
1062
63.6k
    0U, // FCVT_D_W
1063
63.6k
    0U, // FCVT_D_WU
1064
63.6k
    20U,  // FCVT_LU_D
1065
63.6k
    20U,  // FCVT_LU_S
1066
63.6k
    20U,  // FCVT_L_D
1067
63.6k
    20U,  // FCVT_L_S
1068
63.6k
    20U,  // FCVT_S_D
1069
63.6k
    20U,  // FCVT_S_L
1070
63.6k
    20U,  // FCVT_S_LU
1071
63.6k
    20U,  // FCVT_S_W
1072
63.6k
    20U,  // FCVT_S_WU
1073
63.6k
    20U,  // FCVT_WU_D
1074
63.6k
    20U,  // FCVT_WU_S
1075
63.6k
    20U,  // FCVT_W_D
1076
63.6k
    20U,  // FCVT_W_S
1077
63.6k
    36U,  // FDIV_D
1078
63.6k
    36U,  // FDIV_S
1079
63.6k
    0U, // FENCE
1080
63.6k
    0U, // FENCE_I
1081
63.6k
    0U, // FENCE_TSO
1082
63.6k
    4U, // FEQ_D
1083
63.6k
    4U, // FEQ_S
1084
63.6k
    13U,  // FLD
1085
63.6k
    4U, // FLE_D
1086
63.6k
    4U, // FLE_S
1087
63.6k
    4U, // FLT_D
1088
63.6k
    4U, // FLT_S
1089
63.6k
    13U,  // FLW
1090
63.6k
    100U, // FMADD_D
1091
63.6k
    100U, // FMADD_S
1092
63.6k
    4U, // FMAX_D
1093
63.6k
    4U, // FMAX_S
1094
63.6k
    4U, // FMIN_D
1095
63.6k
    4U, // FMIN_S
1096
63.6k
    100U, // FMSUB_D
1097
63.6k
    100U, // FMSUB_S
1098
63.6k
    36U,  // FMUL_D
1099
63.6k
    36U,  // FMUL_S
1100
63.6k
    0U, // FMV_D_X
1101
63.6k
    0U, // FMV_W_X
1102
63.6k
    0U, // FMV_X_D
1103
63.6k
    0U, // FMV_X_W
1104
63.6k
    100U, // FNMADD_D
1105
63.6k
    100U, // FNMADD_S
1106
63.6k
    100U, // FNMSUB_D
1107
63.6k
    100U, // FNMSUB_S
1108
63.6k
    13U,  // FSD
1109
63.6k
    4U, // FSGNJN_D
1110
63.6k
    4U, // FSGNJN_S
1111
63.6k
    4U, // FSGNJX_D
1112
63.6k
    4U, // FSGNJX_S
1113
63.6k
    4U, // FSGNJ_D
1114
63.6k
    4U, // FSGNJ_S
1115
63.6k
    20U,  // FSQRT_D
1116
63.6k
    20U,  // FSQRT_S
1117
63.6k
    36U,  // FSUB_D
1118
63.6k
    36U,  // FSUB_S
1119
63.6k
    13U,  // FSW
1120
63.6k
    0U, // JAL
1121
63.6k
    4U, // JALR
1122
63.6k
    13U,  // LB
1123
63.6k
    13U,  // LBU
1124
63.6k
    13U,  // LD
1125
63.6k
    13U,  // LH
1126
63.6k
    13U,  // LHU
1127
63.6k
    0U, // LR_D
1128
63.6k
    0U, // LR_D_AQ
1129
63.6k
    0U, // LR_D_AQ_RL
1130
63.6k
    0U, // LR_D_RL
1131
63.6k
    0U, // LR_W
1132
63.6k
    0U, // LR_W_AQ
1133
63.6k
    0U, // LR_W_AQ_RL
1134
63.6k
    0U, // LR_W_RL
1135
63.6k
    0U, // LUI
1136
63.6k
    13U,  // LW
1137
63.6k
    13U,  // LWU
1138
63.6k
    0U, // MRET
1139
63.6k
    4U, // MUL
1140
63.6k
    4U, // MULH
1141
63.6k
    4U, // MULHSU
1142
63.6k
    4U, // MULHU
1143
63.6k
    4U, // MULW
1144
63.6k
    4U, // OR
1145
63.6k
    4U, // ORI
1146
63.6k
    4U, // REM
1147
63.6k
    4U, // REMU
1148
63.6k
    4U, // REMUW
1149
63.6k
    4U, // REMW
1150
63.6k
    13U,  // SB
1151
63.6k
    9U, // SC_D
1152
63.6k
    9U, // SC_D_AQ
1153
63.6k
    9U, // SC_D_AQ_RL
1154
63.6k
    9U, // SC_D_RL
1155
63.6k
    9U, // SC_W
1156
63.6k
    9U, // SC_W_AQ
1157
63.6k
    9U, // SC_W_AQ_RL
1158
63.6k
    9U, // SC_W_RL
1159
63.6k
    13U,  // SD
1160
63.6k
    0U, // SFENCE_VMA
1161
63.6k
    13U,  // SH
1162
63.6k
    4U, // SLL
1163
63.6k
    4U, // SLLI
1164
63.6k
    4U, // SLLIW
1165
63.6k
    4U, // SLLW
1166
63.6k
    4U, // SLT
1167
63.6k
    4U, // SLTI
1168
63.6k
    4U, // SLTIU
1169
63.6k
    4U, // SLTU
1170
63.6k
    4U, // SRA
1171
63.6k
    4U, // SRAI
1172
63.6k
    4U, // SRAIW
1173
63.6k
    4U, // SRAW
1174
63.6k
    0U, // SRET
1175
63.6k
    4U, // SRL
1176
63.6k
    4U, // SRLI
1177
63.6k
    4U, // SRLIW
1178
63.6k
    4U, // SRLW
1179
63.6k
    4U, // SUB
1180
63.6k
    4U, // SUBW
1181
63.6k
    13U,  // SW
1182
63.6k
    0U, // UNIMP
1183
63.6k
    0U, // URET
1184
63.6k
    0U, // WFI
1185
63.6k
    4U, // XOR
1186
63.6k
    4U, // XORI
1187
63.6k
  };
1188
1189
  // Emit the opcode for the instruction.
1190
63.6k
  uint32_t Bits = 0;
1191
63.6k
  Bits |= OpInfo0[MCInst_getOpcode(MI)] << 0;
1192
63.6k
  Bits |= OpInfo1[MCInst_getOpcode(MI)] << 16;
1193
63.6k
  CS_ASSERT(Bits != 0 && "Cannot print this instruction.");
1194
63.6k
#ifndef CAPSTONE_DIET
1195
63.6k
  SStream_concat0(O, AsmStrs+(Bits & 4095)-1);
1196
63.6k
#endif
1197
1198
1199
  // Fragment 0 encoded into 2 bits for 4 unique commands.
1200
63.6k
  switch ((uint32_t)((Bits >> 12) & 3)) {
1201
0
  default:
1202
0
    CS_ASSERT(0 && "Invalid command number.");
1203
0
    return;
1204
97
  case 0:
1205
    // DBG_VALUE, DBG_LABEL, BUNDLE, LIFETIME_START, LIFETIME_END, FENTRY_CAL...
1206
97
    return;
1207
0
    break;
1208
62.9k
  case 1:
1209
    // PseudoCALL, PseudoLA, PseudoLI, PseudoLLA, PseudoTAIL, ADD, ADDI, ADDI...
1210
62.9k
    printOperand(MI, 0, O);
1211
62.9k
    break;
1212
0
  case 2:
1213
    // C_ADD, C_ADDI, C_ADDI16SP, C_ADDIW, C_ADDW, C_AND, C_ANDI, C_OR, C_SLL...
1214
0
    printOperand(MI, 1, O);
1215
0
    SStream_concat0(O, ", ");
1216
0
    printOperand(MI, 2, O);
1217
0
    return;
1218
0
    break;
1219
541
  case 3:
1220
    // FENCE
1221
541
    printFenceArg(MI, 0, O);
1222
541
    SStream_concat0(O, ", ");
1223
541
    printFenceArg(MI, 1, O);
1224
541
    return;
1225
0
    break;
1226
63.6k
  }
1227
1228
1229
  // Fragment 1 encoded into 2 bits for 3 unique commands.
1230
62.9k
  switch ((uint32_t)((Bits >> 14) & 3)) {
1231
0
  default:
1232
0
    CS_ASSERT(0 && "Invalid command number.");
1233
0
    return;
1234
0
  case 0:
1235
    // PseudoCALL, PseudoTAIL, C_J, C_JAL, C_JALR, C_JR
1236
0
    return;
1237
0
    break;
1238
62.0k
  case 1:
1239
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AMOADD_D, AMOAD...
1240
62.0k
    SStream_concat0(O, ", ");
1241
62.0k
    break;
1242
974
  case 2:
1243
    // LR_D, LR_D_AQ, LR_D_AQ_RL, LR_D_RL, LR_W, LR_W_AQ, LR_W_AQ_RL, LR_W_RL
1244
974
    SStream_concat0(O, ", (");
1245
974
    printOperand(MI, 1, O);
1246
974
    SStream_concat0(O, ")");
1247
974
    return;
1248
0
    break;
1249
62.9k
  }
1250
1251
1252
  // Fragment 2 encoded into 2 bits for 3 unique commands.
1253
62.0k
  switch ((uint32_t)((Bits >> 16) & 3)) {
1254
0
  default:
1255
0
    CS_ASSERT(0 && "Invalid command number.");
1256
0
    return;
1257
17.0k
  case 0:
1258
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AND, ANDI, AUIP...
1259
17.0k
    printOperand(MI, 1, O);
1260
17.0k
    break;
1261
8.48k
  case 1:
1262
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1263
8.48k
    printOperand(MI, 2, O);
1264
8.48k
    break;
1265
36.4k
  case 2:
1266
    // CSRRC, CSRRCI, CSRRS, CSRRSI, CSRRW, CSRRWI
1267
36.4k
    printCSRSystemRegister(MI, 1, O);
1268
36.4k
    SStream_concat0(O, ", ");
1269
36.4k
    printOperand(MI, 2, O);
1270
36.4k
    return;
1271
0
    break;
1272
62.0k
  }
1273
1274
1275
  // Fragment 3 encoded into 2 bits for 4 unique commands.
1276
25.5k
  switch ((uint32_t)((Bits >> 18) & 3)) {
1277
0
  default:
1278
0
    CS_ASSERT(0 && "Invalid command number.");
1279
0
    return;
1280
1.37k
  case 0:
1281
    // PseudoLA, PseudoLI, PseudoLLA, AUIPC, C_BEQZ, C_BNEZ, C_LI, C_LUI, C_M...
1282
1.37k
    return;
1283
0
    break;
1284
15.6k
  case 1:
1285
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1286
15.6k
    SStream_concat0(O, ", ");
1287
15.6k
    break;
1288
4.38k
  case 2:
1289
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1290
4.38k
    SStream_concat0(O, ", (");
1291
4.38k
    printOperand(MI, 1, O);
1292
4.38k
    SStream_concat0(O, ")");
1293
4.38k
    return;
1294
0
    break;
1295
4.10k
  case 3:
1296
    // C_FLD, C_FLDSP, C_FLW, C_FLWSP, C_FSD, C_FSDSP, C_FSW, C_FSWSP, C_LD, ...
1297
4.10k
    SStream_concat0(O, "(");
1298
4.10k
    printOperand(MI, 1, O);
1299
4.10k
    SStream_concat0(O, ")");
1300
4.10k
    return;
1301
0
    break;
1302
25.5k
  }
1303
1304
1305
  // Fragment 4 encoded into 1 bits for 2 unique commands.
1306
15.6k
  if ((Bits >> 20) & 1) {
1307
    // FCVT_D_L, FCVT_D_LU, FCVT_LU_D, FCVT_LU_S, FCVT_L_D, FCVT_L_S, FCVT_S_...
1308
4.92k
    printFRMArg(MI, 2, O);
1309
4.92k
    return;
1310
10.7k
  } else {
1311
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1312
10.7k
    printOperand(MI, 2, O);
1313
10.7k
  }
1314
1315
1316
  // Fragment 5 encoded into 1 bits for 2 unique commands.
1317
10.7k
  if ((Bits >> 21) & 1) {
1318
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FM...
1319
5.42k
    SStream_concat0(O, ", ");
1320
5.42k
  } else {
1321
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1322
5.32k
    return;
1323
5.32k
  }
1324
1325
1326
  // Fragment 6 encoded into 1 bits for 2 unique commands.
1327
5.42k
  if ((Bits >> 22) & 1) {
1328
    // FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FNMADD_D, FNMADD_S, FNMSUB_D, FNMS...
1329
2.17k
    printOperand(MI, 3, O);
1330
2.17k
    SStream_concat0(O, ", ");
1331
2.17k
    printFRMArg(MI, 4, O);
1332
2.17k
    return;
1333
3.25k
  } else {
1334
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMUL_D, FMUL_S, FSUB_D, FSUB_S
1335
3.25k
    printFRMArg(MI, 3, O);
1336
3.25k
    return;
1337
3.25k
  }
1338
1339
5.42k
}
1340
1341
1342
/// getRegisterName - This method is automatically generated by tblgen
1343
/// from the register set description.  This returns the assembler name
1344
/// for the specified register.
1345
static const char *
1346
getRegisterName(unsigned RegNo, unsigned AltIdx)
1347
153k
{
1348
153k
  CS_ASSERT(RegNo && RegNo < 97 && "Invalid register number!");
1349
1350
153k
#ifndef CAPSTONE_DIET
1351
153k
  static const char AsmStrsABIRegAltName[] = {
1352
153k
  /* 0 */ 'f', 's', '1', '0', 0,
1353
153k
  /* 5 */ 'f', 't', '1', '0', 0,
1354
153k
  /* 10 */ 'f', 'a', '0', 0,
1355
153k
  /* 14 */ 'f', 's', '0', 0,
1356
153k
  /* 18 */ 'f', 't', '0', 0,
1357
153k
  /* 22 */ 'f', 's', '1', '1', 0,
1358
153k
  /* 27 */ 'f', 't', '1', '1', 0,
1359
153k
  /* 32 */ 'f', 'a', '1', 0,
1360
153k
  /* 36 */ 'f', 's', '1', 0,
1361
153k
  /* 40 */ 'f', 't', '1', 0,
1362
153k
  /* 44 */ 'f', 'a', '2', 0,
1363
153k
  /* 48 */ 'f', 's', '2', 0,
1364
153k
  /* 52 */ 'f', 't', '2', 0,
1365
153k
  /* 56 */ 'f', 'a', '3', 0,
1366
153k
  /* 60 */ 'f', 's', '3', 0,
1367
153k
  /* 64 */ 'f', 't', '3', 0,
1368
153k
  /* 68 */ 'f', 'a', '4', 0,
1369
153k
  /* 72 */ 'f', 's', '4', 0,
1370
153k
  /* 76 */ 'f', 't', '4', 0,
1371
153k
  /* 80 */ 'f', 'a', '5', 0,
1372
153k
  /* 84 */ 'f', 's', '5', 0,
1373
153k
  /* 88 */ 'f', 't', '5', 0,
1374
153k
  /* 92 */ 'f', 'a', '6', 0,
1375
153k
  /* 96 */ 'f', 's', '6', 0,
1376
153k
  /* 100 */ 'f', 't', '6', 0,
1377
153k
  /* 104 */ 'f', 'a', '7', 0,
1378
153k
  /* 108 */ 'f', 's', '7', 0,
1379
153k
  /* 112 */ 'f', 't', '7', 0,
1380
153k
  /* 116 */ 'f', 's', '8', 0,
1381
153k
  /* 120 */ 'f', 't', '8', 0,
1382
153k
  /* 124 */ 'f', 's', '9', 0,
1383
153k
  /* 128 */ 'f', 't', '9', 0,
1384
153k
  /* 132 */ 'r', 'a', 0,
1385
153k
  /* 135 */ 'z', 'e', 'r', 'o', 0,
1386
153k
  /* 140 */ 'g', 'p', 0,
1387
153k
  /* 143 */ 's', 'p', 0,
1388
153k
  /* 146 */ 't', 'p', 0,
1389
153k
  };
1390
1391
153k
  static const uint8_t RegAsmOffsetABIRegAltName[] = {
1392
153k
    135, 132, 143, 140, 146, 19, 41, 53, 15, 37, 11, 33, 45, 57, 
1393
153k
    69, 81, 93, 105, 49, 61, 73, 85, 97, 109, 117, 125, 1, 23, 
1394
153k
    65, 77, 89, 101, 18, 18, 40, 40, 52, 52, 64, 64, 76, 76, 
1395
153k
    88, 88, 100, 100, 112, 112, 14, 14, 36, 36, 10, 10, 32, 32, 
1396
153k
    44, 44, 56, 56, 68, 68, 80, 80, 92, 92, 104, 104, 48, 48, 
1397
153k
    60, 60, 72, 72, 84, 84, 96, 96, 108, 108, 116, 116, 124, 124, 
1398
153k
    0, 0, 22, 22, 120, 120, 128, 128, 5, 5, 27, 27, 
1399
153k
  };
1400
1401
153k
  static const char AsmStrsNoRegAltName[] = {
1402
153k
  /* 0 */ 'f', '1', '0', 0,
1403
153k
  /* 4 */ 'x', '1', '0', 0,
1404
153k
  /* 8 */ 'f', '2', '0', 0,
1405
153k
  /* 12 */ 'x', '2', '0', 0,
1406
153k
  /* 16 */ 'f', '3', '0', 0,
1407
153k
  /* 20 */ 'x', '3', '0', 0,
1408
153k
  /* 24 */ 'f', '0', 0,
1409
153k
  /* 27 */ 'x', '0', 0,
1410
153k
  /* 30 */ 'f', '1', '1', 0,
1411
153k
  /* 34 */ 'x', '1', '1', 0,
1412
153k
  /* 38 */ 'f', '2', '1', 0,
1413
153k
  /* 42 */ 'x', '2', '1', 0,
1414
153k
  /* 46 */ 'f', '3', '1', 0,
1415
153k
  /* 50 */ 'x', '3', '1', 0,
1416
153k
  /* 54 */ 'f', '1', 0,
1417
153k
  /* 57 */ 'x', '1', 0,
1418
153k
  /* 60 */ 'f', '1', '2', 0,
1419
153k
  /* 64 */ 'x', '1', '2', 0,
1420
153k
  /* 68 */ 'f', '2', '2', 0,
1421
153k
  /* 72 */ 'x', '2', '2', 0,
1422
153k
  /* 76 */ 'f', '2', 0,
1423
153k
  /* 79 */ 'x', '2', 0,
1424
153k
  /* 82 */ 'f', '1', '3', 0,
1425
153k
  /* 86 */ 'x', '1', '3', 0,
1426
153k
  /* 90 */ 'f', '2', '3', 0,
1427
153k
  /* 94 */ 'x', '2', '3', 0,
1428
153k
  /* 98 */ 'f', '3', 0,
1429
153k
  /* 101 */ 'x', '3', 0,
1430
153k
  /* 104 */ 'f', '1', '4', 0,
1431
153k
  /* 108 */ 'x', '1', '4', 0,
1432
153k
  /* 112 */ 'f', '2', '4', 0,
1433
153k
  /* 116 */ 'x', '2', '4', 0,
1434
153k
  /* 120 */ 'f', '4', 0,
1435
153k
  /* 123 */ 'x', '4', 0,
1436
153k
  /* 126 */ 'f', '1', '5', 0,
1437
153k
  /* 130 */ 'x', '1', '5', 0,
1438
153k
  /* 134 */ 'f', '2', '5', 0,
1439
153k
  /* 138 */ 'x', '2', '5', 0,
1440
153k
  /* 142 */ 'f', '5', 0,
1441
153k
  /* 145 */ 'x', '5', 0,
1442
153k
  /* 148 */ 'f', '1', '6', 0,
1443
153k
  /* 152 */ 'x', '1', '6', 0,
1444
153k
  /* 156 */ 'f', '2', '6', 0,
1445
153k
  /* 160 */ 'x', '2', '6', 0,
1446
153k
  /* 164 */ 'f', '6', 0,
1447
153k
  /* 167 */ 'x', '6', 0,
1448
153k
  /* 170 */ 'f', '1', '7', 0,
1449
153k
  /* 174 */ 'x', '1', '7', 0,
1450
153k
  /* 178 */ 'f', '2', '7', 0,
1451
153k
  /* 182 */ 'x', '2', '7', 0,
1452
153k
  /* 186 */ 'f', '7', 0,
1453
153k
  /* 189 */ 'x', '7', 0,
1454
153k
  /* 192 */ 'f', '1', '8', 0,
1455
153k
  /* 196 */ 'x', '1', '8', 0,
1456
153k
  /* 200 */ 'f', '2', '8', 0,
1457
153k
  /* 204 */ 'x', '2', '8', 0,
1458
153k
  /* 208 */ 'f', '8', 0,
1459
153k
  /* 211 */ 'x', '8', 0,
1460
153k
  /* 214 */ 'f', '1', '9', 0,
1461
153k
  /* 218 */ 'x', '1', '9', 0,
1462
153k
  /* 222 */ 'f', '2', '9', 0,
1463
153k
  /* 226 */ 'x', '2', '9', 0,
1464
153k
  /* 230 */ 'f', '9', 0,
1465
153k
  /* 233 */ 'x', '9', 0,
1466
153k
  };
1467
1468
153k
  static const uint8_t RegAsmOffsetNoRegAltName[] = {
1469
153k
    27, 57, 79, 101, 123, 145, 167, 189, 211, 233, 4, 34, 64, 86, 
1470
153k
    108, 130, 152, 174, 196, 218, 12, 42, 72, 94, 116, 138, 160, 182, 
1471
153k
    204, 226, 20, 50, 24, 24, 54, 54, 76, 76, 98, 98, 120, 120, 
1472
153k
    142, 142, 164, 164, 186, 186, 208, 208, 230, 230, 0, 0, 30, 30, 
1473
153k
    60, 60, 82, 82, 104, 104, 126, 126, 148, 148, 170, 170, 192, 192, 
1474
153k
    214, 214, 8, 8, 38, 38, 68, 68, 90, 90, 112, 112, 134, 134, 
1475
153k
    156, 156, 178, 178, 200, 200, 222, 222, 16, 16, 46, 46, 
1476
153k
  };
1477
1478
153k
  switch(AltIdx) {
1479
0
  default:
1480
0
    CS_ASSERT(0 && "Invalid register alt name index!");
1481
0
    return 0;
1482
153k
  case RISCV_ABIRegAltName:
1483
153k
    CS_ASSERT(*(AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1]) &&
1484
153k
           "Invalid alt name index for register!");
1485
153k
    return AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1];
1486
0
  case RISCV_NoRegAltName:
1487
0
    CS_ASSERT(*(AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1]) &&
1488
0
           "Invalid alt name index for register!");
1489
0
    return AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1];
1490
153k
  }
1491
#else
1492
  return NULL;
1493
#endif
1494
153k
}
1495
1496
#ifdef PRINT_ALIAS_INSTR
1497
#undef PRINT_ALIAS_INSTR
1498
1499
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
1500
                  unsigned PredicateIndex);
1501
1502
static bool printAliasInstr(MCInst *MI, SStream * OS, void *info)
1503
200k
{
1504
200k
  MCRegisterInfo *MRI = (MCRegisterInfo *) info;
1505
200k
  const char *AsmString;
1506
200k
  unsigned I = 0;
1507
200k
#define ASMSTRING_CONTAIN_SIZE 64
1508
200k
  unsigned AsmStringLen = 0;
1509
200k
  char tmpString_[ASMSTRING_CONTAIN_SIZE];
1510
200k
  char *tmpString = tmpString_;
1511
200k
  switch (MCInst_getOpcode(MI)) {
1512
16.7k
  default: return false;
1513
1.29k
  case RISCV_ADDI:
1514
1.29k
    if (MCInst_getNumOperands(MI) == 3 &&
1515
1.29k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1516
971
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1517
775
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1518
775
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1519
      // (ADDI X0, X0, 0)
1520
594
      AsmString = "nop";
1521
594
      break;
1522
594
    }
1523
696
    if (MCInst_getNumOperands(MI) == 3 &&
1524
696
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1525
696
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1526
696
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1527
696
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1528
696
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1529
696
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1530
      // (ADDI GPR:$rd, GPR:$rs, 0)
1531
166
      AsmString = "mv $\x01, $\x02";
1532
166
      break;
1533
166
    }
1534
530
    return false;
1535
779
  case RISCV_ADDIW:
1536
779
    if (MCInst_getNumOperands(MI) == 3 &&
1537
779
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1538
779
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1539
779
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1540
779
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1541
779
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1542
779
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1543
      // (ADDIW GPR:$rd, GPR:$rs, 0)
1544
246
      AsmString = "sext.w $\x01, $\x02";
1545
246
      break;
1546
246
    }
1547
533
    return false;
1548
640
  case RISCV_BEQ:
1549
640
    if (MCInst_getNumOperands(MI) == 3 &&
1550
640
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1551
640
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1552
640
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1553
148
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1554
      // (BEQ GPR:$rs, X0, simm13_lsb0:$offset)
1555
148
      AsmString = "beqz $\x01, $\x03";
1556
148
      break;
1557
148
    }
1558
492
    return false;
1559
581
  case RISCV_BGE:
1560
581
    if (MCInst_getNumOperands(MI) == 3 &&
1561
581
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1562
102
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1563
102
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1564
102
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1565
      // (BGE X0, GPR:$rs, simm13_lsb0:$offset)
1566
102
      AsmString = "blez $\x02, $\x03";
1567
102
      break;
1568
102
    }
1569
479
    if (MCInst_getNumOperands(MI) == 3 &&
1570
479
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1571
479
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1572
479
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1573
141
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1574
      // (BGE GPR:$rs, X0, simm13_lsb0:$offset)
1575
141
      AsmString = "bgez $\x01, $\x03";
1576
141
      break;
1577
141
    }
1578
338
    return false;
1579
847
  case RISCV_BLT:
1580
847
    if (MCInst_getNumOperands(MI) == 3 &&
1581
847
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1582
847
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1583
847
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1584
110
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1585
      // (BLT GPR:$rs, X0, simm13_lsb0:$offset)
1586
110
      AsmString = "bltz $\x01, $\x03";
1587
110
      break;
1588
110
    }
1589
737
    if (MCInst_getNumOperands(MI) == 3 &&
1590
737
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1591
181
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1592
181
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1593
181
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1594
      // (BLT X0, GPR:$rs, simm13_lsb0:$offset)
1595
181
      AsmString = "bgtz $\x02, $\x03";
1596
181
      break;
1597
181
    }
1598
556
    return false;
1599
794
  case RISCV_BNE:
1600
794
    if (MCInst_getNumOperands(MI) == 3 &&
1601
794
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1602
794
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1603
794
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1604
382
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1605
      // (BNE GPR:$rs, X0, simm13_lsb0:$offset)
1606
382
      AsmString = "bnez $\x01, $\x03";
1607
382
      break;
1608
382
    }
1609
412
    return false;
1610
16.1k
  case RISCV_CSRRC:
1611
16.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1612
16.1k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1613
2.41k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1614
2.41k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1615
      // (CSRRC X0, csr_sysreg:$csr, GPR:$rs)
1616
2.41k
      AsmString = "csrc $\xFF\x02\x01, $\x03";
1617
2.41k
      break;
1618
2.41k
    }
1619
13.7k
    return false;
1620
16.3k
  case RISCV_CSRRCI:
1621
16.3k
    if (MCInst_getNumOperands(MI) == 3 &&
1622
16.3k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1623
      // (CSRRCI X0, csr_sysreg:$csr, uimm5:$imm)
1624
1.02k
      AsmString = "csrci $\xFF\x02\x01, $\x03";
1625
1.02k
      break;
1626
1.02k
    }
1627
15.3k
    return false;
1628
33.9k
  case RISCV_CSRRS:
1629
33.9k
    if (MCInst_getNumOperands(MI) == 3 &&
1630
33.9k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1631
33.9k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1632
33.9k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1633
33.9k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1634
1.02k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1635
      // (CSRRS GPR:$rd, 3, X0)
1636
102
      AsmString = "frcsr $\x01";
1637
102
      break;
1638
102
    }
1639
33.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1640
33.8k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1641
33.8k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1642
33.8k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1643
33.8k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1644
863
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1645
      // (CSRRS GPR:$rd, 2, X0)
1646
286
      AsmString = "frrm $\x01";
1647
286
      break;
1648
286
    }
1649
33.5k
    if (MCInst_getNumOperands(MI) == 3 &&
1650
33.5k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1651
33.5k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1652
33.5k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1653
33.5k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1654
687
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1655
      // (CSRRS GPR:$rd, 1, X0)
1656
85
      AsmString = "frflags $\x01";
1657
85
      break;
1658
85
    }
1659
33.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1660
33.4k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1661
33.4k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1662
33.4k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1663
33.4k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3074 &&
1664
1.23k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1665
      // (CSRRS GPR:$rd, 3074, X0)
1666
872
      AsmString = "rdinstret $\x01";
1667
872
      break;
1668
872
    }
1669
32.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1670
32.6k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1671
32.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1672
32.6k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1673
32.6k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3072 &&
1674
2.41k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1675
      // (CSRRS GPR:$rd, 3072, X0)
1676
1.14k
      AsmString = "rdcycle $\x01";
1677
1.14k
      break;
1678
1.14k
    }
1679
31.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1680
31.4k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1681
31.4k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1682
31.4k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1683
31.4k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3073 &&
1684
2.05k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1685
      // (CSRRS GPR:$rd, 3073, X0)
1686
206
      AsmString = "rdtime $\x01";
1687
206
      break;
1688
206
    }
1689
31.2k
    if (MCInst_getNumOperands(MI) == 3 &&
1690
31.2k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1691
31.2k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1692
31.2k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1693
31.2k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3202 &&
1694
1.77k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1695
      // (CSRRS GPR:$rd, 3202, X0)
1696
622
      AsmString = "rdinstreth $\x01";
1697
622
      break;
1698
622
    }
1699
30.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1700
30.6k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1701
30.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1702
30.6k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1703
30.6k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3200 &&
1704
289
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1705
      // (CSRRS GPR:$rd, 3200, X0)
1706
128
      AsmString = "rdcycleh $\x01";
1707
128
      break;
1708
128
    }
1709
30.5k
    if (MCInst_getNumOperands(MI) == 3 &&
1710
30.5k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1711
30.5k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1712
30.5k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1713
30.5k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3201 &&
1714
318
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1715
      // (CSRRS GPR:$rd, 3201, X0)
1716
140
      AsmString = "rdtimeh $\x01";
1717
140
      break;
1718
140
    }
1719
30.3k
    if (MCInst_getNumOperands(MI) == 3 &&
1720
30.3k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1721
30.3k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1722
30.3k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1723
      // (CSRRS GPR:$rd, csr_sysreg:$csr, X0)
1724
4.59k
      AsmString = "csrr $\x01, $\xFF\x02\x01";
1725
4.59k
      break;
1726
4.59k
    }
1727
25.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1728
25.7k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1729
4.95k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1730
4.95k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1731
      // (CSRRS X0, csr_sysreg:$csr, GPR:$rs)
1732
4.95k
      AsmString = "csrs $\xFF\x02\x01, $\x03";
1733
4.95k
      break;
1734
4.95k
    }
1735
20.8k
    return false;
1736
15.4k
  case RISCV_CSRRSI:
1737
15.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1738
15.4k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1739
      // (CSRRSI X0, csr_sysreg:$csr, uimm5:$imm)
1740
609
      AsmString = "csrsi $\xFF\x02\x01, $\x03";
1741
609
      break;
1742
609
    }
1743
14.8k
    return false;
1744
24.7k
  case RISCV_CSRRW:
1745
24.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1746
24.7k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1747
5.25k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1748
5.25k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1749
1.06k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1750
1.06k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1751
      // (CSRRW X0, 3, GPR:$rs)
1752
1.06k
      AsmString = "fscsr $\x03";
1753
1.06k
      break;
1754
1.06k
    }
1755
23.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1756
23.6k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1757
4.19k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1758
4.19k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1759
814
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1760
814
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1761
      // (CSRRW X0, 2, GPR:$rs)
1762
814
      AsmString = "fsrm $\x03";
1763
814
      break;
1764
814
    }
1765
22.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1766
22.8k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1767
3.37k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1768
3.37k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1769
183
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1770
183
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1771
      // (CSRRW X0, 1, GPR:$rs)
1772
183
      AsmString = "fsflags $\x03";
1773
183
      break;
1774
183
    }
1775
22.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1776
22.6k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1777
3.19k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1778
3.19k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1779
      // (CSRRW X0, csr_sysreg:$csr, GPR:$rs)
1780
3.19k
      AsmString = "csrw $\xFF\x02\x01, $\x03";
1781
3.19k
      break;
1782
3.19k
    }
1783
19.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1784
19.4k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1785
19.4k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1786
19.4k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1787
19.4k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1788
278
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1789
278
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1790
      // (CSRRW GPR:$rd, 3, GPR:$rs)
1791
278
      AsmString = "fscsr $\x01, $\x03";
1792
278
      break;
1793
278
    }
1794
19.2k
    if (MCInst_getNumOperands(MI) == 3 &&
1795
19.2k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1796
19.2k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1797
19.2k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1798
19.2k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1799
791
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1800
791
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1801
      // (CSRRW GPR:$rd, 2, GPR:$rs)
1802
791
      AsmString = "fsrm $\x01, $\x03";
1803
791
      break;
1804
791
    }
1805
18.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1806
18.4k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1807
18.4k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1808
18.4k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1809
18.4k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1810
901
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1811
901
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1812
      // (CSRRW GPR:$rd, 1, GPR:$rs)
1813
901
      AsmString = "fsflags $\x01, $\x03";
1814
901
      break;
1815
901
    }
1816
17.5k
    return false;
1817
16.0k
  case RISCV_CSRRWI:
1818
16.0k
    if (MCInst_getNumOperands(MI) == 3 &&
1819
16.0k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1820
2.88k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1821
2.88k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1822
      // (CSRRWI X0, 2, uimm5:$imm)
1823
191
      AsmString = "fsrmi $\x03";
1824
191
      break;
1825
191
    }
1826
15.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1827
15.8k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1828
2.69k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1829
2.69k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1830
      // (CSRRWI X0, 1, uimm5:$imm)
1831
402
      AsmString = "fsflagsi $\x03";
1832
402
      break;
1833
402
    }
1834
15.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1835
15.4k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1836
      // (CSRRWI X0, csr_sysreg:$csr, uimm5:$imm)
1837
2.29k
      AsmString = "csrwi $\xFF\x02\x01, $\x03";
1838
2.29k
      break;
1839
2.29k
    }
1840
13.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1841
13.1k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1842
13.1k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1843
13.1k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1844
13.1k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1845
      // (CSRRWI GPR:$rd, 2, uimm5:$imm)
1846
299
      AsmString = "fsrmi $\x01, $\x03";
1847
299
      break;
1848
299
    }
1849
12.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1850
12.8k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1851
12.8k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1852
12.8k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1853
12.8k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1854
      // (CSRRWI GPR:$rd, 1, uimm5:$imm)
1855
1.04k
      AsmString = "fsflagsi $\x01, $\x03";
1856
1.04k
      break;
1857
1.04k
    }
1858
11.8k
    return false;
1859
1.29k
  case RISCV_FADD_D:
1860
1.29k
    if (MCInst_getNumOperands(MI) == 4 &&
1861
1.29k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1862
1.29k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1863
1.29k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1864
1.29k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1865
1.29k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1866
1.29k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1867
1.29k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1868
1.29k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1869
      // (FADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
1870
893
      AsmString = "fadd.d $\x01, $\x02, $\x03";
1871
893
      break;
1872
893
    }
1873
397
    return false;
1874
2.55k
  case RISCV_FADD_S:
1875
2.55k
    if (MCInst_getNumOperands(MI) == 4 &&
1876
2.55k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1877
2.55k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1878
2.55k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1879
2.55k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1880
2.55k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1881
2.55k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1882
2.55k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1883
2.55k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1884
      // (FADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
1885
431
      AsmString = "fadd.s $\x01, $\x02, $\x03";
1886
431
      break;
1887
431
    }
1888
2.12k
    return false;
1889
1.47k
  case RISCV_FCVT_D_L:
1890
1.47k
    if (MCInst_getNumOperands(MI) == 3 &&
1891
1.47k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1892
1.47k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1893
1.47k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1894
1.47k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1895
1.47k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1896
1.47k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1897
      // (FCVT_D_L FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1898
592
      AsmString = "fcvt.d.l $\x01, $\x02";
1899
592
      break;
1900
592
    }
1901
879
    return false;
1902
1.48k
  case RISCV_FCVT_D_LU:
1903
1.48k
    if (MCInst_getNumOperands(MI) == 3 &&
1904
1.48k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1905
1.48k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1906
1.48k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1907
1.48k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1908
1.48k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1909
1.48k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1910
      // (FCVT_D_LU FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1911
650
      AsmString = "fcvt.d.lu $\x01, $\x02";
1912
650
      break;
1913
650
    }
1914
839
    return false;
1915
1.27k
  case RISCV_FCVT_LU_D:
1916
1.27k
    if (MCInst_getNumOperands(MI) == 3 &&
1917
1.27k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1918
1.27k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1919
1.27k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1920
1.27k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1921
1.27k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1922
1.27k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1923
      // (FCVT_LU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1924
677
      AsmString = "fcvt.lu.d $\x01, $\x02";
1925
677
      break;
1926
677
    }
1927
598
    return false;
1928
2.71k
  case RISCV_FCVT_LU_S:
1929
2.71k
    if (MCInst_getNumOperands(MI) == 3 &&
1930
2.71k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1931
2.71k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1932
2.71k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1933
2.71k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1934
2.71k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1935
2.71k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1936
      // (FCVT_LU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1937
1.28k
      AsmString = "fcvt.lu.s $\x01, $\x02";
1938
1.28k
      break;
1939
1.28k
    }
1940
1.42k
    return false;
1941
1.03k
  case RISCV_FCVT_L_D:
1942
1.03k
    if (MCInst_getNumOperands(MI) == 3 &&
1943
1.03k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1944
1.03k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1945
1.03k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1946
1.03k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1947
1.03k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1948
1.03k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1949
      // (FCVT_L_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1950
156
      AsmString = "fcvt.l.d $\x01, $\x02";
1951
156
      break;
1952
156
    }
1953
880
    return false;
1954
1.29k
  case RISCV_FCVT_L_S:
1955
1.29k
    if (MCInst_getNumOperands(MI) == 3 &&
1956
1.29k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1957
1.29k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1958
1.29k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1959
1.29k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1960
1.29k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1961
1.29k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1962
      // (FCVT_L_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1963
810
      AsmString = "fcvt.l.s $\x01, $\x02";
1964
810
      break;
1965
810
    }
1966
483
    return false;
1967
463
  case RISCV_FCVT_S_D:
1968
463
    if (MCInst_getNumOperands(MI) == 3 &&
1969
463
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1970
463
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1971
463
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1972
463
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1973
463
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1974
463
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1975
      // (FCVT_S_D FPR32:$rd, FPR64:$rs1, { 1, 1, 1 })
1976
53
      AsmString = "fcvt.s.d $\x01, $\x02";
1977
53
      break;
1978
53
    }
1979
410
    return false;
1980
1.28k
  case RISCV_FCVT_S_L:
1981
1.28k
    if (MCInst_getNumOperands(MI) == 3 &&
1982
1.28k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1983
1.28k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1984
1.28k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1985
1.28k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1986
1.28k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1987
1.28k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1988
      // (FCVT_S_L FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1989
581
      AsmString = "fcvt.s.l $\x01, $\x02";
1990
581
      break;
1991
581
    }
1992
703
    return false;
1993
1.15k
  case RISCV_FCVT_S_LU:
1994
1.15k
    if (MCInst_getNumOperands(MI) == 3 &&
1995
1.15k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1996
1.15k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1997
1.15k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1998
1.15k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1999
1.15k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2000
1.15k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2001
      // (FCVT_S_LU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2002
736
      AsmString = "fcvt.s.lu $\x01, $\x02";
2003
736
      break;
2004
736
    }
2005
418
    return false;
2006
1.01k
  case RISCV_FCVT_S_W:
2007
1.01k
    if (MCInst_getNumOperands(MI) == 3 &&
2008
1.01k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2009
1.01k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2010
1.01k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2011
1.01k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2012
1.01k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2013
1.01k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2014
      // (FCVT_S_W FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2015
784
      AsmString = "fcvt.s.w $\x01, $\x02";
2016
784
      break;
2017
784
    }
2018
230
    return false;
2019
1.12k
  case RISCV_FCVT_S_WU:
2020
1.12k
    if (MCInst_getNumOperands(MI) == 3 &&
2021
1.12k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2022
1.12k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2023
1.12k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2024
1.12k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2025
1.12k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2026
1.12k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2027
      // (FCVT_S_WU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2028
169
      AsmString = "fcvt.s.wu $\x01, $\x02";
2029
169
      break;
2030
169
    }
2031
955
    return false;
2032
713
  case RISCV_FCVT_WU_D:
2033
713
    if (MCInst_getNumOperands(MI) == 3 &&
2034
713
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2035
713
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2036
713
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2037
713
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2038
713
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2039
713
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2040
      // (FCVT_WU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2041
99
      AsmString = "fcvt.wu.d $\x01, $\x02";
2042
99
      break;
2043
99
    }
2044
614
    return false;
2045
2.00k
  case RISCV_FCVT_WU_S:
2046
2.00k
    if (MCInst_getNumOperands(MI) == 3 &&
2047
2.00k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2048
2.00k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2049
2.00k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2050
2.00k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2051
2.00k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2052
2.00k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2053
      // (FCVT_WU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2054
413
      AsmString = "fcvt.wu.s $\x01, $\x02";
2055
413
      break;
2056
413
    }
2057
1.59k
    return false;
2058
1.59k
  case RISCV_FCVT_W_D:
2059
1.59k
    if (MCInst_getNumOperands(MI) == 3 &&
2060
1.59k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2061
1.59k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2062
1.59k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2063
1.59k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2064
1.59k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2065
1.59k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2066
      // (FCVT_W_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2067
654
      AsmString = "fcvt.w.d $\x01, $\x02";
2068
654
      break;
2069
654
    }
2070
939
    return false;
2071
741
  case RISCV_FCVT_W_S:
2072
741
    if (MCInst_getNumOperands(MI) == 3 &&
2073
741
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2074
741
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2075
741
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2076
741
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2077
741
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2078
741
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2079
      // (FCVT_W_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2080
390
      AsmString = "fcvt.w.s $\x01, $\x02";
2081
390
      break;
2082
390
    }
2083
351
    return false;
2084
879
  case RISCV_FDIV_D:
2085
879
    if (MCInst_getNumOperands(MI) == 4 &&
2086
879
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2087
879
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2088
879
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2089
879
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2090
879
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2091
879
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2092
879
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2093
879
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2094
      // (FDIV_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2095
286
      AsmString = "fdiv.d $\x01, $\x02, $\x03";
2096
286
      break;
2097
286
    }
2098
593
    return false;
2099
2.83k
  case RISCV_FDIV_S:
2100
2.83k
    if (MCInst_getNumOperands(MI) == 4 &&
2101
2.83k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2102
2.83k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2103
2.83k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2104
2.83k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2105
2.83k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2106
2.83k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2107
2.83k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2108
2.83k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2109
      // (FDIV_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2110
1.58k
      AsmString = "fdiv.s $\x01, $\x02, $\x03";
2111
1.58k
      break;
2112
1.58k
    }
2113
1.24k
    return false;
2114
1.82k
  case RISCV_FENCE:
2115
1.82k
    if (MCInst_getNumOperands(MI) == 2 &&
2116
1.82k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
2117
1.82k
        MCOperand_getImm(MCInst_getOperand(MI, 0)) == 15 &&
2118
790
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
2119
790
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 15) {
2120
      // (FENCE 15, 15)
2121
102
      AsmString = "fence";
2122
102
      break;
2123
102
    }
2124
1.71k
    return false;
2125
1.08k
  case RISCV_FMADD_D:
2126
1.08k
    if (MCInst_getNumOperands(MI) == 5 &&
2127
1.08k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2128
1.08k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2129
1.08k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2130
1.08k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2131
1.08k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2132
1.08k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2133
1.08k
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2134
1.08k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2135
1.08k
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2136
1.08k
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2137
      // (FMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2138
323
      AsmString = "fmadd.d $\x01, $\x02, $\x03, $\x04";
2139
323
      break;
2140
323
    }
2141
762
    return false;
2142
593
  case RISCV_FMADD_S:
2143
593
    if (MCInst_getNumOperands(MI) == 5 &&
2144
593
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2145
593
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2146
593
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2147
593
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2148
593
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2149
593
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2150
593
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2151
593
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2152
593
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2153
593
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2154
      // (FMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2155
153
      AsmString = "fmadd.s $\x01, $\x02, $\x03, $\x04";
2156
153
      break;
2157
153
    }
2158
440
    return false;
2159
741
  case RISCV_FMSUB_D:
2160
741
    if (MCInst_getNumOperands(MI) == 5 &&
2161
741
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2162
741
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2163
741
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2164
741
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2165
741
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2166
741
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2167
741
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2168
741
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2169
741
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2170
741
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2171
      // (FMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2172
232
      AsmString = "fmsub.d $\x01, $\x02, $\x03, $\x04";
2173
232
      break;
2174
232
    }
2175
509
    return false;
2176
682
  case RISCV_FMSUB_S:
2177
682
    if (MCInst_getNumOperands(MI) == 5 &&
2178
682
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2179
682
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2180
682
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2181
682
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2182
682
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2183
682
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2184
682
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2185
682
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2186
682
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2187
682
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2188
      // (FMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2189
224
      AsmString = "fmsub.s $\x01, $\x02, $\x03, $\x04";
2190
224
      break;
2191
224
    }
2192
458
    return false;
2193
302
  case RISCV_FMUL_D:
2194
302
    if (MCInst_getNumOperands(MI) == 4 &&
2195
302
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2196
302
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2197
302
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2198
302
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2199
302
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2200
302
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2201
302
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2202
302
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2203
      // (FMUL_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2204
95
      AsmString = "fmul.d $\x01, $\x02, $\x03";
2205
95
      break;
2206
95
    }
2207
207
    return false;
2208
1.73k
  case RISCV_FMUL_S:
2209
1.73k
    if (MCInst_getNumOperands(MI) == 4 &&
2210
1.73k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2211
1.73k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2212
1.73k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2213
1.73k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2214
1.73k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2215
1.73k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2216
1.73k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2217
1.73k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2218
      // (FMUL_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2219
769
      AsmString = "fmul.s $\x01, $\x02, $\x03";
2220
769
      break;
2221
769
    }
2222
963
    return false;
2223
299
  case RISCV_FNMADD_D:
2224
299
    if (MCInst_getNumOperands(MI) == 5 &&
2225
299
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2226
299
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2227
299
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2228
299
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2229
299
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2230
299
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2231
299
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2232
299
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2233
299
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2234
299
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2235
      // (FNMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2236
105
      AsmString = "fnmadd.d $\x01, $\x02, $\x03, $\x04";
2237
105
      break;
2238
105
    }
2239
194
    return false;
2240
763
  case RISCV_FNMADD_S:
2241
763
    if (MCInst_getNumOperands(MI) == 5 &&
2242
763
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2243
763
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2244
763
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2245
763
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2246
763
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2247
763
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2248
763
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2249
763
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2250
763
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2251
763
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2252
      // (FNMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2253
198
      AsmString = "fnmadd.s $\x01, $\x02, $\x03, $\x04";
2254
198
      break;
2255
198
    }
2256
565
    return false;
2257
520
  case RISCV_FNMSUB_D:
2258
520
    if (MCInst_getNumOperands(MI) == 5 &&
2259
520
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2260
520
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2261
520
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2262
520
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2263
520
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2264
520
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2265
520
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2266
520
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2267
520
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2268
520
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2269
      // (FNMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2270
111
      AsmString = "fnmsub.d $\x01, $\x02, $\x03, $\x04";
2271
111
      break;
2272
111
    }
2273
409
    return false;
2274
719
  case RISCV_FNMSUB_S:
2275
719
    if (MCInst_getNumOperands(MI) == 5 &&
2276
719
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2277
719
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2278
719
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2279
719
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2280
719
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2281
719
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2282
719
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2283
719
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2284
719
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2285
719
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2286
      // (FNMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2287
259
      AsmString = "fnmsub.s $\x01, $\x02, $\x03, $\x04";
2288
259
      break;
2289
259
    }
2290
460
    return false;
2291
1.19k
  case RISCV_FSGNJN_D:
2292
1.19k
    if (MCInst_getNumOperands(MI) == 3 &&
2293
1.19k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2294
1.19k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2295
1.19k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2296
1.19k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2297
1.19k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2298
1.19k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2299
      // (FSGNJN_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2300
124
      AsmString = "fneg.d $\x01, $\x02";
2301
124
      break;
2302
124
    }
2303
1.07k
    return false;
2304
1.07k
  case RISCV_FSGNJN_S:
2305
1.07k
    if (MCInst_getNumOperands(MI) == 3 &&
2306
1.07k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2307
1.07k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2308
1.07k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2309
1.07k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2310
1.07k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2311
1.07k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2312
      // (FSGNJN_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2313
382
      AsmString = "fneg.s $\x01, $\x02";
2314
382
      break;
2315
382
    }
2316
697
    return false;
2317
686
  case RISCV_FSGNJX_D:
2318
686
    if (MCInst_getNumOperands(MI) == 3 &&
2319
686
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2320
686
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2321
686
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2322
686
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2323
686
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2324
686
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2325
      // (FSGNJX_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2326
296
      AsmString = "fabs.d $\x01, $\x02";
2327
296
      break;
2328
296
    }
2329
390
    return false;
2330
1.38k
  case RISCV_FSGNJX_S:
2331
1.38k
    if (MCInst_getNumOperands(MI) == 3 &&
2332
1.38k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2333
1.38k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2334
1.38k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2335
1.38k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2336
1.38k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2337
1.38k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2338
      // (FSGNJX_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2339
381
      AsmString = "fabs.s $\x01, $\x02";
2340
381
      break;
2341
381
    }
2342
1.00k
    return false;
2343
614
  case RISCV_FSGNJ_D:
2344
614
    if (MCInst_getNumOperands(MI) == 3 &&
2345
614
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2346
614
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2347
614
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2348
614
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2349
614
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2350
614
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2351
      // (FSGNJ_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2352
210
      AsmString = "fmv.d $\x01, $\x02";
2353
210
      break;
2354
210
    }
2355
404
    return false;
2356
2.29k
  case RISCV_FSGNJ_S:
2357
2.29k
    if (MCInst_getNumOperands(MI) == 3 &&
2358
2.29k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2359
2.29k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2360
2.29k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2361
2.29k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2362
2.29k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2363
2.29k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2364
      // (FSGNJ_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2365
634
      AsmString = "fmv.s $\x01, $\x02";
2366
634
      break;
2367
634
    }
2368
1.66k
    return false;
2369
1.11k
  case RISCV_FSQRT_D:
2370
1.11k
    if (MCInst_getNumOperands(MI) == 3 &&
2371
1.11k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2372
1.11k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2373
1.11k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2374
1.11k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2375
1.11k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2376
1.11k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2377
      // (FSQRT_D FPR64:$rd, FPR64:$rs1, { 1, 1, 1 })
2378
474
      AsmString = "fsqrt.d $\x01, $\x02";
2379
474
      break;
2380
474
    }
2381
637
    return false;
2382
2.08k
  case RISCV_FSQRT_S:
2383
2.08k
    if (MCInst_getNumOperands(MI) == 3 &&
2384
2.08k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2385
2.08k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2386
2.08k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2387
2.08k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2388
2.08k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2389
2.08k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2390
      // (FSQRT_S FPR32:$rd, FPR32:$rs1, { 1, 1, 1 })
2391
464
      AsmString = "fsqrt.s $\x01, $\x02";
2392
464
      break;
2393
464
    }
2394
1.61k
    return false;
2395
899
  case RISCV_FSUB_D:
2396
899
    if (MCInst_getNumOperands(MI) == 4 &&
2397
899
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2398
899
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2399
899
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2400
899
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2401
899
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2402
899
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2403
899
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2404
899
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2405
      // (FSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2406
367
      AsmString = "fsub.d $\x01, $\x02, $\x03";
2407
367
      break;
2408
367
    }
2409
532
    return false;
2410
594
  case RISCV_FSUB_S:
2411
594
    if (MCInst_getNumOperands(MI) == 4 &&
2412
594
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2413
594
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2414
594
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2415
594
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2416
594
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2417
594
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2418
594
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2419
594
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2420
      // (FSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2421
419
      AsmString = "fsub.s $\x01, $\x02, $\x03";
2422
419
      break;
2423
419
    }
2424
175
    return false;
2425
1.40k
  case RISCV_JAL:
2426
1.40k
    if (MCInst_getNumOperands(MI) == 2 &&
2427
1.40k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2428
284
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2429
      // (JAL X0, simm21_lsb0_jal:$offset)
2430
284
      AsmString = "j $\x02";
2431
284
      break;
2432
284
    }
2433
1.11k
    if (MCInst_getNumOperands(MI) == 2 &&
2434
1.11k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2435
229
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2436
      // (JAL X1, simm21_lsb0_jal:$offset)
2437
229
      AsmString = "jal $\x02";
2438
229
      break;
2439
229
    }
2440
889
    return false;
2441
2.69k
  case RISCV_JALR:
2442
2.69k
    if (MCInst_getNumOperands(MI) == 3 &&
2443
2.69k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2444
1.56k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X1 &&
2445
735
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2446
735
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2447
      // (JALR X0, X1, 0)
2448
590
      AsmString = "ret";
2449
590
      break;
2450
590
    }
2451
2.10k
    if (MCInst_getNumOperands(MI) == 3 &&
2452
2.10k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2453
972
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2454
972
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2455
972
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2456
972
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2457
      // (JALR X0, GPR:$rs, 0)
2458
83
      AsmString = "jr $\x02";
2459
83
      break;
2460
83
    }
2461
2.02k
    if (MCInst_getNumOperands(MI) == 3 &&
2462
2.02k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2463
1.03k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2464
1.03k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2465
1.03k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2466
1.03k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2467
      // (JALR X1, GPR:$rs, 0)
2468
679
      AsmString = "jalr $\x02";
2469
679
      break;
2470
679
    }
2471
1.34k
    return false;
2472
790
  case RISCV_SFENCE_VMA:
2473
790
    if (MCInst_getNumOperands(MI) == 2 &&
2474
790
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2475
225
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2476
      // (SFENCE_VMA X0, X0)
2477
155
      AsmString = "sfence.vma";
2478
155
      break;
2479
155
    }
2480
635
    if (MCInst_getNumOperands(MI) == 2 &&
2481
635
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2482
635
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2483
635
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2484
      // (SFENCE_VMA GPR:$rs, X0)
2485
276
      AsmString = "sfence.vma $\x01";
2486
276
      break;
2487
276
    }
2488
359
    return false;
2489
642
  case RISCV_SLT:
2490
642
    if (MCInst_getNumOperands(MI) == 3 &&
2491
642
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2492
642
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2493
642
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2494
642
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2495
642
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
2496
      // (SLT GPR:$rd, GPR:$rs, X0)
2497
141
      AsmString = "sltz $\x01, $\x02";
2498
141
      break;
2499
141
    }
2500
501
    if (MCInst_getNumOperands(MI) == 3 &&
2501
501
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2502
501
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2503
501
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2504
337
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2505
337
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2506
      // (SLT GPR:$rd, X0, GPR:$rs)
2507
337
      AsmString = "sgtz $\x01, $\x03";
2508
337
      break;
2509
337
    }
2510
164
    return false;
2511
433
  case RISCV_SLTIU:
2512
433
    if (MCInst_getNumOperands(MI) == 3 &&
2513
433
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2514
433
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2515
433
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2516
433
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2517
433
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2518
433
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 1) {
2519
      // (SLTIU GPR:$rd, GPR:$rs, 1)
2520
96
      AsmString = "seqz $\x01, $\x02";
2521
96
      break;
2522
96
    }
2523
337
    return false;
2524
185
  case RISCV_SLTU:
2525
185
    if (MCInst_getNumOperands(MI) == 3 &&
2526
185
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2527
185
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2528
185
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2529
56
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2530
56
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2531
      // (SLTU GPR:$rd, X0, GPR:$rs)
2532
56
      AsmString = "snez $\x01, $\x03";
2533
56
      break;
2534
56
    }
2535
129
    return false;
2536
347
  case RISCV_SUB:
2537
347
    if (MCInst_getNumOperands(MI) == 3 &&
2538
347
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2539
347
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2540
347
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2541
199
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2542
199
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2543
      // (SUB GPR:$rd, X0, GPR:$rs)
2544
199
      AsmString = "neg $\x01, $\x03";
2545
199
      break;
2546
199
    }
2547
148
    return false;
2548
506
  case RISCV_SUBW:
2549
506
    if (MCInst_getNumOperands(MI) == 3 &&
2550
506
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2551
506
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2552
506
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2553
175
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2554
175
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2555
      // (SUBW GPR:$rd, X0, GPR:$rs)
2556
175
      AsmString = "negw $\x01, $\x03";
2557
175
      break;
2558
175
    }
2559
331
    return false;
2560
753
  case RISCV_XORI:
2561
753
    if (MCInst_getNumOperands(MI) == 3 &&
2562
753
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2563
753
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2564
753
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2565
753
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2566
753
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2567
753
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1) {
2568
      // (XORI GPR:$rd, GPR:$rs, -1)
2569
91
      AsmString = "not $\x01, $\x02";
2570
91
      break;
2571
91
    }
2572
662
    return false;
2573
200k
  }
2574
2575
51.6k
  AsmStringLen = strlen(AsmString);
2576
51.6k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2577
0
    tmpString = cs_strdup(AsmString);
2578
51.6k
  else
2579
51.6k
    tmpString = memcpy(tmpString, AsmString, 1 + AsmStringLen);
2580
2581
343k
  while (AsmString[I] != ' ' && AsmString[I] != '\t' &&
2582
293k
         AsmString[I] != '$' && AsmString[I] != '\0')
2583
292k
    ++I;
2584
51.6k
  tmpString[I] = 0;
2585
51.6k
  SStream_concat0(OS, tmpString);
2586
51.6k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2587
    /* Free the possible cs_strdup() memory. PR#1424. */
2588
0
    cs_mem_free(tmpString);
2589
51.6k
#undef ASMSTRING_CONTAIN_SIZE
2590
2591
51.6k
  if (AsmString[I] != '\0') {
2592
50.2k
    if (AsmString[I] == ' ' || AsmString[I] == '\t') {
2593
50.2k
      SStream_concat0(OS, " ");
2594
50.2k
      ++I;
2595
50.2k
    }
2596
201k
    do {
2597
201k
      if (AsmString[I] == '$') {
2598
100k
        ++I;
2599
100k
        if (AsmString[I] == (char)0xff) {
2600
19.0k
          ++I;
2601
19.0k
          int OpIdx = AsmString[I++] - 1;
2602
19.0k
          int PrintMethodIdx = AsmString[I++] - 1;
2603
19.0k
          printCustomAliasOperand(MI, OpIdx, PrintMethodIdx, OS);
2604
19.0k
        } else
2605
81.6k
          printOperand(MI, (unsigned)(AsmString[I++]) - 1, OS);
2606
101k
      } else {
2607
101k
        SStream_concat1(OS, AsmString[I++]);
2608
101k
      }
2609
201k
    } while (AsmString[I] != '\0');
2610
50.2k
  }
2611
2612
51.6k
  return true;
2613
200k
}
2614
2615
static void printCustomAliasOperand(
2616
         MCInst *MI, unsigned OpIdx,
2617
         unsigned PrintMethodIdx,
2618
19.0k
         SStream *OS) {
2619
19.0k
  switch (PrintMethodIdx) {
2620
0
  default:
2621
0
    CS_ASSERT(0 && "Unknown PrintMethod kind");
2622
0
    break;
2623
19.0k
  case 0:
2624
19.0k
    printCSRSystemRegister(MI, OpIdx, OS);
2625
19.0k
    break;
2626
19.0k
  }
2627
19.0k
}
2628
2629
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
2630
1.57k
                  unsigned PredicateIndex) {
2631
  // TODO: need some constant untils operate the MCOperand,
2632
  // but current CAPSTONE doesn't have.
2633
  // So, We just return true
2634
1.57k
  return true;
2635
2636
#if 0
2637
  switch (PredicateIndex) {
2638
  default:
2639
    llvm_unreachable("Unknown MCOperandPredicate kind");
2640
    break;
2641
  case 1: {
2642
2643
    int64_t Imm;
2644
    if (MCOp.evaluateAsConstantImm(Imm))
2645
      return isShiftedInt<12, 1>(Imm);
2646
    return MCOp.isBareSymbolRef();
2647
  
2648
    }
2649
  case 2: {
2650
2651
    int64_t Imm;
2652
    if (MCOp.evaluateAsConstantImm(Imm))
2653
      return isShiftedInt<20, 1>(Imm);
2654
    return MCOp.isBareSymbolRef();
2655
  
2656
    }
2657
  }
2658
#endif
2659
1.57k
}
2660
2661
#endif // PRINT_ALIAS_INSTR