Coverage Report

Created: 2025-10-14 06:42

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source
1
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an AArch64 MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
/* Capstone Disassembly Engine */
15
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2016 */
16
17
#ifdef CAPSTONE_HAS_ARM64
18
19
#include <capstone/platform.h>
20
#include <stdio.h>
21
#include <stdlib.h>
22
23
#include "AArch64InstPrinter.h"
24
#include "AArch64Disassembler.h"
25
#include "AArch64BaseInfo.h"
26
#include "../../utils.h"
27
#include "../../MCInst.h"
28
#include "../../SStream.h"
29
#include "../../MCRegisterInfo.h"
30
#include "../../MathExtras.h"
31
32
#include "AArch64Mapping.h"
33
#include "AArch64AddressingModes.h"
34
35
#define GET_REGINFO_ENUM
36
#include "AArch64GenRegisterInfo.inc"
37
38
#define GET_INSTRINFO_ENUM
39
#include "AArch64GenInstrInfo.inc"
40
41
#include "AArch64GenSubtargetInfo.inc"
42
43
44
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
45
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O);
46
static bool printSysAlias(MCInst *MI, SStream *O);
47
static char *printAliasInstr(MCInst *MI, SStream *OS, MCRegisterInfo *MRI);
48
static void printInstruction(MCInst *MI, SStream *O);
49
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O);
50
static void printCustomAliasOperand(MCInst *MI, uint64_t Address, unsigned OpIdx,
51
    unsigned PrintMethodIdx, SStream *OS);
52
53
54
static cs_ac_type get_op_access(cs_struct *h, unsigned int id, unsigned int index)
55
1.17M
{
56
1.17M
#ifndef CAPSTONE_DIET
57
1.17M
  const uint8_t *arr = AArch64_get_op_access(h, id);
58
59
1.17M
  if (arr[index] == CS_AC_IGNORE)
60
0
    return 0;
61
62
1.17M
  return arr[index];
63
#else
64
  return 0;
65
#endif
66
1.17M
}
67
68
static void op_addImm(MCInst *MI, int v)
69
3.90k
{
70
3.90k
  if (MI->csh->detail) {
71
3.90k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
72
3.90k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = v;
73
3.90k
    MI->flat_insn->detail->arm64.op_count++;
74
3.90k
  }
75
3.90k
}
76
77
static void set_sme_index(MCInst *MI, bool status)
78
13.2k
{
79
  // Doing SME Index operand
80
13.2k
  MI->csh->doing_SME_Index = status;
81
82
13.2k
  if (MI->csh->detail != CS_OPT_ON)
83
0
    return;
84
85
13.2k
  if (status) {
86
9.03k
    unsigned prevOpNum = MI->flat_insn->detail->arm64.op_count - 1; 
87
9.03k
    unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, prevOpNum));
88
    // Replace previous SME register operand with an OP_SME_INDEX operand
89
9.03k
    MI->flat_insn->detail->arm64.operands[prevOpNum].type = ARM64_OP_SME_INDEX;
90
9.03k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.reg = Reg;
91
9.03k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.base = ARM64_REG_INVALID;
92
9.03k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.disp = 0;
93
9.03k
  }
94
13.2k
}
95
96
static void set_mem_access(MCInst *MI, bool status)
97
406k
{
98
  // If status == false, check if this is meant for SME_index
99
406k
  if(!status && MI->csh->doing_SME_Index) {
100
4.82k
    MI->csh->doing_SME_Index = status;
101
4.82k
    return;
102
4.82k
  }
103
104
  // Doing Memory Operation
105
401k
  MI->csh->doing_mem = status;
106
107
108
401k
  if (MI->csh->detail != CS_OPT_ON)
109
0
    return;
110
111
401k
  if (status) {
112
200k
#ifndef CAPSTONE_DIET
113
200k
    uint8_t access;
114
200k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
115
200k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
116
200k
    MI->ac_idx++;
117
200k
#endif
118
200k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_MEM;
119
200k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = ARM64_REG_INVALID;
120
200k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = ARM64_REG_INVALID;
121
200k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = 0;
122
200k
  } else {
123
    // done, create the next operand slot
124
200k
    MI->flat_insn->detail->arm64.op_count++;
125
200k
  }
126
401k
}
127
128
void AArch64_printInst(MCInst *MI, SStream *O, void *Info)
129
408k
{
130
  // Check for special encodings and print the canonical alias instead.
131
408k
  unsigned Opcode = MCInst_getOpcode(MI);
132
408k
  int LSB, Width;
133
408k
  char *mnem;
134
135
  // printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
136
137
408k
  if (Opcode == AArch64_SYSxt && printSysAlias(MI, O))
138
2.46k
    return;
139
140
  // SBFM/UBFM should print to a nicer aliased form if possible.
141
405k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
142
402k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
143
4.22k
    bool IsSigned = (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri);
144
4.22k
    bool Is64Bit = (Opcode == AArch64_SBFMXri || Opcode == AArch64_UBFMXri);
145
146
4.22k
    MCOperand *Op0 = MCInst_getOperand(MI, 0);
147
4.22k
    MCOperand *Op1 = MCInst_getOperand(MI, 1);
148
4.22k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
149
4.22k
    MCOperand *Op3 = MCInst_getOperand(MI, 3);
150
151
4.22k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 && MCOperand_isImm(Op3)) {
152
3.00k
      const char *AsmMnemonic = NULL;
153
154
3.00k
      switch (MCOperand_getImm(Op3)) {
155
360
        default:
156
360
          break;
157
158
871
        case 7:
159
871
          if (IsSigned)
160
649
            AsmMnemonic = "sxtb";
161
222
          else if (!Is64Bit)
162
136
            AsmMnemonic = "uxtb";
163
871
          break;
164
165
1.18k
        case 15:
166
1.18k
          if (IsSigned)
167
1.05k
            AsmMnemonic = "sxth";
168
135
          else if (!Is64Bit)
169
67
            AsmMnemonic = "uxth";
170
1.18k
          break;
171
172
588
        case 31:
173
          // *xtw is only valid for signed 64-bit operations.
174
588
          if (Is64Bit && IsSigned)
175
500
            AsmMnemonic = "sxtw";
176
588
          break;
177
3.00k
      }
178
179
3.00k
      if (AsmMnemonic) {
180
2.40k
        SStream_concat(O, "%s\t%s, %s", AsmMnemonic,
181
2.40k
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
182
2.40k
            getRegisterName(getWRegFromXReg(MCOperand_getReg(Op1)), AArch64_NoRegAltName));
183
184
2.40k
        if (MI->csh->detail) {
185
2.40k
#ifndef CAPSTONE_DIET
186
2.40k
          uint8_t access;
187
2.40k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
188
2.40k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
189
2.40k
          MI->ac_idx++;
190
2.40k
#endif
191
2.40k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
192
2.40k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
193
2.40k
          MI->flat_insn->detail->arm64.op_count++;
194
2.40k
#ifndef CAPSTONE_DIET
195
2.40k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
196
2.40k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
197
2.40k
          MI->ac_idx++;
198
2.40k
#endif
199
2.40k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
200
2.40k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = getWRegFromXReg(MCOperand_getReg(Op1));
201
2.40k
          MI->flat_insn->detail->arm64.op_count++;
202
2.40k
        }
203
204
2.40k
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
205
206
2.40k
        return;
207
2.40k
      }
208
3.00k
    }
209
210
    // All immediate shifts are aliases, implemented using the Bitfield
211
    // instruction. In all cases the immediate shift amount shift must be in
212
    // the range 0 to (reg.size -1).
213
1.82k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
214
1.82k
      const char *AsmMnemonic = NULL;
215
1.82k
      int shift = 0;
216
1.82k
      int immr = (int)MCOperand_getImm(Op2);
217
1.82k
      int imms = (int)MCOperand_getImm(Op3);
218
219
1.82k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F && ((imms + 1) == immr)) {
220
34
        AsmMnemonic = "lsl";
221
34
        shift = 31 - imms;
222
1.79k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
223
311
          ((imms + 1 == immr))) {
224
69
        AsmMnemonic = "lsl";
225
69
        shift = 63 - imms;
226
1.72k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
227
225
        AsmMnemonic = "lsr";
228
225
        shift = immr;
229
1.49k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
230
34
        AsmMnemonic = "lsr";
231
34
        shift = immr;
232
1.46k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
233
11
        AsmMnemonic = "asr";
234
11
        shift = immr;
235
1.45k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
236
93
        AsmMnemonic = "asr";
237
93
        shift = immr;
238
93
      }
239
240
1.82k
      if (AsmMnemonic) {
241
466
        SStream_concat(O, "%s\t%s, %s, ", AsmMnemonic,
242
466
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
243
466
            getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
244
245
466
        printInt32Bang(O, shift);
246
247
466
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
248
249
466
        if (MI->csh->detail) {
250
466
#ifndef CAPSTONE_DIET
251
466
          uint8_t access;
252
466
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
253
466
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
254
466
          MI->ac_idx++;
255
466
#endif
256
466
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
257
466
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
258
466
          MI->flat_insn->detail->arm64.op_count++;
259
466
#ifndef CAPSTONE_DIET
260
466
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
261
466
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
262
466
          MI->ac_idx++;
263
466
#endif
264
466
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
265
466
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
266
466
          MI->flat_insn->detail->arm64.op_count++;
267
466
#ifndef CAPSTONE_DIET
268
466
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
269
466
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
270
466
          MI->ac_idx++;
271
466
#endif
272
466
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
273
466
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = shift;
274
466
          MI->flat_insn->detail->arm64.op_count++;
275
466
        }
276
277
466
        return;
278
466
      }
279
1.82k
    }
280
281
    // SBFIZ/UBFIZ aliases
282
1.35k
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
283
785
      SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfiz" : "ubfiz"),
284
785
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
285
785
          getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
286
287
785
      printInt32Bang(O, (int)((Is64Bit ? 64 : 32) - MCOperand_getImm(Op2)));
288
289
785
      SStream_concat0(O, ", ");
290
291
785
      printInt32Bang(O, (int)MCOperand_getImm(Op3) + 1);
292
293
785
      MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfiz" : "ubfiz"));
294
295
785
      if (MI->csh->detail) {
296
785
#ifndef CAPSTONE_DIET
297
785
        uint8_t access;
298
785
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
299
785
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
300
785
        MI->ac_idx++;
301
785
#endif
302
785
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
303
785
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
304
785
        MI->flat_insn->detail->arm64.op_count++;
305
785
#ifndef CAPSTONE_DIET
306
785
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
307
785
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
308
785
        MI->ac_idx++;
309
785
#endif
310
785
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
311
785
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
312
785
        MI->flat_insn->detail->arm64.op_count++;
313
785
#ifndef CAPSTONE_DIET
314
785
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
315
785
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
316
785
        MI->ac_idx++;
317
785
#endif
318
785
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
319
785
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (Is64Bit ? 64 : 32) - (int)MCOperand_getImm(Op2);
320
785
        MI->flat_insn->detail->arm64.op_count++;
321
785
#ifndef CAPSTONE_DIET
322
785
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
323
785
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
324
785
        MI->ac_idx++;
325
785
#endif
326
785
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
327
785
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) + 1;
328
785
        MI->flat_insn->detail->arm64.op_count++;
329
785
      }
330
331
785
      return;
332
785
    }
333
334
    // Otherwise SBFX/UBFX is the preferred form
335
574
    SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfx" : "ubfx"),
336
574
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
337
574
        getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
338
339
574
    printInt32Bang(O, (int)MCOperand_getImm(Op2));
340
574
    SStream_concat0(O, ", ");
341
574
    printInt32Bang(O, (int)MCOperand_getImm(Op3) - (int)MCOperand_getImm(Op2) + 1);
342
343
574
    MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfx" : "ubfx"));
344
345
574
    if (MI->csh->detail) {
346
574
#ifndef CAPSTONE_DIET
347
574
      uint8_t access;
348
574
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
349
574
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
350
574
      MI->ac_idx++;
351
574
#endif
352
574
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
353
574
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
354
574
      MI->flat_insn->detail->arm64.op_count++;
355
574
#ifndef CAPSTONE_DIET
356
574
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
357
574
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
358
574
      MI->ac_idx++;
359
574
#endif
360
574
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
361
574
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
362
574
      MI->flat_insn->detail->arm64.op_count++;
363
574
#ifndef CAPSTONE_DIET
364
574
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
365
574
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
366
574
      MI->ac_idx++;
367
574
#endif
368
574
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
369
574
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op2);
370
574
      MI->flat_insn->detail->arm64.op_count++;
371
574
#ifndef CAPSTONE_DIET
372
574
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
373
574
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
374
574
      MI->ac_idx++;
375
574
#endif
376
574
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
377
574
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) - MCOperand_getImm(Op2) + 1;
378
574
      MI->flat_insn->detail->arm64.op_count++;
379
574
    }
380
381
574
    return;
382
1.35k
  }
383
384
401k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
385
1.22k
    MCOperand *Op0 = MCInst_getOperand(MI, 0); // Op1 == Op0
386
1.22k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
387
1.22k
    int ImmR = (int)MCOperand_getImm(MCInst_getOperand(MI, 3));
388
1.22k
    int ImmS = (int)MCOperand_getImm(MCInst_getOperand(MI, 4));
389
390
1.22k
    if ((MCOperand_getReg(Op2) == AArch64_WZR || MCOperand_getReg(Op2) == AArch64_XZR) &&
391
442
        (ImmR == 0 || ImmS < ImmR)) {
392
      // BFC takes precedence over its entire range, sligtly differently to BFI.
393
311
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
394
311
      int LSB = (BitWidth - ImmR) % BitWidth;
395
311
      int Width = ImmS + 1;
396
397
311
      SStream_concat(O, "bfc\t%s, ",
398
311
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName));
399
400
311
      printInt32Bang(O, LSB);
401
311
      SStream_concat0(O, ", ");
402
311
      printInt32Bang(O, Width);
403
311
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfc"));
404
405
311
      if (MI->csh->detail) {
406
311
#ifndef CAPSTONE_DIET
407
311
        uint8_t access;
408
311
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
409
311
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
410
311
        MI->ac_idx++;
411
311
#endif
412
311
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
413
311
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
414
311
        MI->flat_insn->detail->arm64.op_count++;
415
416
311
#ifndef CAPSTONE_DIET
417
311
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
418
311
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
419
311
        MI->ac_idx++;
420
311
#endif
421
311
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
422
311
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
423
311
        MI->flat_insn->detail->arm64.op_count++;
424
311
#ifndef CAPSTONE_DIET
425
311
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
426
311
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
427
311
        MI->ac_idx++;
428
311
#endif
429
311
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
430
311
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
431
311
        MI->flat_insn->detail->arm64.op_count++;
432
311
      }
433
434
311
      return;
435
911
    } else if (ImmS < ImmR) {
436
      // BFI alias
437
435
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
438
435
      LSB = (BitWidth - ImmR) % BitWidth;
439
435
      Width = ImmS + 1;
440
441
435
      SStream_concat(O, "bfi\t%s, %s, ",
442
435
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
443
435
          getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
444
445
435
      printInt32Bang(O, LSB);
446
435
      SStream_concat0(O, ", ");
447
435
      printInt32Bang(O, Width);
448
449
435
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfi"));
450
451
435
      if (MI->csh->detail) {
452
435
#ifndef CAPSTONE_DIET
453
435
        uint8_t access;
454
435
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
455
435
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
456
435
        MI->ac_idx++;
457
435
#endif
458
435
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
459
435
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
460
435
        MI->flat_insn->detail->arm64.op_count++;
461
435
#ifndef CAPSTONE_DIET
462
435
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
463
435
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
464
435
        MI->ac_idx++;
465
435
#endif
466
435
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
467
435
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
468
435
        MI->flat_insn->detail->arm64.op_count++;
469
435
#ifndef CAPSTONE_DIET
470
435
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
471
435
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
472
435
        MI->ac_idx++;
473
435
#endif
474
435
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
475
435
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
476
435
        MI->flat_insn->detail->arm64.op_count++;
477
435
#ifndef CAPSTONE_DIET
478
435
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
479
435
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
480
435
        MI->ac_idx++;
481
435
#endif
482
435
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
483
435
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
484
435
        MI->flat_insn->detail->arm64.op_count++;
485
435
      }
486
487
435
      return;
488
435
    }
489
490
476
    LSB = ImmR;
491
476
    Width = ImmS - ImmR + 1;
492
    // Otherwise BFXIL the preferred form
493
476
    SStream_concat(O, "bfxil\t%s, %s, ",
494
476
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
495
476
        getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
496
497
476
    printInt32Bang(O, LSB);
498
476
    SStream_concat0(O, ", ");
499
476
    printInt32Bang(O, Width);
500
501
476
    MCInst_setOpcodePub(MI, AArch64_map_insn("bfxil"));
502
503
476
    if (MI->csh->detail) {
504
476
#ifndef CAPSTONE_DIET
505
476
      uint8_t access;
506
476
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
507
476
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
508
476
      MI->ac_idx++;
509
476
#endif
510
476
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
511
476
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
512
476
      MI->flat_insn->detail->arm64.op_count++;
513
476
#ifndef CAPSTONE_DIET
514
476
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
515
476
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
516
476
      MI->ac_idx++;
517
476
#endif
518
476
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
519
476
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
520
476
      MI->flat_insn->detail->arm64.op_count++;
521
476
#ifndef CAPSTONE_DIET
522
476
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
523
476
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
524
476
      MI->ac_idx++;
525
476
#endif
526
476
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
527
476
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
528
476
      MI->flat_insn->detail->arm64.op_count++;
529
476
#ifndef CAPSTONE_DIET
530
476
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
531
476
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
532
476
      MI->ac_idx++;
533
476
#endif
534
476
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
535
476
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
536
476
      MI->flat_insn->detail->arm64.op_count++;
537
476
    }
538
539
476
    return;
540
1.22k
  }
541
542
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but their
543
  // domains overlap so they need to be prioritized. The chain is "MOVZ lsl #0 >
544
  // MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest instruction
545
  // that can represent the move is the MOV alias, and the rest get printed
546
  // normally.
547
400k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
548
992
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
549
992
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
550
992
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
551
992
    uint64_t Value = (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift;
552
553
992
    if (isMOVZMovAlias(Value, Shift,
554
992
          Opcode == AArch64_MOVZXi ? 64 : 32)) {
555
917
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
556
557
917
      printInt64Bang(O, SignExtend64(Value, RegWidth));
558
559
917
      if (MI->csh->detail) {
560
917
#ifndef CAPSTONE_DIET
561
917
        uint8_t access;
562
917
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
563
917
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
564
917
        MI->ac_idx++;
565
917
#endif
566
917
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
567
917
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
568
917
        MI->flat_insn->detail->arm64.op_count++;
569
570
917
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
571
917
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
572
917
        MI->flat_insn->detail->arm64.op_count++;
573
917
      }
574
575
917
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
576
577
917
      return;
578
917
    }
579
992
  }
580
581
399k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
582
1.27k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
583
1.27k
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
584
1.27k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
585
1.27k
    uint64_t Value = ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift);
586
587
1.27k
    if (RegWidth == 32)
588
516
      Value = Value & 0xffffffff;
589
590
1.27k
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
591
1.08k
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
592
593
1.08k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
594
595
1.08k
      if (MI->csh->detail) {
596
1.08k
#ifndef CAPSTONE_DIET
597
1.08k
        uint8_t access;
598
1.08k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
599
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
600
1.08k
        MI->ac_idx++;
601
1.08k
#endif
602
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
603
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
604
1.08k
        MI->flat_insn->detail->arm64.op_count++;
605
606
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
607
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
608
1.08k
        MI->flat_insn->detail->arm64.op_count++;
609
1.08k
      }
610
611
1.08k
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
612
613
1.08k
      return;
614
1.08k
    }
615
1.27k
  }
616
617
398k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
618
1.88k
      (MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_XZR ||
619
1.57k
       MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_WZR) &&
620
848
      MCOperand_isImm(MCInst_getOperand(MI, 2))) {
621
848
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
622
848
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
623
848
        MCOperand_getImm(MCInst_getOperand(MI, 2)), RegWidth);
624
848
    SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
625
626
848
    printInt64Bang(O, SignExtend64(Value, RegWidth));
627
628
848
    if (MI->csh->detail) {
629
848
#ifndef CAPSTONE_DIET
630
848
      uint8_t access;
631
848
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
632
848
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
633
848
      MI->ac_idx++;
634
848
#endif
635
848
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
636
848
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
637
848
      MI->flat_insn->detail->arm64.op_count++;
638
639
848
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
640
848
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
641
848
      MI->flat_insn->detail->arm64.op_count++;
642
848
    }
643
644
848
    MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
645
646
848
    return;
647
848
  }
648
649
  // Instruction TSB is specified as a one operand instruction, but 'csync' is
650
  // not encoded, so for printing it is treated as a special case here:
651
397k
  if (Opcode == AArch64_TSB) {
652
183
    SStream_concat0(O, "tsb\tcsync");
653
183
    MCInst_setOpcodePub(MI, AArch64_map_insn("tsb"));
654
183
    return;
655
183
  }
656
657
397k
  MI->MRI = Info;
658
659
397k
  mnem = printAliasInstr(MI, O, (MCRegisterInfo *)Info);
660
397k
  if (mnem) {
661
55.3k
    MCInst_setOpcodePub(MI, AArch64_map_insn(mnem));
662
55.3k
    cs_mem_free(mnem);
663
664
55.3k
    switch(MCInst_getOpcode(MI)) {
665
32.2k
      default: break;
666
32.2k
      case AArch64_LD1i8_POST:
667
862
        arm64_op_addImm(MI, 1);
668
862
        break;
669
225
      case AArch64_LD1i16_POST:
670
225
        arm64_op_addImm(MI, 2);
671
225
        break;
672
1.93k
      case AArch64_LD1i32_POST:
673
1.93k
        arm64_op_addImm(MI, 4);
674
1.93k
        break;
675
67
      case AArch64_LD1Onev1d_POST:
676
359
      case AArch64_LD1Onev2s_POST:
677
521
      case AArch64_LD1Onev4h_POST:
678
761
      case AArch64_LD1Onev8b_POST:
679
1.33k
      case AArch64_LD1i64_POST:
680
1.33k
        arm64_op_addImm(MI, 8);
681
1.33k
        break;
682
67
      case AArch64_LD1Onev16b_POST:
683
150
      case AArch64_LD1Onev2d_POST:
684
316
      case AArch64_LD1Onev4s_POST:
685
389
      case AArch64_LD1Onev8h_POST:
686
456
      case AArch64_LD1Twov1d_POST:
687
530
      case AArch64_LD1Twov2s_POST:
688
626
      case AArch64_LD1Twov4h_POST:
689
1.34k
      case AArch64_LD1Twov8b_POST:
690
1.34k
        arm64_op_addImm(MI, 16);
691
1.34k
        break;
692
80
      case AArch64_LD1Threev1d_POST:
693
246
      case AArch64_LD1Threev2s_POST:
694
318
      case AArch64_LD1Threev4h_POST:
695
419
      case AArch64_LD1Threev8b_POST:
696
419
        arm64_op_addImm(MI, 24);
697
419
        break;
698
320
      case AArch64_LD1Fourv1d_POST:
699
410
      case AArch64_LD1Fourv2s_POST:
700
523
      case AArch64_LD1Fourv4h_POST:
701
583
      case AArch64_LD1Fourv8b_POST:
702
634
      case AArch64_LD1Twov16b_POST:
703
882
      case AArch64_LD1Twov2d_POST:
704
1.01k
      case AArch64_LD1Twov4s_POST:
705
1.04k
      case AArch64_LD1Twov8h_POST:
706
1.04k
        arm64_op_addImm(MI, 32);
707
1.04k
        break;
708
578
      case AArch64_LD1Threev16b_POST:
709
734
      case AArch64_LD1Threev2d_POST:
710
1.33k
      case AArch64_LD1Threev4s_POST:
711
2.11k
      case AArch64_LD1Threev8h_POST:
712
2.11k
         arm64_op_addImm(MI, 48);
713
2.11k
         break;
714
83
      case AArch64_LD1Fourv16b_POST:
715
362
      case AArch64_LD1Fourv2d_POST:
716
1.38k
      case AArch64_LD1Fourv4s_POST:
717
1.90k
      case AArch64_LD1Fourv8h_POST:
718
1.90k
        arm64_op_addImm(MI, 64);
719
1.90k
        break;
720
71
      case AArch64_UMOVvi64:
721
71
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1D);
722
71
        break;
723
68
      case AArch64_UMOVvi32:
724
68
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1S);
725
68
        break;
726
81
      case AArch64_INSvi8gpr:
727
155
      case AArch64_DUP_ZI_B:
728
239
      case AArch64_CPY_ZPmI_B:
729
457
      case AArch64_CPY_ZPzI_B:
730
492
      case AArch64_CPY_ZPmV_B:
731
609
      case AArch64_CPY_ZPmR_B:
732
690
      case AArch64_DUP_ZR_B:
733
690
        if (MI->csh->detail) {
734
690
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
735
690
        }
736
690
        break;
737
44
      case AArch64_INSvi16gpr:
738
120
      case AArch64_DUP_ZI_H:
739
521
      case AArch64_CPY_ZPmI_H:
740
660
      case AArch64_CPY_ZPzI_H:
741
875
      case AArch64_CPY_ZPmV_H:
742
941
      case AArch64_CPY_ZPmR_H:
743
2.00k
      case AArch64_DUP_ZR_H:
744
2.04k
      case AArch64_FCPY_ZPmI_H:
745
2.29k
      case AArch64_FDUP_ZI_H:
746
2.29k
        if (MI->csh->detail) {
747
2.29k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
748
2.29k
        }
749
2.29k
        break;
750
94
      case AArch64_INSvi32gpr:
751
166
      case AArch64_DUP_ZI_S:
752
395
      case AArch64_CPY_ZPmI_S:
753
484
      case AArch64_CPY_ZPzI_S:
754
568
      case AArch64_CPY_ZPmV_S:
755
656
      case AArch64_CPY_ZPmR_S:
756
1.14k
      case AArch64_DUP_ZR_S:
757
1.23k
      case AArch64_FCPY_ZPmI_S:
758
1.29k
      case AArch64_FDUP_ZI_S:
759
1.29k
        if (MI->csh->detail) {
760
1.29k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
761
1.29k
        }
762
1.29k
        break;
763
58
      case AArch64_INSvi64gpr:
764
134
      case AArch64_DUP_ZI_D:
765
428
      case AArch64_CPY_ZPmI_D:
766
1.17k
      case AArch64_CPY_ZPzI_D:
767
1.26k
      case AArch64_CPY_ZPmV_D:
768
1.38k
      case AArch64_CPY_ZPmR_D:
769
1.54k
      case AArch64_DUP_ZR_D:
770
2.02k
      case AArch64_FCPY_ZPmI_D:
771
2.30k
      case AArch64_FDUP_ZI_D:
772
2.30k
        if (MI->csh->detail) {
773
2.30k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
774
2.30k
        }
775
2.30k
        break;
776
108
      case AArch64_INSvi8lane:
777
175
      case AArch64_ORR_PPzPP:
778
911
      case AArch64_ORRS_PPzPP:
779
911
        if (MI->csh->detail) {
780
911
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
781
911
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
782
911
        }
783
911
        break;
784
97
      case AArch64_INSvi16lane:
785
97
        if (MI->csh->detail) {
786
97
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
787
97
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
788
97
        }
789
97
         break;
790
110
      case AArch64_INSvi32lane:
791
110
        if (MI->csh->detail) {
792
110
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
793
110
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
794
110
        }
795
110
        break;
796
460
      case AArch64_INSvi64lane:
797
495
      case AArch64_ORR_ZZZ:
798
495
        if (MI->csh->detail) {
799
495
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
800
495
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
801
495
        }
802
495
        break;
803
793
      case AArch64_ORRv16i8:
804
827
      case AArch64_NOTv16i8:
805
827
        if (MI->csh->detail) {
806
827
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_16B;
807
827
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_16B;
808
827
        }
809
827
        break;
810
90
      case AArch64_ORRv8i8:
811
126
      case AArch64_NOTv8i8:
812
126
        if (MI->csh->detail) {
813
126
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_8B;
814
126
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_8B;
815
126
        }
816
126
        break;
817
112
      case AArch64_AND_PPzPP:
818
179
      case AArch64_ANDS_PPzPP:
819
214
      case AArch64_EOR_PPzPP:
820
252
      case AArch64_EORS_PPzPP:
821
442
      case AArch64_SEL_PPPP:
822
655
      case AArch64_SEL_ZPZZ_B:
823
655
        if (MI->csh->detail) {
824
655
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
825
655
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1B;
826
655
        }
827
655
        break;
828
82
      case AArch64_SEL_ZPZZ_D:
829
82
        if (MI->csh->detail) {
830
82
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
831
82
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1D;
832
82
        }
833
82
        break;
834
36
      case AArch64_SEL_ZPZZ_H:
835
36
        if (MI->csh->detail) {
836
36
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
837
36
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1H;
838
36
        }
839
36
        break;
840
79
      case AArch64_SEL_ZPZZ_S:
841
79
        if (MI->csh->detail) {
842
79
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
843
79
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1S;
844
79
        }
845
79
        break;
846
562
      case AArch64_DUP_ZZI_B:
847
562
        if (MI->csh->detail) {
848
562
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
849
562
          if (MI->flat_insn->detail->arm64.op_count == 1) {
850
0
            arm64_op_addReg(MI, ARM64_REG_B0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
851
562
          } else {
852
562
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
853
562
          }
854
562
        }
855
562
        break;
856
891
      case AArch64_DUP_ZZI_D:
857
891
        if (MI->csh->detail) {
858
891
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
859
891
          if (MI->flat_insn->detail->arm64.op_count == 1) {
860
0
            arm64_op_addReg(MI, ARM64_REG_D0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
861
891
          } else {
862
891
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
863
891
          }
864
891
        }
865
891
        break;
866
72
      case AArch64_DUP_ZZI_H:
867
72
        if (MI->csh->detail) {
868
72
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
869
72
          if (MI->flat_insn->detail->arm64.op_count == 1) {
870
0
            arm64_op_addReg(MI, ARM64_REG_H0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
871
72
          } else {
872
72
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
873
72
          }
874
72
        }
875
72
        break;
876
73
      case AArch64_DUP_ZZI_Q:
877
73
        if (MI->csh->detail) {
878
73
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1Q;
879
73
          if (MI->flat_insn->detail->arm64.op_count == 1) {
880
0
            arm64_op_addReg(MI, ARM64_REG_Q0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
881
73
          } else {
882
73
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1Q;
883
73
          }
884
73
         }
885
73
         break;
886
113
      case AArch64_DUP_ZZI_S:
887
113
        if (MI->csh->detail) {
888
113
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
889
113
          if (MI->flat_insn->detail->arm64.op_count == 1) {
890
0
            arm64_op_addReg(MI, ARM64_REG_S0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
891
113
          } else {
892
113
             MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
893
113
          }
894
113
        }
895
113
        break;
896
      // Hacky detail filling of SMSTART and SMSTOP alias'
897
69
      case AArch64_MSRpstatesvcrImm1:{
898
69
        if(MI->csh->detail){
899
69
          MI->flat_insn->detail->arm64.op_count = 2;
900
69
#ifndef CAPSTONE_DIET
901
69
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
902
69
          MI->ac_idx++;
903
69
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
904
69
          MI->ac_idx++;
905
69
#endif
906
69
          MI->flat_insn->detail->arm64.operands[0].type = ARM64_OP_SVCR;
907
69
          MI->flat_insn->detail->arm64.operands[0].sys = (unsigned)ARM64_SYSREG_SVCR;
908
69
          MI->flat_insn->detail->arm64.operands[0].svcr = lookupSVCRByEncoding(MCOperand_getImm(MCInst_getOperand(MI, 0)))->Encoding;
909
69
          MI->flat_insn->detail->arm64.operands[1].type = ARM64_OP_IMM;
910
69
          MI->flat_insn->detail->arm64.operands[1].imm = MCOperand_getImm(MCInst_getOperand(MI, 1));
911
69
        }
912
69
        break;
913
442
      }
914
55.3k
    }
915
341k
  } else {
916
341k
    printInstruction(MI, O);
917
341k
  }
918
397k
}
919
920
static bool printSysAlias(MCInst *MI, SStream *O)
921
6.39k
{
922
  // unsigned Opcode = MCInst_getOpcode(MI);
923
  //assert(Opcode == AArch64_SYSxt && "Invalid opcode for SYS alias!");
924
925
6.39k
  const char *Ins;
926
6.39k
  uint16_t Encoding;
927
6.39k
  bool NeedsReg;
928
6.39k
  char Name[64];
929
6.39k
  MCOperand *Op1 = MCInst_getOperand(MI, 0);
930
6.39k
  MCOperand *Cn = MCInst_getOperand(MI, 1);
931
6.39k
  MCOperand *Cm = MCInst_getOperand(MI, 2);
932
6.39k
  MCOperand *Op2 = MCInst_getOperand(MI, 3);
933
934
6.39k
  unsigned Op1Val = (unsigned)MCOperand_getImm(Op1);
935
6.39k
  unsigned CnVal = (unsigned)MCOperand_getImm(Cn);
936
6.39k
  unsigned CmVal = (unsigned)MCOperand_getImm(Cm);
937
6.39k
  unsigned Op2Val = (unsigned)MCOperand_getImm(Op2);
938
939
6.39k
  Encoding = Op2Val;
940
6.39k
  Encoding |= CmVal << 3;
941
6.39k
  Encoding |= CnVal << 7;
942
6.39k
  Encoding |= Op1Val << 11;
943
944
6.39k
  if (CnVal == 7) {
945
5.04k
    switch (CmVal) {
946
73
      default:
947
73
        return false;
948
949
      // IC aliases
950
1.16k
      case 1: case 5: {
951
1.16k
        const IC *IC = lookupICByEncoding(Encoding);
952
        // if (!IC || !IC->haveFeatures(STI.getFeatureBits()))
953
1.16k
        if (!IC)
954
468
          return false;
955
956
692
        NeedsReg = IC->NeedsReg;
957
692
        Ins = "ic";
958
692
        strncpy(Name, IC->Name, sizeof(Name) - 1);
959
692
      }
960
0
      break;
961
962
      // DC aliases
963
2.72k
      case 4: case 6: case 10: case 11: case 12: case 14: {
964
2.72k
        const DC *DC = lookupDCByEncoding(Encoding);
965
        // if (!DC || !DC->haveFeatures(STI.getFeatureBits()))
966
2.72k
        if (!DC)
967
2.14k
          return false;
968
969
574
        NeedsReg = true;
970
574
        Ins = "dc";
971
574
        strncpy(Name, DC->Name, sizeof(Name) - 1);
972
574
      }
973
0
      break;
974
975
      // AT aliases
976
1.09k
      case 8: case 9: {
977
1.09k
        const AT *AT = lookupATByEncoding(Encoding);
978
        // if (!AT || !AT->haveFeatures(STI.getFeatureBits()))
979
1.09k
        if (!AT)
980
79
          return false;
981
982
1.01k
        NeedsReg = true;
983
1.01k
        Ins = "at";
984
1.01k
        strncpy(Name, AT->Name, sizeof(Name) - 1);
985
1.01k
      }
986
0
      break;
987
5.04k
    }
988
5.04k
  } else if (CnVal == 8) {
989
    // TLBI aliases
990
392
    const TLBI *TLBI = lookupTLBIByEncoding(Encoding);
991
    // if (!TLBI || !TLBI->haveFeatures(STI.getFeatureBits()))
992
392
    if (!TLBI)
993
206
      return false;
994
995
186
    NeedsReg = TLBI->NeedsReg;
996
186
    Ins = "tlbi";
997
186
    strncpy(Name, TLBI->Name, sizeof(Name) - 1);
998
186
  } else
999
956
    return false;
1000
1001
2.46k
  SStream_concat(O, "%s\t%s", Ins, Name);
1002
1003
2.46k
  if (NeedsReg) {
1004
1.75k
    SStream_concat(O, ", %s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 4)), AArch64_NoRegAltName));
1005
1.75k
  }
1006
1007
2.46k
  MCInst_setOpcodePub(MI, AArch64_map_insn(Ins));
1008
1009
2.46k
  if (MI->csh->detail) {
1010
#if 0
1011
#ifndef CAPSTONE_DIET
1012
    uint8_t access;
1013
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1014
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1015
    MI->ac_idx++;
1016
#endif
1017
#endif
1018
2.46k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
1019
2.46k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = AArch64_map_sys_op(Name);
1020
2.46k
    MI->flat_insn->detail->arm64.op_count++;
1021
1022
2.46k
    if (NeedsReg) {
1023
1.75k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1024
1.75k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 4));
1025
1.75k
      MI->flat_insn->detail->arm64.op_count++;
1026
1.75k
    }
1027
2.46k
  }
1028
1029
2.46k
  return true;
1030
6.39k
}
1031
1032
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O)
1033
547k
{
1034
547k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1035
1036
547k
  if (MCOperand_isReg(Op)) {
1037
472k
    unsigned Reg = MCOperand_getReg(Op);
1038
1039
472k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1040
1041
472k
    if (MI->csh->detail) {
1042
472k
      if (MI->csh->doing_mem) {
1043
223k
        if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base == ARM64_REG_INVALID) {
1044
198k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = Reg;
1045
198k
        }
1046
25.2k
        else if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index == ARM64_REG_INVALID) {
1047
25.2k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = Reg;
1048
25.2k
        }
1049
248k
      } else if (MI->csh->doing_SME_Index) {
1050
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1051
9.03k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.base = Reg;
1052
239k
      } else {
1053
239k
#ifndef CAPSTONE_DIET
1054
239k
        uint8_t access;
1055
1056
239k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1057
239k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1058
239k
        MI->ac_idx++;
1059
239k
#endif
1060
239k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1061
239k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1062
239k
        MI->flat_insn->detail->arm64.op_count++;
1063
239k
      }
1064
472k
    }
1065
472k
  } else if (MCOperand_isImm(Op)) {
1066
74.4k
    int64_t imm = MCOperand_getImm(Op);
1067
1068
74.4k
    if (MI->Opcode == AArch64_ADR) {
1069
4.56k
      imm += MI->address;
1070
4.56k
      printUInt64Bang(O, imm);
1071
69.8k
    } else {
1072
69.8k
      if (MI->csh->doing_mem) {
1073
19.6k
        if (MI->csh->imm_unsigned) {
1074
0
          printUInt64Bang(O, imm);
1075
19.6k
        } else {
1076
19.6k
          printInt64Bang(O, imm);
1077
19.6k
        }
1078
19.6k
      } else
1079
50.2k
        printUInt64Bang(O, imm);
1080
69.8k
    }
1081
1082
74.4k
    if (MI->csh->detail) {
1083
74.4k
      if (MI->csh->doing_mem) {
1084
19.6k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)imm;
1085
54.7k
      } else if (MI->csh->doing_SME_Index) {
1086
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1087
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = (int32_t)imm; 
1088
54.7k
      } else {
1089
54.7k
#ifndef CAPSTONE_DIET
1090
54.7k
        uint8_t access;
1091
1092
54.7k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1093
54.7k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1094
54.7k
#endif
1095
54.7k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1096
54.7k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
1097
54.7k
        MI->flat_insn->detail->arm64.op_count++;
1098
54.7k
      }
1099
74.4k
    }
1100
74.4k
  }
1101
547k
}
1102
1103
static void printImm(MCInst *MI, unsigned OpNum, SStream *O)
1104
7.49k
{
1105
7.49k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1106
7.49k
  printUInt64Bang(O, MCOperand_getImm(Op));
1107
1108
7.49k
  if (MI->csh->detail) {
1109
7.49k
#ifndef CAPSTONE_DIET
1110
7.49k
    uint8_t access;
1111
7.49k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1112
7.49k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1113
7.49k
    MI->ac_idx++;
1114
7.49k
#endif
1115
7.49k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1116
7.49k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1117
7.49k
    MI->flat_insn->detail->arm64.op_count++;
1118
7.49k
  }
1119
7.49k
}
1120
1121
static void printImmHex(MCInst *MI, unsigned OpNum, SStream *O)
1122
93
{
1123
93
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1124
93
  printUInt64Bang(O, MCOperand_getImm(Op));
1125
1126
93
  if (MI->csh->detail) {
1127
93
#ifndef CAPSTONE_DIET
1128
93
    uint8_t access;
1129
93
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1130
93
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1131
93
    MI->ac_idx++;
1132
93
#endif
1133
93
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1134
93
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1135
93
    MI->flat_insn->detail->arm64.op_count++;
1136
93
  }
1137
93
}
1138
1139
1.68k
static void printSImm(MCInst *MI, unsigned OpNo, SStream *O, int Size) {
1140
1.68k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
1141
1.68k
  if (Size == 8)
1142
816
  printInt64Bang(O, (signed char) MCOperand_getImm(Op));
1143
872
  else if (Size == 16)
1144
872
  printInt64Bang(O, (signed short) MCOperand_getImm(Op));
1145
0
  else
1146
0
    printInt64Bang(O, MCOperand_getImm(Op));
1147
1148
1.68k
  if (MI->csh->detail) {
1149
1.68k
#ifndef CAPSTONE_DIET
1150
1.68k
    uint8_t access;
1151
1.68k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1152
1.68k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1153
1.68k
    MI->ac_idx++;
1154
1.68k
#endif
1155
1.68k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1156
1.68k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1157
1.68k
    MI->flat_insn->detail->arm64.op_count++;
1158
1.68k
  }
1159
1.68k
}
1160
1161
static void printPostIncOperand(MCInst *MI, unsigned OpNum, SStream *O,
1162
    unsigned Imm)
1163
39.9k
{
1164
39.9k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1165
1166
39.9k
  if (MCOperand_isReg(Op)) {
1167
39.9k
    unsigned Reg = MCOperand_getReg(Op);
1168
39.9k
    if (Reg == AArch64_XZR) {
1169
0
      printInt32Bang(O, Imm);
1170
1171
0
      if (MI->csh->detail) {
1172
0
#ifndef CAPSTONE_DIET
1173
0
        uint8_t access;
1174
1175
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1176
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1177
0
        MI->ac_idx++;
1178
0
#endif
1179
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1180
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Imm;
1181
0
        MI->flat_insn->detail->arm64.op_count++;
1182
0
      }
1183
39.9k
    } else {
1184
39.9k
      SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1185
1186
39.9k
      if (MI->csh->detail) {
1187
39.9k
#ifndef CAPSTONE_DIET
1188
39.9k
        uint8_t access;
1189
1190
39.9k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1191
39.9k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1192
39.9k
        MI->ac_idx++;
1193
39.9k
#endif
1194
39.9k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1195
39.9k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1196
39.9k
        MI->flat_insn->detail->arm64.op_count++;
1197
39.9k
      }
1198
39.9k
    }
1199
39.9k
  }
1200
  //llvm_unreachable("unknown operand kind in printPostIncOperand64");
1201
39.9k
}
1202
1203
static void printVRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1204
70.2k
{
1205
70.2k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1206
  //assert(Op.isReg() && "Non-register vreg operand!");
1207
70.2k
  unsigned Reg = MCOperand_getReg(Op);
1208
1209
70.2k
  SStream_concat0(O, getRegisterName(Reg, AArch64_vreg));
1210
1211
70.2k
  if (MI->csh->detail) {
1212
70.2k
#ifndef CAPSTONE_DIET
1213
70.2k
    uint8_t access;
1214
70.2k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1215
70.2k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1216
70.2k
    MI->ac_idx++;
1217
70.2k
#endif
1218
70.2k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1219
70.2k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = AArch64_map_vregister(Reg);
1220
70.2k
    MI->flat_insn->detail->arm64.op_count++;
1221
70.2k
  }
1222
70.2k
}
1223
1224
static void printSysCROperand(MCInst *MI, unsigned OpNum, SStream *O)
1225
8.18k
{
1226
8.18k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1227
  //assert(Op.isImm() && "System instruction C[nm] operands must be immediates!");
1228
8.18k
  SStream_concat(O, "c%u", MCOperand_getImm(Op));
1229
1230
8.18k
  if (MI->csh->detail) {
1231
8.18k
#ifndef CAPSTONE_DIET
1232
8.18k
    uint8_t access;
1233
1234
8.18k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1235
8.18k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1236
8.18k
    MI->ac_idx++;
1237
8.18k
#endif
1238
8.18k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_CIMM;
1239
8.18k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1240
8.18k
    MI->flat_insn->detail->arm64.op_count++;
1241
8.18k
  }
1242
8.18k
}
1243
1244
static void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1245
4.19k
{
1246
4.19k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1247
4.19k
  if (MCOperand_isImm(MO)) {
1248
4.19k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1249
    //assert(Val == MO.getImm() && "Add/sub immediate out of range!");
1250
4.19k
    unsigned Shift = AArch64_AM_getShiftValue((int)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1)));
1251
1252
4.19k
    printInt32Bang(O, Val);
1253
1254
4.19k
    if (MI->csh->detail) {
1255
4.19k
#ifndef CAPSTONE_DIET
1256
4.19k
      uint8_t access;
1257
1258
4.19k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1259
4.19k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1260
4.19k
      MI->ac_idx++;
1261
4.19k
#endif
1262
4.19k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1263
4.19k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1264
4.19k
      MI->flat_insn->detail->arm64.op_count++;
1265
4.19k
    }
1266
1267
4.19k
    if (Shift != 0)
1268
1.51k
      printShifter(MI, OpNum + 1, O);
1269
4.19k
  }
1270
4.19k
}
1271
1272
static void printLogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
1273
6.20k
{
1274
6.20k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1275
1276
6.20k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 32);
1277
6.20k
  printUInt32Bang(O, (int)Val);
1278
1279
6.20k
  if (MI->csh->detail) {
1280
6.20k
#ifndef CAPSTONE_DIET
1281
6.20k
    uint8_t access;
1282
1283
6.20k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1284
6.20k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1285
6.20k
    MI->ac_idx++;
1286
6.20k
#endif
1287
6.20k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1288
6.20k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1289
6.20k
    MI->flat_insn->detail->arm64.op_count++;
1290
6.20k
  }
1291
6.20k
}
1292
1293
static void printLogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
1294
3.27k
{
1295
3.27k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1296
3.27k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 64);
1297
1298
3.27k
  switch(MI->flat_insn->id) {
1299
1.77k
    default:
1300
1.77k
      printInt64Bang(O, Val);
1301
1.77k
      break;
1302
1303
339
    case ARM64_INS_ORR:
1304
852
    case ARM64_INS_AND:
1305
1.50k
    case ARM64_INS_EOR:
1306
1.50k
    case ARM64_INS_TST:
1307
      // do not print number in negative form
1308
1.50k
      if (Val >= 0 && Val <= HEX_THRESHOLD)
1309
94
        SStream_concat(O, "#%u", (int)Val);
1310
1.41k
      else
1311
1.41k
        SStream_concat(O, "#0x%"PRIx64, Val);
1312
1.50k
      break;
1313
3.27k
  }
1314
1315
3.27k
  if (MI->csh->detail) {
1316
3.27k
#ifndef CAPSTONE_DIET
1317
3.27k
    uint8_t access;
1318
1319
3.27k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1320
3.27k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1321
3.27k
    MI->ac_idx++;
1322
3.27k
#endif
1323
3.27k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1324
3.27k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int64_t)Val;
1325
3.27k
    MI->flat_insn->detail->arm64.op_count++;
1326
3.27k
  }
1327
3.27k
}
1328
1329
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1330
16.1k
{
1331
16.1k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1332
1333
  // LSL #0 should not be printed.
1334
16.1k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1335
9.87k
      AArch64_AM_getShiftValue(Val) == 0)
1336
2.33k
    return;
1337
1338
13.7k
  SStream_concat(O, ", %s ", AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)));
1339
13.7k
  printInt32BangDec(O, AArch64_AM_getShiftValue(Val));
1340
1341
13.7k
  if (MI->csh->detail) {
1342
13.7k
    arm64_shifter shifter = ARM64_SFT_INVALID;
1343
1344
13.7k
    switch(AArch64_AM_getShiftType(Val)) {
1345
0
      default:  // never reach
1346
7.54k
      case AArch64_AM_LSL:
1347
7.54k
        shifter = ARM64_SFT_LSL;
1348
7.54k
        break;
1349
1350
3.13k
      case AArch64_AM_LSR:
1351
3.13k
        shifter = ARM64_SFT_LSR;
1352
3.13k
        break;
1353
1354
1.44k
      case AArch64_AM_ASR:
1355
1.44k
        shifter = ARM64_SFT_ASR;
1356
1.44k
        break;
1357
1358
1.35k
      case AArch64_AM_ROR:
1359
1.35k
        shifter = ARM64_SFT_ROR;
1360
1.35k
        break;
1361
1362
296
      case AArch64_AM_MSL:
1363
296
        shifter = ARM64_SFT_MSL;
1364
296
        break;
1365
13.7k
    }
1366
1367
13.7k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = shifter;
1368
13.7k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = AArch64_AM_getShiftValue(Val);
1369
13.7k
  }
1370
13.7k
}
1371
1372
static void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1373
9.18k
{
1374
9.18k
  SStream_concat0(O, getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1375
1376
9.18k
  if (MI->csh->detail) {
1377
9.18k
#ifndef CAPSTONE_DIET
1378
9.18k
    uint8_t access;
1379
9.18k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1380
9.18k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1381
9.18k
    MI->ac_idx++;
1382
9.18k
#endif
1383
9.18k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1384
9.18k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1385
9.18k
    MI->flat_insn->detail->arm64.op_count++;
1386
9.18k
  }
1387
1388
9.18k
  printShifter(MI, OpNum + 1, O);
1389
9.18k
}
1390
1391
static void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1392
6.62k
{
1393
6.62k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1394
6.62k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1395
6.62k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1396
1397
  // If the destination or first source register operand is [W]SP, print
1398
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1399
  // all.
1400
6.62k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1401
4.23k
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, 0));
1402
4.23k
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, 1));
1403
1404
4.23k
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1405
1.73k
          ExtType == AArch64_AM_UXTX) ||
1406
3.78k
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1407
677
         ExtType == AArch64_AM_UXTW)) {
1408
551
      if (ShiftVal != 0) {
1409
551
        SStream_concat0(O, ", lsl ");
1410
551
        printInt32Bang(O, ShiftVal);
1411
1412
551
        if (MI->csh->detail) {
1413
551
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1414
551
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1415
551
        }
1416
551
      }
1417
1418
551
      return;
1419
551
    }
1420
4.23k
  }
1421
1422
6.07k
  SStream_concat(O, ", %s", AArch64_AM_getShiftExtendName(ExtType));
1423
1424
6.07k
  if (MI->csh->detail) {
1425
6.07k
    arm64_extender ext = ARM64_EXT_INVALID;
1426
6.07k
    switch(ExtType) {
1427
0
      default:  // never reach
1428
1429
385
      case AArch64_AM_UXTB:
1430
385
        ext = ARM64_EXT_UXTB;
1431
385
        break;
1432
1433
558
      case AArch64_AM_UXTH:
1434
558
        ext = ARM64_EXT_UXTH;
1435
558
        break;
1436
1437
1.50k
      case AArch64_AM_UXTW:
1438
1.50k
        ext = ARM64_EXT_UXTW;
1439
1.50k
        break;
1440
1441
2.18k
      case AArch64_AM_UXTX:
1442
2.18k
        ext = ARM64_EXT_UXTX;
1443
2.18k
        break;
1444
1445
474
      case AArch64_AM_SXTB:
1446
474
        ext = ARM64_EXT_SXTB;
1447
474
        break;
1448
1449
551
      case AArch64_AM_SXTH:
1450
551
        ext = ARM64_EXT_SXTH;
1451
551
        break;
1452
1453
86
      case AArch64_AM_SXTW:
1454
86
        ext = ARM64_EXT_SXTW;
1455
86
        break;
1456
1457
331
      case AArch64_AM_SXTX:
1458
331
        ext = ARM64_EXT_SXTX;
1459
331
        break;
1460
6.07k
    }
1461
1462
6.07k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].ext = ext;
1463
6.07k
  }
1464
1465
6.07k
  if (ShiftVal != 0) {
1466
5.82k
    SStream_concat0(O, " ");
1467
5.82k
    printInt32Bang(O, ShiftVal);
1468
1469
5.82k
    if (MI->csh->detail) {
1470
5.82k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1471
5.82k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1472
5.82k
    }
1473
5.82k
  }
1474
6.07k
}
1475
1476
static void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1477
4.06k
{
1478
4.06k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1479
1480
4.06k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1481
1482
4.06k
  if (MI->csh->detail) {
1483
4.06k
#ifndef CAPSTONE_DIET
1484
4.06k
    uint8_t access;
1485
4.06k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1486
4.06k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1487
4.06k
    MI->ac_idx++;
1488
4.06k
#endif
1489
4.06k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1490
4.06k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1491
4.06k
    MI->flat_insn->detail->arm64.op_count++;
1492
4.06k
  }
1493
1494
4.06k
  printArithExtend(MI, OpNum + 1, O);
1495
4.06k
}
1496
1497
static void printMemExtendImpl(MCInst *MI, bool SignExtend, bool DoShift, unsigned Width,
1498
             char SrcRegKind, SStream *O)
1499
23.9k
{
1500
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1501
23.9k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1502
23.9k
  if (IsLSL) {
1503
10.0k
    SStream_concat0(O, "lsl");
1504
1505
10.0k
    if (MI->csh->detail) {
1506
10.0k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1507
10.0k
    }
1508
13.9k
  } else {
1509
13.9k
    SStream_concat(O, "%cxt%c", (SignExtend ? 's' : 'u'), SrcRegKind);
1510
1511
13.9k
    if (MI->csh->detail) {
1512
13.9k
      if (!SignExtend) {
1513
6.56k
        switch(SrcRegKind) {
1514
0
          default: break;
1515
0
          case 'b':
1516
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTB;
1517
0
               break;
1518
0
          case 'h':
1519
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTH;
1520
0
               break;
1521
6.56k
          case 'w':
1522
6.56k
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTW;
1523
6.56k
               break;
1524
6.56k
        }
1525
7.37k
      } else {
1526
7.37k
          switch(SrcRegKind) {
1527
0
            default: break;
1528
0
            case 'b':
1529
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTB;
1530
0
              break;
1531
0
            case 'h':
1532
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTH;
1533
0
              break;
1534
6.21k
            case 'w':
1535
6.21k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTW;
1536
6.21k
              break;
1537
1.16k
            case 'x':
1538
1.16k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTX;
1539
1.16k
              break;
1540
7.37k
          }
1541
7.37k
      }
1542
13.9k
    }
1543
13.9k
  }
1544
1545
23.9k
  if (DoShift || IsLSL) {
1546
18.5k
    SStream_concat(O, " #%u", Log2_32(Width / 8));
1547
1548
18.5k
    if (MI->csh->detail) {
1549
18.5k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1550
18.5k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.value = Log2_32(Width / 8);
1551
18.5k
    }
1552
18.5k
  }
1553
23.9k
}
1554
1555
static void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind, unsigned Width)
1556
3.82k
{
1557
3.82k
  unsigned SignExtend = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1558
3.82k
  unsigned DoShift = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
1559
1560
3.82k
  printMemExtendImpl(MI, SignExtend, DoShift, Width, SrcRegKind, O);
1561
3.82k
}
1562
1563
static void printRegWithShiftExtend(MCInst *MI, unsigned OpNum, SStream *O,
1564
            bool SignExtend, int ExtWidth,
1565
            char SrcRegKind, char Suffix)
1566
24.4k
{
1567
24.4k
  bool DoShift;
1568
1569
24.4k
  printOperand(MI, OpNum, O);
1570
1571
24.4k
  if (Suffix == 's' || Suffix == 'd')
1572
14.8k
    SStream_concat(O, ".%c", Suffix);
1573
1574
24.4k
  DoShift = ExtWidth != 8;
1575
24.4k
  if (SignExtend || DoShift || SrcRegKind == 'w') {
1576
20.1k
    SStream_concat0(O, ", ");
1577
20.1k
    printMemExtendImpl(MI, SignExtend, DoShift, ExtWidth, SrcRegKind, O);
1578
20.1k
  }
1579
24.4k
}
1580
1581
static void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1582
3.68k
{
1583
3.68k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1584
3.68k
  SStream_concat0(O, getCondCodeName(CC));
1585
1586
3.68k
  if (MI->csh->detail)
1587
3.68k
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(CC + 1);
1588
3.68k
}
1589
1590
static void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1591
713
{
1592
713
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1593
713
  SStream_concat0(O, getCondCodeName(getInvertedCondCode(CC)));
1594
1595
713
  if (MI->csh->detail) {
1596
713
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(getInvertedCondCode(CC) + 1);
1597
713
  }
1598
713
}
1599
1600
static void printImmScale(MCInst *MI, unsigned OpNum, SStream *O, int Scale)
1601
26.5k
{
1602
26.5k
  int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1603
1604
26.5k
  printInt64Bang(O, val);
1605
1606
26.5k
  if (MI->csh->detail) {
1607
26.5k
    if (MI->csh->doing_mem) {
1608
21.4k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1609
21.4k
    } else {
1610
5.10k
#ifndef CAPSTONE_DIET
1611
5.10k
      uint8_t access;
1612
1613
5.10k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1614
5.10k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1615
5.10k
      MI->ac_idx++;
1616
5.10k
#endif
1617
5.10k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1618
5.10k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = val;
1619
5.10k
      MI->flat_insn->detail->arm64.op_count++;
1620
5.10k
    }
1621
26.5k
  }
1622
26.5k
}
1623
1624
static void printUImm12Offset(MCInst *MI, unsigned OpNum, SStream *O, unsigned Scale)
1625
10.8k
{
1626
10.8k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1627
1628
10.8k
  if (MCOperand_isImm(MO)) {
1629
10.8k
    int64_t val = Scale * MCOperand_getImm(MO);
1630
10.8k
    printInt64Bang(O, val);
1631
1632
10.8k
    if (MI->csh->detail) {
1633
10.8k
      if (MI->csh->doing_mem) {
1634
10.8k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1635
10.8k
      } else {
1636
0
#ifndef CAPSTONE_DIET
1637
0
        uint8_t access;
1638
1639
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1640
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1641
0
        MI->ac_idx++;
1642
0
#endif
1643
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1644
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int)val;
1645
0
        MI->flat_insn->detail->arm64.op_count++;
1646
0
      }
1647
10.8k
    }
1648
10.8k
  }
1649
10.8k
}
1650
1651
#if 0
1652
static void printAMIndexedWB(MCInst *MI, unsigned OpNum, SStream *O, unsigned int Scale)
1653
{
1654
  MCOperand *MO = MCInst_getOperand(MI, OpNum + 1);
1655
1656
  SStream_concat(O, "[%s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1657
1658
  if (MCOperand_isImm(MO)) {
1659
    int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1660
    printInt64Bang(O, val);
1661
  // } else {
1662
  //   // assert(MO1.isExpr() && "Unexpected operand type!");
1663
  //   SStream_concat0(O, ", ");
1664
  //   MO1.getExpr()->print(O, &MAI);
1665
  }
1666
1667
  SStream_concat0(O, "]");
1668
}
1669
#endif
1670
1671
// IsSVEPrefetch = false
1672
static void printPrefetchOp(MCInst *MI, unsigned OpNum, SStream *O, bool IsSVEPrefetch)
1673
9.49k
{
1674
9.49k
  unsigned prfop = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1675
1676
9.49k
  if (IsSVEPrefetch) {
1677
7.42k
    const SVEPRFM *PRFM = lookupSVEPRFMByEncoding(prfop);
1678
7.42k
    if (PRFM)
1679
6.62k
      SStream_concat0(O, PRFM->Name);
1680
1681
7.42k
    return;
1682
7.42k
  } else {
1683
2.06k
    const PRFM *PRFM = lookupPRFMByEncoding(prfop);
1684
2.06k
    if (PRFM)
1685
1.01k
      SStream_concat0(O, PRFM->Name);
1686
1687
2.06k
    return;
1688
2.06k
  }
1689
1690
  // FIXME: set OpcodePub?
1691
1692
0
  printInt32Bang(O, prfop);
1693
1694
0
  if (MI->csh->detail) {
1695
0
#ifndef CAPSTONE_DIET
1696
0
    uint8_t access;
1697
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1698
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1699
0
    MI->ac_idx++;
1700
0
#endif
1701
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1702
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = prfop;
1703
0
    MI->flat_insn->detail->arm64.op_count++;
1704
0
  }
1705
0
}
1706
1707
static void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1708
922
{
1709
922
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1710
922
  unsigned int psbhintop = MCOperand_getImm(Op);
1711
1712
922
  const PSB *PSB = lookupPSBByEncoding(psbhintop);
1713
922
  if (PSB)
1714
922
    SStream_concat0(O, PSB->Name);
1715
0
  else
1716
0
    printUInt32Bang(O, psbhintop);
1717
922
}
1718
1719
592
static void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O) {
1720
592
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, OpNum)) ^ 32;
1721
1722
592
  const BTI *BTI = lookupBTIByEncoding(btihintop);
1723
592
  if (BTI)
1724
592
  SStream_concat0(O, BTI->Name);
1725
0
  else
1726
0
  printUInt32Bang(O, btihintop);
1727
592
}
1728
1729
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1730
2.06k
{
1731
2.06k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1732
2.06k
  float FPImm = MCOperand_isFPImm(MO) ? MCOperand_getFPImm(MO) : AArch64_AM_getFPImmFloat((int)MCOperand_getImm(MO));
1733
1734
  // 8 decimal places are enough to perfectly represent permitted floats.
1735
#if defined(_KERNEL_MODE)
1736
  // Issue #681: Windows kernel does not support formatting float point
1737
  SStream_concat0(O, "#<float_point_unsupported>");
1738
#else
1739
2.06k
  SStream_concat(O, "#%.8f", FPImm);
1740
2.06k
#endif
1741
1742
2.06k
  if (MI->csh->detail) {
1743
2.06k
#ifndef CAPSTONE_DIET
1744
2.06k
    uint8_t access;
1745
1746
2.06k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1747
2.06k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1748
2.06k
    MI->ac_idx++;
1749
2.06k
#endif
1750
2.06k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_FP;
1751
2.06k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].fp = FPImm;
1752
2.06k
    MI->flat_insn->detail->arm64.op_count++;
1753
2.06k
  }
1754
2.06k
}
1755
1756
//static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride = 1)
1757
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride)
1758
271k
{
1759
543k
  while (Stride--) {
1760
271k
    if (Reg >= AArch64_Q0 && Reg <= AArch64_Q30) // AArch64_Q0 .. AArch64_Q30
1761
222k
      Reg += 1;
1762
49.9k
    else if (Reg == AArch64_Q31) // Vector lists can wrap around.
1763
10.2k
      Reg = AArch64_Q0;
1764
39.6k
    else if (Reg >= AArch64_Z0 && Reg <= AArch64_Z30) // AArch64_Z0 .. AArch64_Z30
1765
38.8k
      Reg += 1;
1766
806
    else if (Reg == AArch64_Z31) // Vector lists can wrap around.
1767
806
      Reg = AArch64_Z0;
1768
271k
  }
1769
1770
271k
  return Reg;
1771
271k
}
1772
1773
static void printGPRSeqPairsClassOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned int size)
1774
5.91k
{
1775
  // static_assert(size == 64 || size == 32,
1776
  //    "Template parameter must be either 32 or 64");
1777
5.91k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1778
5.91k
  unsigned Sube = (size == 32) ? AArch64_sube32 : AArch64_sube64;
1779
5.91k
  unsigned Subo = (size == 32) ? AArch64_subo32 : AArch64_subo64;
1780
5.91k
  unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube);
1781
5.91k
  unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo);
1782
1783
5.91k
  SStream_concat(O, "%s, %s", getRegisterName(Even, AArch64_NoRegAltName),
1784
5.91k
      getRegisterName(Odd, AArch64_NoRegAltName));
1785
1786
5.91k
  if (MI->csh->detail) {
1787
5.91k
#ifndef CAPSTONE_DIET
1788
5.91k
    uint8_t access;
1789
1790
5.91k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1791
5.91k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1792
5.91k
    MI->ac_idx++;
1793
5.91k
#endif
1794
1795
5.91k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1796
5.91k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Even;
1797
5.91k
    MI->flat_insn->detail->arm64.op_count++;
1798
1799
5.91k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1800
5.91k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Odd;
1801
5.91k
    MI->flat_insn->detail->arm64.op_count++;
1802
5.91k
  }
1803
5.91k
}
1804
1805
static void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1806
    char *LayoutSuffix, MCRegisterInfo *MRI, arm64_vas vas)
1807
116k
{
1808
1.74M
#define GETREGCLASS_CONTAIN0(_class, _reg) MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, _class), _reg)
1809
116k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1810
116k
  unsigned NumRegs = 1, FirstReg, i;
1811
1812
116k
  SStream_concat0(O, "{");
1813
1814
  // Work out how many registers there are in the list (if there is an actual
1815
  // list).
1816
116k
  if (GETREGCLASS_CONTAIN0(AArch64_DDRegClassID , Reg) ||
1817
111k
      GETREGCLASS_CONTAIN0(AArch64_ZPR2RegClassID, Reg) ||
1818
108k
      GETREGCLASS_CONTAIN0(AArch64_QQRegClassID, Reg))
1819
22.6k
    NumRegs = 2;
1820
93.4k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDRegClassID, Reg) ||
1821
89.7k
      GETREGCLASS_CONTAIN0(AArch64_ZPR3RegClassID, Reg) ||
1822
87.2k
      GETREGCLASS_CONTAIN0(AArch64_QQQRegClassID, Reg))
1823
25.6k
    NumRegs = 3;
1824
67.8k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDDRegClassID, Reg) ||
1825
63.5k
      GETREGCLASS_CONTAIN0(AArch64_ZPR4RegClassID, Reg) ||
1826
61.4k
      GETREGCLASS_CONTAIN0(AArch64_QQQQRegClassID, Reg))
1827
27.3k
    NumRegs = 4;
1828
1829
  // Now forget about the list and find out what the first register is.
1830
116k
  if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_dsub0)))
1831
12.4k
    Reg = FirstReg;
1832
103k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_qsub0)))
1833
55.0k
    Reg = FirstReg;
1834
48.5k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_zsub0)))
1835
8.04k
    Reg = FirstReg;
1836
1837
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1838
  // printing (otherwise getRegisterName fails).
1839
116k
  if (GETREGCLASS_CONTAIN0(AArch64_FPR64RegClassID, Reg)) {
1840
15.0k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(MRI, AArch64_FPR128RegClassID);
1841
15.0k
    Reg = MCRegisterInfo_getMatchingSuperReg(MRI, Reg, AArch64_dsub, FPR128RC);
1842
15.0k
  }
1843
1844
388k
  for (i = 0; i < NumRegs; ++i, Reg = getNextVectorRegister(Reg, 1)) {
1845
271k
    bool isZReg = GETREGCLASS_CONTAIN0(AArch64_ZPRRegClassID, Reg);
1846
271k
    if (isZReg)
1847
39.6k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName), LayoutSuffix);
1848
232k
    else
1849
232k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_vreg), LayoutSuffix);
1850
1851
271k
    if (MI->csh->detail) {
1852
271k
#ifndef CAPSTONE_DIET
1853
271k
      uint8_t access;
1854
1855
271k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1856
271k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1857
271k
      MI->ac_idx++;
1858
271k
#endif
1859
271k
      unsigned regForDetail = isZReg ? Reg : AArch64_map_vregister(Reg);
1860
271k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1861
271k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = regForDetail;
1862
271k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].vas = vas;
1863
271k
      MI->flat_insn->detail->arm64.op_count++;
1864
271k
    }
1865
1866
271k
    if (i + 1 != NumRegs)
1867
155k
      SStream_concat0(O, ", ");
1868
271k
  }
1869
1870
116k
  SStream_concat0(O, "}");
1871
116k
}
1872
1873
static void printTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O, unsigned NumLanes, char LaneKind)
1874
116k
{
1875
116k
  char Suffix[32];
1876
116k
  arm64_vas vas = 0;
1877
1878
116k
  if (NumLanes) {
1879
41.4k
    cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, LaneKind);
1880
1881
41.4k
    switch(LaneKind) {
1882
0
      default: break;
1883
12.2k
      case 'b':
1884
12.2k
        switch(NumLanes) {
1885
0
          default: break;
1886
0
          case 1:
1887
0
               vas = ARM64_VAS_1B;
1888
0
               break;
1889
0
          case 4:
1890
0
               vas = ARM64_VAS_4B;
1891
0
               break;
1892
4.68k
          case 8:
1893
4.68k
               vas = ARM64_VAS_8B;
1894
4.68k
               break;
1895
7.57k
          case 16:
1896
7.57k
               vas = ARM64_VAS_16B;
1897
7.57k
               break;
1898
12.2k
        }
1899
12.2k
        break;
1900
12.2k
      case 'h':
1901
11.6k
        switch(NumLanes) {
1902
0
          default: break;
1903
0
          case 1:
1904
0
               vas = ARM64_VAS_1H;
1905
0
               break;
1906
0
          case 2:
1907
0
               vas = ARM64_VAS_2H;
1908
0
               break;
1909
4.32k
          case 4:
1910
4.32k
               vas = ARM64_VAS_4H;
1911
4.32k
               break;
1912
7.34k
          case 8:
1913
7.34k
               vas = ARM64_VAS_8H;
1914
7.34k
               break;
1915
11.6k
        }
1916
11.6k
        break;
1917
11.6k
      case 's':
1918
10.0k
        switch(NumLanes) {
1919
0
          default: break;
1920
0
          case 1:
1921
0
               vas = ARM64_VAS_1S;
1922
0
               break;
1923
2.93k
          case 2:
1924
2.93k
               vas = ARM64_VAS_2S;
1925
2.93k
               break;
1926
7.16k
          case 4:
1927
7.16k
               vas = ARM64_VAS_4S;
1928
7.16k
               break;
1929
10.0k
        }
1930
10.0k
        break;
1931
10.0k
      case 'd':
1932
7.38k
        switch(NumLanes) {
1933
0
          default: break;
1934
3.09k
          case 1:
1935
3.09k
               vas = ARM64_VAS_1D;
1936
3.09k
               break;
1937
4.29k
          case 2:
1938
4.29k
               vas = ARM64_VAS_2D;
1939
4.29k
               break;
1940
7.38k
        }
1941
7.38k
        break;
1942
7.38k
      case 'q':
1943
0
        switch(NumLanes) {
1944
0
          default: break;
1945
0
          case 1:
1946
0
               vas = ARM64_VAS_1Q;
1947
0
               break;
1948
0
        }
1949
0
        break;
1950
41.4k
    }
1951
74.6k
  } else {
1952
74.6k
    cs_snprintf(Suffix, sizeof(Suffix), ".%c", LaneKind);
1953
1954
74.6k
    switch(LaneKind) {
1955
0
      default: break;
1956
15.5k
      case 'b':
1957
15.5k
           vas = ARM64_VAS_1B;
1958
15.5k
           break;
1959
16.3k
      case 'h':
1960
16.3k
           vas = ARM64_VAS_1H;
1961
16.3k
           break;
1962
24.0k
      case 's':
1963
24.0k
           vas = ARM64_VAS_1S;
1964
24.0k
           break;
1965
18.7k
      case 'd':
1966
18.7k
           vas = ARM64_VAS_1D;
1967
18.7k
           break;
1968
0
      case 'q':
1969
0
           vas = ARM64_VAS_1Q;
1970
0
           break;
1971
74.6k
    }
1972
74.6k
  }
1973
1974
116k
  printVectorList(MI, OpNum, O, Suffix, MI->MRI, vas);
1975
116k
}
1976
1977
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
1978
63.6k
{
1979
63.6k
  SStream_concat0(O, "[");
1980
63.6k
  printInt32(O, (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum)));
1981
63.6k
  SStream_concat0(O, "]");
1982
1983
63.6k
  if (MI->csh->detail) {
1984
63.6k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].vector_index = (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1985
63.6k
  }
1986
63.6k
}
1987
1988
static void printAlignedLabel(MCInst *MI, unsigned OpNum, SStream *O)
1989
15.7k
{
1990
15.7k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1991
1992
  // If the label has already been resolved to an immediate offset (say, when
1993
  // we're running the disassembler), just print the immediate.
1994
15.7k
  if (MCOperand_isImm(Op)) {
1995
15.7k
    uint64_t imm = (MCOperand_getImm(Op) * 4) + MI->address;
1996
15.7k
    printUInt64Bang(O, imm);
1997
1998
15.7k
    if (MI->csh->detail) {
1999
15.7k
#ifndef CAPSTONE_DIET
2000
15.7k
      uint8_t access;
2001
2002
15.7k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2003
15.7k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2004
15.7k
      MI->ac_idx++;
2005
15.7k
#endif
2006
15.7k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2007
15.7k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2008
15.7k
      MI->flat_insn->detail->arm64.op_count++;
2009
15.7k
    }
2010
15.7k
  }
2011
15.7k
}
2012
2013
static void printAdrpLabel(MCInst *MI, unsigned OpNum, SStream *O)
2014
2.96k
{
2015
2.96k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
2016
2017
2.96k
  if (MCOperand_isImm(Op)) {
2018
    // ADRP sign extends a 21-bit offset, shifts it left by 12
2019
    // and adds it to the value of the PC with its bottom 12 bits cleared
2020
2.96k
    uint64_t imm = (MCOperand_getImm(Op) * 0x1000) + (MI->address & ~0xfff);
2021
2.96k
    printUInt64Bang(O, imm);
2022
2023
2.96k
    if (MI->csh->detail) {
2024
2.96k
#ifndef CAPSTONE_DIET
2025
2.96k
      uint8_t access;
2026
2027
2.96k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2028
2.96k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2029
2.96k
      MI->ac_idx++;
2030
2.96k
#endif
2031
2.96k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2032
2.96k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2033
2.96k
      MI->flat_insn->detail->arm64.op_count++;
2034
2.96k
    }
2035
2.96k
  }
2036
2.96k
}
2037
2038
static void printBarrierOption(MCInst *MI, unsigned OpNum, SStream *O)
2039
513
{
2040
513
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2041
513
  unsigned Opcode = MCInst_getOpcode(MI);
2042
513
  const char *Name = NULL;
2043
2044
513
  if (Opcode == AArch64_ISB) {
2045
36
    const ISB *ISB = lookupISBByEncoding(Val);
2046
36
    Name = ISB ? ISB->Name : NULL;
2047
477
  } else if (Opcode == AArch64_TSB) {
2048
0
    const TSB *TSB = lookupTSBByEncoding(Val);
2049
0
    Name = TSB ? TSB->Name : NULL;
2050
477
  } else {
2051
477
    const DB *DB = lookupDBByEncoding(Val);
2052
477
    Name = DB ? DB->Name : NULL;
2053
477
  }
2054
2055
513
  if (Name) {
2056
313
    SStream_concat0(O, Name);
2057
2058
313
    if (MI->csh->detail) {
2059
313
#ifndef CAPSTONE_DIET
2060
313
      uint8_t access;
2061
2062
313
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2063
313
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2064
313
      MI->ac_idx++;
2065
313
#endif
2066
313
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2067
313
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2068
313
      MI->flat_insn->detail->arm64.op_count++;
2069
313
    }
2070
313
  } else {
2071
200
    printUInt32Bang(O, Val);
2072
2073
200
    if (MI->csh->detail) {
2074
200
#ifndef CAPSTONE_DIET
2075
200
      uint8_t access;
2076
2077
200
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2078
200
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2079
200
      MI->ac_idx++;
2080
200
#endif
2081
200
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2082
200
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2083
200
      MI->flat_insn->detail->arm64.op_count++;
2084
200
    }
2085
200
  }
2086
513
}
2087
2088
72
static void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O) {
2089
72
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
2090
  // assert(MI->getOpcode() == AArch64::DSBnXS);
2091
2092
72
  const char *Name = NULL;
2093
72
  const DBnXS *DB = lookupDBnXSByEncoding(Val);
2094
72
  Name = DB ? DB->Name : NULL;
2095
2096
72
  if (Name) {
2097
72
    SStream_concat0(O, Name);
2098
2099
72
    if (MI->csh->detail) {
2100
72
#ifndef CAPSTONE_DIET
2101
72
      uint8_t access;
2102
2103
72
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2104
72
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2105
72
      MI->ac_idx++;
2106
72
#endif
2107
72
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2108
72
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2109
72
      MI->flat_insn->detail->arm64.op_count++;
2110
72
    }
2111
72
  }
2112
0
  else {
2113
0
    printUInt32Bang(O, Val);
2114
2115
0
    if (MI->csh->detail) {
2116
0
#ifndef CAPSTONE_DIET
2117
0
      uint8_t access;
2118
2119
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2120
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2121
0
      MI->ac_idx++;
2122
0
#endif
2123
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2124
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2125
0
      MI->flat_insn->detail->arm64.op_count++;
2126
0
    }
2127
0
  }
2128
72
}
2129
2130
static void printMRSSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2131
2.03k
{
2132
2.03k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2133
2.03k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2134
2135
  // Horrible hack for the one register that has identical encodings but
2136
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2137
  // going to get the wrong entry
2138
2.03k
  if (Val == ARM64_SYSREG_DBGDTRRX_EL0) {
2139
338
    SStream_concat0(O, "dbgdtrrx_el0");
2140
2141
338
    if (MI->csh->detail) {
2142
338
#ifndef CAPSTONE_DIET
2143
338
      uint8_t access;
2144
2145
338
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2146
338
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2147
338
      MI->ac_idx++;
2148
338
#endif
2149
2150
338
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2151
338
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2152
338
      MI->flat_insn->detail->arm64.op_count++;
2153
338
    }
2154
2155
338
    return;
2156
338
  }
2157
2158
  // Another hack for a register which has an alternative name which is not an alias,
2159
  // and is not in the Armv9-A documentation.
2160
1.69k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2161
43
    SStream_concat0(O, "ttbr0_el2");
2162
2163
43
    if (MI->csh->detail) {
2164
43
#ifndef CAPSTONE_DIET
2165
43
      uint8_t access;
2166
2167
43
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2168
43
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2169
43
      MI->ac_idx++;
2170
43
#endif
2171
2172
43
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2173
43
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2174
43
      MI->flat_insn->detail->arm64.op_count++;
2175
43
    }
2176
2177
43
    return;
2178
43
  }
2179
2180
  // if (Reg && Reg->Readable && Reg->haveFeatures(STI.getFeatureBits()))
2181
1.65k
  if (Reg && Reg->Readable) {
2182
78
    SStream_concat0(O, Reg->Name);
2183
2184
78
    if (MI->csh->detail) {
2185
78
#ifndef CAPSTONE_DIET
2186
78
      uint8_t access;
2187
2188
78
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2189
78
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2190
78
      MI->ac_idx++;
2191
78
#endif
2192
2193
78
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2194
78
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2195
78
      MI->flat_insn->detail->arm64.op_count++;
2196
78
    }
2197
1.57k
  } else {
2198
1.57k
    char result[128];
2199
2200
1.57k
    AArch64SysReg_genericRegisterString(Val, result);
2201
1.57k
    SStream_concat0(O, result);
2202
2203
1.57k
    if (MI->csh->detail) {
2204
1.57k
#ifndef CAPSTONE_DIET
2205
1.57k
      uint8_t access;
2206
1.57k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2207
1.57k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2208
1.57k
      MI->ac_idx++;
2209
1.57k
#endif
2210
1.57k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2211
1.57k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2212
1.57k
      MI->flat_insn->detail->arm64.op_count++;
2213
1.57k
    }
2214
1.57k
  }
2215
1.65k
}
2216
2217
static void printMSRSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2218
4.60k
{
2219
4.60k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2220
4.60k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2221
2222
  // Horrible hack for the one register that has identical encodings but
2223
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2224
  // going to get the wrong entry
2225
4.60k
  if (Val == ARM64_SYSREG_DBGDTRTX_EL0) {
2226
72
    SStream_concat0(O, "dbgdtrtx_el0");
2227
2228
72
    if (MI->csh->detail) {
2229
72
#ifndef CAPSTONE_DIET
2230
72
      uint8_t access;
2231
2232
72
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2233
72
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2234
72
      MI->ac_idx++;
2235
72
#endif
2236
2237
72
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2238
72
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2239
72
      MI->flat_insn->detail->arm64.op_count++;
2240
72
    }
2241
2242
72
    return;
2243
72
  }
2244
2245
  // Another hack for a register which has an alternative name which is not an alias,
2246
  // and is not in the Armv9-A documentation.
2247
4.52k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2248
339
    SStream_concat0(O, "ttbr0_el2");
2249
2250
339
    if (MI->csh->detail) {
2251
339
#ifndef CAPSTONE_DIET
2252
339
      uint8_t access;
2253
2254
339
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2255
339
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2256
339
      MI->ac_idx++;
2257
339
#endif
2258
2259
339
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2260
339
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2261
339
      MI->flat_insn->detail->arm64.op_count++;
2262
339
    }
2263
2264
339
    return;
2265
339
  }
2266
2267
  // if (Reg && Reg->Writeable && Reg->haveFeatures(STI.getFeatureBits()))
2268
4.18k
  if (Reg && Reg->Writeable) {
2269
227
    SStream_concat0(O, Reg->Name);
2270
2271
227
    if (MI->csh->detail) {
2272
227
#ifndef CAPSTONE_DIET
2273
227
      uint8_t access;
2274
2275
227
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2276
227
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2277
227
      MI->ac_idx++;
2278
227
#endif
2279
2280
227
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2281
227
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2282
227
      MI->flat_insn->detail->arm64.op_count++;
2283
227
    }
2284
3.96k
  } else {
2285
3.96k
    char result[128];
2286
2287
3.96k
    AArch64SysReg_genericRegisterString(Val, result);
2288
3.96k
    SStream_concat0(O, result);
2289
2290
3.96k
    if (MI->csh->detail) {
2291
3.96k
#ifndef CAPSTONE_DIET
2292
3.96k
      uint8_t access;
2293
3.96k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2294
3.96k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2295
3.96k
      MI->ac_idx++;
2296
3.96k
#endif
2297
3.96k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2298
3.96k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2299
3.96k
      MI->flat_insn->detail->arm64.op_count++;
2300
3.96k
    }
2301
3.96k
  }
2302
4.18k
}
2303
2304
static void printSystemPStateField(MCInst *MI, unsigned OpNum, SStream *O)
2305
725
{
2306
725
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2307
2308
725
  const PState *PState = lookupPStateByEncoding(Val);
2309
2310
725
  if (PState) {
2311
725
    SStream_concat0(O, PState->Name);
2312
2313
725
    if (MI->csh->detail) {
2314
725
#ifndef CAPSTONE_DIET
2315
725
      uint8_t access;
2316
725
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2317
725
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2318
725
      MI->ac_idx++;
2319
725
#endif
2320
725
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_PSTATE;
2321
725
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].pstate = Val;
2322
725
      MI->flat_insn->detail->arm64.op_count++;
2323
725
    }
2324
725
  } else {
2325
0
    printUInt32Bang(O, Val);
2326
2327
0
    if (MI->csh->detail) {
2328
0
#ifndef CAPSTONE_DIET
2329
0
      unsigned char access;
2330
2331
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2332
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2333
0
      MI->ac_idx++;
2334
0
#endif
2335
2336
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2337
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2338
0
      MI->flat_insn->detail->arm64.op_count++;
2339
0
    }
2340
0
  }
2341
725
}
2342
2343
static void printSIMDType10Operand(MCInst *MI, unsigned OpNum, SStream *O)
2344
2.64k
{
2345
2.64k
  uint8_t RawVal = (uint8_t)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2346
2.64k
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2347
2348
2.64k
  SStream_concat(O, "#%#016llx", Val);
2349
2350
2.64k
  if (MI->csh->detail) {
2351
2.64k
#ifndef CAPSTONE_DIET
2352
2.64k
    unsigned char access;
2353
2354
2.64k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2355
2.64k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2356
2.64k
    MI->ac_idx++;
2357
2.64k
#endif
2358
2.64k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2359
2.64k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2360
2.64k
    MI->flat_insn->detail->arm64.op_count++;
2361
2.64k
  }
2362
2.64k
}
2363
2364
static void printComplexRotationOp(MCInst *MI, unsigned OpNum, SStream *O, int64_t Angle, int64_t Remainder)
2365
3.83k
{
2366
3.83k
  unsigned int Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2367
3.83k
  printInt64Bang(O, (Val * Angle) + Remainder);
2368
3.83k
  op_addImm(MI, (Val * Angle) + Remainder);
2369
3.83k
}
2370
2371
static void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
2372
0
{
2373
0
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
2374
    // assert(MCOperand_isImm(MO) && "Unexpected operand type!");
2375
0
    unsigned svcrop = MCOperand_getImm(MO);
2376
0
  const SVCR *svcr = lookupSVCRByEncoding(svcrop);
2377
    // assert(svcr && "Unexpected SVCR operand!");
2378
0
  SStream_concat0(O, svcr->Name);
2379
2380
0
  if (MI->csh->detail) {
2381
0
#ifndef CAPSTONE_DIET
2382
0
    uint8_t access;
2383
2384
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2385
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2386
0
    MI->ac_idx++;
2387
0
#endif
2388
2389
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SVCR;
2390
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = (unsigned)ARM64_SYSREG_SVCR;
2391
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].svcr = svcr->Encoding;
2392
0
    MI->flat_insn->detail->arm64.op_count++;
2393
0
  }
2394
0
}
2395
2396
static void printMatrix(MCInst *MI, unsigned OpNum, SStream *O, int EltSize)
2397
251
{
2398
251
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2399
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2400
251
  unsigned Reg = MCOperand_getReg(RegOp);
2401
2402
251
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2403
251
  const char *sizeStr = "";
2404
251
    switch (EltSize) {
2405
251
    case 0:
2406
251
    sizeStr = "";
2407
251
      break;
2408
0
    case 8:
2409
0
      sizeStr = ".b";
2410
0
      break;
2411
0
    case 16:
2412
0
      sizeStr = ".h";
2413
0
      break;
2414
0
    case 32:
2415
0
      sizeStr = ".s";
2416
0
      break;
2417
0
    case 64:
2418
0
      sizeStr = ".d";
2419
0
      break;
2420
0
    case 128:
2421
0
      sizeStr = ".q";
2422
0
      break;
2423
0
    default:
2424
0
    break;
2425
    //   llvm_unreachable("Unsupported element size");
2426
251
    }
2427
251
  SStream_concat0(O, sizeStr);
2428
2429
251
  if (MI->csh->detail) {
2430
251
#ifndef CAPSTONE_DIET
2431
251
    uint8_t access;
2432
2433
251
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2434
251
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2435
251
    MI->ac_idx++;
2436
251
#endif
2437
2438
251
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2439
251
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2440
251
    MI->flat_insn->detail->arm64.op_count++;
2441
251
  }
2442
251
}
2443
2444
static void printMatrixIndex(MCInst *MI, unsigned OpNum, SStream *O)
2445
9.03k
{
2446
9.03k
  int64_t imm = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2447
9.03k
  printInt64(O, imm);
2448
2449
9.03k
  if (MI->csh->detail) {
2450
9.03k
    if (MI->csh->doing_SME_Index) {
2451
      // Access op_count-1 as We want to add info to previous operand, not create a new one
2452
9.03k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = imm;
2453
9.03k
    }
2454
9.03k
  }
2455
9.03k
}
2456
2457
static void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
2458
1.93k
{
2459
1.93k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2460
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2461
1.93k
  unsigned Reg = MCOperand_getReg(RegOp);
2462
1.93k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2463
2464
1.93k
  if (MI->csh->detail) {
2465
1.93k
#ifndef CAPSTONE_DIET
2466
1.93k
    uint8_t access;
2467
2468
1.93k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2469
1.93k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2470
1.93k
    MI->ac_idx++;
2471
1.93k
#endif
2472
2473
1.93k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2474
1.93k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2475
1.93k
    MI->flat_insn->detail->arm64.op_count++;
2476
1.93k
  }
2477
1.93k
}
2478
2479
static void printMatrixTileVector(MCInst *MI, unsigned OpNum, SStream *O, bool IsVertical)
2480
7.82k
{
2481
7.82k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2482
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2483
7.82k
  unsigned Reg = MCOperand_getReg(RegOp);
2484
7.82k
#ifndef CAPSTONE_DIET
2485
7.82k
  const char *RegName = getRegisterName(Reg, AArch64_NoRegAltName);
2486
2487
7.82k
  const size_t strLn = strlen(RegName);
2488
  // +2 for extra chars, + 1 for null char \0
2489
7.82k
  char *RegNameNew = cs_mem_malloc(sizeof(char) * (strLn + 2 + 1));
2490
7.82k
  int index = 0, i;
2491
63.4k
  for (i = 0; i < (strLn + 2); i++){
2492
55.6k
    if(RegName[i] != '.'){
2493
47.8k
      RegNameNew[index] = RegName[i];
2494
47.8k
      index++;
2495
47.8k
    }
2496
7.82k
    else{
2497
7.82k
      RegNameNew[index] = IsVertical ? 'v' : 'h';
2498
7.82k
      RegNameNew[index + 1] = '.';
2499
7.82k
      index += 2;
2500
7.82k
    }
2501
55.6k
  }
2502
7.82k
  SStream_concat0(O, RegNameNew);
2503
7.82k
#endif
2504
2505
7.82k
  if (MI->csh->detail) {
2506
7.82k
#ifndef CAPSTONE_DIET
2507
7.82k
    uint8_t access;
2508
2509
7.82k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2510
7.82k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2511
7.82k
    MI->ac_idx++;
2512
7.82k
#endif
2513
2514
7.82k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2515
7.82k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2516
7.82k
    MI->flat_insn->detail->arm64.op_count++;
2517
7.82k
  }
2518
7.82k
#ifndef CAPSTONE_DIET
2519
7.82k
  cs_mem_free(RegNameNew);
2520
7.82k
#endif
2521
7.82k
}
2522
2523
static const unsigned MatrixZADRegisterTable[] = {
2524
  AArch64_ZAD0, AArch64_ZAD1, AArch64_ZAD2, AArch64_ZAD3,
2525
  AArch64_ZAD4, AArch64_ZAD5, AArch64_ZAD6, AArch64_ZAD7
2526
};
2527
2528
573
static void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O){
2529
573
  unsigned MaxRegs = 8;
2530
573
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2531
2532
573
  unsigned NumRegs = 0, I;
2533
5.15k
  for (I = 0; I < MaxRegs; ++I)
2534
4.58k
    if ((RegMask & (1 << I)) != 0)
2535
1.27k
      ++NumRegs;
2536
2537
573
  SStream_concat0(O, "{");
2538
573
  unsigned Printed = 0, J;
2539
5.15k
  for (J = 0; J < MaxRegs; ++J) {
2540
4.58k
    unsigned Reg = RegMask & (1 << J);
2541
4.58k
    if (Reg == 0)
2542
3.31k
      continue;
2543
1.27k
    SStream_concat0(O, getRegisterName(MatrixZADRegisterTable[J], AArch64_NoRegAltName));
2544
2545
1.27k
    if (MI->csh->detail) {
2546
1.27k
#ifndef CAPSTONE_DIET
2547
1.27k
      uint8_t access;
2548
2549
1.27k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2550
1.27k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2551
1.27k
      MI->ac_idx++;
2552
1.27k
#endif
2553
2554
1.27k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2555
1.27k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MatrixZADRegisterTable[J];
2556
1.27k
      MI->flat_insn->detail->arm64.op_count++;
2557
1.27k
    }
2558
2559
1.27k
    if (Printed + 1 != NumRegs)
2560
700
      SStream_concat0(O, ", ");
2561
1.27k
    ++Printed;
2562
1.27k
  }
2563
573
  SStream_concat0(O, "}");
2564
573
}
2565
2566
static void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2567
2.98k
{
2568
2.98k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2569
2570
2.98k
  const SVEPREDPAT *Pat = lookupSVEPREDPATByEncoding(Val);
2571
2.98k
  if (Pat)
2572
1.68k
    SStream_concat0(O, Pat->Name);
2573
1.30k
  else
2574
1.30k
    printUInt32Bang(O, Val);
2575
2.98k
}
2576
2577
// default suffix = 0
2578
static void printSVERegOp(MCInst *MI, unsigned OpNum, SStream *O, char suffix)
2579
180k
{
2580
180k
  unsigned int Reg;
2581
2582
#if 0
2583
  switch (suffix) {
2584
    case 0:
2585
    case 'b':
2586
    case 'h':
2587
    case 's':
2588
    case 'd':
2589
    case 'q':
2590
      break;
2591
    default:
2592
      // llvm_unreachable("Invalid kind specifier.");
2593
  }
2594
#endif
2595
2596
180k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2597
2598
180k
  if (MI->csh->detail) {
2599
180k
#ifndef CAPSTONE_DIET
2600
180k
      uint8_t access;
2601
2602
180k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2603
180k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2604
180k
      MI->ac_idx++;
2605
180k
#endif
2606
180k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2607
180k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2608
180k
    MI->flat_insn->detail->arm64.op_count++;
2609
180k
  }
2610
2611
180k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2612
2613
180k
  if (suffix != '\0')
2614
115k
    SStream_concat(O, ".%c", suffix);
2615
180k
}
2616
2617
static void printImmSVE16(int16_t Val, SStream *O)
2618
1.32k
{
2619
1.32k
  printUInt32Bang(O, Val);
2620
1.32k
}
2621
2622
static void printImmSVE32(int32_t Val, SStream *O)
2623
1.46k
{
2624
1.46k
  printUInt32Bang(O, Val);
2625
1.46k
}
2626
2627
static void printImmSVE64(int64_t Val, SStream *O)
2628
1.92k
{
2629
1.92k
  printUInt64Bang(O, Val);
2630
1.92k
}
2631
2632
static void printImm8OptLsl32(MCInst *MI, unsigned OpNum, SStream *O)
2633
1.68k
{
2634
1.68k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2635
1.68k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2636
1.68k
  uint32_t Val;
2637
2638
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2639
  //  "Unexepected shift type!");
2640
2641
  // #0 lsl #8 is never pretty printed
2642
1.68k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2643
218
    printUInt32Bang(O, UnscaledVal);
2644
218
    printShifter(MI, OpNum + 1, O);
2645
218
    return;
2646
218
  }
2647
2648
1.46k
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2649
1.46k
  printImmSVE32(Val, O);
2650
1.46k
}
2651
2652
static void printImm8OptLsl64(MCInst *MI, unsigned OpNum, SStream *O)
2653
1.56k
{
2654
1.56k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2655
1.56k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2656
1.56k
  uint64_t Val;
2657
2658
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2659
  //  "Unexepected shift type!");
2660
2661
  // #0 lsl #8 is never pretty printed
2662
1.56k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2663
248
    printUInt32Bang(O, UnscaledVal);
2664
248
    printShifter(MI, OpNum + 1, O);
2665
248
    return;
2666
248
  }
2667
2668
1.31k
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2669
1.31k
  printImmSVE64(Val, O);
2670
1.31k
}
2671
2672
static void printSVELogicalImm16(MCInst *MI, unsigned OpNum, SStream *O)
2673
545
{
2674
545
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2675
545
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2676
2677
  // Prefer the default format for 16bit values, hex otherwise.
2678
545
  printImmSVE16(PrintVal, O);
2679
545
}
2680
2681
static void printSVELogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
2682
1.92k
{
2683
1.92k
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2684
1.92k
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2685
2686
  // Prefer the default format for 16bit values, hex otherwise.
2687
1.92k
  if ((uint16_t)PrintVal == (uint32_t)PrintVal)
2688
782
    printImmSVE16(PrintVal, O);
2689
1.14k
  else
2690
1.14k
    printUInt64Bang(O, PrintVal);
2691
1.92k
}
2692
2693
static void printSVELogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
2694
608
{
2695
608
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2696
608
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2697
2698
608
  printImmSVE64(PrintVal, O);
2699
608
}
2700
2701
static void printZPRasFPR(MCInst *MI, unsigned OpNum, SStream *O, int Width)
2702
2.52k
{
2703
2.52k
  unsigned int Base, Reg;
2704
2705
2.52k
  switch (Width) {
2706
0
    default: // llvm_unreachable("Unsupported width");
2707
649
    case 8:   Base = AArch64_B0; break;
2708
392
    case 16:  Base = AArch64_H0; break;
2709
606
    case 32:  Base = AArch64_S0; break;
2710
804
    case 64:  Base = AArch64_D0; break;
2711
71
    case 128: Base = AArch64_Q0; break;
2712
2.52k
  }
2713
2714
2.52k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) - AArch64_Z0 + Base;
2715
2716
2.52k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2717
2718
2.52k
  if (MI->csh->detail) {
2719
2.52k
#ifndef CAPSTONE_DIET
2720
2.52k
    uint8_t access;
2721
2722
2.52k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2723
2.52k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2724
2.52k
    MI->ac_idx++;
2725
2.52k
#endif
2726
2.52k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2727
2.52k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2728
2.52k
    MI->flat_insn->detail->arm64.op_count++;
2729
2.52k
  }
2730
2.52k
}
2731
2732
static void printExactFPImm(MCInst *MI, unsigned OpNum, SStream *O, unsigned ImmIs0, unsigned ImmIs1)
2733
802
{
2734
802
  const ExactFPImm *Imm0Desc = lookupExactFPImmByEnum(ImmIs0);
2735
802
  const ExactFPImm *Imm1Desc = lookupExactFPImmByEnum(ImmIs1);
2736
802
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2737
2738
802
  SStream_concat0(O, Val ? Imm1Desc->Repr : Imm0Desc->Repr);
2739
802
}
2740
2741
static void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2742
4.34k
{
2743
4.34k
  unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2744
2745
4.34k
  SStream_concat0(O, getRegisterName(getWRegFromXReg(Reg), AArch64_NoRegAltName));
2746
4.34k
}
2747
2748
static void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O) 
2749
724
{
2750
724
    unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2751
2752
724
    SStream_concat0(O, getRegisterName(MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0), AArch64_NoRegAltName));
2753
724
}
2754
2755
#define PRINT_ALIAS_INSTR
2756
#include "AArch64GenAsmWriter.inc"
2757
#include "AArch64GenRegisterName.inc"
2758
2759
void AArch64_post_printer(csh handle, cs_insn *flat_insn, char *insn_asm, MCInst *mci)
2760
408k
{
2761
408k
  if (((cs_struct *)handle)->detail != CS_OPT_ON)
2762
0
    return;
2763
2764
408k
  if (mci->csh->detail) {
2765
408k
    unsigned opcode = MCInst_getOpcode(mci);
2766
2767
408k
    switch (opcode) {
2768
328k
      default:
2769
328k
        break;
2770
328k
      case AArch64_LD1Fourv16b_POST:
2771
788
      case AArch64_LD1Fourv1d_POST:
2772
1.08k
      case AArch64_LD1Fourv2d_POST:
2773
1.20k
      case AArch64_LD1Fourv2s_POST:
2774
1.37k
      case AArch64_LD1Fourv4h_POST:
2775
2.71k
      case AArch64_LD1Fourv4s_POST:
2776
2.94k
      case AArch64_LD1Fourv8b_POST:
2777
3.51k
      case AArch64_LD1Fourv8h_POST:
2778
3.58k
      case AArch64_LD1Onev16b_POST:
2779
3.66k
      case AArch64_LD1Onev1d_POST:
2780
3.74k
      case AArch64_LD1Onev2d_POST:
2781
4.05k
      case AArch64_LD1Onev2s_POST:
2782
4.21k
      case AArch64_LD1Onev4h_POST:
2783
4.38k
      case AArch64_LD1Onev4s_POST:
2784
4.62k
      case AArch64_LD1Onev8b_POST:
2785
5.10k
      case AArch64_LD1Onev8h_POST:
2786
5.34k
      case AArch64_LD1Rv16b_POST:
2787
5.55k
      case AArch64_LD1Rv1d_POST:
2788
5.69k
      case AArch64_LD1Rv2d_POST:
2789
5.82k
      case AArch64_LD1Rv2s_POST:
2790
5.85k
      case AArch64_LD1Rv4h_POST:
2791
6.00k
      case AArch64_LD1Rv4s_POST:
2792
6.09k
      case AArch64_LD1Rv8b_POST:
2793
6.18k
      case AArch64_LD1Rv8h_POST:
2794
6.77k
      case AArch64_LD1Threev16b_POST:
2795
6.85k
      case AArch64_LD1Threev1d_POST:
2796
7.09k
      case AArch64_LD1Threev2d_POST:
2797
7.26k
      case AArch64_LD1Threev2s_POST:
2798
7.34k
      case AArch64_LD1Threev4h_POST:
2799
8.05k
      case AArch64_LD1Threev4s_POST:
2800
8.17k
      case AArch64_LD1Threev8b_POST:
2801
9.44k
      case AArch64_LD1Threev8h_POST:
2802
9.49k
      case AArch64_LD1Twov16b_POST:
2803
9.56k
      case AArch64_LD1Twov1d_POST:
2804
9.81k
      case AArch64_LD1Twov2d_POST:
2805
9.89k
      case AArch64_LD1Twov2s_POST:
2806
10.0k
      case AArch64_LD1Twov4h_POST:
2807
10.1k
      case AArch64_LD1Twov4s_POST:
2808
10.8k
      case AArch64_LD1Twov8b_POST:
2809
10.8k
      case AArch64_LD1Twov8h_POST:
2810
11.3k
      case AArch64_LD1i16_POST:
2811
15.7k
      case AArch64_LD1i32_POST:
2812
16.3k
      case AArch64_LD1i64_POST:
2813
17.6k
      case AArch64_LD1i8_POST:
2814
17.8k
      case AArch64_LD2Rv16b_POST:
2815
18.5k
      case AArch64_LD2Rv1d_POST:
2816
18.6k
      case AArch64_LD2Rv2d_POST:
2817
18.6k
      case AArch64_LD2Rv2s_POST:
2818
18.7k
      case AArch64_LD2Rv4h_POST:
2819
18.9k
      case AArch64_LD2Rv4s_POST:
2820
19.1k
      case AArch64_LD2Rv8b_POST:
2821
19.1k
      case AArch64_LD2Rv8h_POST:
2822
20.0k
      case AArch64_LD2Twov16b_POST:
2823
20.2k
      case AArch64_LD2Twov2d_POST:
2824
20.2k
      case AArch64_LD2Twov2s_POST:
2825
21.0k
      case AArch64_LD2Twov4h_POST:
2826
21.2k
      case AArch64_LD2Twov4s_POST:
2827
21.3k
      case AArch64_LD2Twov8b_POST:
2828
21.4k
      case AArch64_LD2Twov8h_POST:
2829
21.6k
      case AArch64_LD2i16_POST:
2830
22.5k
      case AArch64_LD2i32_POST:
2831
23.6k
      case AArch64_LD2i64_POST:
2832
24.8k
      case AArch64_LD2i8_POST:
2833
24.8k
      case AArch64_LD3Rv16b_POST:
2834
25.1k
      case AArch64_LD3Rv1d_POST:
2835
25.4k
      case AArch64_LD3Rv2d_POST:
2836
25.8k
      case AArch64_LD3Rv2s_POST:
2837
25.8k
      case AArch64_LD3Rv4h_POST:
2838
26.1k
      case AArch64_LD3Rv4s_POST:
2839
26.1k
      case AArch64_LD3Rv8b_POST:
2840
26.6k
      case AArch64_LD3Rv8h_POST:
2841
26.8k
      case AArch64_LD3Threev16b_POST:
2842
27.2k
      case AArch64_LD3Threev2d_POST:
2843
27.2k
      case AArch64_LD3Threev2s_POST:
2844
27.7k
      case AArch64_LD3Threev4h_POST:
2845
27.8k
      case AArch64_LD3Threev4s_POST:
2846
27.9k
      case AArch64_LD3Threev8b_POST:
2847
29.0k
      case AArch64_LD3Threev8h_POST:
2848
30.0k
      case AArch64_LD3i16_POST:
2849
31.3k
      case AArch64_LD3i32_POST:
2850
32.6k
      case AArch64_LD3i64_POST:
2851
33.1k
      case AArch64_LD3i8_POST:
2852
33.3k
      case AArch64_LD4Fourv16b_POST:
2853
33.3k
      case AArch64_LD4Fourv2d_POST:
2854
33.4k
      case AArch64_LD4Fourv2s_POST:
2855
33.5k
      case AArch64_LD4Fourv4h_POST:
2856
34.2k
      case AArch64_LD4Fourv4s_POST:
2857
34.4k
      case AArch64_LD4Fourv8b_POST:
2858
34.4k
      case AArch64_LD4Fourv8h_POST:
2859
34.5k
      case AArch64_LD4Rv16b_POST:
2860
34.9k
      case AArch64_LD4Rv1d_POST:
2861
35.1k
      case AArch64_LD4Rv2d_POST:
2862
35.8k
      case AArch64_LD4Rv2s_POST:
2863
35.9k
      case AArch64_LD4Rv4h_POST:
2864
36.1k
      case AArch64_LD4Rv4s_POST:
2865
36.1k
      case AArch64_LD4Rv8b_POST:
2866
36.5k
      case AArch64_LD4Rv8h_POST:
2867
37.2k
      case AArch64_LD4i16_POST:
2868
37.8k
      case AArch64_LD4i32_POST:
2869
38.5k
      case AArch64_LD4i64_POST:
2870
39.3k
      case AArch64_LD4i8_POST:
2871
39.8k
      case AArch64_LDRBBpost:
2872
39.8k
      case AArch64_LDRBpost:
2873
40.0k
      case AArch64_LDRDpost:
2874
40.2k
      case AArch64_LDRHHpost:
2875
40.2k
      case AArch64_LDRHpost:
2876
40.4k
      case AArch64_LDRQpost:
2877
40.6k
      case AArch64_LDPDpost:
2878
40.9k
      case AArch64_LDPQpost:
2879
41.0k
      case AArch64_LDPSWpost:
2880
41.1k
      case AArch64_LDPSpost:
2881
41.7k
      case AArch64_LDPWpost:
2882
41.8k
      case AArch64_LDPXpost:
2883
41.9k
      case AArch64_ST1Fourv16b_POST:
2884
41.9k
      case AArch64_ST1Fourv1d_POST:
2885
42.2k
      case AArch64_ST1Fourv2d_POST:
2886
42.3k
      case AArch64_ST1Fourv2s_POST:
2887
42.5k
      case AArch64_ST1Fourv4h_POST:
2888
43.0k
      case AArch64_ST1Fourv4s_POST:
2889
43.2k
      case AArch64_ST1Fourv8b_POST:
2890
44.4k
      case AArch64_ST1Fourv8h_POST:
2891
44.7k
      case AArch64_ST1Onev16b_POST:
2892
44.7k
      case AArch64_ST1Onev1d_POST:
2893
44.9k
      case AArch64_ST1Onev2d_POST:
2894
45.0k
      case AArch64_ST1Onev2s_POST:
2895
45.1k
      case AArch64_ST1Onev4h_POST:
2896
45.2k
      case AArch64_ST1Onev4s_POST:
2897
45.4k
      case AArch64_ST1Onev8b_POST:
2898
45.4k
      case AArch64_ST1Onev8h_POST:
2899
45.5k
      case AArch64_ST1Threev16b_POST:
2900
45.6k
      case AArch64_ST1Threev1d_POST:
2901
45.7k
      case AArch64_ST1Threev2d_POST:
2902
45.7k
      case AArch64_ST1Threev2s_POST:
2903
46.2k
      case AArch64_ST1Threev4h_POST:
2904
46.3k
      case AArch64_ST1Threev4s_POST:
2905
47.0k
      case AArch64_ST1Threev8b_POST:
2906
47.1k
      case AArch64_ST1Threev8h_POST:
2907
47.1k
      case AArch64_ST1Twov16b_POST:
2908
47.2k
      case AArch64_ST1Twov1d_POST:
2909
47.2k
      case AArch64_ST1Twov2d_POST:
2910
47.3k
      case AArch64_ST1Twov2s_POST:
2911
47.4k
      case AArch64_ST1Twov4h_POST:
2912
47.4k
      case AArch64_ST1Twov4s_POST:
2913
47.5k
      case AArch64_ST1Twov8b_POST:
2914
47.7k
      case AArch64_ST1Twov8h_POST:
2915
48.5k
      case AArch64_ST1i16_POST:
2916
48.8k
      case AArch64_ST1i32_POST:
2917
49.0k
      case AArch64_ST1i64_POST:
2918
49.5k
      case AArch64_ST1i8_POST:
2919
49.6k
      case AArch64_ST2GPostIndex:
2920
49.9k
      case AArch64_ST2Twov16b_POST:
2921
50.0k
      case AArch64_ST2Twov2d_POST:
2922
50.1k
      case AArch64_ST2Twov2s_POST:
2923
50.6k
      case AArch64_ST2Twov4h_POST:
2924
50.9k
      case AArch64_ST2Twov4s_POST:
2925
51.1k
      case AArch64_ST2Twov8b_POST:
2926
51.7k
      case AArch64_ST2Twov8h_POST:
2927
52.2k
      case AArch64_ST2i16_POST:
2928
52.4k
      case AArch64_ST2i32_POST:
2929
52.7k
      case AArch64_ST2i64_POST:
2930
53.5k
      case AArch64_ST2i8_POST:
2931
53.7k
      case AArch64_ST3Threev16b_POST:
2932
54.5k
      case AArch64_ST3Threev2d_POST:
2933
54.7k
      case AArch64_ST3Threev2s_POST:
2934
54.7k
      case AArch64_ST3Threev4h_POST:
2935
54.9k
      case AArch64_ST3Threev4s_POST:
2936
55.1k
      case AArch64_ST3Threev8b_POST:
2937
55.2k
      case AArch64_ST3Threev8h_POST:
2938
56.0k
      case AArch64_ST3i16_POST:
2939
56.7k
      case AArch64_ST3i32_POST:
2940
56.9k
      case AArch64_ST3i64_POST:
2941
57.6k
      case AArch64_ST3i8_POST:
2942
58.3k
      case AArch64_ST4Fourv16b_POST:
2943
58.4k
      case AArch64_ST4Fourv2d_POST:
2944
58.5k
      case AArch64_ST4Fourv2s_POST:
2945
58.7k
      case AArch64_ST4Fourv4h_POST:
2946
58.9k
      case AArch64_ST4Fourv4s_POST:
2947
59.0k
      case AArch64_ST4Fourv8b_POST:
2948
59.2k
      case AArch64_ST4Fourv8h_POST:
2949
60.5k
      case AArch64_ST4i16_POST:
2950
61.7k
      case AArch64_ST4i32_POST:
2951
61.8k
      case AArch64_ST4i64_POST:
2952
62.0k
      case AArch64_ST4i8_POST:
2953
62.2k
      case AArch64_STPDpost:
2954
62.4k
      case AArch64_STPQpost:
2955
62.8k
      case AArch64_STPSpost:
2956
63.6k
      case AArch64_STPWpost:
2957
64.1k
      case AArch64_STPXpost:
2958
64.4k
      case AArch64_STRBBpost:
2959
64.6k
      case AArch64_STRBpost:
2960
64.7k
      case AArch64_STRDpost:
2961
65.2k
      case AArch64_STRHHpost:
2962
65.4k
      case AArch64_STRHpost:
2963
65.7k
      case AArch64_STRQpost:
2964
65.7k
      case AArch64_STRSpost:
2965
65.8k
      case AArch64_STRWpost:
2966
65.9k
      case AArch64_STRXpost:
2967
66.6k
      case AArch64_STZ2GPostIndex:
2968
66.7k
      case AArch64_STZGPostIndex:
2969
66.8k
      case AArch64_STGPostIndex:
2970
66.8k
      case AArch64_STGPpost:
2971
66.9k
      case AArch64_LDRSBWpost:
2972
67.0k
      case AArch64_LDRSBXpost:
2973
67.1k
      case AArch64_LDRSHWpost:
2974
67.6k
      case AArch64_LDRSHXpost:
2975
67.7k
      case AArch64_LDRSWpost:
2976
67.8k
      case AArch64_LDRSpost:
2977
67.9k
      case AArch64_LDRWpost:
2978
68.0k
      case AArch64_LDRXpost:
2979
68.0k
        flat_insn->detail->arm64.writeback = true;
2980
68.0k
          flat_insn->detail->arm64.post_index = true;
2981
68.0k
        break;
2982
293
      case AArch64_LDRAAwriteback:
2983
1.40k
      case AArch64_LDRABwriteback:
2984
1.66k
      case AArch64_ST2GPreIndex:
2985
2.16k
      case AArch64_LDPDpre:
2986
2.25k
      case AArch64_LDPQpre:
2987
2.36k
      case AArch64_LDPSWpre:
2988
2.53k
      case AArch64_LDPSpre:
2989
2.87k
      case AArch64_LDPWpre:
2990
2.99k
      case AArch64_LDPXpre:
2991
3.47k
      case AArch64_LDRBBpre:
2992
3.59k
      case AArch64_LDRBpre:
2993
3.67k
      case AArch64_LDRDpre:
2994
3.94k
      case AArch64_LDRHHpre:
2995
4.13k
      case AArch64_LDRHpre:
2996
4.22k
      case AArch64_LDRQpre:
2997
4.40k
      case AArch64_LDRSBWpre:
2998
4.53k
      case AArch64_LDRSBXpre:
2999
5.09k
      case AArch64_LDRSHWpre:
3000
5.14k
      case AArch64_LDRSHXpre:
3001
5.22k
      case AArch64_LDRSWpre:
3002
5.30k
      case AArch64_LDRSpre:
3003
5.37k
      case AArch64_LDRWpre:
3004
5.49k
      case AArch64_LDRXpre:
3005
5.66k
      case AArch64_STGPreIndex:
3006
6.03k
      case AArch64_STPDpre:
3007
6.58k
      case AArch64_STPQpre:
3008
6.79k
      case AArch64_STPSpre:
3009
7.11k
      case AArch64_STPWpre:
3010
7.56k
      case AArch64_STPXpre:
3011
7.78k
      case AArch64_STRBBpre:
3012
8.51k
      case AArch64_STRBpre:
3013
8.58k
      case AArch64_STRDpre:
3014
8.99k
      case AArch64_STRHHpre:
3015
9.09k
      case AArch64_STRHpre:
3016
9.16k
      case AArch64_STRQpre:
3017
9.39k
      case AArch64_STRSpre:
3018
9.85k
      case AArch64_STRWpre:
3019
9.95k
      case AArch64_STRXpre:
3020
10.6k
      case AArch64_STZ2GPreIndex:
3021
11.5k
      case AArch64_STZGPreIndex:
3022
11.5k
      case AArch64_STGPpre:
3023
        flat_insn->detail->arm64.writeback = true;
3024
11.5k
        break;
3025
408k
    }
3026
408k
  }
3027
408k
}
3028
3029
#endif