/src/capstonenext/arch/ARM/ARMInstPrinter.c
Line  | Count  | Source  | 
1  |  | /* Capstone Disassembly Engine, http://www.capstone-engine.org */  | 
2  |  | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */  | 
3  |  | /*    Rot127 <unisono@quyllur.org> 2022-2023 */  | 
4  |  | /* Automatically translated source file from LLVM. */  | 
5  |  |  | 
6  |  | /* LLVM-commit: <commit> */  | 
7  |  | /* LLVM-tag: <tag> */  | 
8  |  |  | 
9  |  | /* Only small edits allowed. */  | 
10  |  | /* For multiple similar edits, please create a Patch for the translator. */  | 
11  |  |  | 
12  |  | /* Capstone's C++ file translator: */  | 
13  |  | /* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */  | 
14  |  |  | 
15  |  | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//  | 
16  |  | //  | 
17  |  | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.  | 
18  |  | // See https://llvm.org/LICENSE.txt for license information.  | 
19  |  | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception  | 
20  |  | //  | 
21  |  | //===----------------------------------------------------------------------===//  | 
22  |  | //  | 
23  |  | // This class prints an ARM MCInst to a .s file.  | 
24  |  | //  | 
25  |  | //===----------------------------------------------------------------------===//  | 
26  |  |  | 
27  |  | #include <capstone/arm.h>  | 
28  |  |  | 
29  |  | #include <capstone/platform.h>  | 
30  |  |  | 
31  |  | #include "../../Mapping.h"  | 
32  |  | #include "../../MCInst.h"  | 
33  |  | #include "../../MCInstPrinter.h"  | 
34  |  | #include "../../MCRegisterInfo.h"  | 
35  |  | #include "../../SStream.h"  | 
36  |  |  | 
37  |  | #include "ARMAddressingModes.h"  | 
38  |  | #include "ARMBaseInfo.h"  | 
39  |  | #include "ARMDisassemblerExtension.h"  | 
40  |  | #include "ARMInstPrinter.h"  | 
41  |  | #include "ARMLinkage.h"  | 
42  |  | #include "ARMMapping.h"  | 
43  |  |  | 
44  |  | #define GET_BANKEDREG_IMPL  | 
45  |  | #include "ARMGenSystemRegister.inc"  | 
46  |  |  | 
47  | 92.8k  | #define CONCAT(a, b) CONCAT_(a, b)  | 
48  | 92.8k  | #define CONCAT_(a, b) a##_##b  | 
49  |  |  | 
50  |  | #define DEBUG_TYPE "asm-printer"  | 
51  |  |  | 
52  |  | // Static function declarations. These are functions which have the same identifiers  | 
53  |  | // over all architectures. Therefor they need to be static.  | 
54  |  | #ifndef CAPSTONE_DIET  | 
55  |  | static void printCustomAliasOperand(MCInst *MI, uint64_t Address,  | 
56  |  |             unsigned OpIdx, unsigned PrintMethodIdx,  | 
57  |  |             SStream *O);  | 
58  |  | #endif  | 
59  |  | static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);  | 
60  |  |  | 
61  |  | /// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.  | 
62  |  | ///  | 
63  |  | /// getSORegOffset returns an integer from 0-31, representing '32' as 0.  | 
64  |  | unsigned translateShiftImm(unsigned imm)  | 
65  | 69.1k  | { | 
66  |  |   // lsr #32 and asr #32 exist, but should be encoded as a 0.  | 
67  | 69.1k  |   CS_ASSERT((imm & ~0x1f) == 0 && "Invalid shift encoding");  | 
68  |  |  | 
69  | 69.1k  |   if (imm == 0)  | 
70  | 5.94k  |     return 32;  | 
71  | 63.1k  |   return imm;  | 
72  | 69.1k  | }  | 
73  |  |  | 
74  |  | /// Prints the shift value with an immediate value.  | 
75  |  | static inline void printRegImmShift(MCInst *MI, SStream *O,  | 
76  |  |             ARM_AM_ShiftOpc ShOpc, unsigned ShImm,  | 
77  |  |             bool UseMarkup)  | 
78  | 24.1k  | { | 
79  | 24.1k  |   add_cs_detail(MI, ARM_OP_GROUP_RegImmShift, ShOpc, ShImm);  | 
80  | 24.1k  |   if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm))  | 
81  | 626  |     return;  | 
82  | 23.4k  |   SStream_concat0(O, ", ");  | 
83  |  |  | 
84  | 23.4k  |   CS_ASSERT(!(ShOpc == ARM_AM_ror && !ShImm) && "Cannot have ror #0");  | 
85  | 23.4k  |   SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));  | 
86  |  |  | 
87  | 23.4k  |   if (ShOpc != ARM_AM_rrx) { | 
88  | 22.4k  |     SStream_concat0(O, " ");  | 
89  | 22.4k  |     if (getUseMarkup())  | 
90  | 0  |       SStream_concat0(O, "<imm:");  | 
91  | 22.4k  |     SStream_concat(O, "%s%d", "#", translateShiftImm(ShImm));  | 
92  | 22.4k  |     if (getUseMarkup())  | 
93  | 0  |       SStream_concat0(O, ">");  | 
94  | 22.4k  |   }  | 
95  | 23.4k  | }  | 
96  |  |  | 
97  |  | static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
98  | 885k  | { | 
99  | 885k  |   add_cs_detail(MI, ARM_OP_GROUP_PredicateOperand, OpNum);  | 
100  | 885k  |   ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(  | 
101  | 885k  |     MCInst_getOperand(MI, (OpNum)));  | 
102  |  |   // Handle the undefined 15 CC value here for printing so we don't abort().  | 
103  | 885k  |   if ((unsigned)CC == 15)  | 
104  | 1.37k  |     SStream_concat0(O, "<und>");  | 
105  | 884k  |   else if (CC != ARMCC_AL)  | 
106  | 137k  |     SStream_concat0(O, ARMCondCodeToString(CC));  | 
107  | 885k  | }  | 
108  |  |  | 
109  |  | static void printRegName(SStream *OS, unsigned RegNo)  | 
110  | 3.70M  | { | 
111  | 3.70M  |   SStream_concat(OS, "%s%s", markup("<reg:"), | 
112  | 3.70M  |            getRegisterName(RegNo, ARM_NoRegAltName));  | 
113  | 3.70M  |   SStream_concat0(OS, markup(">")); | 
114  | 3.70M  | }  | 
115  |  |  | 
116  |  | static inline void printOperand(MCInst *MI, unsigned OpNo, SStream *O)  | 
117  | 1.74M  | { | 
118  | 1.74M  |   add_cs_detail(MI, ARM_OP_GROUP_Operand, OpNo);  | 
119  | 1.74M  |   MCOperand *Op = MCInst_getOperand(MI, (OpNo));  | 
120  | 1.74M  |   if (MCOperand_isReg(Op)) { | 
121  | 1.43M  |     unsigned Reg = MCOperand_getReg(Op);  | 
122  | 1.43M  |     printRegName(O, Reg);  | 
123  | 1.43M  |   } else if (MCOperand_isImm(Op)) { | 
124  | 308k  |     SStream_concat(O, "%s", markup("<imm:")); | 
125  | 308k  |     SStream_concat1(O, '#');  | 
126  | 308k  |     printInt64(O, MCOperand_getImm(Op));  | 
127  | 308k  |     SStream_concat0(O, markup(">")); | 
128  | 308k  |   } else { | 
129  | 0  |     CS_ASSERT_RET(0 && "Expressions are not supported.");  | 
130  | 0  |   }  | 
131  | 1.74M  | }  | 
132  |  |  | 
133  |  | static inline void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O)  | 
134  | 38.8k  | { | 
135  | 38.8k  |   add_cs_detail(MI, ARM_OP_GROUP_RegisterList, OpNum);  | 
136  | 38.8k  |   if (MCInst_getOpcode(MI) != ARM_t2CLRM) { | 
137  | 38.7k  |   }  | 
138  |  |  | 
139  | 38.8k  |   SStream_concat0(O, "{"); | 
140  | 247k  |   for (unsigned i = OpNum, e = MCInst_getNumOperands(MI); i != e; ++i) { | 
141  | 208k  |     if (i != OpNum)  | 
142  | 169k  |       SStream_concat0(O, ", ");  | 
143  | 208k  |     printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (i))));  | 
144  | 208k  |   }  | 
145  | 38.8k  |   SStream_concat0(O, "}");  | 
146  | 38.8k  | }  | 
147  |  |  | 
148  |  | static inline void printSBitModifierOperand(MCInst *MI, unsigned OpNum,  | 
149  |  |               SStream *O)  | 
150  | 275k  | { | 
151  | 275k  |   add_cs_detail(MI, ARM_OP_GROUP_SBitModifierOperand, OpNum);  | 
152  | 275k  |   if (MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))) { | 
153  | 248k  |     SStream_concat0(O, "s");  | 
154  | 248k  |   }  | 
155  | 275k  | }  | 
156  |  |  | 
157  |  | static inline void printOperandAddr(MCInst *MI, uint64_t Address,  | 
158  |  |             unsigned OpNum, SStream *O)  | 
159  | 49.9k  | { | 
160  | 49.9k  |   MCOperand *Op = MCInst_getOperand(MI, (OpNum));  | 
161  | 49.9k  |   if (!MCOperand_isImm(Op) || !MI->csh->PrintBranchImmAsAddress ||  | 
162  | 49.9k  |       getUseMarkup()) { | 
163  | 0  |     printOperand(MI, OpNum, O);  | 
164  | 0  |     return;  | 
165  | 0  |   }  | 
166  | 49.9k  |   int64_t Imm = MCOperand_getImm(Op);  | 
167  |  |   // For ARM instructions the PC offset is 8 bytes, for Thumb instructions it  | 
168  |  |   // is 4 bytes.  | 
169  | 49.9k  |   uint64_t Offset = ARM_getFeatureBits(MI->csh->mode, ARM_ModeThumb) ? 4 :  | 
170  | 49.9k  |                        8;  | 
171  |  |  | 
172  |  |   // A Thumb instruction BLX(i) can be 16-bit aligned while targets Arm code  | 
173  |  |   // which is 32-bit aligned. The target address for the case is calculated as  | 
174  |  |   //   targetAddress = Align(PC,4) + imm32;  | 
175  |  |   // where  | 
176  |  |   //   Align(x, y) = y * (x DIV y);  | 
177  | 49.9k  |   if (MCInst_getOpcode(MI) == ARM_tBLXi)  | 
178  | 292  |     Address &= ~0x3;  | 
179  |  |  | 
180  | 49.9k  |   uint64_t Target = Address + Imm + Offset;  | 
181  |  |  | 
182  | 49.9k  |   Target &= 0xffffffff;  | 
183  | 49.9k  |   ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Target);  | 
184  | 49.9k  |   printUInt64(O, Target);  | 
185  | 49.9k  | }  | 
186  |  |  | 
187  |  | static inline void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum,  | 
188  |  |                SStream *O)  | 
189  | 19.8k  | { | 
190  | 19.8k  |   add_cs_detail(MI, ARM_OP_GROUP_ThumbLdrLabelOperand, OpNum);  | 
191  | 19.8k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
192  | 19.8k  |   if (MCOperand_isExpr(MO1)) { | 
193  |  |     // MO1.getExpr()->print(O, &MAI);  | 
194  | 0  |     return;  | 
195  | 0  |   }  | 
196  |  |  | 
197  | 19.8k  |   SStream_concat(O, "%s", markup("<mem:")); | 
198  | 19.8k  |   SStream_concat0(O, "[pc, ");  | 
199  |  |  | 
200  | 19.8k  |   int32_t OffImm = (int32_t)MCOperand_getImm(MO1);  | 
201  |  |  | 
202  |  |   // Special value for #-0. All others are normal.  | 
203  | 19.8k  |   if (OffImm == INT32_MIN)  | 
204  | 1.09k  |     OffImm = 0;  | 
205  | 19.8k  |   SStream_concat(O, "%s", markup("<imm:")); | 
206  | 19.8k  |   printInt32Bang(O, OffImm);  | 
207  | 19.8k  |   SStream_concat0(O, markup(">")); | 
208  | 19.8k  |   SStream_concat(O, "%s", "]");  | 
209  | 19.8k  |   SStream_concat0(O, markup(">")); | 
210  | 19.8k  | }  | 
211  |  |  | 
212  |  | // so_reg is a 4-operand unit corresponding to register forms of the A5.1  | 
213  |  | // "Addressing Mode 1 - Data-processing operands" forms.  This includes:  | 
214  |  | //    REG 0   0           - e.g. R5  | 
215  |  | //    REG REG 0,SH_OPC    - e.g. R5, ROR R3  | 
216  |  | //    REG 0   IMM,SH_OPC  - e.g. R5, LSL #3  | 
217  |  | static inline void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
218  | 5.81k  | { | 
219  | 5.81k  |   add_cs_detail(MI, ARM_OP_GROUP_SORegRegOperand, OpNum);  | 
220  | 5.81k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
221  | 5.81k  |   MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));  | 
222  | 5.81k  |   MCOperand *MO3 = MCInst_getOperand(MI, (OpNum + 2));  | 
223  |  |  | 
224  | 5.81k  |   printRegName(O, MCOperand_getReg(MO1));  | 
225  |  |  | 
226  |  |   // Print the shift opc.  | 
227  | 5.81k  |   ARM_AM_ShiftOpc ShOpc = ARM_AM_getSORegShOp(MCOperand_getImm(MO3));  | 
228  | 5.81k  |   SStream_concat(O, "%s", ", ");  | 
229  | 5.81k  |   SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));  | 
230  | 5.81k  |   if (ShOpc == ARM_AM_rrx)  | 
231  | 0  |     return;  | 
232  |  |  | 
233  | 5.81k  |   SStream_concat0(O, " ");  | 
234  |  |  | 
235  | 5.81k  |   printRegName(O, MCOperand_getReg(MO2));  | 
236  | 5.81k  | }  | 
237  |  |  | 
238  |  | static inline void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
239  | 11.0k  | { | 
240  | 11.0k  |   add_cs_detail(MI, ARM_OP_GROUP_SORegImmOperand, OpNum);  | 
241  | 11.0k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
242  | 11.0k  |   MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));  | 
243  |  |  | 
244  | 11.0k  |   printRegName(O, MCOperand_getReg(MO1));  | 
245  |  |  | 
246  |  |   // Print the shift opc.  | 
247  | 11.0k  |   printRegImmShift(MI, O, ARM_AM_getSORegShOp(MCOperand_getImm(MO2)),  | 
248  | 11.0k  |        ARM_AM_getSORegOffset(MCOperand_getImm(MO2)),  | 
249  | 11.0k  |        getUseMarkup());  | 
250  | 11.0k  | }  | 
251  |  |  | 
252  |  | //===--------------------------------------------------------------------===//  | 
253  |  | // Addressing Mode #2  | 
254  |  | //===--------------------------------------------------------------------===//  | 
255  |  |  | 
256  |  | static inline void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned Op,  | 
257  |  |                 SStream *O)  | 
258  | 5.67k  | { | 
259  | 5.67k  |   MCOperand *MO1 = MCInst_getOperand(MI, (Op));  | 
260  | 5.67k  |   MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));  | 
261  | 5.67k  |   MCOperand *MO3 = MCInst_getOperand(MI, (Op + 2));  | 
262  |  |  | 
263  | 5.67k  |   SStream_concat(O, "%s", markup("<mem:")); | 
264  | 5.67k  |   SStream_concat0(O, "[");  | 
265  | 5.67k  |   printRegName(O, MCOperand_getReg(MO1));  | 
266  |  |  | 
267  | 5.67k  |   if (!MCOperand_getReg(MO2)) { | 
268  | 0  |     if (ARM_AM_getAM2Offset(  | 
269  | 0  |           MCOperand_getImm(MO3))) { // Don't print +0. | 
270  | 0  |       SStream_concat(  | 
271  | 0  |         O, "%s%s%s", ", ", markup("<imm:"), "#", | 
272  | 0  |         ARM_AM_getAddrOpcStr(  | 
273  | 0  |           ARM_AM_getAM2Op(MCOperand_getImm(MO3))),  | 
274  | 0  |         ARM_AM_getAM2Offset(MCOperand_getImm(MO3)));  | 
275  | 0  |       SStream_concat0(O, markup(">")); | 
276  | 0  |     }  | 
277  | 0  |     SStream_concat(O, "%s", "]");  | 
278  | 0  |     SStream_concat0(O, markup(">")); | 
279  | 0  |     return;  | 
280  | 0  |   }  | 
281  |  |  | 
282  | 5.67k  |   SStream_concat0(O, ", ");  | 
283  | 5.67k  |   SStream_concat0(O, ARM_AM_getAddrOpcStr(  | 
284  | 5.67k  |            ARM_AM_getAM2Op(MCOperand_getImm(MO3))));  | 
285  | 5.67k  |   printRegName(O, MCOperand_getReg(MO2));  | 
286  |  |  | 
287  | 5.67k  |   printRegImmShift(MI, O, ARM_AM_getAM2ShiftOpc(MCOperand_getImm(MO3)),  | 
288  | 5.67k  |        ARM_AM_getAM2Offset(MCOperand_getImm(MO3)),  | 
289  | 5.67k  |        getUseMarkup());  | 
290  | 5.67k  |   SStream_concat(O, "%s", "]");  | 
291  | 5.67k  |   SStream_concat0(O, markup(">")); | 
292  | 5.67k  | }  | 
293  |  |  | 
294  |  | static inline void printAddrModeTBB(MCInst *MI, unsigned Op, SStream *O)  | 
295  | 264  | { | 
296  | 264  |   add_cs_detail(MI, ARM_OP_GROUP_AddrModeTBB, Op);  | 
297  | 264  |   MCOperand *MO1 = MCInst_getOperand(MI, (Op));  | 
298  | 264  |   MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));  | 
299  | 264  |   SStream_concat(O, "%s", markup("<mem:")); | 
300  | 264  |   SStream_concat0(O, "[");  | 
301  | 264  |   printRegName(O, MCOperand_getReg(MO1));  | 
302  | 264  |   SStream_concat0(O, ", ");  | 
303  | 264  |   printRegName(O, MCOperand_getReg(MO2));  | 
304  | 264  |   SStream_concat(O, "%s", "]");  | 
305  | 264  |   SStream_concat0(O, markup(">")); | 
306  | 264  | }  | 
307  |  |  | 
308  |  | static inline void printAddrModeTBH(MCInst *MI, unsigned Op, SStream *O)  | 
309  | 1.30k  | { | 
310  | 1.30k  |   add_cs_detail(MI, ARM_OP_GROUP_AddrModeTBH, Op);  | 
311  | 1.30k  |   MCOperand *MO1 = MCInst_getOperand(MI, (Op));  | 
312  | 1.30k  |   MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));  | 
313  | 1.30k  |   SStream_concat(O, "%s", markup("<mem:")); | 
314  | 1.30k  |   SStream_concat0(O, "[");  | 
315  | 1.30k  |   printRegName(O, MCOperand_getReg(MO1));  | 
316  | 1.30k  |   SStream_concat0(O, ", ");  | 
317  | 1.30k  |   printRegName(O, MCOperand_getReg(MO2));  | 
318  | 1.30k  |   SStream_concat(O, "%s%s%s%s%s", ", lsl ", markup("<imm:"), "#1", | 
319  | 1.30k  |            markup(">"), "]"); | 
320  | 1.30k  |   SStream_concat0(O, markup(">")); | 
321  | 1.30k  | }  | 
322  |  |  | 
323  |  | static inline void printAddrMode2Operand(MCInst *MI, unsigned Op, SStream *O)  | 
324  | 12.8k  | { | 
325  | 12.8k  |   add_cs_detail(MI, ARM_OP_GROUP_AddrMode2Operand, Op);  | 
326  | 12.8k  |   MCOperand *MO1 = MCInst_getOperand(MI, (Op));  | 
327  |  |  | 
328  | 12.8k  |   if (!MCOperand_isReg(  | 
329  | 12.8k  |         MO1)) { // FIXME: This is for CP entries, but isn't right. | 
330  | 0  |     printOperand(MI, Op, O);  | 
331  | 0  |     return;  | 
332  | 0  |   }  | 
333  |  |  | 
334  | 12.8k  |   printAM2PreOrOffsetIndexOp(MI, Op, O);  | 
335  | 12.8k  | }  | 
336  |  |  | 
337  |  | static inline void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum,  | 
338  |  |                  SStream *O)  | 
339  | 9.42k  | { | 
340  | 9.42k  |   add_cs_detail(MI, ARM_OP_GROUP_AddrMode2OffsetOperand, OpNum);  | 
341  | 9.42k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
342  | 9.42k  |   MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));  | 
343  |  |  | 
344  | 9.42k  |   if (!MCOperand_getReg(MO1)) { | 
345  | 5.55k  |     unsigned ImmOffs = ARM_AM_getAM2Offset(MCOperand_getImm(MO2));  | 
346  | 5.55k  |     SStream_concat(O, "%s", markup("<imm:")); | 
347  | 5.55k  |     SStream_concat1(O, '#');  | 
348  | 5.55k  |     SStream_concat(O, "%s",  | 
349  | 5.55k  |              ARM_AM_getAddrOpcStr(  | 
350  | 5.55k  |                ARM_AM_getAM2Op(MCOperand_getImm(MO2))));  | 
351  | 5.55k  |     printUInt32(O, ImmOffs);  | 
352  | 5.55k  |     SStream_concat0(O, markup(">")); | 
353  | 5.55k  |     return;  | 
354  | 5.55k  |   }  | 
355  |  |  | 
356  | 3.87k  |   SStream_concat0(O, ARM_AM_getAddrOpcStr(  | 
357  | 3.87k  |            ARM_AM_getAM2Op(MCOperand_getImm(MO2))));  | 
358  | 3.87k  |   printRegName(O, MCOperand_getReg(MO1));  | 
359  |  |  | 
360  | 3.87k  |   printRegImmShift(MI, O, ARM_AM_getAM2ShiftOpc(MCOperand_getImm(MO2)),  | 
361  | 3.87k  |        ARM_AM_getAM2Offset(MCOperand_getImm(MO2)),  | 
362  | 3.87k  |        getUseMarkup());  | 
363  | 3.87k  | }  | 
364  |  |  | 
365  |  | //===--------------------------------------------------------------------===//  | 
366  |  | // Addressing Mode #3  | 
367  |  | //===--------------------------------------------------------------------===//  | 
368  |  |  | 
369  |  | static inline void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op,  | 
370  |  |                 SStream *O, bool AlwaysPrintImm0)  | 
371  | 6.19k  | { | 
372  | 6.19k  |   MCOperand *MO1 = MCInst_getOperand(MI, (Op));  | 
373  | 6.19k  |   MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));  | 
374  | 6.19k  |   MCOperand *MO3 = MCInst_getOperand(MI, (Op + 2));  | 
375  |  |  | 
376  | 6.19k  |   SStream_concat(O, "%s", markup("<mem:")); | 
377  | 6.19k  |   SStream_concat0(O, "[");  | 
378  |  |  | 
379  | 6.19k  |   printRegName(O, MCOperand_getReg(MO1));  | 
380  |  |  | 
381  | 6.19k  |   if (MCOperand_getReg(MO2)) { | 
382  | 2.54k  |     SStream_concat(O, "%s", ", ");  | 
383  | 2.54k  |     SStream_concat0(O, ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(  | 
384  | 2.54k  |              MCOperand_getImm(MO3))));  | 
385  | 2.54k  |     printRegName(O, MCOperand_getReg(MO2));  | 
386  | 2.54k  |     SStream_concat1(O, ']');  | 
387  | 2.54k  |     SStream_concat0(O, markup(">")); | 
388  | 2.54k  |     return;  | 
389  | 2.54k  |   }  | 
390  |  |  | 
391  |  |   // If the op is sub we have to print the immediate even if it is 0  | 
392  | 3.65k  |   unsigned ImmOffs = ARM_AM_getAM3Offset(MCOperand_getImm(MO3));  | 
393  | 3.65k  |   ARM_AM_AddrOpc op = ARM_AM_getAM3Op(MCOperand_getImm(MO3));  | 
394  |  |  | 
395  | 3.65k  |   if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM_sub)) { | 
396  | 3.49k  |     SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), "#", | 
397  | 3.49k  |              ARM_AM_getAddrOpcStr(op));  | 
398  | 3.49k  |     printUInt32(O, ImmOffs);  | 
399  | 3.49k  |     SStream_concat0(O, markup(">")); | 
400  | 3.49k  |   }  | 
401  | 3.65k  |   SStream_concat1(O, ']');  | 
402  | 3.65k  |   SStream_concat0(O, markup(">")); | 
403  | 3.65k  | }  | 
404  |  |  | 
405  |  | #define DEFINE_printAddrMode3Operand(AlwaysPrintImm0) \  | 
406  |  |   static inline void CONCAT(printAddrMode3Operand, AlwaysPrintImm0)( \  | 
407  |  |     MCInst * MI, unsigned Op, SStream *O) \  | 
408  | 6.19k  |   { \ | 
409  | 6.19k  |     add_cs_detail(MI, \  | 
410  | 6.19k  |             CONCAT(ARM_OP_GROUP_AddrMode3Operand, \  | 
411  | 6.19k  |              AlwaysPrintImm0), \  | 
412  | 6.19k  |             Op, AlwaysPrintImm0); \  | 
413  | 6.19k  |     MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \  | 
414  | 6.19k  |     if (!MCOperand_isReg(MO1)) { \ | 
415  | 0  |       printOperand(MI, Op, O); \  | 
416  | 0  |       return; \  | 
417  | 0  |     } \  | 
418  | 6.19k  | \  | 
419  | 6.19k  |     printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \  | 
420  | 6.19k  |   } ARMInstPrinter.c:printAddrMode3Operand_0 Line  | Count  | Source  |  408  | 4.22k  |   { \ |  409  | 4.22k  |     add_cs_detail(MI, \  |  410  | 4.22k  |             CONCAT(ARM_OP_GROUP_AddrMode3Operand, \  |  411  | 4.22k  |              AlwaysPrintImm0), \  |  412  | 4.22k  |             Op, AlwaysPrintImm0); \  |  413  | 4.22k  |     MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \  |  414  | 4.22k  |     if (!MCOperand_isReg(MO1)) { \ |  415  | 0  |       printOperand(MI, Op, O); \  |  416  | 0  |       return; \  |  417  | 0  |     } \  |  418  | 4.22k  | \  |  419  | 4.22k  |     printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \  |  420  | 4.22k  |   }  |  
 ARMInstPrinter.c:printAddrMode3Operand_1 Line  | Count  | Source  |  408  | 1.97k  |   { \ |  409  | 1.97k  |     add_cs_detail(MI, \  |  410  | 1.97k  |             CONCAT(ARM_OP_GROUP_AddrMode3Operand, \  |  411  | 1.97k  |              AlwaysPrintImm0), \  |  412  | 1.97k  |             Op, AlwaysPrintImm0); \  |  413  | 1.97k  |     MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \  |  414  | 1.97k  |     if (!MCOperand_isReg(MO1)) { \ |  415  | 0  |       printOperand(MI, Op, O); \  |  416  | 0  |       return; \  |  417  | 0  |     } \  |  418  | 1.97k  | \  |  419  | 1.97k  |     printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \  |  420  | 1.97k  |   }  |  
  | 
421  |  | DEFINE_printAddrMode3Operand(false);  | 
422  |  | DEFINE_printAddrMode3Operand(true);  | 
423  |  |  | 
424  |  | static inline void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum,  | 
425  |  |                  SStream *O)  | 
426  | 5.16k  | { | 
427  | 5.16k  |   add_cs_detail(MI, ARM_OP_GROUP_AddrMode3OffsetOperand, OpNum);  | 
428  | 5.16k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
429  | 5.16k  |   MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));  | 
430  |  |  | 
431  | 5.16k  |   if (MCOperand_getReg(MO1)) { | 
432  | 2.48k  |     SStream_concat0(O, ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(  | 
433  | 2.48k  |              MCOperand_getImm(MO2))));  | 
434  | 2.48k  |     printRegName(O, MCOperand_getReg(MO1));  | 
435  | 2.48k  |     return;  | 
436  | 2.48k  |   }  | 
437  |  |  | 
438  | 2.67k  |   unsigned ImmOffs = ARM_AM_getAM3Offset(MCOperand_getImm(MO2));  | 
439  | 2.67k  |   SStream_concat(O, "%s", markup("<imm:")); | 
440  | 2.67k  |   SStream_concat1(O, '#');  | 
441  | 2.67k  |   SStream_concat(  | 
442  | 2.67k  |     O, "%s",  | 
443  | 2.67k  |     ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(MCOperand_getImm(MO2))));  | 
444  | 2.67k  |   printUInt32(O, ImmOffs);  | 
445  | 2.67k  |   SStream_concat0(O, markup(">")); | 
446  | 2.67k  | }  | 
447  |  |  | 
448  |  | static inline void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum,  | 
449  |  |              SStream *O)  | 
450  | 1.07k  | { | 
451  | 1.07k  |   add_cs_detail(MI, ARM_OP_GROUP_PostIdxImm8Operand, OpNum);  | 
452  | 1.07k  |   MCOperand *MO = MCInst_getOperand(MI, (OpNum));  | 
453  | 1.07k  |   unsigned Imm = MCOperand_getImm(MO);  | 
454  | 1.07k  |   SStream_concat(O, "%s", markup("<imm:")); | 
455  | 1.07k  |   SStream_concat1(O, '#');  | 
456  | 1.07k  |   SStream_concat(O, "%s", ((Imm & 256) ? "" : "-"));  | 
457  | 1.07k  |   printUInt32(O, (Imm & 0xff));  | 
458  | 1.07k  |   SStream_concat0(O, markup(">")); | 
459  | 1.07k  | }  | 
460  |  |  | 
461  |  | static inline void printPostIdxRegOperand(MCInst *MI, unsigned OpNum,  | 
462  |  |             SStream *O)  | 
463  | 1.87k  | { | 
464  | 1.87k  |   add_cs_detail(MI, ARM_OP_GROUP_PostIdxRegOperand, OpNum);  | 
465  | 1.87k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
466  | 1.87k  |   MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));  | 
467  |  |  | 
468  | 1.87k  |   SStream_concat0(O, (MCOperand_getImm(MO2) ? "" : "-"));  | 
469  | 1.87k  |   printRegName(O, MCOperand_getReg(MO1));  | 
470  | 1.87k  | }  | 
471  |  |  | 
472  |  | static inline void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum,  | 
473  |  |                SStream *O)  | 
474  | 7.83k  | { | 
475  | 7.83k  |   add_cs_detail(MI, ARM_OP_GROUP_PostIdxImm8s4Operand, OpNum);  | 
476  | 7.83k  |   MCOperand *MO = MCInst_getOperand(MI, (OpNum));  | 
477  | 7.83k  |   unsigned Imm = MCOperand_getImm(MO);  | 
478  | 7.83k  |   SStream_concat(O, "%s", markup("<imm:")); | 
479  | 7.83k  |   SStream_concat1(O, '#');  | 
480  | 7.83k  |   SStream_concat(O, "%s", ((Imm & 256) ? "" : "-"));  | 
481  | 7.83k  |   printUInt32(O, (Imm & 0xff) << 2);  | 
482  | 7.83k  |   SStream_concat0(O, markup(">")); | 
483  | 7.83k  | }  | 
484  |  |  | 
485  |  | #define DEFINE_printMveAddrModeRQOperand(shift) \  | 
486  |  |   static inline void CONCAT(printMveAddrModeRQOperand, shift)( \  | 
487  |  |     MCInst * MI, unsigned OpNum, SStream *O) \  | 
488  | 1.11k  |   { \ | 
489  | 1.11k  |     add_cs_detail( \  | 
490  | 1.11k  |       MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \  | 
491  | 1.11k  |       OpNum, shift); \  | 
492  | 1.11k  |     MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \  | 
493  | 1.11k  |     MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \  | 
494  | 1.11k  | \  | 
495  | 1.11k  |     SStream_concat(O, "%s", markup("<mem:")); \ | 
496  | 1.11k  |     SStream_concat0(O, "["); \  | 
497  | 1.11k  |     printRegName(O, MCOperand_getReg(MO1)); \  | 
498  | 1.11k  |     SStream_concat0(O, ", "); \  | 
499  | 1.11k  |     printRegName(O, MCOperand_getReg(MO2)); \  | 
500  | 1.11k  | \  | 
501  | 1.11k  |     if (shift > 0) \  | 
502  | 1.11k  |       printRegImmShift(MI, O, ARM_AM_uxtw, shift, \  | 
503  | 902  |            getUseMarkup()); \  | 
504  | 1.11k  | \  | 
505  | 1.11k  |     SStream_concat(O, "%s", "]"); \  | 
506  | 1.11k  |     SStream_concat0(O, markup(">")); \ | 
507  | 1.11k  |   } ARMInstPrinter.c:printMveAddrModeRQOperand_0 Line  | Count  | Source  |  488  | 214  |   { \ |  489  | 214  |     add_cs_detail( \  |  490  | 214  |       MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \  |  491  | 214  |       OpNum, shift); \  |  492  | 214  |     MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \  |  493  | 214  |     MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \  |  494  | 214  | \  |  495  | 214  |     SStream_concat(O, "%s", markup("<mem:")); \ |  496  | 214  |     SStream_concat0(O, "["); \  |  497  | 214  |     printRegName(O, MCOperand_getReg(MO1)); \  |  498  | 214  |     SStream_concat0(O, ", "); \  |  499  | 214  |     printRegName(O, MCOperand_getReg(MO2)); \  |  500  | 214  | \  |  501  | 214  |     if (shift > 0) \  |  502  | 214  |       printRegImmShift(MI, O, ARM_AM_uxtw, shift, \  |  503  | 0  |            getUseMarkup()); \  |  504  | 214  | \  |  505  | 214  |     SStream_concat(O, "%s", "]"); \  |  506  | 214  |     SStream_concat0(O, markup(">")); \ |  507  | 214  |   }  |  
 ARMInstPrinter.c:printMveAddrModeRQOperand_3 Line  | Count  | Source  |  488  | 198  |   { \ |  489  | 198  |     add_cs_detail( \  |  490  | 198  |       MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \  |  491  | 198  |       OpNum, shift); \  |  492  | 198  |     MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \  |  493  | 198  |     MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \  |  494  | 198  | \  |  495  | 198  |     SStream_concat(O, "%s", markup("<mem:")); \ |  496  | 198  |     SStream_concat0(O, "["); \  |  497  | 198  |     printRegName(O, MCOperand_getReg(MO1)); \  |  498  | 198  |     SStream_concat0(O, ", "); \  |  499  | 198  |     printRegName(O, MCOperand_getReg(MO2)); \  |  500  | 198  | \  |  501  | 198  |     if (shift > 0) \  |  502  | 198  |       printRegImmShift(MI, O, ARM_AM_uxtw, shift, \  |  503  | 198  |            getUseMarkup()); \  |  504  | 198  | \  |  505  | 198  |     SStream_concat(O, "%s", "]"); \  |  506  | 198  |     SStream_concat0(O, markup(">")); \ |  507  | 198  |   }  |  
 ARMInstPrinter.c:printMveAddrModeRQOperand_1 Line  | Count  | Source  |  488  | 232  |   { \ |  489  | 232  |     add_cs_detail( \  |  490  | 232  |       MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \  |  491  | 232  |       OpNum, shift); \  |  492  | 232  |     MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \  |  493  | 232  |     MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \  |  494  | 232  | \  |  495  | 232  |     SStream_concat(O, "%s", markup("<mem:")); \ |  496  | 232  |     SStream_concat0(O, "["); \  |  497  | 232  |     printRegName(O, MCOperand_getReg(MO1)); \  |  498  | 232  |     SStream_concat0(O, ", "); \  |  499  | 232  |     printRegName(O, MCOperand_getReg(MO2)); \  |  500  | 232  | \  |  501  | 232  |     if (shift > 0) \  |  502  | 232  |       printRegImmShift(MI, O, ARM_AM_uxtw, shift, \  |  503  | 232  |            getUseMarkup()); \  |  504  | 232  | \  |  505  | 232  |     SStream_concat(O, "%s", "]"); \  |  506  | 232  |     SStream_concat0(O, markup(">")); \ |  507  | 232  |   }  |  
 ARMInstPrinter.c:printMveAddrModeRQOperand_2 Line  | Count  | Source  |  488  | 472  |   { \ |  489  | 472  |     add_cs_detail( \  |  490  | 472  |       MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \  |  491  | 472  |       OpNum, shift); \  |  492  | 472  |     MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \  |  493  | 472  |     MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \  |  494  | 472  | \  |  495  | 472  |     SStream_concat(O, "%s", markup("<mem:")); \ |  496  | 472  |     SStream_concat0(O, "["); \  |  497  | 472  |     printRegName(O, MCOperand_getReg(MO1)); \  |  498  | 472  |     SStream_concat0(O, ", "); \  |  499  | 472  |     printRegName(O, MCOperand_getReg(MO2)); \  |  500  | 472  | \  |  501  | 472  |     if (shift > 0) \  |  502  | 472  |       printRegImmShift(MI, O, ARM_AM_uxtw, shift, \  |  503  | 472  |            getUseMarkup()); \  |  504  | 472  | \  |  505  | 472  |     SStream_concat(O, "%s", "]"); \  |  506  | 472  |     SStream_concat0(O, markup(">")); \ |  507  | 472  |   }  |  
  | 
508  |  | DEFINE_printMveAddrModeRQOperand(0);  | 
509  |  | DEFINE_printMveAddrModeRQOperand(3);  | 
510  |  | DEFINE_printMveAddrModeRQOperand(1);  | 
511  |  | DEFINE_printMveAddrModeRQOperand(2);  | 
512  |  |  | 
513  |  | #define DEFINE_printAddrMode5Operand(AlwaysPrintImm0) \  | 
514  |  |   static inline void CONCAT(printAddrMode5Operand, AlwaysPrintImm0)( \  | 
515  |  |     MCInst * MI, unsigned OpNum, SStream *O) \  | 
516  | 17.3k  |   { \ | 
517  | 17.3k  |     add_cs_detail(MI, \  | 
518  | 17.3k  |             CONCAT(ARM_OP_GROUP_AddrMode5Operand, \  | 
519  | 17.3k  |              AlwaysPrintImm0), \  | 
520  | 17.3k  |             OpNum, AlwaysPrintImm0); \  | 
521  | 17.3k  |     MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \  | 
522  | 17.3k  |     MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \  | 
523  | 17.3k  | \  | 
524  | 17.3k  |     SStream_concat(O, "%s", markup("<mem:")); \ | 
525  | 17.3k  |     SStream_concat0(O, "["); \  | 
526  | 17.3k  |     printRegName(O, MCOperand_getReg(MO1)); \  | 
527  | 17.3k  | \  | 
528  | 17.3k  |     unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \  | 
529  | 17.3k  |     ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \  | 
530  | 17.3k  |     if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \ | 
531  | 16.2k  |       SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \ | 
532  | 16.2k  |                "#", ARM_AM_getAddrOpcStr(Op)); \  | 
533  | 16.2k  |       printUInt32(O, ImmOffs * 4); \  | 
534  | 16.2k  |       SStream_concat0(O, markup(">")); \ | 
535  | 16.2k  |     } \  | 
536  | 17.3k  |     SStream_concat(O, "%s", "]"); \  | 
537  | 17.3k  |     SStream_concat0(O, markup(">")); \ | 
538  | 17.3k  |   } ARMInstPrinter.c:printAddrMode5Operand_0 Line  | Count  | Source  |  516  | 9.14k  |   { \ |  517  | 9.14k  |     add_cs_detail(MI, \  |  518  | 9.14k  |             CONCAT(ARM_OP_GROUP_AddrMode5Operand, \  |  519  | 9.14k  |              AlwaysPrintImm0), \  |  520  | 9.14k  |             OpNum, AlwaysPrintImm0); \  |  521  | 9.14k  |     MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \  |  522  | 9.14k  |     MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \  |  523  | 9.14k  | \  |  524  | 9.14k  |     SStream_concat(O, "%s", markup("<mem:")); \ |  525  | 9.14k  |     SStream_concat0(O, "["); \  |  526  | 9.14k  |     printRegName(O, MCOperand_getReg(MO1)); \  |  527  | 9.14k  | \  |  528  | 9.14k  |     unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \  |  529  | 9.14k  |     ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \  |  530  | 9.14k  |     if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \ |  531  | 8.06k  |       SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \ |  532  | 8.06k  |                "#", ARM_AM_getAddrOpcStr(Op)); \  |  533  | 8.06k  |       printUInt32(O, ImmOffs * 4); \  |  534  | 8.06k  |       SStream_concat0(O, markup(">")); \ |  535  | 8.06k  |     } \  |  536  | 9.14k  |     SStream_concat(O, "%s", "]"); \  |  537  | 9.14k  |     SStream_concat0(O, markup(">")); \ |  538  | 9.14k  |   }  |  
 ARMInstPrinter.c:printAddrMode5Operand_1 Line  | Count  | Source  |  516  | 8.21k  |   { \ |  517  | 8.21k  |     add_cs_detail(MI, \  |  518  | 8.21k  |             CONCAT(ARM_OP_GROUP_AddrMode5Operand, \  |  519  | 8.21k  |              AlwaysPrintImm0), \  |  520  | 8.21k  |             OpNum, AlwaysPrintImm0); \  |  521  | 8.21k  |     MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \  |  522  | 8.21k  |     MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \  |  523  | 8.21k  | \  |  524  | 8.21k  |     SStream_concat(O, "%s", markup("<mem:")); \ |  525  | 8.21k  |     SStream_concat0(O, "["); \  |  526  | 8.21k  |     printRegName(O, MCOperand_getReg(MO1)); \  |  527  | 8.21k  | \  |  528  | 8.21k  |     unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \  |  529  | 8.21k  |     ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \  |  530  | 8.21k  |     if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \ |  531  | 8.21k  |       SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \ |  532  | 8.21k  |                "#", ARM_AM_getAddrOpcStr(Op)); \  |  533  | 8.21k  |       printUInt32(O, ImmOffs * 4); \  |  534  | 8.21k  |       SStream_concat0(O, markup(">")); \ |  535  | 8.21k  |     } \  |  536  | 8.21k  |     SStream_concat(O, "%s", "]"); \  |  537  | 8.21k  |     SStream_concat0(O, markup(">")); \ |  538  | 8.21k  |   }  |  
  | 
539  |  | DEFINE_printAddrMode5Operand(false);  | 
540  |  | DEFINE_printAddrMode5Operand(true);  | 
541  |  |  | 
542  |  | #define DEFINE_printAddrMode5FP16Operand(AlwaysPrintImm0) \  | 
543  |  |   static inline void CONCAT(printAddrMode5FP16Operand, AlwaysPrintImm0)( \  | 
544  |  |     MCInst * MI, unsigned OpNum, SStream *O) \  | 
545  | 680  |   { \ | 
546  | 680  |     add_cs_detail(MI, \  | 
547  | 680  |             CONCAT(ARM_OP_GROUP_AddrMode5FP16Operand, \  | 
548  | 680  |              AlwaysPrintImm0), \  | 
549  | 680  |             OpNum, AlwaysPrintImm0); \  | 
550  | 680  |     MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \  | 
551  | 680  |     MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \  | 
552  | 680  | \  | 
553  | 680  |     if (!MCOperand_isReg(MO1)) { \ | 
554  | 0  |       printOperand(MI, OpNum, O); \  | 
555  | 0  |       return; \  | 
556  | 0  |     } \  | 
557  | 680  | \  | 
558  | 680  |     SStream_concat(O, "%s", markup("<mem:")); \ | 
559  | 680  |     SStream_concat0(O, "["); \  | 
560  | 680  |     printRegName(O, MCOperand_getReg(MO1)); \  | 
561  | 680  | \  | 
562  | 680  |     unsigned ImmOffs = \  | 
563  | 680  |       ARM_AM_getAM5FP16Offset(MCOperand_getImm(MO2)); \  | 
564  | 680  |     unsigned Op = ARM_AM_getAM5FP16Op(MCOperand_getImm(MO2)); \  | 
565  | 680  |     if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \ | 
566  | 605  |       SStream_concat( \  | 
567  | 605  |         O, "%s%s%s%s", ", ", markup("<imm:"), "#", \ | 
568  | 605  |         ARM_AM_getAddrOpcStr(ARM_AM_getAM5FP16Op( \  | 
569  | 605  |           MCOperand_getImm(MO2)))); \  | 
570  | 605  |       printUInt32(O, ImmOffs * 2); \  | 
571  | 605  |       SStream_concat0(O, markup(">")); \ | 
572  | 605  |     } \  | 
573  | 680  |     SStream_concat(O, "%s", "]"); \  | 
574  | 680  |     SStream_concat0(O, markup(">")); \ | 
575  | 680  |   }  | 
576  |  | DEFINE_printAddrMode5FP16Operand(false);  | 
577  |  |  | 
578  |  | static inline void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O)  | 
579  | 53.8k  | { | 
580  | 53.8k  |   add_cs_detail(MI, ARM_OP_GROUP_AddrMode6Operand, OpNum);  | 
581  | 53.8k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
582  | 53.8k  |   MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));  | 
583  |  |  | 
584  | 53.8k  |   SStream_concat(O, "%s", markup("<mem:")); | 
585  | 53.8k  |   SStream_concat0(O, "[");  | 
586  | 53.8k  |   printRegName(O, MCOperand_getReg(MO1));  | 
587  | 53.8k  |   if (MCOperand_getImm(MO2)) { | 
588  | 21.6k  |     SStream_concat(O, "%s", ":");  | 
589  | 21.6k  |     printInt64(O, ((uint32_t)MCOperand_getImm(MO2)) << 3);  | 
590  | 21.6k  |   }  | 
591  | 53.8k  |   SStream_concat(O, "%s", "]");  | 
592  | 53.8k  |   SStream_concat0(O, markup(">")); | 
593  | 53.8k  | }  | 
594  |  |  | 
595  |  | static inline void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O)  | 
596  | 41.2k  | { | 
597  | 41.2k  |   add_cs_detail(MI, ARM_OP_GROUP_AddrMode7Operand, OpNum);  | 
598  | 41.2k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
599  | 41.2k  |   SStream_concat(O, "%s", markup("<mem:")); | 
600  | 41.2k  |   SStream_concat0(O, "[");  | 
601  | 41.2k  |   printRegName(O, MCOperand_getReg(MO1));  | 
602  | 41.2k  |   SStream_concat(O, "%s", "]");  | 
603  | 41.2k  |   SStream_concat0(O, markup(">")); | 
604  | 41.2k  | }  | 
605  |  |  | 
606  |  | static inline void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum,  | 
607  |  |                  SStream *O)  | 
608  | 17.6k  | { | 
609  | 17.6k  |   add_cs_detail(MI, ARM_OP_GROUP_AddrMode6OffsetOperand, OpNum);  | 
610  | 17.6k  |   MCOperand *MO = MCInst_getOperand(MI, (OpNum));  | 
611  | 17.6k  |   if (MCOperand_getReg(MO) == 0)  | 
612  | 4.40k  |     SStream_concat0(O, "!");  | 
613  | 13.2k  |   else { | 
614  | 13.2k  |     SStream_concat0(O, ", ");  | 
615  | 13.2k  |     printRegName(O, MCOperand_getReg(MO));  | 
616  | 13.2k  |   }  | 
617  | 17.6k  | }  | 
618  |  |  | 
619  |  | static inline void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum,  | 
620  |  |               SStream *O)  | 
621  | 1.04k  | { | 
622  | 1.04k  |   add_cs_detail(MI, ARM_OP_GROUP_BitfieldInvMaskImmOperand, OpNum);  | 
623  | 1.04k  |   MCOperand *MO = MCInst_getOperand(MI, (OpNum));  | 
624  | 1.04k  |   uint32_t v = ~MCOperand_getImm(MO);  | 
625  | 1.04k  |   int32_t lsb = CountTrailingZeros_32(v);  | 
626  | 1.04k  |   int32_t width = (32 - countLeadingZeros(v)) - lsb;  | 
627  |  |  | 
628  | 1.04k  |   SStream_concat(O, "%s", markup("<imm:")); | 
629  | 1.04k  |   SStream_concat1(O, '#');  | 
630  | 1.04k  |   printInt32(O, lsb);  | 
631  | 1.04k  |   SStream_concat(O, "%s%s%s", markup(">"), ", ", markup("<imm:")); | 
632  | 1.04k  |   printInt32Bang(O, width);  | 
633  | 1.04k  |   SStream_concat0(O, markup(">")); | 
634  | 1.04k  | }  | 
635  |  |  | 
636  |  | static inline void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O)  | 
637  | 2.81k  | { | 
638  | 2.81k  |   add_cs_detail(MI, ARM_OP_GROUP_MemBOption, OpNum);  | 
639  | 2.81k  |   unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
640  | 2.81k  |   SStream_concat0(O, ARM_MB_MemBOptToString(  | 
641  | 2.81k  |            val, ARM_getFeatureBits(MI->csh->mode,  | 
642  | 2.81k  |                  ARM_HasV8Ops)));  | 
643  | 2.81k  | }  | 
644  |  |  | 
645  |  | static inline void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)  | 
646  | 2.36k  | { | 
647  | 2.36k  |   add_cs_detail(MI, ARM_OP_GROUP_InstSyncBOption, OpNum);  | 
648  | 2.36k  |   unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
649  | 2.36k  |   SStream_concat0(O, ARM_ISB_InstSyncBOptToString(val));  | 
650  | 2.36k  | }  | 
651  |  |  | 
652  |  | static inline void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)  | 
653  | 0  | { | 
654  | 0  |   add_cs_detail(MI, ARM_OP_GROUP_TraceSyncBOption, OpNum);  | 
655  | 0  |   unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
656  | 0  |   SStream_concat0(O, ARM_TSB_TraceSyncBOptToString(val));  | 
657  | 0  | }  | 
658  |  |  | 
659  |  | static inline void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
660  | 1.55k  | { | 
661  | 1.55k  |   add_cs_detail(MI, ARM_OP_GROUP_ShiftImmOperand, OpNum);  | 
662  | 1.55k  |   unsigned ShiftOp = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
663  | 1.55k  |   bool isASR = (ShiftOp & (1 << 5)) != 0;  | 
664  | 1.55k  |   unsigned Amt = ShiftOp & 0x1f;  | 
665  | 1.55k  |   if (isASR) { | 
666  | 747  |     SStream_concat(O, "%s%s%s", ", asr ", markup("<imm:"), "#"); | 
667  | 747  |     printUInt32(O, Amt == 0 ? 32 : Amt);  | 
668  | 747  |     SStream_concat0(O, markup(">")); | 
669  | 810  |   } else if (Amt) { | 
670  | 504  |     SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#"); | 
671  | 504  |     printUInt32(O, Amt);  | 
672  | 504  |     SStream_concat0(O, markup(">")); | 
673  | 504  |   }  | 
674  | 1.55k  | }  | 
675  |  |  | 
676  |  | static inline void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O)  | 
677  | 207  | { | 
678  | 207  |   add_cs_detail(MI, ARM_OP_GROUP_PKHLSLShiftImm, OpNum);  | 
679  | 207  |   unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
680  | 207  |   if (Imm == 0)  | 
681  | 116  |     return;  | 
682  |  |  | 
683  | 91  |   SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#"); | 
684  | 91  |   printUInt32(O, Imm);  | 
685  | 91  |   SStream_concat0(O, markup(">")); | 
686  | 91  | }  | 
687  |  |  | 
688  |  | static inline void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O)  | 
689  | 720  | { | 
690  | 720  |   add_cs_detail(MI, ARM_OP_GROUP_PKHASRShiftImm, OpNum);  | 
691  | 720  |   unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
692  |  |   // A shift amount of 32 is encoded as 0.  | 
693  | 720  |   if (Imm == 0)  | 
694  | 144  |     Imm = 32;  | 
695  |  |  | 
696  | 720  |   SStream_concat(O, "%s%s%s", ", asr ", markup("<imm:"), "#"); | 
697  | 720  |   printUInt32(O, Imm);  | 
698  | 720  |   SStream_concat0(O, markup(">")); | 
699  | 720  | }  | 
700  |  |  | 
701  |  | static inline void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
702  | 632  | { | 
703  | 632  |   add_cs_detail(MI, ARM_OP_GROUP_GPRPairOperand, OpNum);  | 
704  | 632  |   unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));  | 
705  | 632  |   printRegName(O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0));  | 
706  | 632  |   SStream_concat0(O, ", ");  | 
707  | 632  |   printRegName(O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1));  | 
708  | 632  | }  | 
709  |  |  | 
710  |  | static inline void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
711  | 293  | { | 
712  | 293  |   add_cs_detail(MI, ARM_OP_GROUP_SetendOperand, OpNum);  | 
713  | 293  |   MCOperand *Op = MCInst_getOperand(MI, (OpNum));  | 
714  | 293  |   if (MCOperand_getImm(Op))  | 
715  | 67  |     SStream_concat0(O, "be");  | 
716  | 226  |   else  | 
717  | 226  |     SStream_concat0(O, "le");  | 
718  | 293  | }  | 
719  |  |  | 
720  |  | static inline void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O)  | 
721  | 2.20k  | { | 
722  | 2.20k  |   add_cs_detail(MI, ARM_OP_GROUP_CPSIMod, OpNum);  | 
723  | 2.20k  |   MCOperand *Op = MCInst_getOperand(MI, (OpNum));  | 
724  | 2.20k  |   SStream_concat0(O, ARM_PROC_IModToString(MCOperand_getImm(Op)));  | 
725  | 2.20k  | }  | 
726  |  |  | 
727  |  | static inline void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O)  | 
728  | 2.20k  | { | 
729  | 2.20k  |   add_cs_detail(MI, ARM_OP_GROUP_CPSIFlag, OpNum);  | 
730  | 2.20k  |   MCOperand *Op = MCInst_getOperand(MI, (OpNum));  | 
731  | 2.20k  |   unsigned IFlags = MCOperand_getImm(Op);  | 
732  | 8.80k  |   for (int i = 2; i >= 0; --i)  | 
733  | 6.60k  |     if (IFlags & (1 << i))  | 
734  | 2.91k  |       SStream_concat0(O, ARM_PROC_IFlagsToString(1 << i));  | 
735  |  |  | 
736  | 2.20k  |   if (IFlags == 0)  | 
737  | 466  |     SStream_concat0(O, "none");  | 
738  | 2.20k  | }  | 
739  |  |  | 
740  |  | static inline void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
741  | 9.24k  | { | 
742  | 9.24k  |   add_cs_detail(MI, ARM_OP_GROUP_MSRMaskOperand, OpNum);  | 
743  | 9.24k  |   MCOperand *Op = MCInst_getOperand(MI, (OpNum));  | 
744  |  |  | 
745  | 9.24k  |   if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) { | 
746  | 8.10k  |     unsigned SYSm = MCOperand_getImm(Op) & 0xFFF; // 12-bit SYSm  | 
747  | 8.10k  |     unsigned Opcode = MCInst_getOpcode(MI);  | 
748  |  |  | 
749  |  |     // For writes, handle extended mask bits if the DSP extension is  | 
750  |  |     // present.  | 
751  | 8.10k  |     if (Opcode == ARM_t2MSR_M &&  | 
752  | 6.82k  |         ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) { | 
753  | 6.82k  |       const ARMSysReg_MClassSysReg *TheReg =  | 
754  | 6.82k  |         ARMSysReg_lookupMClassSysRegBy12bitSYSmValue(  | 
755  | 6.82k  |           SYSm);  | 
756  | 6.82k  |       if (TheReg && MClassSysReg_isInRequiredFeatures(  | 
757  | 2.35k  |                 TheReg, ARM_FeatureDSP)) { | 
758  | 213  |         SStream_concat0(O, TheReg->Name);  | 
759  | 213  |         return;  | 
760  | 213  |       }  | 
761  | 6.82k  |     }  | 
762  |  |  | 
763  |  |     // Handle the basic 8-bit mask.  | 
764  | 7.88k  |     SYSm &= 0xff;  | 
765  | 7.88k  |     if (Opcode == ARM_t2MSR_M &&  | 
766  | 6.60k  |         ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) { | 
767  |  |       // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as  | 
768  |  |       // an alias for MSR APSR_nzcvq.  | 
769  | 6.60k  |       const ARMSysReg_MClassSysReg *TheReg =  | 
770  | 6.60k  |         ARMSysReg_lookupMClassSysRegAPSRNonDeprecated(  | 
771  | 6.60k  |           SYSm);  | 
772  | 6.60k  |       if (TheReg) { | 
773  | 403  |         SStream_concat0(O, TheReg->Name);  | 
774  | 403  |         return;  | 
775  | 403  |       }  | 
776  | 6.60k  |     }  | 
777  |  |  | 
778  | 7.48k  |     const ARMSysReg_MClassSysReg *TheReg =  | 
779  | 7.48k  |       ARMSysReg_lookupMClassSysRegBy8bitSYSmValue(SYSm);  | 
780  | 7.48k  |     if (TheReg) { | 
781  | 6.75k  |       SStream_concat0(O, TheReg->Name);  | 
782  | 6.75k  |       return;  | 
783  | 6.75k  |     }  | 
784  |  |  | 
785  | 736  |     printUInt32(O, SYSm);  | 
786  |  |  | 
787  | 736  |     return;  | 
788  | 7.48k  |   }  | 
789  |  |  | 
790  |  |   // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as  | 
791  |  |   // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.  | 
792  | 1.14k  |   unsigned SpecRegRBit = MCOperand_getImm(Op) >> 4;  | 
793  | 1.14k  |   unsigned Mask = MCOperand_getImm(Op) & 0xf;  | 
794  |  |  | 
795  | 1.14k  |   if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) { | 
796  | 193  |     SStream_concat0(O, "apsr_");  | 
797  | 193  |     switch (Mask) { | 
798  | 0  |     default:  | 
799  | 0  |       CS_ASSERT_RET(0 && "Unexpected mask value!");  | 
800  | 84  |     case 4:  | 
801  | 84  |       SStream_concat0(O, "g");  | 
802  | 84  |       return;  | 
803  | 37  |     case 8:  | 
804  | 37  |       SStream_concat0(O, "nzcvq");  | 
805  | 37  |       return;  | 
806  | 72  |     case 12:  | 
807  | 72  |       SStream_concat0(O, "nzcvqg");  | 
808  | 72  |       return;  | 
809  | 193  |     }  | 
810  | 193  |   }  | 
811  |  |  | 
812  | 952  |   if (SpecRegRBit)  | 
813  | 659  |     SStream_concat0(O, "spsr");  | 
814  | 293  |   else  | 
815  | 293  |     SStream_concat0(O, "cpsr");  | 
816  |  |  | 
817  | 952  |   if (Mask) { | 
818  | 426  |     SStream_concat0(O, "_");  | 
819  |  |  | 
820  | 426  |     if (Mask & 8)  | 
821  | 335  |       SStream_concat0(O, "f");  | 
822  |  |  | 
823  | 426  |     if (Mask & 4)  | 
824  | 308  |       SStream_concat0(O, "s");  | 
825  |  |  | 
826  | 426  |     if (Mask & 2)  | 
827  | 317  |       SStream_concat0(O, "x");  | 
828  |  |  | 
829  | 426  |     if (Mask & 1)  | 
830  | 302  |       SStream_concat0(O, "c");  | 
831  | 426  |   }  | 
832  | 952  | }  | 
833  |  |  | 
834  |  | static inline void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
835  | 1.59k  | { | 
836  | 1.59k  |   add_cs_detail(MI, ARM_OP_GROUP_BankedRegOperand, OpNum);  | 
837  | 1.59k  |   uint32_t Banked = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
838  | 1.59k  |   const ARMBankedReg_BankedReg *TheReg =  | 
839  | 1.59k  |     ARMBankedReg_lookupBankedRegByEncoding(Banked);  | 
840  |  |  | 
841  | 1.59k  |   const char *Name = TheReg->Name;  | 
842  |  |  | 
843  |  |   // uint32_t isSPSR = (Banked & 0x20) >> 5;  | 
844  |  |   // if (isSPSR)  | 
845  |  |   //  Name.replace(0, 4, "SPSR"); // convert 'spsr_' to 'SPSR_'  | 
846  | 1.59k  |   SStream_concat0(O, Name);  | 
847  | 1.59k  | }  | 
848  |  |  | 
849  |  | static inline void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum,  | 
850  |  |               SStream *O)  | 
851  | 19.8k  | { | 
852  | 19.8k  |   add_cs_detail(MI, ARM_OP_GROUP_MandatoryPredicateOperand, OpNum);  | 
853  | 19.8k  |   ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(  | 
854  | 19.8k  |     MCInst_getOperand(MI, (OpNum)));  | 
855  | 19.8k  |   SStream_concat0(O, ARMCondCodeToString(CC));  | 
856  | 19.8k  | }  | 
857  |  |  | 
858  |  | static inline void  | 
859  |  | printMandatoryRestrictedPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
860  | 10.9k  | { | 
861  | 10.9k  |   add_cs_detail(MI, ARM_OP_GROUP_MandatoryRestrictedPredicateOperand,  | 
862  | 10.9k  |           OpNum);  | 
863  | 10.9k  |   if ((ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) ==  | 
864  | 10.9k  |       ARMCC_HS)  | 
865  | 1.97k  |     SStream_concat0(O, "cs");  | 
866  | 8.93k  |   else  | 
867  | 8.93k  |     printMandatoryPredicateOperand(MI, OpNum, O);  | 
868  | 10.9k  | }  | 
869  |  |  | 
870  |  | static inline void  | 
871  |  | printMandatoryInvertedPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
872  | 1.35k  | { | 
873  | 1.35k  |   add_cs_detail(MI, ARM_OP_GROUP_MandatoryInvertedPredicateOperand,  | 
874  | 1.35k  |           OpNum);  | 
875  | 1.35k  |   ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(  | 
876  | 1.35k  |     MCInst_getOperand(MI, (OpNum)));  | 
877  | 1.35k  |   SStream_concat0(O, ARMCondCodeToString(ARMCC_getOppositeCondition(CC)));  | 
878  | 1.35k  | }  | 
879  |  |  | 
880  |  | static inline void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O)  | 
881  | 39.7k  | { | 
882  | 39.7k  |   add_cs_detail(MI, ARM_OP_GROUP_NoHashImmediate, OpNum);  | 
883  | 39.7k  |   printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));  | 
884  | 39.7k  | }  | 
885  |  |  | 
886  |  | static inline void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O)  | 
887  | 65.8k  | { | 
888  | 65.8k  |   add_cs_detail(MI, ARM_OP_GROUP_PImmediate, OpNum);  | 
889  | 65.8k  |   SStream_concat(O, "%s%d", "p",  | 
890  | 65.8k  |            MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));  | 
891  | 65.8k  | }  | 
892  |  |  | 
893  |  | static inline void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O)  | 
894  | 123k  | { | 
895  | 123k  |   add_cs_detail(MI, ARM_OP_GROUP_CImmediate, OpNum);  | 
896  | 123k  |   SStream_concat(O, "%s%d", "c",  | 
897  | 123k  |            MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));  | 
898  | 123k  | }  | 
899  |  |  | 
900  |  | static inline void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O)  | 
901  | 5.07k  | { | 
902  | 5.07k  |   add_cs_detail(MI, ARM_OP_GROUP_CoprocOptionImm, OpNum);  | 
903  | 5.07k  |   SStream_concat(O, "%s", "{"); | 
904  | 5.07k  |   printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));  | 
905  | 5.07k  |   SStream_concat0(O, "}");  | 
906  | 5.07k  | }  | 
907  |  |  | 
908  |  | #define DEFINE_printAdrLabelOperand(scale) \  | 
909  |  |   static inline void CONCAT(printAdrLabelOperand, scale)( \  | 
910  |  |     MCInst * MI, unsigned OpNum, SStream *O) \  | 
911  | 15.0k  |   { \ | 
912  | 15.0k  |     add_cs_detail(MI, CONCAT(ARM_OP_GROUP_AdrLabelOperand, scale), \  | 
913  | 15.0k  |             OpNum, scale); \  | 
914  | 15.0k  |     MCOperand *MO = MCInst_getOperand(MI, (OpNum)); \  | 
915  | 15.0k  | \  | 
916  | 15.0k  |     if (MCOperand_isExpr(MO)) { \ | 
917  | 0  |       return; \  | 
918  | 0  |     } \  | 
919  | 15.0k  | \  | 
920  | 15.0k  |     int32_t OffImm = (uint32_t)MCOperand_getImm(MO) << scale; \  | 
921  | 15.0k  | \  | 
922  | 15.0k  |     SStream_concat0(O, markup("<imm:")); \ | 
923  | 15.0k  |     if (OffImm == INT32_MIN) \  | 
924  | 15.0k  |       SStream_concat0(O, "#-0"); \  | 
925  | 15.0k  |     else if (OffImm < 0) { \ | 
926  | 486  |       printInt32Bang(O, OffImm); \  | 
927  | 14.5k  |     } else { \ | 
928  | 14.5k  |       printInt32Bang(O, OffImm); \  | 
929  | 14.5k  |     } \  | 
930  | 15.0k  |     SStream_concat0(O, markup(">")); \ | 
931  | 15.0k  |   }  | 
932  | 1.16k  | DEFINE_printAdrLabelOperand(0);  | 
933  | 13.8k  | DEFINE_printAdrLabelOperand(2);  | 
934  |  |  | 
935  |  | #define DEFINE_printAdrLabelOperandAddr(scale) \  | 
936  |  |   static inline void CONCAT(printAdrLabelOperandAddr, scale)( \  | 
937  |  |     MCInst * MI, uint64_t Address, unsigned OpNum, SStream *O) \  | 
938  | 13.8k  |   { \ | 
939  | 13.8k  |     CONCAT(printAdrLabelOperand, scale)(MI, OpNum, O); \  | 
940  | 13.8k  |   }  | 
941  |  | DEFINE_printAdrLabelOperandAddr(2);  | 
942  |  |  | 
943  |  | static inline void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum,  | 
944  |  |             SStream *O)  | 
945  | 14.5k  | { | 
946  | 14.5k  |   add_cs_detail(MI, ARM_OP_GROUP_ThumbS4ImmOperand, OpNum);  | 
947  | 14.5k  |   SStream_concat(O, "%s", markup("<imm:")); | 
948  | 14.5k  |   printInt64Bang(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) * 4);  | 
949  | 14.5k  |   SStream_concat0(O, markup(">")); | 
950  | 14.5k  | }  | 
951  |  |  | 
952  |  | static inline void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O)  | 
953  | 47.1k  | { | 
954  | 47.1k  |   add_cs_detail(MI, ARM_OP_GROUP_ThumbSRImm, OpNum);  | 
955  | 47.1k  |   unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
956  | 47.1k  |   SStream_concat(O, "%s", markup("<imm:")); | 
957  | 47.1k  |   printUInt32Bang(O, (Imm == 0 ? 32 : Imm));  | 
958  | 47.1k  |   SStream_concat0(O, markup(">")); | 
959  | 47.1k  | }  | 
960  |  |  | 
961  |  | static inline void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O)  | 
962  | 10.0k  | { | 
963  | 10.0k  |   add_cs_detail(MI, ARM_OP_GROUP_ThumbITMask, OpNum);  | 
964  |  |   // (3 - the number of trailing zeros) is the number of then / else.  | 
965  | 10.0k  |   unsigned Mask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
966  | 10.0k  |   unsigned NumTZ = CountTrailingZeros_32(Mask);  | 
967  |  |  | 
968  | 35.7k  |   for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { | 
969  | 25.6k  |     if ((Mask >> Pos) & 1)  | 
970  | 8.24k  |       SStream_concat0(O, "e");  | 
971  |  |  | 
972  | 17.4k  |     else  | 
973  | 17.4k  |       SStream_concat0(O, "t");  | 
974  | 25.6k  |   }  | 
975  | 10.0k  | }  | 
976  |  |  | 
977  |  | static inline void printThumbAddrModeRROperand(MCInst *MI, unsigned Op,  | 
978  |  |                  SStream *O)  | 
979  | 22.0k  | { | 
980  | 22.0k  |   add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeRROperand, Op);  | 
981  | 22.0k  |   MCOperand *MO1 = MCInst_getOperand(MI, (Op));  | 
982  | 22.0k  |   MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));  | 
983  |  |  | 
984  | 22.0k  |   if (!MCOperand_isReg(  | 
985  | 22.0k  |         MO1)) { // FIXME: This is for CP entries, but isn't right. | 
986  | 0  |     printOperand(MI, Op, O);  | 
987  | 0  |     return;  | 
988  | 0  |   }  | 
989  |  |  | 
990  | 22.0k  |   SStream_concat(O, "%s", markup("<mem:")); | 
991  | 22.0k  |   SStream_concat0(O, "[");  | 
992  | 22.0k  |   printRegName(O, MCOperand_getReg(MO1));  | 
993  | 22.0k  |   unsigned RegNum = MCOperand_getReg(MO2);  | 
994  | 22.0k  |   if (RegNum) { | 
995  | 22.0k  |     SStream_concat0(O, ", ");  | 
996  | 22.0k  |     printRegName(O, RegNum);  | 
997  | 22.0k  |   }  | 
998  | 22.0k  |   SStream_concat(O, "%s", "]");  | 
999  | 22.0k  |   SStream_concat0(O, markup(">")); | 
1000  | 22.0k  | }  | 
1001  |  |  | 
1002  |  | static inline void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned Op,  | 
1003  |  |               SStream *O, unsigned Scale)  | 
1004  | 136k  | { | 
1005  | 136k  |   MCOperand *MO1 = MCInst_getOperand(MI, (Op));  | 
1006  | 136k  |   MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));  | 
1007  |  |  | 
1008  | 136k  |   if (!MCOperand_isReg(  | 
1009  | 136k  |         MO1)) { // FIXME: This is for CP entries, but isn't right. | 
1010  | 0  |     printOperand(MI, Op, O);  | 
1011  | 0  |     return;  | 
1012  | 0  |   }  | 
1013  |  |  | 
1014  | 136k  |   SStream_concat(O, "%s", markup("<mem:")); | 
1015  | 136k  |   SStream_concat0(O, "[");  | 
1016  | 136k  |   printRegName(O, MCOperand_getReg(MO1));  | 
1017  | 136k  |   unsigned ImmOffs = MCOperand_getImm(MO2);  | 
1018  | 136k  |   if (ImmOffs) { | 
1019  | 127k  |     SStream_concat(O, "%s%s", ", ", markup("<imm:")); | 
1020  | 127k  |     printUInt32Bang(O, ImmOffs * Scale);  | 
1021  | 127k  |     SStream_concat0(O, markup(">")); | 
1022  | 127k  |   }  | 
1023  | 136k  |   SStream_concat(O, "%s", "]");  | 
1024  | 136k  |   SStream_concat0(O, markup(">")); | 
1025  | 136k  | }  | 
1026  |  |  | 
1027  |  | static inline void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned Op,  | 
1028  |  |                SStream *O)  | 
1029  | 57.1k  | { | 
1030  | 57.1k  |   add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S1Operand, Op);  | 
1031  | 57.1k  |   printThumbAddrModeImm5SOperand(MI, Op, O, 1);  | 
1032  | 57.1k  | }  | 
1033  |  |  | 
1034  |  | static inline void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned Op,  | 
1035  |  |                SStream *O)  | 
1036  | 66.0k  | { | 
1037  | 66.0k  |   add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S2Operand, Op);  | 
1038  | 66.0k  |   printThumbAddrModeImm5SOperand(MI, Op, O, 2);  | 
1039  | 66.0k  | }  | 
1040  |  |  | 
1041  |  | static inline void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned Op,  | 
1042  |  |                SStream *O)  | 
1043  | 65.4k  | { | 
1044  | 65.4k  |   add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S4Operand, Op);  | 
1045  | 65.4k  |   printThumbAddrModeImm5SOperand(MI, Op, O, 4);  | 
1046  | 65.4k  | }  | 
1047  |  |  | 
1048  |  | static inline void printThumbAddrModeSPOperand(MCInst *MI, unsigned Op,  | 
1049  |  |                  SStream *O)  | 
1050  | 37.4k  | { | 
1051  | 37.4k  |   add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeSPOperand, Op);  | 
1052  | 37.4k  |   printThumbAddrModeImm5SOperand(MI, Op, O, 4);  | 
1053  | 37.4k  | }  | 
1054  |  |  | 
1055  |  | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2  | 
1056  |  | // register with shift forms.  | 
1057  |  | // REG 0   0           - e.g. R5  | 
1058  |  | // REG IMM, SH_OPC     - e.g. R5, LSL #3  | 
1059  |  | static inline void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1060  | 2.59k  | { | 
1061  | 2.59k  |   add_cs_detail(MI, ARM_OP_GROUP_T2SOOperand, OpNum);  | 
1062  | 2.59k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
1063  | 2.59k  |   MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));  | 
1064  |  |  | 
1065  | 2.59k  |   unsigned Reg = MCOperand_getReg(MO1);  | 
1066  | 2.59k  |   printRegName(O, Reg);  | 
1067  |  |  | 
1068  |  |   // Print the shift opc.  | 
1069  |  |  | 
1070  | 2.59k  |   printRegImmShift(MI, O, ARM_AM_getSORegShOp(MCOperand_getImm(MO2)),  | 
1071  | 2.59k  |        ARM_AM_getSORegOffset(MCOperand_getImm(MO2)),  | 
1072  | 2.59k  |        getUseMarkup());  | 
1073  | 2.59k  | }  | 
1074  |  |  | 
1075  |  | #define DEFINE_printAddrModeImm12Operand(AlwaysPrintImm0) \  | 
1076  |  |   static inline void CONCAT(printAddrModeImm12Operand, AlwaysPrintImm0)( \  | 
1077  |  |     MCInst * MI, unsigned OpNum, SStream *O) \  | 
1078  | 7.74k  |   { \ | 
1079  | 7.74k  |     add_cs_detail(MI, \  | 
1080  | 7.74k  |             CONCAT(ARM_OP_GROUP_AddrModeImm12Operand, \  | 
1081  | 7.74k  |              AlwaysPrintImm0), \  | 
1082  | 7.74k  |             OpNum, AlwaysPrintImm0); \  | 
1083  | 7.74k  |     MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \  | 
1084  | 7.74k  |     MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \  | 
1085  | 7.74k  | \  | 
1086  | 7.74k  |     if (!MCOperand_isReg(MO1)) { \ | 
1087  | 0  |       printOperand(MI, OpNum, O); \  | 
1088  | 0  |       return; \  | 
1089  | 0  |     } \  | 
1090  | 7.74k  | \  | 
1091  | 7.74k  |     SStream_concat(O, "%s", markup("<mem:")); \ | 
1092  | 7.74k  |     SStream_concat0(O, "["); \  | 
1093  | 7.74k  |     printRegName(O, MCOperand_getReg(MO1)); \  | 
1094  | 7.74k  | \  | 
1095  | 7.74k  |     int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \  | 
1096  | 7.74k  |     bool isSub = OffImm < 0; \  | 
1097  | 7.74k  | \  | 
1098  | 7.74k  |     if (OffImm == INT32_MIN) \  | 
1099  | 7.74k  |       OffImm = 0; \  | 
1100  | 7.74k  |     if (isSub) { \ | 
1101  | 3.06k  |       SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 
1102  | 3.06k  |       printInt32Bang(O, OffImm); \  | 
1103  | 3.06k  |       SStream_concat0(O, markup(">")); \ | 
1104  | 4.67k  |     } else if (AlwaysPrintImm0 || OffImm > 0) { \ | 
1105  | 4.41k  |       SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 
1106  | 4.41k  |       printInt32Bang(O, OffImm); \  | 
1107  | 4.41k  |       SStream_concat0(O, markup(">")); \ | 
1108  | 4.41k  |     } \  | 
1109  | 7.74k  |     SStream_concat(O, "%s", "]"); \  | 
1110  | 7.74k  |     SStream_concat0(O, markup(">")); \ | 
1111  | 7.74k  |   }  | 
1112  | 4.49k  | DEFINE_printAddrModeImm12Operand(false);  | 
1113  | 3.24k  | DEFINE_printAddrModeImm12Operand(true);  | 
1114  |  |  | 
1115  |  | #define DEFINE_printT2AddrModeImm8Operand(AlwaysPrintImm0) \  | 
1116  |  |   static inline void CONCAT(printT2AddrModeImm8Operand, \  | 
1117  |  |           AlwaysPrintImm0)(MCInst * MI, \  | 
1118  |  |                unsigned OpNum, SStream *O) \  | 
1119  | 14.5k  |   { \ | 
1120  | 14.5k  |     add_cs_detail(MI, \  | 
1121  | 14.5k  |             CONCAT(ARM_OP_GROUP_T2AddrModeImm8Operand, \  | 
1122  | 14.5k  |              AlwaysPrintImm0), \  | 
1123  | 14.5k  |             OpNum, AlwaysPrintImm0); \  | 
1124  | 14.5k  |     MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \  | 
1125  | 14.5k  |     MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \  | 
1126  | 14.5k  | \  | 
1127  | 14.5k  |     SStream_concat(O, "%s", markup("<mem:")); \ | 
1128  | 14.5k  |     SStream_concat0(O, "["); \  | 
1129  | 14.5k  |     printRegName(O, MCOperand_getReg(MO1)); \  | 
1130  | 14.5k  | \  | 
1131  | 14.5k  |     int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \  | 
1132  | 14.5k  |     bool isSub = OffImm < 0; \  | 
1133  | 14.5k  | \  | 
1134  | 14.5k  |     if (OffImm == INT32_MIN) \  | 
1135  | 14.5k  |       OffImm = 0; \  | 
1136  | 14.5k  |     if (isSub) { \ | 
1137  | 9.42k  |       SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 
1138  | 9.42k  |       printInt32Bang(O, OffImm); \  | 
1139  | 9.42k  |       SStream_concat0(O, markup(">")); \ | 
1140  | 9.42k  |     } else if (AlwaysPrintImm0 || OffImm > 0) { \ | 
1141  | 4.01k  |       SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 
1142  | 4.01k  |       printInt32Bang(O, OffImm); \  | 
1143  | 4.01k  |       SStream_concat0(O, markup(">")); \ | 
1144  | 4.01k  |     } \  | 
1145  | 14.5k  |     SStream_concat(O, "%s", "]"); \  | 
1146  | 14.5k  |     SStream_concat0(O, markup(">")); \ | 
1147  | 14.5k  |   }  | 
1148  | 4.19k  | DEFINE_printT2AddrModeImm8Operand(true);  | 
1149  | 10.3k  | DEFINE_printT2AddrModeImm8Operand(false);  | 
1150  |  |  | 
1151  |  | #define DEFINE_printT2AddrModeImm8s4Operand(AlwaysPrintImm0) \  | 
1152  |  |   static inline void CONCAT(printT2AddrModeImm8s4Operand, \  | 
1153  |  |           AlwaysPrintImm0)(MCInst * MI, \  | 
1154  |  |                unsigned OpNum, SStream *O) \  | 
1155  | 9.67k  |   { \ | 
1156  | 9.67k  |     add_cs_detail(MI, \  | 
1157  | 9.67k  |             CONCAT(ARM_OP_GROUP_T2AddrModeImm8s4Operand, \  | 
1158  | 9.67k  |              AlwaysPrintImm0), \  | 
1159  | 9.67k  |             OpNum, AlwaysPrintImm0); \  | 
1160  | 9.67k  |     MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \  | 
1161  | 9.67k  |     MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \  | 
1162  | 9.67k  | \  | 
1163  | 9.67k  |     if (!MCOperand_isReg(MO1)) { \ | 
1164  | 0  |       printOperand(MI, OpNum, O); \  | 
1165  | 0  |       return; \  | 
1166  | 0  |     } \  | 
1167  | 9.67k  | \  | 
1168  | 9.67k  |     SStream_concat(O, "%s", markup("<mem:")); \ | 
1169  | 9.67k  |     SStream_concat0(O, "["); \  | 
1170  | 9.67k  |     printRegName(O, MCOperand_getReg(MO1)); \  | 
1171  | 9.67k  | \  | 
1172  | 9.67k  |     int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \  | 
1173  | 9.67k  |     bool isSub = OffImm < 0; \  | 
1174  | 9.67k  | \  | 
1175  | 9.67k  |     if (OffImm == INT32_MIN) \  | 
1176  | 9.67k  |       OffImm = 0; \  | 
1177  | 9.67k  |     if (isSub) { \ | 
1178  | 5.48k  |       SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 
1179  | 5.48k  |       printInt32Bang(O, OffImm); \  | 
1180  | 5.48k  |       SStream_concat0(O, markup(">")); \ | 
1181  | 5.48k  |     } else if (AlwaysPrintImm0 || OffImm > 0) { \ | 
1182  | 4.09k  |       SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 
1183  | 4.09k  |       printInt32Bang(O, OffImm); \  | 
1184  | 4.09k  |       SStream_concat0(O, markup(">")); \ | 
1185  | 4.09k  |     } \  | 
1186  | 9.67k  |     SStream_concat(O, "%s", "]"); \  | 
1187  | 9.67k  |     SStream_concat0(O, markup(">")); \ | 
1188  | 9.67k  |   }  | 
1189  |  |  | 
1190  | 2.55k  | DEFINE_printT2AddrModeImm8s4Operand(false);  | 
1191  | 7.12k  | DEFINE_printT2AddrModeImm8s4Operand(true);  | 
1192  |  |  | 
1193  |  | static inline void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum,  | 
1194  |  |                  SStream *O)  | 
1195  | 1.54k  | { | 
1196  | 1.54k  |   add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm0_1020s4Operand, OpNum);  | 
1197  | 1.54k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
1198  | 1.54k  |   MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));  | 
1199  |  |  | 
1200  | 1.54k  |   SStream_concat(O, "%s", markup("<mem:")); | 
1201  | 1.54k  |   SStream_concat0(O, "[");  | 
1202  | 1.54k  |   printRegName(O, MCOperand_getReg(MO1));  | 
1203  | 1.54k  |   if (MCOperand_getImm(MO2)) { | 
1204  | 860  |     SStream_concat(O, "%s%s", ", ", markup("<imm:")); | 
1205  | 860  |     printInt64Bang(O, (int32_t)(MCOperand_getImm(MO2) * 4));  | 
1206  | 860  |     SStream_concat0(O, markup(">")); | 
1207  | 860  |   }  | 
1208  | 1.54k  |   SStream_concat(O, "%s", "]");  | 
1209  | 1.54k  |   SStream_concat0(O, markup(">")); | 
1210  | 1.54k  | }  | 
1211  |  |  | 
1212  |  | static inline void printT2AddrModeImm8OffsetOperand(MCInst *MI, unsigned OpNum,  | 
1213  |  |                 SStream *O)  | 
1214  | 2.59k  | { | 
1215  | 2.59k  |   add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm8OffsetOperand, OpNum);  | 
1216  | 2.59k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
1217  | 2.59k  |   int32_t OffImm = (int32_t)MCOperand_getImm(MO1);  | 
1218  | 2.59k  |   SStream_concat(O, "%s", ", ");  | 
1219  | 2.59k  |   SStream_concat0(O, markup("<imm:")); | 
1220  | 2.59k  |   if (OffImm == INT32_MIN)  | 
1221  | 812  |     SStream_concat0(O, "#-0");  | 
1222  | 1.77k  |   else if (OffImm < 0) { | 
1223  | 770  |     printInt32Bang(O, OffImm);  | 
1224  | 1.00k  |   } else { | 
1225  | 1.00k  |     printInt32Bang(O, OffImm);  | 
1226  | 1.00k  |   }  | 
1227  | 2.59k  |   SStream_concat0(O, markup(">")); | 
1228  | 2.59k  | }  | 
1229  |  |  | 
1230  |  | static inline void  | 
1231  |  | printT2AddrModeImm8s4OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1232  | 3.10k  | { | 
1233  | 3.10k  |   add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm8s4OffsetOperand, OpNum);  | 
1234  | 3.10k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
1235  | 3.10k  |   int32_t OffImm = (int32_t)MCOperand_getImm(MO1);  | 
1236  |  |  | 
1237  | 3.10k  |   SStream_concat(O, "%s", ", ");  | 
1238  | 3.10k  |   SStream_concat0(O, markup("<imm:")); | 
1239  | 3.10k  |   if (OffImm == INT32_MIN)  | 
1240  | 1.05k  |     SStream_concat0(O, "#-0");  | 
1241  | 2.05k  |   else if (OffImm < 0) { | 
1242  | 881  |     printInt32Bang(O, OffImm);  | 
1243  | 1.17k  |   } else { | 
1244  | 1.17k  |     printInt32Bang(O, OffImm);  | 
1245  | 1.17k  |   }  | 
1246  | 3.10k  |   SStream_concat0(O, markup(">")); | 
1247  | 3.10k  | }  | 
1248  |  |  | 
1249  |  | static inline void printT2AddrModeSoRegOperand(MCInst *MI, unsigned OpNum,  | 
1250  |  |                  SStream *O)  | 
1251  | 2.27k  | { | 
1252  | 2.27k  |   add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeSoRegOperand, OpNum);  | 
1253  | 2.27k  |   MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));  | 
1254  | 2.27k  |   MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));  | 
1255  | 2.27k  |   MCOperand *MO3 = MCInst_getOperand(MI, (OpNum + 2));  | 
1256  |  |  | 
1257  | 2.27k  |   SStream_concat(O, "%s", markup("<mem:")); | 
1258  | 2.27k  |   SStream_concat0(O, "[");  | 
1259  | 2.27k  |   printRegName(O, MCOperand_getReg(MO1));  | 
1260  |  |  | 
1261  | 2.27k  |   SStream_concat0(O, ", ");  | 
1262  | 2.27k  |   printRegName(O, MCOperand_getReg(MO2));  | 
1263  |  |  | 
1264  | 2.27k  |   unsigned ShAmt = MCOperand_getImm(MO3);  | 
1265  | 2.27k  |   if (ShAmt) { | 
1266  | 1.64k  |     SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#"); | 
1267  | 1.64k  |     printUInt32(O, ShAmt);  | 
1268  | 1.64k  |     SStream_concat0(O, markup(">")); | 
1269  | 1.64k  |   }  | 
1270  | 2.27k  |   SStream_concat(O, "%s", "]");  | 
1271  | 2.27k  |   SStream_concat0(O, markup(">")); | 
1272  | 2.27k  | }  | 
1273  |  |  | 
1274  |  | static inline void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1275  | 822  | { | 
1276  | 822  |   add_cs_detail(MI, ARM_OP_GROUP_FPImmOperand, OpNum);  | 
1277  | 822  |   MCOperand *MO = MCInst_getOperand(MI, (OpNum));  | 
1278  | 822  |   SStream_concat(O, "%s", markup("<imm:")); | 
1279  | 822  |   printFloatBang(O, ARM_AM_getFPImmFloat(MCOperand_getImm(MO)));  | 
1280  | 822  |   SStream_concat0(O, markup(">")); | 
1281  | 822  | }  | 
1282  |  |  | 
1283  |  | static inline void printVMOVModImmOperand(MCInst *MI, unsigned OpNum,  | 
1284  |  |             SStream *O)  | 
1285  | 4.69k  | { | 
1286  | 4.69k  |   add_cs_detail(MI, ARM_OP_GROUP_VMOVModImmOperand, OpNum);  | 
1287  | 4.69k  |   unsigned EncodedImm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
1288  | 4.69k  |   unsigned EltBits;  | 
1289  | 4.69k  |   uint64_t Val = ARM_AM_decodeVMOVModImm(EncodedImm, &EltBits);  | 
1290  | 4.69k  |   SStream_concat(O, "%s", markup("<imm:")); | 
1291  | 4.69k  |   printUInt64Bang(O, Val);  | 
1292  | 4.69k  |   SStream_concat0(O, markup(">")); | 
1293  | 4.69k  | }  | 
1294  |  |  | 
1295  |  | static inline void printImmPlusOneOperand(MCInst *MI, unsigned OpNum,  | 
1296  |  |             SStream *O)  | 
1297  | 1.31k  | { | 
1298  | 1.31k  |   add_cs_detail(MI, ARM_OP_GROUP_ImmPlusOneOperand, OpNum);  | 
1299  | 1.31k  |   unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
1300  | 1.31k  |   SStream_concat(O, "%s", markup("<imm:")); | 
1301  | 1.31k  |   printUInt32Bang(O, Imm + 1);  | 
1302  | 1.31k  |   SStream_concat0(O, markup(">")); | 
1303  | 1.31k  | }  | 
1304  |  |  | 
1305  |  | static inline void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1306  | 2.72k  | { | 
1307  | 2.72k  |   add_cs_detail(MI, ARM_OP_GROUP_RotImmOperand, OpNum);  | 
1308  | 2.72k  |   unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
1309  | 2.72k  |   if (Imm == 0)  | 
1310  | 243  |     return;  | 
1311  |  |  | 
1312  | 2.48k  |   SStream_concat(O, "%s%s%s%d", ", ror ", markup("<imm:"), "#", 8 * Imm); | 
1313  | 2.48k  |   SStream_concat0(O, markup(">")); | 
1314  | 2.48k  | }  | 
1315  |  |  | 
1316  |  | static inline void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1317  | 7.07k  | { | 
1318  | 7.07k  |   add_cs_detail(MI, ARM_OP_GROUP_ModImmOperand, OpNum);  | 
1319  | 7.07k  |   MCOperand *Op = MCInst_getOperand(MI, (OpNum));  | 
1320  |  |  | 
1321  |  |   // Support for fixups (MCFixup)  | 
1322  | 7.07k  |   if (MCOperand_isExpr(Op)) { | 
1323  | 0  |     printOperand(MI, OpNum, O);  | 
1324  | 0  |     return;  | 
1325  | 0  |   }  | 
1326  |  |  | 
1327  | 7.07k  |   unsigned Bits = MCOperand_getImm(Op) & 0xFF;  | 
1328  | 7.07k  |   unsigned Rot = (MCOperand_getImm(Op) & 0xF00) >> 7;  | 
1329  |  |  | 
1330  | 7.07k  |   bool PrintUnsigned = false;  | 
1331  | 7.07k  |   switch (MCInst_getOpcode(MI)) { | 
1332  | 357  |   case ARM_MOVi:  | 
1333  |  |     // Movs to PC should be treated unsigned  | 
1334  | 357  |     PrintUnsigned =  | 
1335  | 357  |       (MCOperand_getReg(MCInst_getOperand(MI, (OpNum - 1))) ==  | 
1336  | 357  |        ARM_PC);  | 
1337  | 357  |     break;  | 
1338  | 802  |   case ARM_MSRi:  | 
1339  |  |     // Movs to special registers should be treated unsigned  | 
1340  | 802  |     PrintUnsigned = true;  | 
1341  | 802  |     break;  | 
1342  | 7.07k  |   }  | 
1343  |  |  | 
1344  | 7.07k  |   int32_t Rotated = ARM_AM_rotr32(Bits, Rot);  | 
1345  | 7.07k  |   if (ARM_AM_getSOImmVal(Rotated) == MCOperand_getImm(Op)) { | 
1346  |  |     // #rot has the least possible value  | 
1347  | 5.20k  |     SStream_concat(O, "%s", "#");  | 
1348  | 5.20k  |     SStream_concat0(O, markup("<imm:")); | 
1349  | 5.20k  |     if (PrintUnsigned)  | 
1350  | 515  |       printUInt32(O, (uint32_t)(Rotated));  | 
1351  | 4.68k  |     else  | 
1352  | 4.68k  |       printInt32(O, Rotated);  | 
1353  | 5.20k  |     SStream_concat0(O, markup(">")); | 
1354  | 5.20k  |     return;  | 
1355  | 5.20k  |   }  | 
1356  |  |  | 
1357  |  |   // Explicit #bits, #rot implied  | 
1358  | 1.87k  |   SStream_concat(O, "%s%s%u", "#", markup("<imm:"), Bits); | 
1359  | 1.87k  |   SStream_concat(O, "%s%s%s%u", markup(">"), ", #", markup("<imm:"), Rot); | 
1360  | 1.87k  |   SStream_concat0(O, markup(">")); | 
1361  | 1.87k  | }  | 
1362  |  |  | 
1363  |  | static inline void printFBits16(MCInst *MI, unsigned OpNum, SStream *O)  | 
1364  | 944  | { | 
1365  | 944  |   add_cs_detail(MI, ARM_OP_GROUP_FBits16, OpNum);  | 
1366  | 944  |   SStream_concat(O, "%s%s", markup("<imm:"), "#"); | 
1367  | 944  |   SStream_concat(O, "%d",  | 
1368  | 944  |            16 - MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));  | 
1369  | 944  |   SStream_concat0(O, markup(">")); | 
1370  | 944  | }  | 
1371  |  |  | 
1372  |  | static inline void printFBits32(MCInst *MI, unsigned OpNum, SStream *O)  | 
1373  | 904  | { | 
1374  | 904  |   add_cs_detail(MI, ARM_OP_GROUP_FBits32, OpNum);  | 
1375  | 904  |   SStream_concat(O, "%s%s", markup("<imm:"), "#"); | 
1376  | 904  |   printInt64(O, 32 - MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));  | 
1377  | 904  |   SStream_concat0(O, markup(">")); | 
1378  | 904  | }  | 
1379  |  |  | 
1380  |  | static inline void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)  | 
1381  | 7.38k  | { | 
1382  | 7.38k  |   add_cs_detail(MI, ARM_OP_GROUP_VectorIndex, OpNum);  | 
1383  | 7.38k  |   SStream_concat(O, "%s", "[");  | 
1384  | 7.38k  |   printInt64(O,  | 
1385  | 7.38k  |        (int32_t)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));  | 
1386  | 7.38k  |   SStream_concat0(O, "]");  | 
1387  | 7.38k  | }  | 
1388  |  |  | 
1389  |  | static inline void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O)  | 
1390  | 4.33k  | { | 
1391  | 4.33k  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListOne, OpNum);  | 
1392  | 4.33k  |   SStream_concat0(O, "{"); | 
1393  | 4.33k  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));  | 
1394  | 4.33k  |   SStream_concat0(O, "}");  | 
1395  | 4.33k  | }  | 
1396  |  |  | 
1397  |  | static inline void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O)  | 
1398  | 7.53k  | { | 
1399  | 7.53k  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListTwo, OpNum);  | 
1400  | 7.53k  |   unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));  | 
1401  | 7.53k  |   unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);  | 
1402  | 7.53k  |   unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);  | 
1403  | 7.53k  |   SStream_concat0(O, "{"); | 
1404  | 7.53k  |   printRegName(O, Reg0);  | 
1405  | 7.53k  |   SStream_concat0(O, ", ");  | 
1406  | 7.53k  |   printRegName(O, Reg1);  | 
1407  | 7.53k  |   SStream_concat0(O, "}");  | 
1408  | 7.53k  | }  | 
1409  |  |  | 
1410  |  | static inline void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum,  | 
1411  |  |               SStream *O)  | 
1412  | 4.22k  | { | 
1413  | 4.22k  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoSpaced, OpNum);  | 
1414  | 4.22k  |   unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));  | 
1415  | 4.22k  |   unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);  | 
1416  | 4.22k  |   unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);  | 
1417  | 4.22k  |   SStream_concat0(O, "{"); | 
1418  | 4.22k  |   printRegName(O, Reg0);  | 
1419  | 4.22k  |   SStream_concat0(O, ", ");  | 
1420  | 4.22k  |   printRegName(O, Reg1);  | 
1421  | 4.22k  |   SStream_concat0(O, "}");  | 
1422  | 4.22k  | }  | 
1423  |  |  | 
1424  |  | static inline void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O)  | 
1425  | 2.87k  | { | 
1426  | 2.87k  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListThree, OpNum);  | 
1427  |  |   // Normally, it's not safe to use register enum values directly with  | 
1428  |  |   // addition to get the next register, but for VFP registers, the  | 
1429  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
1430  | 2.87k  |   SStream_concat0(O, "{"); | 
1431  | 2.87k  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));  | 
1432  | 2.87k  |   SStream_concat0(O, ", ");  | 
1433  | 2.87k  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);  | 
1434  | 2.87k  |   SStream_concat0(O, ", ");  | 
1435  | 2.87k  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);  | 
1436  | 2.87k  |   SStream_concat0(O, "}");  | 
1437  | 2.87k  | }  | 
1438  |  |  | 
1439  |  | static inline void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O)  | 
1440  | 5.96k  | { | 
1441  | 5.96k  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListFour, OpNum);  | 
1442  |  |   // Normally, it's not safe to use register enum values directly with  | 
1443  |  |   // addition to get the next register, but for VFP registers, the  | 
1444  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
1445  | 5.96k  |   SStream_concat0(O, "{"); | 
1446  | 5.96k  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));  | 
1447  | 5.96k  |   SStream_concat0(O, ", ");  | 
1448  | 5.96k  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);  | 
1449  | 5.96k  |   SStream_concat0(O, ", ");  | 
1450  | 5.96k  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);  | 
1451  | 5.96k  |   SStream_concat0(O, ", ");  | 
1452  | 5.96k  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 3);  | 
1453  | 5.96k  |   SStream_concat0(O, "}");  | 
1454  | 5.96k  | }  | 
1455  |  |  | 
1456  |  | static inline void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum,  | 
1457  |  |                 SStream *O)  | 
1458  | 180  | { | 
1459  | 180  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListOneAllLanes, OpNum);  | 
1460  | 180  |   SStream_concat0(O, "{"); | 
1461  | 180  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));  | 
1462  | 180  |   SStream_concat0(O, "[]}");  | 
1463  | 180  | }  | 
1464  |  |  | 
1465  |  | static inline void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum,  | 
1466  |  |                 SStream *O)  | 
1467  | 1.67k  | { | 
1468  | 1.67k  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoAllLanes, OpNum);  | 
1469  | 1.67k  |   unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));  | 
1470  | 1.67k  |   unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);  | 
1471  | 1.67k  |   unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);  | 
1472  | 1.67k  |   SStream_concat0(O, "{"); | 
1473  | 1.67k  |   printRegName(O, Reg0);  | 
1474  | 1.67k  |   SStream_concat0(O, "[], ");  | 
1475  | 1.67k  |   printRegName(O, Reg1);  | 
1476  | 1.67k  |   SStream_concat0(O, "[]}");  | 
1477  | 1.67k  | }  | 
1478  |  |  | 
1479  |  | static inline void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum,  | 
1480  |  |             SStream *O)  | 
1481  | 0  | { | 
1482  | 0  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeAllLanes, OpNum);  | 
1483  |  |   // Normally, it's not safe to use register enum values directly with  | 
1484  |  |   // addition to get the next register, but for VFP registers, the  | 
1485  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
1486  | 0  |   SStream_concat0(O, "{"); | 
1487  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));  | 
1488  | 0  |   SStream_concat0(O, "[], ");  | 
1489  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);  | 
1490  | 0  |   SStream_concat0(O, "[], ");  | 
1491  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);  | 
1492  | 0  |   SStream_concat0(O, "[]}");  | 
1493  | 0  | }  | 
1494  |  |  | 
1495  |  | static inline void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum,  | 
1496  |  |                  SStream *O)  | 
1497  | 0  | { | 
1498  | 0  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListFourAllLanes, OpNum);  | 
1499  |  |   // Normally, it's not safe to use register enum values directly with  | 
1500  |  |   // addition to get the next register, but for VFP registers, the  | 
1501  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
1502  | 0  |   SStream_concat0(O, "{"); | 
1503  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));  | 
1504  | 0  |   SStream_concat0(O, "[], ");  | 
1505  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);  | 
1506  | 0  |   SStream_concat0(O, "[], ");  | 
1507  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);  | 
1508  | 0  |   SStream_concat0(O, "[], ");  | 
1509  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 3);  | 
1510  | 0  |   SStream_concat0(O, "[]}");  | 
1511  | 0  | }  | 
1512  |  |  | 
1513  |  | static inline void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum,  | 
1514  |  |                 SStream *O)  | 
1515  | 1.37k  | { | 
1516  | 1.37k  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoSpacedAllLanes, OpNum);  | 
1517  | 1.37k  |   unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));  | 
1518  | 1.37k  |   unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);  | 
1519  | 1.37k  |   unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);  | 
1520  | 1.37k  |   SStream_concat0(O, "{"); | 
1521  | 1.37k  |   printRegName(O, Reg0);  | 
1522  | 1.37k  |   SStream_concat0(O, "[], ");  | 
1523  | 1.37k  |   printRegName(O, Reg1);  | 
1524  | 1.37k  |   SStream_concat0(O, "[]}");  | 
1525  | 1.37k  | }  | 
1526  |  |  | 
1527  |  | static inline void  | 
1528  |  | printVectorListThreeSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O)  | 
1529  | 0  | { | 
1530  | 0  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeSpacedAllLanes, OpNum);  | 
1531  |  |   // Normally, it's not safe to use register enum values directly with  | 
1532  |  |   // addition to get the next register, but for VFP registers, the  | 
1533  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
1534  | 0  |   SStream_concat0(O, "{"); | 
1535  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));  | 
1536  | 0  |   SStream_concat0(O, "[], ");  | 
1537  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);  | 
1538  | 0  |   SStream_concat0(O, "[], ");  | 
1539  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);  | 
1540  | 0  |   SStream_concat0(O, "[]}");  | 
1541  | 0  | }  | 
1542  |  |  | 
1543  |  | static inline void printVectorListFourSpacedAllLanes(MCInst *MI, unsigned OpNum,  | 
1544  |  |                  SStream *O)  | 
1545  | 0  | { | 
1546  | 0  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListFourSpacedAllLanes, OpNum);  | 
1547  |  |   // Normally, it's not safe to use register enum values directly with  | 
1548  |  |   // addition to get the next register, but for VFP registers, the  | 
1549  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
1550  | 0  |   SStream_concat0(O, "{"); | 
1551  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));  | 
1552  | 0  |   SStream_concat0(O, "[], ");  | 
1553  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);  | 
1554  | 0  |   SStream_concat0(O, "[], ");  | 
1555  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);  | 
1556  | 0  |   SStream_concat0(O, "[], ");  | 
1557  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 6);  | 
1558  | 0  |   SStream_concat0(O, "[]}");  | 
1559  | 0  | }  | 
1560  |  |  | 
1561  |  | static inline void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum,  | 
1562  |  |                 SStream *O)  | 
1563  | 0  | { | 
1564  | 0  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeSpaced, OpNum);  | 
1565  |  |   // Normally, it's not safe to use register enum values directly with  | 
1566  |  |   // addition to get the next register, but for VFP registers, the  | 
1567  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
1568  | 0  |   SStream_concat0(O, "{"); | 
1569  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));  | 
1570  | 0  |   SStream_concat0(O, ", ");  | 
1571  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);  | 
1572  | 0  |   SStream_concat0(O, ", ");  | 
1573  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);  | 
1574  | 0  |   SStream_concat0(O, "}");  | 
1575  | 0  | }  | 
1576  |  |  | 
1577  |  | static inline void printVectorListFourSpaced(MCInst *MI, unsigned OpNum,  | 
1578  |  |                SStream *O)  | 
1579  | 0  | { | 
1580  | 0  |   add_cs_detail(MI, ARM_OP_GROUP_VectorListFourSpaced, OpNum);  | 
1581  |  |   // Normally, it's not safe to use register enum values directly with  | 
1582  |  |   // addition to get the next register, but for VFP registers, the  | 
1583  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
1584  | 0  |   SStream_concat0(O, "{"); | 
1585  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));  | 
1586  | 0  |   SStream_concat0(O, ", ");  | 
1587  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);  | 
1588  | 0  |   SStream_concat0(O, ", ");  | 
1589  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);  | 
1590  | 0  |   SStream_concat0(O, ", ");  | 
1591  | 0  |   printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 6);  | 
1592  | 0  |   SStream_concat0(O, "}");  | 
1593  | 0  | }  | 
1594  |  |  | 
1595  |  | #define DEFINE_printMVEVectorList(NumRegs) \  | 
1596  |  |   static inline void CONCAT(printMVEVectorList, NumRegs)( \  | 
1597  |  |     MCInst * MI, unsigned OpNum, SStream *O) \  | 
1598  | 2.80k  |   { \ | 
1599  | 2.80k  |     add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \  | 
1600  | 2.80k  |             OpNum, NumRegs); \  | 
1601  | 2.80k  |     unsigned Reg = \  | 
1602  | 2.80k  |       MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \  | 
1603  | 2.80k  |     const char *Prefix = "{"; \ | 
1604  | 10.9k  |     for (unsigned i = 0; i < NumRegs; i++) { \ | 
1605  | 8.17k  |       SStream_concat0(O, Prefix); \  | 
1606  | 8.17k  |       printRegName( \  | 
1607  | 8.17k  |         O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \  | 
1608  | 8.17k  |                   ARM_qsub_0 + i)); \  | 
1609  | 8.17k  |       Prefix = ", "; \  | 
1610  | 8.17k  |     } \  | 
1611  | 2.80k  |     SStream_concat0(O, "}"); \  | 
1612  | 2.80k  |   } ARMInstPrinter.c:printMVEVectorList_2 Line  | Count  | Source  |  1598  | 1.51k  |   { \ |  1599  | 1.51k  |     add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \  |  1600  | 1.51k  |             OpNum, NumRegs); \  |  1601  | 1.51k  |     unsigned Reg = \  |  1602  | 1.51k  |       MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \  |  1603  | 1.51k  |     const char *Prefix = "{"; \ |  1604  | 4.54k  |     for (unsigned i = 0; i < NumRegs; i++) { \ |  1605  | 3.03k  |       SStream_concat0(O, Prefix); \  |  1606  | 3.03k  |       printRegName( \  |  1607  | 3.03k  |         O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \  |  1608  | 3.03k  |                   ARM_qsub_0 + i)); \  |  1609  | 3.03k  |       Prefix = ", "; \  |  1610  | 3.03k  |     } \  |  1611  | 1.51k  |     SStream_concat0(O, "}"); \  |  1612  | 1.51k  |   }  |  
 ARMInstPrinter.c:printMVEVectorList_4 Line  | Count  | Source  |  1598  | 1.28k  |   { \ |  1599  | 1.28k  |     add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \  |  1600  | 1.28k  |             OpNum, NumRegs); \  |  1601  | 1.28k  |     unsigned Reg = \  |  1602  | 1.28k  |       MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \  |  1603  | 1.28k  |     const char *Prefix = "{"; \ |  1604  | 6.43k  |     for (unsigned i = 0; i < NumRegs; i++) { \ |  1605  | 5.14k  |       SStream_concat0(O, Prefix); \  |  1606  | 5.14k  |       printRegName( \  |  1607  | 5.14k  |         O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \  |  1608  | 5.14k  |                   ARM_qsub_0 + i)); \  |  1609  | 5.14k  |       Prefix = ", "; \  |  1610  | 5.14k  |     } \  |  1611  | 1.28k  |     SStream_concat0(O, "}"); \  |  1612  | 1.28k  |   }  |  
  | 
1613  |  | DEFINE_printMVEVectorList(2) DEFINE_printMVEVectorList(4)  | 
1614  |  |  | 
1615  |  | #define DEFINE_printComplexRotationOp(Angle, Remainder) \  | 
1616  |  |   static inline void CONCAT(printComplexRotationOp, \  | 
1617  |  |           CONCAT(Angle, Remainder))( \  | 
1618  |  |     MCInst * MI, unsigned OpNo, SStream *O) \  | 
1619  | 3.80k  |   { \ | 
1620  | 3.80k  |     add_cs_detail( \  | 
1621  | 3.80k  |       MI, \  | 
1622  | 3.80k  |       CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \  | 
1623  | 3.80k  |              Remainder), \  | 
1624  | 3.80k  |       OpNo, Angle, Remainder); \  | 
1625  | 3.80k  |     unsigned Val = \  | 
1626  | 3.80k  |       MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \  | 
1627  | 3.80k  |     SStream_concat(O, "#%d", (Val * Angle) + Remainder); \  | 
1628  | 3.80k  |   } ARMInstPrinter.c:printComplexRotationOp_90_0 Line  | Count  | Source  |  1619  | 2.11k  |   { \ |  1620  | 2.11k  |     add_cs_detail( \  |  1621  | 2.11k  |       MI, \  |  1622  | 2.11k  |       CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \  |  1623  | 2.11k  |              Remainder), \  |  1624  | 2.11k  |       OpNo, Angle, Remainder); \  |  1625  | 2.11k  |     unsigned Val = \  |  1626  | 2.11k  |       MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \  |  1627  | 2.11k  |     SStream_concat(O, "#%d", (Val * Angle) + Remainder); \  |  1628  | 2.11k  |   }  |  
 ARMInstPrinter.c:printComplexRotationOp_180_90 Line  | Count  | Source  |  1619  | 1.69k  |   { \ |  1620  | 1.69k  |     add_cs_detail( \  |  1621  | 1.69k  |       MI, \  |  1622  | 1.69k  |       CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \  |  1623  | 1.69k  |              Remainder), \  |  1624  | 1.69k  |       OpNo, Angle, Remainder); \  |  1625  | 1.69k  |     unsigned Val = \  |  1626  | 1.69k  |       MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \  |  1627  | 1.69k  |     SStream_concat(O, "#%d", (Val * Angle) + Remainder); \  |  1628  | 1.69k  |   }  |  
  | 
1629  |  |   DEFINE_printComplexRotationOp(90, 0) DEFINE_printComplexRotationOp(180,  | 
1630  |  |                      90)  | 
1631  |  |  | 
1632  |  |     static inline void printVPTPredicateOperand(MCInst *MI,  | 
1633  |  |                   unsigned OpNum,  | 
1634  |  |                   SStream *O)  | 
1635  | 40.4k  | { | 
1636  | 40.4k  |   add_cs_detail(MI, ARM_OP_GROUP_VPTPredicateOperand, OpNum);  | 
1637  | 40.4k  |   ARMVCC_VPTCodes CC = (ARMVCC_VPTCodes)MCOperand_getImm(  | 
1638  | 40.4k  |     MCInst_getOperand(MI, (OpNum)));  | 
1639  | 40.4k  |   if (CC != ARMVCC_None)  | 
1640  | 2.78k  |     SStream_concat0(O, ARMVPTPredToString(CC));  | 
1641  | 40.4k  | }  | 
1642  |  |  | 
1643  |  | static inline void printVPTMask(MCInst *MI, unsigned OpNum, SStream *O)  | 
1644  | 7.35k  | { | 
1645  | 7.35k  |   add_cs_detail(MI, ARM_OP_GROUP_VPTMask, OpNum);  | 
1646  |  |   // (3 - the number of trailing zeroes) is the number of them / else.  | 
1647  | 7.35k  |   unsigned Mask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
1648  | 7.35k  |   unsigned NumTZ = CountTrailingZeros_32(Mask);  | 
1649  |  |  | 
1650  | 25.5k  |   for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { | 
1651  | 18.2k  |     bool T = ((Mask >> Pos) & 1) == 0;  | 
1652  | 18.2k  |     if (T)  | 
1653  | 11.1k  |       SStream_concat0(O, "t");  | 
1654  |  |  | 
1655  | 7.05k  |     else  | 
1656  | 7.05k  |       SStream_concat0(O, "e");  | 
1657  | 18.2k  |   }  | 
1658  | 7.35k  | }  | 
1659  |  |  | 
1660  |  | static inline void printMveSaturateOp(MCInst *MI, unsigned OpNum, SStream *O)  | 
1661  | 0  | { | 
1662  | 0  |   add_cs_detail(MI, ARM_OP_GROUP_MveSaturateOp, OpNum);  | 
1663  | 0  |   uint32_t Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));  | 
1664  |  | 
  | 
1665  | 0  |   printUInt32Bang(O, (Val == 1 ? 48 : 64));  | 
1666  | 0  | }  | 
1667  |  |  | 
1668  |  | #define PRINT_ALIAS_INSTR  | 
1669  |  | #include "ARMGenAsmWriter.inc"  | 
1670  |  |  | 
1671  |  | static void printInst(MCInst *MI, SStream *O, void *info)  | 
1672  | 1.04M  | { | 
1673  | 1.04M  |   bool isAlias = false;  | 
1674  | 1.04M  |   bool useAliasDetails = map_use_alias_details(MI);  | 
1675  | 1.04M  |   map_set_fill_detail_ops(MI, useAliasDetails);  | 
1676  | 1.04M  |   unsigned Opcode = MCInst_getOpcode(MI);  | 
1677  | 1.04M  |   uint64_t Address = MI->address;  | 
1678  |  |  | 
1679  | 1.04M  |   switch (Opcode) { | 
1680  |  |   // Check for MOVs and print canonical forms, instead.  | 
1681  | 646  |   case ARM_MOVsr: { | 
1682  | 646  |     isAlias = true;  | 
1683  | 646  |     MCInst_setIsAlias(MI, isAlias);  | 
1684  |  |     // FIXME: Thumb variants?  | 
1685  | 646  |     MCOperand *MO3 = MCInst_getOperand(MI, (3));  | 
1686  |  |  | 
1687  | 646  |     SStream_concat1(O, ' ');  | 
1688  | 646  |     SStream_concat0(O, ARM_AM_getShiftOpcStr(ARM_AM_getSORegShOp(  | 
1689  | 646  |              MCOperand_getImm(MO3))));  | 
1690  | 646  |     printSBitModifierOperand(MI, 6, O);  | 
1691  | 646  |     printPredicateOperand(MI, 4, O);  | 
1692  |  |  | 
1693  | 646  |     SStream_concat0(O, " ");  | 
1694  |  |  | 
1695  | 646  |     printOperand(MI, 0, O);  | 
1696  | 646  |     SStream_concat0(O, ", ");  | 
1697  | 646  |     printOperand(MI, 1, O);  | 
1698  |  |  | 
1699  | 646  |     SStream_concat0(O, ", ");  | 
1700  | 646  |     printOperand(MI, 2, O);  | 
1701  |  |  | 
1702  | 646  |     if (useAliasDetails)  | 
1703  | 646  |       return;  | 
1704  | 0  |     else  | 
1705  | 0  |       goto add_real_detail;  | 
1706  | 646  |   }  | 
1707  |  |  | 
1708  | 1.50k  |   case ARM_MOVsi: { | 
1709  | 1.50k  |     isAlias = true;  | 
1710  | 1.50k  |     MCInst_setIsAlias(MI, isAlias);  | 
1711  |  |     // FIXME: Thumb variants?  | 
1712  | 1.50k  |     MCOperand *MO2 = MCInst_getOperand(MI, (2));  | 
1713  |  |  | 
1714  | 1.50k  |     SStream_concat0(O, ARM_AM_getShiftOpcStr(ARM_AM_getSORegShOp(  | 
1715  | 1.50k  |              MCOperand_getImm(MO2))));  | 
1716  | 1.50k  |     printSBitModifierOperand(MI, 5, O);  | 
1717  | 1.50k  |     printPredicateOperand(MI, 3, O);  | 
1718  |  |  | 
1719  | 1.50k  |     SStream_concat0(O, " ");  | 
1720  |  |  | 
1721  | 1.50k  |     printOperand(MI, 0, O);  | 
1722  | 1.50k  |     SStream_concat0(O, ", ");  | 
1723  | 1.50k  |     printOperand(MI, 1, O);  | 
1724  |  |  | 
1725  | 1.50k  |     if (ARM_AM_getSORegShOp(MCOperand_getImm(MO2)) == ARM_AM_rrx) { | 
1726  | 79  |       if (useAliasDetails)  | 
1727  | 79  |         return;  | 
1728  | 0  |       else  | 
1729  | 0  |         goto add_real_detail;  | 
1730  | 79  |     }  | 
1731  |  |  | 
1732  | 1.42k  |     SStream_concat(O, "%s%s%s%d", ", ", markup("<imm:"), "#", | 
1733  | 1.42k  |              translateShiftImm(ARM_AM_getSORegOffset(  | 
1734  | 1.42k  |                MCOperand_getImm(MO2))));  | 
1735  | 1.42k  |     SStream_concat0(O, markup(">")); | 
1736  | 1.42k  |     if (useAliasDetails)  | 
1737  | 1.42k  |       return;  | 
1738  | 0  |     else  | 
1739  | 0  |       goto add_real_detail;  | 
1740  | 1.42k  |   }  | 
1741  |  |  | 
1742  |  |   // A8.6.123 PUSH  | 
1743  | 519  |   case ARM_STMDB_UPD:  | 
1744  | 727  |   case ARM_t2STMDB_UPD:  | 
1745  | 727  |     if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&  | 
1746  | 289  |         MCInst_getNumOperands(MI) > 5) { | 
1747  | 206  |       isAlias = true;  | 
1748  | 206  |       MCInst_setIsAlias(MI, isAlias);  | 
1749  |  |       // Should only print PUSH if there are at least two registers in the  | 
1750  |  |       // list.  | 
1751  | 206  |       SStream_concat0(O, "push");  | 
1752  | 206  |       printPredicateOperand(MI, 2, O);  | 
1753  | 206  |       if (Opcode == ARM_t2STMDB_UPD)  | 
1754  | 68  |         SStream_concat0(O, ".w");  | 
1755  | 206  |       SStream_concat0(O, " ");  | 
1756  |  |  | 
1757  | 206  |       printRegisterList(MI, 4, O);  | 
1758  | 206  |       if (useAliasDetails)  | 
1759  | 206  |         return;  | 
1760  | 0  |       else  | 
1761  | 0  |         goto add_real_detail;  | 
1762  | 206  |     } else  | 
1763  | 521  |       break;  | 
1764  |  |  | 
1765  | 1.08k  |   case ARM_STR_PRE_IMM:  | 
1766  | 1.08k  |     if (MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP &&  | 
1767  | 135  |         MCOperand_getImm(MCInst_getOperand(MI, (3))) == -4) { | 
1768  | 0  |       isAlias = true;  | 
1769  | 0  |       MCInst_setIsAlias(MI, isAlias);  | 
1770  | 0  |       SStream_concat1(O, ' ');  | 
1771  | 0  |       SStream_concat0(O, "push");  | 
1772  | 0  |       printPredicateOperand(MI, 4, O);  | 
1773  | 0  |       SStream_concat0(O, " {"); | 
1774  | 0  |       printOperand(MI, 1, O);  | 
1775  | 0  |       SStream_concat0(O, "}");  | 
1776  | 0  |       if (useAliasDetails)  | 
1777  | 0  |         return;  | 
1778  | 0  |       else  | 
1779  | 0  |         goto add_real_detail;  | 
1780  | 0  |     } else  | 
1781  | 1.08k  |       break;  | 
1782  |  |  | 
1783  |  |   // A8.6.122 POP  | 
1784  | 477  |   case ARM_LDMIA_UPD:  | 
1785  | 838  |   case ARM_t2LDMIA_UPD:  | 
1786  | 838  |     if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&  | 
1787  | 361  |         MCInst_getNumOperands(MI) > 5) { | 
1788  | 294  |       isAlias = true;  | 
1789  | 294  |       MCInst_setIsAlias(MI, isAlias);  | 
1790  |  |       // Should only print POP if there are at least two registers in the  | 
1791  |  |       // list.  | 
1792  | 294  |       SStream_concat0(O, "pop");  | 
1793  | 294  |       printPredicateOperand(MI, 2, O);  | 
1794  | 294  |       if (Opcode == ARM_t2LDMIA_UPD)  | 
1795  | 98  |         SStream_concat0(O, ".w");  | 
1796  | 294  |       SStream_concat0(O, " ");  | 
1797  |  |  | 
1798  | 294  |       printRegisterList(MI, 4, O);  | 
1799  | 294  |       if (useAliasDetails)  | 
1800  | 294  |         return;  | 
1801  | 0  |       else  | 
1802  | 0  |         goto add_real_detail;  | 
1803  | 294  |     } else  | 
1804  | 544  |       break;  | 
1805  |  |  | 
1806  | 712  |   case ARM_LDR_POST_IMM:  | 
1807  | 712  |     if ((MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP) &&  | 
1808  | 300  |         ((ARM_AM_getAM2Offset(MCOperand_getImm(  | 
1809  | 300  |             MCInst_getOperand(MI, (4)))) == 4))) { | 
1810  | 67  |       isAlias = true;  | 
1811  | 67  |       MCInst_setIsAlias(MI, isAlias);  | 
1812  | 67  |       SStream_concat0(O, "pop");  | 
1813  | 67  |       printPredicateOperand(MI, 5, O);  | 
1814  | 67  |       SStream_concat0(O, " {"); | 
1815  | 67  |       printOperand(MI, 0, O);  | 
1816  | 67  |       SStream_concat0(O, "}");  | 
1817  | 67  |       if (useAliasDetails)  | 
1818  | 67  |         return;  | 
1819  | 0  |       else  | 
1820  | 0  |         goto add_real_detail;  | 
1821  | 67  |     } else  | 
1822  | 645  |       break;  | 
1823  | 315  |   case ARM_t2LDR_POST:  | 
1824  | 315  |     if ((MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP) &&  | 
1825  | 145  |         (Opcode == ARM_t2LDR_POST &&  | 
1826  | 145  |          (MCOperand_getImm(MCInst_getOperand(MI, (3))) == 4))) { | 
1827  | 66  |       isAlias = true;  | 
1828  | 66  |       MCInst_setIsAlias(MI, isAlias);  | 
1829  | 66  |       SStream_concat0(O, "pop");  | 
1830  | 66  |       printPredicateOperand(MI, 4, O);  | 
1831  | 66  |       SStream_concat0(O, " {"); | 
1832  | 66  |       printOperand(MI, 0, O);  | 
1833  | 66  |       SStream_concat0(O, "}");  | 
1834  | 66  |       if (useAliasDetails)  | 
1835  | 66  |         return;  | 
1836  | 0  |       else  | 
1837  | 0  |         goto add_real_detail;  | 
1838  | 66  |     } else  | 
1839  | 249  |       break;  | 
1840  |  |  | 
1841  |  |   // A8.6.355 VPUSH  | 
1842  | 286  |   case ARM_VSTMSDB_UPD:  | 
1843  | 509  |   case ARM_VSTMDDB_UPD:  | 
1844  | 509  |     if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP) { | 
1845  | 285  |       isAlias = true;  | 
1846  | 285  |       MCInst_setIsAlias(MI, isAlias);  | 
1847  | 285  |       SStream_concat0(O, "vpush");  | 
1848  | 285  |       printPredicateOperand(MI, 2, O);  | 
1849  | 285  |       SStream_concat0(O, " ");  | 
1850  |  |  | 
1851  | 285  |       printRegisterList(MI, 4, O);  | 
1852  | 285  |       if (useAliasDetails)  | 
1853  | 285  |         return;  | 
1854  | 0  |       else  | 
1855  | 0  |         goto add_real_detail;  | 
1856  | 285  |     } else  | 
1857  | 224  |       break;  | 
1858  |  |  | 
1859  |  |   // A8.6.354 VPOP  | 
1860  | 125  |   case ARM_VLDMSIA_UPD:  | 
1861  | 329  |   case ARM_VLDMDIA_UPD:  | 
1862  | 329  |     if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP) { | 
1863  | 142  |       isAlias = true;  | 
1864  | 142  |       MCInst_setIsAlias(MI, isAlias);  | 
1865  | 142  |       SStream_concat1(O, ' ');  | 
1866  | 142  |       SStream_concat0(O, "vpop");  | 
1867  | 142  |       printPredicateOperand(MI, 2, O);  | 
1868  | 142  |       SStream_concat0(O, " ");  | 
1869  |  |  | 
1870  | 142  |       printRegisterList(MI, 4, O);  | 
1871  | 142  |       if (useAliasDetails)  | 
1872  | 142  |         return;  | 
1873  | 0  |       else  | 
1874  | 0  |         goto add_real_detail;  | 
1875  | 142  |     } else  | 
1876  | 187  |       break;  | 
1877  |  |  | 
1878  | 11.4k  |   case ARM_tLDMIA: { | 
1879  | 11.4k  |     isAlias = true;  | 
1880  | 11.4k  |     MCInst_setIsAlias(MI, isAlias);  | 
1881  | 11.4k  |     bool Writeback = true;  | 
1882  | 11.4k  |     unsigned BaseReg = MCOperand_getReg(MCInst_getOperand(MI, (0)));  | 
1883  | 63.6k  |     for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) { | 
1884  | 52.1k  |       if (MCOperand_getReg(MCInst_getOperand(MI, (i))) ==  | 
1885  | 52.1k  |           BaseReg)  | 
1886  | 6.26k  |         Writeback = false;  | 
1887  | 52.1k  |     }  | 
1888  |  |  | 
1889  | 11.4k  |     SStream_concat0(O, "ldm");  | 
1890  |  |  | 
1891  | 11.4k  |     printPredicateOperand(MI, 1, O);  | 
1892  | 11.4k  |     SStream_concat0(O, " ");  | 
1893  |  |  | 
1894  | 11.4k  |     printOperand(MI, 0, O);  | 
1895  | 11.4k  |     if (Writeback) { | 
1896  | 5.16k  |       SStream_concat0(O, "!");  | 
1897  | 5.16k  |     }  | 
1898  | 11.4k  |     SStream_concat0(O, ", ");  | 
1899  | 11.4k  |     printRegisterList(MI, 3, O);  | 
1900  | 11.4k  |     if (useAliasDetails)  | 
1901  | 11.4k  |       return;  | 
1902  | 0  |     else  | 
1903  | 0  |       goto add_real_detail;  | 
1904  | 11.4k  |   }  | 
1905  |  |  | 
1906  |  |   // Combine 2 GPRs from disassember into a GPRPair to match with instr def.  | 
1907  |  |   // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,  | 
1908  |  |   // a single GPRPair reg operand is used in the .td file to replace the two  | 
1909  |  |   // GPRs. However, when decoding them, the two GRPs cannot be automatically  | 
1910  |  |   // expressed as a GPRPair, so we have to manually merge them.  | 
1911  |  |   // FIXME: We would really like to be able to tablegen'erate this.  | 
1912  | 74  |   case ARM_LDREXD:  | 
1913  | 327  |   case ARM_STREXD:  | 
1914  | 432  |   case ARM_LDAEXD:  | 
1915  | 632  |   case ARM_STLEXD: { | 
1916  | 632  |     const MCRegisterClass *MRC =  | 
1917  | 632  |       MCRegisterInfo_getRegClass(MI->MRI, ARM_GPRRegClassID);  | 
1918  | 632  |     bool isStore = Opcode == ARM_STREXD || Opcode == ARM_STLEXD;  | 
1919  | 632  |     unsigned Reg = MCOperand_getReg(  | 
1920  | 632  |       MCInst_getOperand(MI, isStore ? 1 : 0));  | 
1921  |  |  | 
1922  | 632  |     if (MCRegisterClass_contains(MRC, Reg)) { | 
1923  | 0  |       MCInst NewMI;  | 
1924  |  | 
  | 
1925  | 0  |       MCInst_Init(&NewMI, CS_ARCH_ARM);  | 
1926  | 0  |       MCInst_setOpcode(&NewMI, Opcode);  | 
1927  |  | 
  | 
1928  | 0  |       if (isStore)  | 
1929  | 0  |         MCInst_addOperand2(&NewMI,  | 
1930  | 0  |                MCInst_getOperand(MI, 0));  | 
1931  |  | 
  | 
1932  | 0  |       MCOperand_CreateReg0(  | 
1933  | 0  |         &NewMI,  | 
1934  | 0  |         MCRegisterInfo_getMatchingSuperReg(  | 
1935  | 0  |           MI->MRI, Reg, ARM_gsub_0,  | 
1936  | 0  |           MCRegisterInfo_getRegClass(  | 
1937  | 0  |             MI->MRI,  | 
1938  | 0  |             ARM_GPRPairRegClassID)));  | 
1939  |  |  | 
1940  |  |       // Copy the rest operands into NewMI.  | 
1941  | 0  |       for (unsigned i = isStore ? 3 : 2;  | 
1942  | 0  |            i < MCInst_getNumOperands(MI); ++i)  | 
1943  | 0  |         MCInst_addOperand2(&NewMI,  | 
1944  | 0  |                MCInst_getOperand(MI, i));  | 
1945  |  | 
  | 
1946  | 0  |       printInstruction(&NewMI, Address, O);  | 
1947  | 0  |       return;  | 
1948  | 0  |     }  | 
1949  | 632  |     break;  | 
1950  | 632  |   }  | 
1951  | 632  |   case ARM_TSB:  | 
1952  | 314  |   case ARM_t2TSB:  | 
1953  | 314  |     isAlias = true;  | 
1954  | 314  |     MCInst_setIsAlias(MI, isAlias);  | 
1955  |  |  | 
1956  | 314  |     SStream_concat0(O, " tsb csync");  | 
1957  | 314  |     if (useAliasDetails)  | 
1958  | 314  |       return;  | 
1959  | 0  |     else  | 
1960  | 0  |       goto add_real_detail;  | 
1961  | 1.16k  |   case ARM_t2DSB:  | 
1962  | 1.16k  |     isAlias = true;  | 
1963  | 1.16k  |     MCInst_setIsAlias(MI, isAlias);  | 
1964  |  |  | 
1965  | 1.16k  |     switch (MCOperand_getImm(MCInst_getOperand(MI, (0)))) { | 
1966  | 719  |     default:  | 
1967  | 719  |       if (!printAliasInstr(MI, Address, O))  | 
1968  | 719  |         printInstruction(MI, Address, O);  | 
1969  | 719  |       break;  | 
1970  | 243  |     case 0:  | 
1971  | 243  |       SStream_concat0(O, " ssbb");  | 
1972  | 243  |       break;  | 
1973  | 203  |     case 4:  | 
1974  | 203  |       SStream_concat0(O, " pssbb");  | 
1975  | 203  |       break;  | 
1976  | 1.16k  |     };  | 
1977  | 1.16k  |     if (useAliasDetails)  | 
1978  | 1.16k  |       return;  | 
1979  | 0  |     else  | 
1980  | 0  |       goto add_real_detail;  | 
1981  | 1.04M  |   }  | 
1982  |  |  | 
1983  | 1.02M  |   if (!isAlias)  | 
1984  | 1.02M  |     isAlias |= printAliasInstr(MI, Address, O);  | 
1985  |  |  | 
1986  | 1.02M  | add_real_detail:  | 
1987  | 1.02M  |   MCInst_setIsAlias(MI, isAlias);  | 
1988  | 1.02M  |   if (!isAlias || !useAliasDetails) { | 
1989  | 1.02M  |     map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails));  | 
1990  | 1.02M  |     if (isAlias)  | 
1991  | 0  |       SStream_Close(O);  | 
1992  | 1.02M  |     printInstruction(MI, Address, O);  | 
1993  | 1.02M  |     if (isAlias)  | 
1994  | 0  |       SStream_Open(O);  | 
1995  | 1.02M  |   }  | 
1996  | 1.02M  | }  | 
1997  |  |  | 
1998  |  | const char *ARM_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx)  | 
1999  | 673k  | { | 
2000  | 673k  |   return getRegisterName(RegNo, AltIdx);  | 
2001  | 673k  | }  | 
2002  |  |  | 
2003  |  | void ARM_LLVM_printInstruction(MCInst *MI, SStream *O,  | 
2004  |  |              void * /* MCRegisterInfo* */ info)  | 
2005  | 1.04M  | { | 
2006  | 1.04M  |   printInst(MI, O, info);  | 
2007  | 1.04M  | }  |