/src/capstonenext/arch/ARM/ARMMapping.c
Line  | Count  | Source  | 
1  |  | /* Capstone Disassembly Engine */  | 
2  |  | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */  | 
3  |  | /*    Rot127 <unisono@quyllur.org>, 2022-2023 */  | 
4  |  |  | 
5  |  | #ifdef CAPSTONE_HAS_ARM  | 
6  |  |  | 
7  |  | #include <stdio.h>  | 
8  |  | #include <string.h>  | 
9  |  |  | 
10  |  | #include "capstone/arm.h"  | 
11  |  | #include "capstone/capstone.h"  | 
12  |  |  | 
13  |  | #include "../../Mapping.h"  | 
14  |  | #include "../../MCDisassembler.h"  | 
15  |  | #include "../../cs_priv.h"  | 
16  |  | #include "../../cs_simple_types.h"  | 
17  |  |  | 
18  |  | #include "ARMAddressingModes.h"  | 
19  |  | #include "ARMDisassemblerExtension.h"  | 
20  |  | #include "ARMBaseInfo.h"  | 
21  |  | #include "ARMLinkage.h"  | 
22  |  | #include "ARMInstPrinter.h"  | 
23  |  | #include "ARMMapping.h"  | 
24  |  |  | 
25  |  | static const name_map insn_alias_mnem_map[] = { | 
26  |  | #include "ARMGenCSAliasMnemMap.inc"  | 
27  |  |   { ARM_INS_ALIAS_ASR, "asr" },    { ARM_INS_ALIAS_LSL, "lsl" }, | 
28  |  |   { ARM_INS_ALIAS_LSR, "lsr" },    { ARM_INS_ALIAS_ROR, "ror" }, | 
29  |  |   { ARM_INS_ALIAS_RRX, "rrx" },    { ARM_INS_ALIAS_UXTW, "uxtw" }, | 
30  |  |   { ARM_INS_ALIAS_LDM, "ldm" },    { ARM_INS_ALIAS_POP, "pop" }, | 
31  |  |   { ARM_INS_ALIAS_PUSH, "push" },    { ARM_INS_ALIAS_POPW, "pop.w" }, | 
32  |  |   { ARM_INS_ALIAS_PUSHW, "push.w" }, { ARM_INS_ALIAS_VPOP, "vpop" }, | 
33  |  |   { ARM_INS_ALIAS_VPUSH, "vpush" },  { ARM_INS_ALIAS_END, NULL } | 
34  |  | };  | 
35  |  |  | 
36  |  | static const char *get_custom_reg_alias(unsigned reg)  | 
37  | 673k  | { | 
38  | 673k  |   switch (reg) { | 
39  | 2.67k  |   case ARM_REG_R9:  | 
40  | 2.67k  |     return "sb";  | 
41  | 3.32k  |   case ARM_REG_R10:  | 
42  | 3.32k  |     return "sl";  | 
43  | 3.01k  |   case ARM_REG_R11:  | 
44  | 3.01k  |     return "fp";  | 
45  | 6.16k  |   case ARM_REG_R12:  | 
46  | 6.16k  |     return "ip";  | 
47  | 38.4k  |   case ARM_REG_R13:  | 
48  | 38.4k  |     return "sp";  | 
49  | 10.4k  |   case ARM_REG_R14:  | 
50  | 10.4k  |     return "lr";  | 
51  | 8.70k  |   case ARM_REG_R15:  | 
52  | 8.70k  |     return "pc";  | 
53  | 673k  |   }  | 
54  | 600k  |   return NULL;  | 
55  | 673k  | }  | 
56  |  |  | 
57  |  | const char *ARM_reg_name(csh handle, unsigned int reg)  | 
58  | 673k  | { | 
59  | 673k  |   int syntax_opt = ((cs_struct *)(uintptr_t)handle)->syntax;  | 
60  | 673k  |   const char *alias = get_custom_reg_alias(reg);  | 
61  | 673k  |   if ((syntax_opt & CS_OPT_SYNTAX_CS_REG_ALIAS) && alias)  | 
62  | 0  |     return alias;  | 
63  |  |  | 
64  | 673k  |   if (reg == ARM_REG_INVALID || reg >= ARM_REG_ENDING) { | 
65  |  |     // This might be a system register or banked register encoding.  | 
66  |  |     // Note: The system and banked register encodings can overlap.  | 
67  |  |     // So this might return a system register name although a  | 
68  |  |     // banked register name is expected.  | 
69  | 0  |     const ARMSysReg_MClassSysReg *sys_reg =  | 
70  | 0  |       ARMSysReg_lookupMClassSysRegByEncoding(reg);  | 
71  | 0  |     if (sys_reg)  | 
72  | 0  |       return sys_reg->Name;  | 
73  | 0  |     const ARMBankedReg_BankedReg *banked_reg =  | 
74  | 0  |       ARMBankedReg_lookupBankedRegByEncoding(reg);  | 
75  | 0  |     if (banked_reg)  | 
76  | 0  |       return banked_reg->Name;  | 
77  | 0  |   }  | 
78  |  |  | 
79  | 673k  |   if (syntax_opt & CS_OPT_SYNTAX_NOREGNAME) { | 
80  | 0  |     return ARM_LLVM_getRegisterName(reg, ARM_NoRegAltName);  | 
81  | 0  |   }  | 
82  | 673k  |   return ARM_LLVM_getRegisterName(reg, ARM_RegNamesRaw);  | 
83  | 673k  | }  | 
84  |  |  | 
85  |  | const insn_map arm_insns[] = { | 
86  |  | #include "ARMGenCSMappingInsn.inc"  | 
87  |  | };  | 
88  |  |  | 
89  |  | void ARM_get_insn_id(cs_struct *h, cs_insn *insn, unsigned int id)  | 
90  | 1.04M  | { | 
91  |  |   // Not used by ARM. Information is set after disassembly.  | 
92  | 1.04M  | }  | 
93  |  |  | 
94  |  | /// Patches the register names with Capstone specific alias.  | 
95  |  | /// Those are common alias for registers (e.g. r15 = pc)  | 
96  |  | /// which are not set in LLVM.  | 
97  |  | static void patch_cs_reg_alias(char *asm_str)  | 
98  | 0  | { | 
99  | 0  |   char *r9 = strstr(asm_str, "r9");  | 
100  | 0  |   while (r9) { | 
101  | 0  |     r9[0] = 's';  | 
102  | 0  |     r9[1] = 'b';  | 
103  | 0  |     r9 = strstr(asm_str, "r9");  | 
104  | 0  |   }  | 
105  | 0  |   char *r10 = strstr(asm_str, "r10");  | 
106  | 0  |   while (r10) { | 
107  | 0  |     r10[0] = 's';  | 
108  | 0  |     r10[1] = 'l';  | 
109  | 0  |     memmove(r10 + 2, r10 + 3, strlen(r10 + 3));  | 
110  | 0  |     asm_str[strlen(asm_str) - 1] = '\0';  | 
111  | 0  |     r10 = strstr(asm_str, "r10");  | 
112  | 0  |   }  | 
113  | 0  |   char *r11 = strstr(asm_str, "r11");  | 
114  | 0  |   while (r11) { | 
115  | 0  |     r11[0] = 'f';  | 
116  | 0  |     r11[1] = 'p';  | 
117  | 0  |     memmove(r11 + 2, r11 + 3, strlen(r11 + 3));  | 
118  | 0  |     asm_str[strlen(asm_str) - 1] = '\0';  | 
119  | 0  |     r11 = strstr(asm_str, "r11");  | 
120  | 0  |   }  | 
121  | 0  |   char *r12 = strstr(asm_str, "r12");  | 
122  | 0  |   while (r12) { | 
123  | 0  |     r12[0] = 'i';  | 
124  | 0  |     r12[1] = 'p';  | 
125  | 0  |     memmove(r12 + 2, r12 + 3, strlen(r12 + 3));  | 
126  | 0  |     asm_str[strlen(asm_str) - 1] = '\0';  | 
127  | 0  |     r12 = strstr(asm_str, "r12");  | 
128  | 0  |   }  | 
129  | 0  |   char *r13 = strstr(asm_str, "r13");  | 
130  | 0  |   while (r13) { | 
131  | 0  |     r13[0] = 's';  | 
132  | 0  |     r13[1] = 'p';  | 
133  | 0  |     memmove(r13 + 2, r13 + 3, strlen(r13 + 3));  | 
134  | 0  |     asm_str[strlen(asm_str) - 1] = '\0';  | 
135  | 0  |     r13 = strstr(asm_str, "r13");  | 
136  | 0  |   }  | 
137  | 0  |   char *r14 = strstr(asm_str, "r14");  | 
138  | 0  |   while (r14) { | 
139  | 0  |     r14[0] = 'l';  | 
140  | 0  |     r14[1] = 'r';  | 
141  | 0  |     memmove(r14 + 2, r14 + 3, strlen(r14 + 3));  | 
142  | 0  |     asm_str[strlen(asm_str) - 1] = '\0';  | 
143  | 0  |     r14 = strstr(asm_str, "r14");  | 
144  | 0  |   }  | 
145  | 0  |   char *r15 = strstr(asm_str, "r15");  | 
146  | 0  |   while (r15) { | 
147  | 0  |     r15[0] = 'p';  | 
148  | 0  |     r15[1] = 'c';  | 
149  | 0  |     memmove(r15 + 2, r15 + 3, strlen(r15 + 3));  | 
150  | 0  |     asm_str[strlen(asm_str) - 1] = '\0';  | 
151  | 0  |     r15 = strstr(asm_str, "r15");  | 
152  | 0  |   }  | 
153  | 0  | }  | 
154  |  |  | 
155  |  | /// Check if PC is updated from stack. Those POP instructions  | 
156  |  | /// are considered of group RETURN.  | 
157  |  | static void check_pop_return(MCInst *MI)  | 
158  | 1.04M  | { | 
159  | 1.04M  |   if (!MI->flat_insn->detail)  | 
160  | 0  |     return;  | 
161  | 1.04M  |   if (MI->flat_insn->id != ARM_INS_POP &&  | 
162  | 1.04M  |       MI->flat_insn->alias_id != ARM_INS_ALIAS_POP) { | 
163  | 1.04M  |     return;  | 
164  | 1.04M  |   }  | 
165  | 24.3k  |   for (size_t i = 0; i < ARM_get_detail(MI)->op_count; ++i) { | 
166  | 21.8k  |     cs_arm_op *op = &ARM_get_detail(MI)->operands[i];  | 
167  | 21.8k  |     if (op->type == ARM_OP_REG && op->reg == ARM_REG_PC) { | 
168  | 1.76k  |       add_group(MI, ARM_GRP_RET);  | 
169  | 1.76k  |       return;  | 
170  | 1.76k  |     }  | 
171  | 21.8k  |   }  | 
172  | 4.22k  | }  | 
173  |  |  | 
174  |  | /// Check if PC is directly written.Those instructions  | 
175  |  | /// are considered of group BRANCH.  | 
176  |  | static void check_writes_to_pc(MCInst *MI)  | 
177  | 1.04M  | { | 
178  | 1.04M  |   if (!MI->flat_insn->detail)  | 
179  | 0  |     return;  | 
180  | 3.75M  |   for (size_t i = 0; i < ARM_get_detail(MI)->op_count; ++i) { | 
181  | 2.72M  |     cs_arm_op *op = &ARM_get_detail(MI)->operands[i];  | 
182  | 2.72M  |     if (op->type == ARM_OP_REG && op->reg == ARM_REG_PC &&  | 
183  | 42.6k  |         (op->access & CS_AC_WRITE)) { | 
184  | 18.4k  |       add_group(MI, ARM_GRP_JUMP);  | 
185  | 18.4k  |       return;  | 
186  | 18.4k  |     }  | 
187  | 2.72M  |   }  | 
188  | 1.04M  | }  | 
189  |  |  | 
190  |  | /// Adds group to the instruction which are not defined in LLVM.  | 
191  |  | static void ARM_add_cs_groups(MCInst *MI)  | 
192  | 1.04M  | { | 
193  | 1.04M  |   if (!MI->flat_insn->detail)  | 
194  | 0  |     return;  | 
195  | 1.04M  |   check_pop_return(MI);  | 
196  | 1.04M  |   check_writes_to_pc(MI);  | 
197  | 1.04M  |   unsigned Opcode = MI->flat_insn->id;  | 
198  | 1.04M  |   switch (Opcode) { | 
199  | 1.00M  |   default:  | 
200  | 1.00M  |     return;  | 
201  | 1.00M  |   case ARM_INS_SVC:  | 
202  | 5.06k  |     add_group(MI, ARM_GRP_INT);  | 
203  | 5.06k  |     break;  | 
204  | 12.2k  |   case ARM_INS_CDP:  | 
205  | 24.8k  |   case ARM_INS_CDP2:  | 
206  | 27.0k  |   case ARM_INS_MCR:  | 
207  | 28.5k  |   case ARM_INS_MCR2:  | 
208  | 29.1k  |   case ARM_INS_MCRR:  | 
209  | 30.2k  |   case ARM_INS_MCRR2:  | 
210  | 32.2k  |   case ARM_INS_MRC:  | 
211  | 34.8k  |   case ARM_INS_MRC2:  | 
212  | 34.9k  |   case ARM_INS_SMC:  | 
213  | 34.9k  |     add_group(MI, ARM_GRP_PRIVILEGE);  | 
214  | 34.9k  |     break;  | 
215  | 1.04M  |   }  | 
216  | 1.04M  | }  | 
217  |  |  | 
218  |  | static void add_alias_details(MCInst *MI)  | 
219  | 20.1k  | { | 
220  | 20.1k  |   if (!detail_is_set(MI))  | 
221  | 0  |     return;  | 
222  | 20.1k  |   switch (MI->flat_insn->alias_id) { | 
223  | 7.47k  |   default:  | 
224  | 7.47k  |     return;  | 
225  | 7.47k  |   case ARM_INS_ALIAS_POP:  | 
226  |  |     // Doesn't get set because memop is not printed.  | 
227  | 359  |     if (ARM_get_detail(MI)->op_count == 1) { | 
228  | 121  |       CS_ASSERT_RET(  | 
229  | 121  |         MI->flat_insn->usesAliasDetails &&  | 
230  | 121  |         "Not valid assumption for non alias details.");  | 
231  |  |       // Only single register pop is post-indexed  | 
232  |  |       // Assumes only alias details are passed here.  | 
233  | 121  |       ARM_get_detail(MI)->post_index = true;  | 
234  | 121  |     }  | 
235  |  |     // fallthrough  | 
236  | 445  |   case ARM_INS_ALIAS_PUSH:  | 
237  | 539  |   case ARM_INS_ALIAS_VPUSH:  | 
238  | 681  |   case ARM_INS_ALIAS_VPOP:  | 
239  | 681  |     map_add_implicit_read(MI, ARM_REG_SP);  | 
240  | 681  |     map_add_implicit_write(MI, ARM_REG_SP);  | 
241  | 681  |     break;  | 
242  | 11.2k  |   case ARM_INS_ALIAS_LDM: { | 
243  | 11.2k  |     bool Writeback = true;  | 
244  | 11.2k  |     unsigned BaseReg = MCInst_getOpVal(MI, 0);  | 
245  | 62.7k  |     for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) { | 
246  | 51.4k  |       if (MCInst_getOpVal(MI, i) == BaseReg)  | 
247  | 6.16k  |         Writeback = false;  | 
248  | 51.4k  |     }  | 
249  | 11.2k  |     if (Writeback && detail_is_set(MI)) { | 
250  | 5.12k  |       ARM_get_detail(MI)->operands[0].access |= CS_AC_WRITE;  | 
251  | 5.12k  |       MI->flat_insn->detail->writeback = true;  | 
252  | 5.12k  |     }  | 
253  | 11.2k  |     break;  | 
254  | 539  |   }  | 
255  | 76  |   case ARM_INS_ALIAS_ASR:  | 
256  | 148  |   case ARM_INS_ALIAS_LSL:  | 
257  | 321  |   case ARM_INS_ALIAS_LSR:  | 
258  | 674  |   case ARM_INS_ALIAS_ROR: { | 
259  | 674  |     unsigned shift_value = 0;  | 
260  | 674  |     arm_shifter shift_type = ARM_SFT_INVALID;  | 
261  | 674  |     switch (MCInst_getOpcode(MI)) { | 
262  | 0  |     default:  | 
263  | 0  |       CS_ASSERT_RET(0 &&  | 
264  | 0  |               "ASR, LSL, LSR, ROR alias not handled");  | 
265  | 0  |       return;  | 
266  | 432  |     case ARM_MOVsi: { | 
267  | 432  |       MCOperand *MO2 = MCInst_getOperand(MI, 2);  | 
268  | 432  |       shift_type = (arm_shifter)ARM_AM_getSORegShOp(  | 
269  | 432  |         MCOperand_getImm(MO2));  | 
270  |  |  | 
271  | 432  |       if (ARM_AM_getSORegShOp(MCOperand_getImm(MO2)) ==  | 
272  | 432  |           ARM_AM_rrx) { | 
273  | 0  |         break;  | 
274  | 0  |       }  | 
275  | 432  |       shift_value = translateShiftImm(  | 
276  | 432  |         ARM_AM_getSORegOffset(MCOperand_getImm(MO2)));  | 
277  | 432  |       ARM_insert_detail_op_imm_at(MI, -1, shift_value,  | 
278  | 432  |                 CS_AC_READ);  | 
279  | 432  |       break;  | 
280  | 432  |     }  | 
281  | 242  |     case ARM_MOVsr: { | 
282  | 242  |       MCOperand *MO3 = MCInst_getOperand(MI, (3));  | 
283  | 242  |       shift_type =  | 
284  | 242  |         ARM_AM_getSORegShOp(MCOperand_getImm(MO3)) +  | 
285  | 242  |         ARM_SFT_REG;  | 
286  | 242  |       shift_value = MCInst_getOpVal(MI, 2);  | 
287  | 242  |       break;  | 
288  | 432  |     }  | 
289  | 674  |     }  | 
290  | 674  |     ARM_get_detail_op(MI, -2)->shift.type = shift_type;  | 
291  | 674  |     ARM_get_detail_op(MI, -2)->shift.value = shift_value;  | 
292  | 674  |     break;  | 
293  | 674  |   }  | 
294  | 20.1k  |   }  | 
295  | 20.1k  | }  | 
296  |  |  | 
297  |  | /// Some instructions have their operands not defined but  | 
298  |  | /// hardcoded as string.  | 
299  |  | /// Here we add those oprands to detail.  | 
300  |  | static void ARM_add_not_defined_ops(MCInst *MI)  | 
301  | 1.04M  | { | 
302  | 1.04M  |   if (!detail_is_set(MI))  | 
303  | 0  |     return;  | 
304  |  |  | 
305  | 1.04M  |   if (MI->flat_insn->is_alias && MI->flat_insn->usesAliasDetails) { | 
306  | 20.1k  |     add_alias_details(MI);  | 
307  | 20.1k  |     return;  | 
308  | 20.1k  |   }  | 
309  |  |  | 
310  | 1.02M  |   unsigned Opcode = MCInst_getOpcode(MI);  | 
311  | 1.02M  |   switch (Opcode) { | 
312  | 1.00M  |   default:  | 
313  | 1.00M  |     return;  | 
314  | 1.00M  |   case ARM_t2MOVsra_glue:  | 
315  | 0  |   case ARM_t2MOVsrl_glue:  | 
316  | 0  |     ARM_insert_detail_op_imm_at(MI, 2, 1, CS_AC_READ);  | 
317  | 0  |     break;  | 
318  | 103  |   case ARM_VCMPEZD:  | 
319  | 184  |   case ARM_VCMPZD:  | 
320  | 829  |   case ARM_tRSB:  | 
321  | 1.29k  |   case ARM_VCMPEZH:  | 
322  | 1.43k  |   case ARM_VCMPEZS:  | 
323  | 1.50k  |   case ARM_VCMPZH:  | 
324  | 1.92k  |   case ARM_VCMPZS:  | 
325  | 1.92k  |     ARM_insert_detail_op_imm_at(MI, -1, 0, CS_AC_READ);  | 
326  | 1.92k  |     break;  | 
327  | 69  |   case ARM_MVE_VSHLL_lws16bh:  | 
328  | 184  |   case ARM_MVE_VSHLL_lws16th:  | 
329  | 749  |   case ARM_MVE_VSHLL_lwu16bh:  | 
330  | 826  |   case ARM_MVE_VSHLL_lwu16th:  | 
331  | 826  |     ARM_insert_detail_op_imm_at(MI, 2, 16, CS_AC_READ);  | 
332  | 826  |     break;  | 
333  | 594  |   case ARM_MVE_VSHLL_lws8bh:  | 
334  | 835  |   case ARM_MVE_VSHLL_lws8th:  | 
335  | 1.12k  |   case ARM_MVE_VSHLL_lwu8bh:  | 
336  | 1.26k  |   case ARM_MVE_VSHLL_lwu8th:  | 
337  | 1.26k  |     ARM_insert_detail_op_imm_at(MI, 2, 8, CS_AC_READ);  | 
338  | 1.26k  |     break;  | 
339  | 209  |   case ARM_VCEQzv16i8:  | 
340  | 567  |   case ARM_VCEQzv2f32:  | 
341  | 938  |   case ARM_VCEQzv2i32:  | 
342  | 1.07k  |   case ARM_VCEQzv4f16:  | 
343  | 1.17k  |   case ARM_VCEQzv4f32:  | 
344  | 1.25k  |   case ARM_VCEQzv4i16:  | 
345  | 1.32k  |   case ARM_VCEQzv4i32:  | 
346  | 1.41k  |   case ARM_VCEQzv8f16:  | 
347  | 1.50k  |   case ARM_VCEQzv8i16:  | 
348  | 1.74k  |   case ARM_VCEQzv8i8:  | 
349  | 2.26k  |   case ARM_VCGEzv16i8:  | 
350  | 2.35k  |   case ARM_VCGEzv2f32:  | 
351  | 2.44k  |   case ARM_VCGEzv2i32:  | 
352  | 2.51k  |   case ARM_VCGEzv4f16:  | 
353  | 2.79k  |   case ARM_VCGEzv4f32:  | 
354  | 2.91k  |   case ARM_VCGEzv4i16:  | 
355  | 2.99k  |   case ARM_VCGEzv4i32:  | 
356  | 3.09k  |   case ARM_VCGEzv8f16:  | 
357  | 3.32k  |   case ARM_VCGEzv8i16:  | 
358  | 3.52k  |   case ARM_VCGEzv8i8:  | 
359  | 3.59k  |   case ARM_VCLEzv16i8:  | 
360  | 3.71k  |   case ARM_VCLEzv2f32:  | 
361  | 3.81k  |   case ARM_VCLEzv2i32:  | 
362  | 3.87k  |   case ARM_VCLEzv4f16:  | 
363  | 3.91k  |   case ARM_VCLEzv4f32:  | 
364  | 3.98k  |   case ARM_VCLEzv4i16:  | 
365  | 4.04k  |   case ARM_VCLEzv4i32:  | 
366  | 4.27k  |   case ARM_VCLEzv8f16:  | 
367  | 4.47k  |   case ARM_VCLEzv8i16:  | 
368  | 4.54k  |   case ARM_VCLEzv8i8:  | 
369  | 4.70k  |   case ARM_VCLTzv16i8:  | 
370  | 4.87k  |   case ARM_VCLTzv2f32:  | 
371  | 5.16k  |   case ARM_VCLTzv2i32:  | 
372  | 5.36k  |   case ARM_VCLTzv4f16:  | 
373  | 5.43k  |   case ARM_VCLTzv4f32:  | 
374  | 5.66k  |   case ARM_VCLTzv4i16:  | 
375  | 5.73k  |   case ARM_VCLTzv4i32:  | 
376  | 5.80k  |   case ARM_VCLTzv8f16:  | 
377  | 6.12k  |   case ARM_VCLTzv8i16:  | 
378  | 6.15k  |   case ARM_VCLTzv8i8:  | 
379  | 6.43k  |   case ARM_VCGTzv16i8:  | 
380  | 6.65k  |   case ARM_VCGTzv2f32:  | 
381  | 6.76k  |   case ARM_VCGTzv2i32:  | 
382  | 6.96k  |   case ARM_VCGTzv4f16:  | 
383  | 7.39k  |   case ARM_VCGTzv4f32:  | 
384  | 7.56k  |   case ARM_VCGTzv4i16:  | 
385  | 7.73k  |   case ARM_VCGTzv4i32:  | 
386  | 7.80k  |   case ARM_VCGTzv8f16:  | 
387  | 8.02k  |   case ARM_VCGTzv8i16:  | 
388  | 8.10k  |   case ARM_VCGTzv8i8:  | 
389  | 8.10k  |     ARM_insert_detail_op_imm_at(MI, 2, 0, CS_AC_READ);  | 
390  | 8.10k  |     break;  | 
391  | 419  |   case ARM_BX_RET:  | 
392  | 419  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_LR, CS_AC_READ);  | 
393  | 419  |     break;  | 
394  | 67  |   case ARM_MOVPCLR:  | 
395  | 183  |   case ARM_t2SUBS_PC_LR:  | 
396  | 183  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_PC, CS_AC_WRITE);  | 
397  | 183  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_LR, CS_AC_READ);  | 
398  | 183  |     break;  | 
399  | 67  |   case ARM_FMSTAT:  | 
400  | 67  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_APSR_NZCV,  | 
401  | 67  |               CS_AC_WRITE);  | 
402  | 67  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSCR, CS_AC_READ);  | 
403  | 67  |     break;  | 
404  | 400  |   case ARM_VLDR_FPCXTNS_off:  | 
405  | 469  |   case ARM_VLDR_FPCXTNS_post:  | 
406  | 535  |   case ARM_VLDR_FPCXTNS_pre:  | 
407  | 535  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTNS,  | 
408  | 535  |               CS_AC_WRITE);  | 
409  | 535  |     break;  | 
410  | 399  |   case ARM_VSTR_FPCXTNS_off:  | 
411  | 469  |   case ARM_VSTR_FPCXTNS_post:  | 
412  | 539  |   case ARM_VSTR_FPCXTNS_pre:  | 
413  | 539  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTNS, CS_AC_READ);  | 
414  | 539  |     break;  | 
415  | 76  |   case ARM_VLDR_FPCXTS_off:  | 
416  | 143  |   case ARM_VLDR_FPCXTS_post:  | 
417  | 485  |   case ARM_VLDR_FPCXTS_pre:  | 
418  | 485  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTS, CS_AC_WRITE);  | 
419  | 485  |     break;  | 
420  | 199  |   case ARM_VSTR_FPCXTS_off:  | 
421  | 268  |   case ARM_VSTR_FPCXTS_post:  | 
422  | 654  |   case ARM_VSTR_FPCXTS_pre:  | 
423  | 654  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTS, CS_AC_READ);  | 
424  | 654  |     break;  | 
425  | 69  |   case ARM_VLDR_FPSCR_NZCVQC_off:  | 
426  | 349  |   case ARM_VLDR_FPSCR_NZCVQC_post:  | 
427  | 433  |   case ARM_VLDR_FPSCR_NZCVQC_pre:  | 
428  | 433  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR_NZCVQC,  | 
429  | 433  |               CS_AC_WRITE);  | 
430  | 433  |     break;  | 
431  | 190  |   case ARM_VSTR_FPSCR_NZCVQC_off:  | 
432  | 256  |   case ARM_VSTR_FPSCR_NZCVQC_post:  | 
433  | 290  |   case ARM_VSTR_FPSCR_NZCVQC_pre:  | 
434  | 290  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR_NZCVQC,  | 
435  | 290  |               CS_AC_READ);  | 
436  | 290  |     break;  | 
437  | 269  |   case ARM_VMSR:  | 
438  | 337  |   case ARM_VLDR_FPSCR_off:  | 
439  | 730  |   case ARM_VLDR_FPSCR_post:  | 
440  | 1.32k  |   case ARM_VLDR_FPSCR_pre:  | 
441  | 1.32k  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR, CS_AC_WRITE);  | 
442  | 1.32k  |     break;  | 
443  | 237  |   case ARM_VSTR_FPSCR_off:  | 
444  | 303  |   case ARM_VSTR_FPSCR_post:  | 
445  | 674  |   case ARM_VSTR_FPSCR_pre:  | 
446  | 674  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR, CS_AC_READ);  | 
447  | 674  |     break;  | 
448  | 0  |   case ARM_VLDR_P0_off:  | 
449  | 0  |   case ARM_VLDR_P0_post:  | 
450  | 0  |   case ARM_VLDR_P0_pre:  | 
451  | 0  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_P0, CS_AC_WRITE);  | 
452  | 0  |     break;  | 
453  | 0  |   case ARM_VSTR_P0_off:  | 
454  | 0  |   case ARM_VSTR_P0_post:  | 
455  | 0  |   case ARM_VSTR_P0_pre:  | 
456  | 0  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_P0, CS_AC_READ);  | 
457  | 0  |     break;  | 
458  | 0  |   case ARM_VLDR_VPR_off:  | 
459  | 0  |   case ARM_VLDR_VPR_post:  | 
460  | 0  |   case ARM_VLDR_VPR_pre:  | 
461  | 0  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_VPR, CS_AC_WRITE);  | 
462  | 0  |     break;  | 
463  | 0  |   case ARM_VSTR_VPR_off:  | 
464  | 0  |   case ARM_VSTR_VPR_post:  | 
465  | 0  |   case ARM_VSTR_VPR_pre:  | 
466  | 0  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_VPR, CS_AC_READ);  | 
467  | 0  |     break;  | 
468  | 588  |   case ARM_VMSR_FPEXC:  | 
469  | 588  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPEXC, CS_AC_WRITE);  | 
470  | 588  |     break;  | 
471  | 318  |   case ARM_VMSR_FPINST:  | 
472  | 318  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPINST, CS_AC_WRITE);  | 
473  | 318  |     break;  | 
474  | 80  |   case ARM_VMSR_FPINST2:  | 
475  | 80  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPINST2,  | 
476  | 80  |               CS_AC_WRITE);  | 
477  | 80  |     break;  | 
478  | 66  |   case ARM_VMSR_FPSID:  | 
479  | 66  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSID, CS_AC_WRITE);  | 
480  | 66  |     break;  | 
481  | 68  |   case ARM_t2SRSDB:  | 
482  | 135  |   case ARM_t2SRSIA:  | 
483  | 135  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_SP, CS_AC_WRITE);  | 
484  | 135  |     break;  | 
485  | 67  |   case ARM_t2SRSDB_UPD:  | 
486  | 136  |   case ARM_t2SRSIA_UPD:  | 
487  | 136  |     ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_SP,  | 
488  | 136  |               CS_AC_READ | CS_AC_WRITE);  | 
489  | 136  |     break;  | 
490  | 81  |   case ARM_MRSsys:  | 
491  | 149  |   case ARM_t2MRSsys_AR:  | 
492  | 149  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_SPSR, CS_AC_READ);  | 
493  | 149  |     break;  | 
494  | 768  |   case ARM_MRS:  | 
495  | 836  |   case ARM_t2MRS_AR:  | 
496  | 836  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_APSR, CS_AC_READ);  | 
497  | 836  |     break;  | 
498  | 73  |   case ARM_VMRS:  | 
499  | 73  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSCR, CS_AC_READ);  | 
500  | 73  |     break;  | 
501  | 34  |   case ARM_VMRS_FPCXTNS:  | 
502  | 34  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPCXTNS, CS_AC_READ);  | 
503  | 34  |     break;  | 
504  | 66  |   case ARM_VMRS_FPCXTS:  | 
505  | 66  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPCXTS, CS_AC_READ);  | 
506  | 66  |     break;  | 
507  | 419  |   case ARM_VMRS_FPEXC:  | 
508  | 419  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPEXC, CS_AC_READ);  | 
509  | 419  |     break;  | 
510  | 69  |   case ARM_VMRS_FPINST:  | 
511  | 69  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPINST, CS_AC_READ);  | 
512  | 69  |     break;  | 
513  | 195  |   case ARM_VMRS_FPINST2:  | 
514  | 195  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPINST2, CS_AC_READ);  | 
515  | 195  |     break;  | 
516  | 72  |   case ARM_VMRS_FPSCR_NZCVQC:  | 
517  | 72  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSCR_NZCVQC,  | 
518  | 72  |               CS_AC_READ);  | 
519  | 72  |     break;  | 
520  | 109  |   case ARM_VMRS_FPSID:  | 
521  | 109  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSID, CS_AC_READ);  | 
522  | 109  |     break;  | 
523  | 254  |   case ARM_VMRS_MVFR0:  | 
524  | 254  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_MVFR0, CS_AC_READ);  | 
525  | 254  |     break;  | 
526  | 69  |   case ARM_VMRS_MVFR1:  | 
527  | 69  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_MVFR1, CS_AC_READ);  | 
528  | 69  |     break;  | 
529  | 450  |   case ARM_VMRS_MVFR2:  | 
530  | 450  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_MVFR2, CS_AC_READ);  | 
531  | 450  |     break;  | 
532  | 0  |   case ARM_VMRS_P0:  | 
533  | 0  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_P0, CS_AC_READ);  | 
534  | 0  |     break;  | 
535  | 0  |   case ARM_VMRS_VPR:  | 
536  | 0  |     ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_VPR, CS_AC_READ);  | 
537  | 0  |     break;  | 
538  | 0  |   case ARM_MOVsr:  | 
539  |  |     // Add shift information  | 
540  | 0  |     ARM_get_detail(MI)->operands[1].shift.type =  | 
541  | 0  |       (arm_shifter)ARM_AM_getSORegShOp(  | 
542  | 0  |         MCInst_getOpVal(MI, 3)) +  | 
543  | 0  |       ARM_SFT_REG;  | 
544  | 0  |     ARM_get_detail(MI)->operands[1].shift.value =  | 
545  | 0  |       MCInst_getOpVal(MI, 2);  | 
546  | 0  |     break;  | 
547  | 0  |   case ARM_MOVsi:  | 
548  | 0  |     if (ARM_AM_getSORegShOp(MCInst_getOpVal(MI, 2)) == ARM_AM_rrx) { | 
549  | 0  |       ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_RRX;  | 
550  | 0  |       ARM_get_detail_op(MI, -1)->shift.value =  | 
551  | 0  |         translateShiftImm(ARM_AM_getSORegOffset(  | 
552  | 0  |           MCInst_getOpVal(MI, 2)));  | 
553  | 0  |       return;  | 
554  | 0  |     }  | 
555  |  |  | 
556  | 0  |     ARM_get_detail_op(MI, -1)->shift.type =  | 
557  | 0  |       (arm_shifter)ARM_AM_getSORegShOp(  | 
558  | 0  |         MCInst_getOpVal(MI, 2));  | 
559  | 0  |     ARM_get_detail_op(MI, -1)->shift.value = translateShiftImm(  | 
560  | 0  |       ARM_AM_getSORegOffset(MCInst_getOpVal(MI, 2)));  | 
561  | 0  |     break;  | 
562  | 0  |   case ARM_tLDMIA: { | 
563  | 0  |     bool Writeback = true;  | 
564  | 0  |     unsigned BaseReg = MCInst_getOpVal(MI, 0);  | 
565  | 0  |     for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) { | 
566  | 0  |       if (MCInst_getOpVal(MI, i) == BaseReg)  | 
567  | 0  |         Writeback = false;  | 
568  | 0  |     }  | 
569  | 0  |     if (Writeback && detail_is_set(MI)) { | 
570  | 0  |       ARM_get_detail(MI)->operands[0].access |= CS_AC_WRITE;  | 
571  | 0  |       MI->flat_insn->detail->writeback = true;  | 
572  | 0  |     }  | 
573  | 0  |     break;  | 
574  | 0  |   }  | 
575  | 75  |   case ARM_RFEDA_UPD:  | 
576  | 281  |   case ARM_RFEDB_UPD:  | 
577  | 353  |   case ARM_RFEIA_UPD:  | 
578  | 422  |   case ARM_RFEIB_UPD:  | 
579  | 422  |     get_detail(MI)->writeback = true;  | 
580  |  |     // fallthrough  | 
581  | 488  |   case ARM_RFEDA:  | 
582  | 554  |   case ARM_RFEDB:  | 
583  | 620  |   case ARM_RFEIA:  | 
584  | 686  |   case ARM_RFEIB: { | 
585  | 686  |     arm_reg base_reg = ARM_get_detail_op(MI, -1)->reg;  | 
586  | 686  |     ARM_get_detail_op(MI, -1)->type = ARM_OP_MEM;  | 
587  | 686  |     ARM_get_detail_op(MI, -1)->mem.base = base_reg;  | 
588  | 686  |   }  | 
589  | 1.02M  |   }  | 
590  | 1.02M  | }  | 
591  |  |  | 
592  |  | /// Unfortunately there is currently no way to easily extract  | 
593  |  | /// information about the vector data usage (sign and width used).  | 
594  |  | /// See: https://github.com/capstone-engine/capstone/issues/2152  | 
595  |  | void ARM_add_vector_data(MCInst *MI, arm_vectordata_type data_type)  | 
596  | 75.8k  | { | 
597  | 75.8k  |   if (!detail_is_set(MI))  | 
598  | 0  |     return;  | 
599  | 75.8k  |   ARM_get_detail(MI)->vector_data = data_type;  | 
600  | 75.8k  | }  | 
601  |  |  | 
602  |  | /// Unfortunately there is currently no way to easily extract  | 
603  |  | /// information about the vector size.  | 
604  |  | /// See: https://github.com/capstone-engine/capstone/issues/2152  | 
605  |  | void ARM_add_vector_size(MCInst *MI, unsigned size)  | 
606  | 74.7k  | { | 
607  | 74.7k  |   if (!detail_is_set(MI))  | 
608  | 0  |     return;  | 
609  | 74.7k  |   ARM_get_detail(MI)->vector_size = size;  | 
610  | 74.7k  | }  | 
611  |  |  | 
612  |  | /// For ARM the attributation of post-indexed instructions is poor.  | 
613  |  | /// Disponents or index register are sometimes not defined as such.  | 
614  |  | /// Here we try to detect such cases. We check if the base register  | 
615  |  | /// is a writeback register, but no other memory operand  | 
616  |  | /// was disassembled.  | 
617  |  | /// Because there must be a second memory operand (disponent/index)  | 
618  |  | /// We assume that the following operand is actually  | 
619  |  | /// the disponent/index reg.  | 
620  |  | static void ARM_post_index_detection(MCInst *MI)  | 
621  | 1.04M  | { | 
622  | 1.04M  |   if (!detail_is_set(MI) || ARM_get_detail(MI)->post_index)  | 
623  | 31.1k  |     return;  | 
624  |  |  | 
625  | 1.01M  |   int i = 0;  | 
626  | 3.38M  |   for (; i < ARM_get_detail(MI)->op_count; ++i) { | 
627  | 2.67M  |     if (ARM_get_detail(MI)->operands[i].type & ARM_OP_MEM)  | 
628  | 311k  |       break;  | 
629  | 2.67M  |   }  | 
630  | 1.01M  |   if (i >= ARM_get_detail(MI)->op_count) { | 
631  |  |     // Last operand  | 
632  | 702k  |     return;  | 
633  | 702k  |   }  | 
634  |  |  | 
635  | 311k  |   cs_arm_op *op = &ARM_get_detail(MI)->operands[i];  | 
636  | 311k  |   cs_arm_op op_next = ARM_get_detail(MI)->operands[i + 1];  | 
637  | 311k  |   if (op_next.type == ARM_OP_INVALID || op->mem.disp != 0 ||  | 
638  | 17.7k  |       op->mem.index != ARM_REG_INVALID)  | 
639  | 293k  |     return;  | 
640  |  |  | 
641  | 17.7k  |   if (op_next.type & CS_OP_IMM)  | 
642  | 5.07k  |     op->mem.disp = op_next.imm;  | 
643  | 12.6k  |   else if (op_next.type & CS_OP_REG)  | 
644  | 12.6k  |     op->mem.index = op_next.reg;  | 
645  |  |  | 
646  | 17.7k  |   op->subtracted = op_next.subtracted;  | 
647  | 17.7k  |   ARM_get_detail(MI)->post_index = true;  | 
648  | 17.7k  |   MI->flat_insn->detail->writeback = true;  | 
649  | 17.7k  |   ARM_dec_op_count(MI);  | 
650  | 17.7k  | }  | 
651  |  |  | 
652  |  | void ARM_check_mem_access_validity(MCInst *MI)  | 
653  | 1.04M  | { | 
654  | 1.04M  | #ifndef CAPSTONE_DIET  | 
655  | 1.04M  |   if (!detail_is_set(MI))  | 
656  | 0  |     return;  | 
657  | 1.04M  |   const arm_suppl_info *suppl = map_get_suppl_info(MI, arm_insns);  | 
658  | 1.04M  |   CS_ASSERT_RET(suppl);  | 
659  | 1.04M  |   if (suppl->mem_acc == CS_AC_INVALID) { | 
660  | 671k  |     return;  | 
661  | 671k  |   }  | 
662  | 373k  |   cs_detail *detail = get_detail(MI);  | 
663  | 1.38M  |   for (int i = 0; i < detail->arm.op_count; ++i) { | 
664  | 1.04M  |     if (detail->arm.operands[i].type == ARM_OP_MEM &&  | 
665  | 335k  |         detail->arm.operands[i].access != suppl->mem_acc) { | 
666  | 36.8k  |       detail->arm.operands[i].access = suppl->mem_acc;  | 
667  | 36.8k  |       return;  | 
668  | 36.8k  |     }  | 
669  | 1.04M  |   }  | 
670  | 373k  | #endif // CAPSTONE_DIET  | 
671  | 373k  | }  | 
672  |  |  | 
673  |  | /// Decodes the asm string for a given instruction  | 
674  |  | /// and fills the detail information about the instruction and its operands.  | 
675  |  | void ARM_printer(MCInst *MI, SStream *O, void * /* MCRegisterInfo* */ info)  | 
676  | 1.04M  | { | 
677  | 1.04M  |   MCRegisterInfo *MRI = (MCRegisterInfo *)info;  | 
678  | 1.04M  |   MI->MRI = MRI;  | 
679  | 1.04M  |   MI->fillDetailOps = detail_is_set(MI);  | 
680  | 1.04M  |   MI->flat_insn->usesAliasDetails = map_use_alias_details(MI);  | 
681  | 1.04M  |   ARM_LLVM_printInstruction(MI, O, info);  | 
682  | 1.04M  |   map_set_alias_id(MI, O, insn_alias_mnem_map,  | 
683  | 1.04M  |        ARR_SIZE(insn_alias_mnem_map) - 1);  | 
684  | 1.04M  |   ARM_add_not_defined_ops(MI);  | 
685  | 1.04M  |   ARM_post_index_detection(MI);  | 
686  | 1.04M  |   ARM_check_mem_access_validity(MI);  | 
687  | 1.04M  |   ARM_add_cs_groups(MI);  | 
688  | 1.04M  |   int syntax_opt = MI->csh->syntax;  | 
689  | 1.04M  |   if (syntax_opt & CS_OPT_SYNTAX_CS_REG_ALIAS)  | 
690  | 0  |     patch_cs_reg_alias(O->buffer);  | 
691  | 1.04M  | }  | 
692  |  |  | 
693  |  | #ifndef CAPSTONE_DIET  | 
694  |  | static const char *const insn_name_maps[] = { | 
695  |  | #include "ARMGenCSMappingInsnName.inc"  | 
696  |  |   // Hard coded alias in LLVM, not defined as alias or instruction.  | 
697  |  |   // We give them a unique ID for convenience.  | 
698  |  |   "vpop",  | 
699  |  |   "vpush",  | 
700  |  | };  | 
701  |  | #endif  | 
702  |  |  | 
703  |  | #ifndef CAPSTONE_DIET  | 
704  |  | static const arm_reg arm_flag_regs[] = { | 
705  |  |   ARM_REG_APSR,       ARM_REG_APSR_NZCV, ARM_REG_CPSR,  | 
706  |  |   ARM_REG_FPCXTNS,      ARM_REG_FPCXTS,  ARM_REG_FPEXC,  | 
707  |  |   ARM_REG_FPINST,       ARM_REG_FPSCR,   ARM_REG_FPSCR_NZCV,  | 
708  |  |   ARM_REG_FPSCR_NZCVQC,  | 
709  |  | };  | 
710  |  | #endif // CAPSTONE_DIET  | 
711  |  |  | 
712  |  | const char *ARM_insn_name(csh handle, unsigned int id)  | 
713  | 1.04M  | { | 
714  | 1.04M  | #ifndef CAPSTONE_DIET  | 
715  | 1.04M  |   if (id < ARM_INS_ALIAS_END && id > ARM_INS_ALIAS_BEGIN) { | 
716  | 0  |     if (id - ARM_INS_ALIAS_BEGIN >= ARR_SIZE(insn_alias_mnem_map))  | 
717  | 0  |       return NULL;  | 
718  |  |  | 
719  | 0  |     return insn_alias_mnem_map[id - ARM_INS_ALIAS_BEGIN - 1].name;  | 
720  | 0  |   }  | 
721  | 1.04M  |   if (id >= ARM_INS_ENDING)  | 
722  | 0  |     return NULL;  | 
723  |  |  | 
724  | 1.04M  |   if (id < ARR_SIZE(insn_name_maps))  | 
725  | 1.04M  |     return insn_name_maps[id];  | 
726  |  |  | 
727  |  |   // not found  | 
728  | 0  |   return NULL;  | 
729  |  | #else  | 
730  |  |   return NULL;  | 
731  |  | #endif  | 
732  | 1.04M  | }  | 
733  |  |  | 
734  |  | #ifndef CAPSTONE_DIET  | 
735  |  | static const name_map group_name_maps[] = { | 
736  |  |   // generic groups  | 
737  |  |   { ARM_GRP_INVALID, NULL }, | 
738  |  |   { ARM_GRP_JUMP, "jump" }, | 
739  |  |   { ARM_GRP_CALL, "call" }, | 
740  |  |   { ARM_GRP_RET, "return" }, | 
741  |  |   { ARM_GRP_INT, "int" }, | 
742  |  |   { ARM_GRP_PRIVILEGE, "privilege" }, | 
743  |  |   { ARM_GRP_BRANCH_RELATIVE, "branch_relative" }, | 
744  |  |  | 
745  |  | // architecture-specific groups  | 
746  |  | #include "ARMGenCSFeatureName.inc"  | 
747  |  | };  | 
748  |  | #endif  | 
749  |  |  | 
750  |  | const char *ARM_group_name(csh handle, unsigned int id)  | 
751  | 2.55M  | { | 
752  | 2.55M  | #ifndef CAPSTONE_DIET  | 
753  | 2.55M  |   return id2name(group_name_maps, ARR_SIZE(group_name_maps), id);  | 
754  |  | #else  | 
755  |  |   return NULL;  | 
756  |  | #endif  | 
757  | 2.55M  | }  | 
758  |  |  | 
759  |  | // list all relative branch instructions  | 
760  |  | // ie: insns[i].branch && !insns[i].indirect_branch  | 
761  |  | static const unsigned int insn_rel[] = { | 
762  |  |   ARM_BL,   ARM_BLX_pred, ARM_Bcc,   ARM_t2B,  ARM_t2Bcc,  | 
763  |  |   ARM_tB,   ARM_tBcc, ARM_tCBNZ, ARM_tCBZ, ARM_BL_pred,  | 
764  |  |   ARM_BLXi, ARM_tBL,  ARM_tBLXi, 0  | 
765  |  | };  | 
766  |  |  | 
767  |  | static const unsigned int insn_blx_rel_to_arm[] = { ARM_tBLXi, 0 }; | 
768  |  |  | 
769  |  | // check if this insn is relative branch  | 
770  |  | bool ARM_rel_branch(cs_struct *h, unsigned int id)  | 
771  | 492k  | { | 
772  | 492k  |   int i;  | 
773  |  |  | 
774  | 6.67M  |   for (i = 0; insn_rel[i]; i++) { | 
775  | 6.21M  |     if (id == insn_rel[i]) { | 
776  | 31.9k  |       return true;  | 
777  | 31.9k  |     }  | 
778  | 6.21M  |   }  | 
779  |  |  | 
780  |  |   // not found  | 
781  | 460k  |   return false;  | 
782  | 492k  | }  | 
783  |  |  | 
784  |  | bool ARM_blx_to_arm_mode(cs_struct *h, unsigned int id)  | 
785  | 25.2k  | { | 
786  | 25.2k  |   int i;  | 
787  |  |  | 
788  | 50.1k  |   for (i = 0; insn_blx_rel_to_arm[i]; i++)  | 
789  | 25.2k  |     if (id == insn_blx_rel_to_arm[i])  | 
790  | 424  |       return true;  | 
791  |  |  | 
792  |  |   // not found  | 
793  | 24.8k  |   return false;  | 
794  | 25.2k  | }  | 
795  |  |  | 
796  |  | void ARM_check_updates_flags(MCInst *MI)  | 
797  | 1.05M  | { | 
798  | 1.05M  | #ifndef CAPSTONE_DIET  | 
799  | 1.05M  |   if (!detail_is_set(MI))  | 
800  | 0  |     return;  | 
801  | 1.05M  |   cs_detail *detail = get_detail(MI);  | 
802  | 1.08M  |   for (int i = 0; i < detail->regs_write_count; ++i) { | 
803  | 151k  |     if (detail->regs_write[i] == 0)  | 
804  | 0  |       return;  | 
805  | 752k  |     for (int j = 0; j < ARR_SIZE(arm_flag_regs); ++j) { | 
806  | 718k  |       if (detail->regs_write[i] == arm_flag_regs[j]) { | 
807  | 117k  |         detail->arm.update_flags = true;  | 
808  | 117k  |         return;  | 
809  | 117k  |       }  | 
810  | 718k  |     }  | 
811  | 151k  |   }  | 
812  | 1.05M  | #endif // CAPSTONE_DIET  | 
813  | 1.05M  | }  | 
814  |  |  | 
815  |  | void ARM_set_instr_map_data(MCInst *MI)  | 
816  | 1.05M  | { | 
817  | 1.05M  |   map_cs_id(MI, arm_insns, ARR_SIZE(arm_insns));  | 
818  | 1.05M  |   map_implicit_reads(MI, arm_insns);  | 
819  | 1.05M  |   map_implicit_writes(MI, arm_insns);  | 
820  | 1.05M  |   ARM_check_updates_flags(MI);  | 
821  | 1.05M  |   map_groups(MI, arm_insns);  | 
822  | 1.05M  | }  | 
823  |  |  | 
824  |  | bool ARM_getInstruction(csh handle, const uint8_t *code, size_t code_len,  | 
825  |  |       MCInst *instr, uint16_t *size, uint64_t address,  | 
826  |  |       void *info)  | 
827  | 1.05M  | { | 
828  | 1.05M  |   ARM_init_cs_detail(instr);  | 
829  | 1.05M  |   DecodeStatus Result = ARM_LLVM_getInstruction(  | 
830  | 1.05M  |     handle, code, code_len, instr, size, address, info);  | 
831  | 1.05M  |   ARM_set_instr_map_data(instr);  | 
832  | 1.05M  |   if (Result == MCDisassembler_SoftFail) { | 
833  | 103k  |     MCInst_setSoftFail(instr);  | 
834  | 103k  |   }  | 
835  | 1.05M  |   return Result != MCDisassembler_Fail;  | 
836  | 1.05M  | }  | 
837  |  |  | 
838  |  | #define GET_REGINFO_MC_DESC  | 
839  |  | #include "ARMGenRegisterInfo.inc"  | 
840  |  |  | 
841  |  | void ARM_init_mri(MCRegisterInfo *MRI)  | 
842  | 14.2k  | { | 
843  | 14.2k  |   MCRegisterInfo_InitMCRegisterInfo(MRI, ARMRegDesc, ARM_REG_ENDING, 0, 0,  | 
844  | 14.2k  |             ARMMCRegisterClasses,  | 
845  | 14.2k  |             ARR_SIZE(ARMMCRegisterClasses), 0, 0,  | 
846  | 14.2k  |             ARMRegDiffLists, 0, ARMSubRegIdxLists,  | 
847  | 14.2k  |             ARR_SIZE(ARMSubRegIdxLists), 0);  | 
848  | 14.2k  | }  | 
849  |  |  | 
850  |  | #ifndef CAPSTONE_DIET  | 
851  |  | static const map_insn_ops insn_operands[] = { | 
852  |  | #include "ARMGenCSMappingInsnOp.inc"  | 
853  |  | };  | 
854  |  |  | 
855  |  | void ARM_reg_access(const cs_insn *insn, cs_regs regs_read,  | 
856  |  |         uint8_t *regs_read_count, cs_regs regs_write,  | 
857  |  |         uint8_t *regs_write_count)  | 
858  | 0  | { | 
859  | 0  |   uint8_t i;  | 
860  | 0  |   uint8_t read_count, write_count;  | 
861  | 0  |   cs_arm *arm = &(insn->detail->arm);  | 
862  |  | 
  | 
863  | 0  |   read_count = insn->detail->regs_read_count;  | 
864  | 0  |   write_count = insn->detail->regs_write_count;  | 
865  |  |  | 
866  |  |   // implicit registers  | 
867  | 0  |   memcpy(regs_read, insn->detail->regs_read,  | 
868  | 0  |          read_count * sizeof(insn->detail->regs_read[0]));  | 
869  | 0  |   memcpy(regs_write, insn->detail->regs_write,  | 
870  | 0  |          write_count * sizeof(insn->detail->regs_write[0]));  | 
871  |  |  | 
872  |  |   // explicit registers  | 
873  | 0  |   for (i = 0; i < arm->op_count; i++) { | 
874  | 0  |     cs_arm_op *op = &(arm->operands[i]);  | 
875  | 0  |     switch ((int)op->type) { | 
876  | 0  |     case ARM_OP_REG:  | 
877  | 0  |       if ((op->access & CS_AC_READ) &&  | 
878  | 0  |           !arr_exist(regs_read, read_count, op->reg)) { | 
879  | 0  |         regs_read[read_count] = (uint16_t)op->reg;  | 
880  | 0  |         read_count++;  | 
881  | 0  |       }  | 
882  | 0  |       if ((op->access & CS_AC_WRITE) &&  | 
883  | 0  |           !arr_exist(regs_write, write_count, op->reg)) { | 
884  | 0  |         regs_write[write_count] = (uint16_t)op->reg;  | 
885  | 0  |         write_count++;  | 
886  | 0  |       }  | 
887  | 0  |       break;  | 
888  | 0  |     case ARM_OP_MEM:  | 
889  |  |       // registers appeared in memory references always being read  | 
890  | 0  |       if ((op->mem.base != ARM_REG_INVALID) &&  | 
891  | 0  |           !arr_exist(regs_read, read_count, op->mem.base)) { | 
892  | 0  |         regs_read[read_count] = (uint16_t)op->mem.base;  | 
893  | 0  |         read_count++;  | 
894  | 0  |       }  | 
895  | 0  |       if ((op->mem.index != ARM_REG_INVALID) &&  | 
896  | 0  |           !arr_exist(regs_read, read_count, op->mem.index)) { | 
897  | 0  |         regs_read[read_count] = (uint16_t)op->mem.index;  | 
898  | 0  |         read_count++;  | 
899  | 0  |       }  | 
900  | 0  |       if ((insn->detail->writeback) &&  | 
901  | 0  |           (op->mem.base != ARM_REG_INVALID) &&  | 
902  | 0  |           !arr_exist(regs_write, write_count, op->mem.base)) { | 
903  | 0  |         regs_write[write_count] =  | 
904  | 0  |           (uint16_t)op->mem.base;  | 
905  | 0  |         write_count++;  | 
906  | 0  |       }  | 
907  | 0  |     default:  | 
908  | 0  |       break;  | 
909  | 0  |     }  | 
910  | 0  |   }  | 
911  |  |  | 
912  | 0  |   *regs_read_count = read_count;  | 
913  | 0  |   *regs_write_count = write_count;  | 
914  | 0  | }  | 
915  |  | #endif  | 
916  |  |  | 
917  |  | void ARM_setup_op(cs_arm_op *op)  | 
918  | 37.8M  | { | 
919  | 37.8M  |   memset(op, 0, sizeof(cs_arm_op));  | 
920  | 37.8M  |   op->type = ARM_OP_INVALID;  | 
921  | 37.8M  |   op->vector_index = -1;  | 
922  | 37.8M  |   op->neon_lane = -1;  | 
923  | 37.8M  | }  | 
924  |  |  | 
925  |  | void ARM_init_cs_detail(MCInst *MI)  | 
926  | 1.05M  | { | 
927  | 1.05M  |   if (detail_is_set(MI)) { | 
928  | 1.05M  |     unsigned int i;  | 
929  |  |  | 
930  | 1.05M  |     memset(get_detail(MI), 0,  | 
931  | 1.05M  |            offsetof(cs_detail, arm) + sizeof(cs_arm));  | 
932  |  |  | 
933  | 38.9M  |     for (i = 0; i < ARR_SIZE(ARM_get_detail(MI)->operands); i++)  | 
934  | 37.8M  |       ARM_setup_op(&ARM_get_detail(MI)->operands[i]);  | 
935  | 1.05M  |     ARM_get_detail(MI)->cc = ARMCC_UNDEF;  | 
936  | 1.05M  |     ARM_get_detail(MI)->vcc = ARMVCC_None;  | 
937  | 1.05M  |   }  | 
938  | 1.05M  | }  | 
939  |  |  | 
940  |  | static uint64_t t_add_pc(MCInst *MI, uint64_t v)  | 
941  | 307k  | { | 
942  | 307k  |   int32_t imm = (int32_t)v;  | 
943  | 307k  |   if (ARM_rel_branch(MI->csh, MI->Opcode)) { | 
944  | 0  |     uint32_t address;  | 
945  |  |  | 
946  |  |     // only do this for relative branch  | 
947  | 0  |     if (MI->csh->mode & CS_MODE_THUMB) { | 
948  | 0  |       address = (uint32_t)MI->address + 4;  | 
949  | 0  |       if (ARM_blx_to_arm_mode(MI->csh, MI->Opcode)) { | 
950  |  |         // here need to align down to the nearest 4-byte address  | 
951  | 0  | #define _ALIGN_DOWN(v, align_width) ((v / align_width) * align_width)  | 
952  | 0  |         address = _ALIGN_DOWN(address, 4);  | 
953  | 0  | #undef _ALIGN_DOWN  | 
954  | 0  |       }  | 
955  | 0  |     } else { | 
956  | 0  |       address = (uint32_t)MI->address + 8;  | 
957  | 0  |     }  | 
958  |  | 
  | 
959  | 0  |     imm += address;  | 
960  | 0  |     return imm;  | 
961  | 0  |   }  | 
962  | 307k  |   return v;  | 
963  | 307k  | }  | 
964  |  |  | 
965  |  | /// Transform a Qs register to its corresponding Ds + Offset register.  | 
966  |  | static uint64_t t_qpr_to_dpr_list(MCInst *MI, unsigned OpNum, uint8_t offset)  | 
967  | 36.9k  | { | 
968  | 36.9k  |   uint64_t v = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
969  | 36.9k  |   if (v >= ARM_REG_Q0 && v <= ARM_REG_Q15)  | 
970  | 0  |     return ARM_REG_D0 + offset + (v - ARM_REG_Q0) * 2;  | 
971  | 36.9k  |   return v + offset;  | 
972  | 36.9k  | }  | 
973  |  |  | 
974  |  | static uint64_t t_mod_imm_rotate(uint64_t v)  | 
975  | 12.2k  | { | 
976  | 12.2k  |   unsigned Bits = v & 0xFF;  | 
977  | 12.2k  |   unsigned Rot = (v & 0xF00) >> 7;  | 
978  | 12.2k  |   int32_t Rotated = ARM_AM_rotr32(Bits, Rot);  | 
979  | 12.2k  |   return Rotated;  | 
980  | 12.2k  | }  | 
981  |  |  | 
982  |  | inline static uint64_t t_mod_imm_bits(uint64_t v)  | 
983  | 1.87k  | { | 
984  | 1.87k  |   unsigned Bits = v & 0xFF;  | 
985  | 1.87k  |   return Bits;  | 
986  | 1.87k  | }  | 
987  |  |  | 
988  |  | inline static uint64_t t_mod_imm_rot(uint64_t v)  | 
989  | 1.87k  | { | 
990  | 1.87k  |   unsigned Rot = (v & 0xF00) >> 7;  | 
991  | 1.87k  |   return Rot;  | 
992  | 1.87k  | }  | 
993  |  |  | 
994  |  | static uint64_t t_vmov_mod_imm(uint64_t v)  | 
995  | 4.69k  | { | 
996  | 4.69k  |   unsigned EltBits;  | 
997  | 4.69k  |   uint64_t Val = ARM_AM_decodeVMOVModImm(v, &EltBits);  | 
998  | 4.69k  |   return Val;  | 
999  | 4.69k  | }  | 
1000  |  |  | 
1001  |  | /// Initializes or finishes a memory operand of Capstone (depending on \p  | 
1002  |  | /// status). A memory operand in Capstone can be assembled by two LLVM operands.  | 
1003  |  | /// E.g. the base register and the immediate disponent.  | 
1004  |  | static void ARM_set_mem_access(MCInst *MI, bool status)  | 
1005  | 608k  | { | 
1006  | 608k  |   if (!detail_is_set(MI))  | 
1007  | 0  |     return;  | 
1008  | 608k  |   set_doing_mem(MI, status);  | 
1009  | 608k  |   if (status) { | 
1010  | 304k  |     ARM_get_detail_op(MI, 0)->type = ARM_OP_MEM;  | 
1011  | 304k  |     ARM_get_detail_op(MI, 0)->mem.base = ARM_REG_INVALID;  | 
1012  | 304k  |     ARM_get_detail_op(MI, 0)->mem.index = ARM_REG_INVALID;  | 
1013  | 304k  |     ARM_get_detail_op(MI, 0)->mem.scale = 1;  | 
1014  | 304k  |     ARM_get_detail_op(MI, 0)->mem.disp = 0;  | 
1015  |  |  | 
1016  | 304k  | #ifndef CAPSTONE_DIET  | 
1017  | 304k  |     uint8_t access =  | 
1018  | 304k  |       map_get_op_access(MI, ARM_get_detail(MI)->op_count);  | 
1019  | 304k  |     ARM_get_detail_op(MI, 0)->access = access;  | 
1020  | 304k  | #endif  | 
1021  | 304k  |   } else { | 
1022  |  |     // done, select the next operand slot  | 
1023  | 304k  |     ARM_check_safe_inc(MI);  | 
1024  | 304k  |     ARM_inc_op_count(MI);  | 
1025  | 304k  |   }  | 
1026  | 608k  | }  | 
1027  |  |  | 
1028  |  | /// Fills cs_detail with operand shift information for the last added operand.  | 
1029  |  | static void add_cs_detail_RegImmShift(MCInst *MI, ARM_AM_ShiftOpc ShOpc,  | 
1030  |  |               unsigned ShImm)  | 
1031  | 48.2k  | { | 
1032  | 48.2k  |   if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm))  | 
1033  | 1.25k  |     return;  | 
1034  |  |  | 
1035  | 46.9k  |   if (!detail_is_set(MI))  | 
1036  | 0  |     return;  | 
1037  |  |  | 
1038  | 46.9k  |   if (doing_mem(MI))  | 
1039  | 6.11k  |     ARM_get_detail_op(MI, 0)->shift.type = (arm_shifter)ShOpc;  | 
1040  | 40.8k  |   else  | 
1041  | 40.8k  |     ARM_get_detail_op(MI, -1)->shift.type = (arm_shifter)ShOpc;  | 
1042  |  |  | 
1043  | 46.9k  |   if (ShOpc != ARM_AM_rrx) { | 
1044  | 44.8k  |     if (doing_mem(MI))  | 
1045  | 5.84k  |       ARM_get_detail_op(MI, 0)->shift.value =  | 
1046  | 5.84k  |         translateShiftImm(ShImm);  | 
1047  | 38.9k  |     else  | 
1048  | 38.9k  |       ARM_get_detail_op(MI, -1)->shift.value =  | 
1049  | 38.9k  |         translateShiftImm(ShImm);  | 
1050  | 44.8k  |   }  | 
1051  | 46.9k  | }  | 
1052  |  |  | 
1053  |  | /// Fills cs_detail with the data of the operand.  | 
1054  |  | /// This function handles operands which's original printer function has no  | 
1055  |  | /// specialities.  | 
1056  |  | static void add_cs_detail_general(MCInst *MI, arm_op_group op_group,  | 
1057  |  |           unsigned OpNum)  | 
1058  | 3.76M  | { | 
1059  | 3.76M  |   if (!detail_is_set(MI))  | 
1060  | 0  |     return;  | 
1061  | 3.76M  |   cs_op_type op_type = map_get_op_type(MI, OpNum);  | 
1062  |  |  | 
1063  |  |   // Fill cs_detail  | 
1064  | 3.76M  |   switch (op_group) { | 
1065  | 0  |   default:  | 
1066  | 0  |     printf("ERROR: Operand group %d not handled!\n", op_group); | 
1067  | 0  |     CS_ASSERT_RET(0);  | 
1068  | 885k  |   case ARM_OP_GROUP_PredicateOperand:  | 
1069  | 905k  |   case ARM_OP_GROUP_MandatoryPredicateOperand:  | 
1070  | 906k  |   case ARM_OP_GROUP_MandatoryInvertedPredicateOperand:  | 
1071  | 917k  |   case ARM_OP_GROUP_MandatoryRestrictedPredicateOperand: { | 
1072  | 917k  |     ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(  | 
1073  | 917k  |       MCInst_getOperand(MI, OpNum));  | 
1074  | 917k  |     if ((unsigned)CC == 15 &&  | 
1075  | 1.37k  |         op_group == ARM_OP_GROUP_PredicateOperand) { | 
1076  | 1.37k  |       ARM_get_detail(MI)->cc = ARMCC_UNDEF;  | 
1077  | 1.37k  |       return;  | 
1078  | 1.37k  |     }  | 
1079  | 916k  |     if (CC == ARMCC_HS &&  | 
1080  | 11.4k  |         op_group ==  | 
1081  | 11.4k  |           ARM_OP_GROUP_MandatoryRestrictedPredicateOperand) { | 
1082  | 1.97k  |       ARM_get_detail(MI)->cc = ARMCC_HS;  | 
1083  | 1.97k  |       return;  | 
1084  | 1.97k  |     }  | 
1085  | 914k  |     ARM_get_detail(MI)->cc = CC;  | 
1086  | 914k  |     if (CC != ARMCC_AL)  | 
1087  | 165k  |       map_add_implicit_read(MI, ARM_REG_CPSR);  | 
1088  | 914k  |     break;  | 
1089  | 916k  |   }  | 
1090  | 40.4k  |   case ARM_OP_GROUP_VPTPredicateOperand: { | 
1091  | 40.4k  |     ARMVCC_VPTCodes VCC = (ARMVCC_VPTCodes)MCOperand_getImm(  | 
1092  | 40.4k  |       MCInst_getOperand(MI, OpNum));  | 
1093  | 40.4k  |     CS_ASSERT_RET(VCC <= ARMVCC_Else);  | 
1094  | 40.4k  |     if (VCC != ARMVCC_None)  | 
1095  | 2.78k  |       ARM_get_detail(MI)->vcc = VCC;  | 
1096  | 40.4k  |     break;  | 
1097  | 40.4k  |   }  | 
1098  | 1.74M  |   case ARM_OP_GROUP_Operand:  | 
1099  | 1.74M  |     if (op_type == CS_OP_IMM) { | 
1100  | 307k  |       if (doing_mem(MI)) { | 
1101  | 0  |         ARM_set_detail_op_mem(MI, OpNum, false, 0,  | 
1102  | 0  |                   MCInst_getOpVal(MI,  | 
1103  | 0  |                       OpNum));  | 
1104  | 307k  |       } else { | 
1105  | 307k  |         ARM_set_detail_op_imm(  | 
1106  | 307k  |           MI, OpNum, ARM_OP_IMM,  | 
1107  | 307k  |           t_add_pc(MI,  | 
1108  | 307k  |              MCInst_getOpVal(MI, OpNum)));  | 
1109  | 307k  |       }  | 
1110  | 1.43M  |     } else if (op_type == CS_OP_REG)  | 
1111  | 1.43M  |       if (doing_mem(MI)) { | 
1112  | 0  |         bool is_index_reg = map_get_op_type(MI, OpNum) &  | 
1113  | 0  |                 CS_OP_MEM;  | 
1114  | 0  |         ARM_set_detail_op_mem(MI, OpNum, is_index_reg,  | 
1115  | 0  |                   is_index_reg ? 1 : 0,  | 
1116  | 0  |                   MCInst_getOpVal(MI,  | 
1117  | 0  |                       OpNum));  | 
1118  | 1.43M  |       } else { | 
1119  | 1.43M  |         ARM_set_detail_op_reg(  | 
1120  | 1.43M  |           MI, OpNum, MCInst_getOpVal(MI, OpNum));  | 
1121  | 1.43M  |       }  | 
1122  | 0  |     else  | 
1123  | 0  |       CS_ASSERT_RET(0 && "Op type not handled.");  | 
1124  | 1.74M  |     break;  | 
1125  | 1.74M  |   case ARM_OP_GROUP_PImmediate:  | 
1126  | 65.8k  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_PIMM,  | 
1127  | 65.8k  |               MCInst_getOpVal(MI, OpNum));  | 
1128  | 65.8k  |     break;  | 
1129  | 123k  |   case ARM_OP_GROUP_CImmediate:  | 
1130  | 123k  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_CIMM,  | 
1131  | 123k  |               MCInst_getOpVal(MI, OpNum));  | 
1132  | 123k  |     break;  | 
1133  | 53.8k  |   case ARM_OP_GROUP_AddrMode6Operand:  | 
1134  | 53.8k  |     if (!doing_mem(MI))  | 
1135  | 53.8k  |       ARM_set_mem_access(MI, true);  | 
1136  | 53.8k  |     ARM_set_detail_op_mem(MI, OpNum, false, 0,  | 
1137  | 53.8k  |               MCInst_getOpVal(MI, OpNum));  | 
1138  | 53.8k  |     ARM_get_detail_op(MI, 0)->mem.align =  | 
1139  | 53.8k  |       MCInst_getOpVal(MI, OpNum + 1) << 3;  | 
1140  | 53.8k  |     ARM_set_mem_access(MI, false);  | 
1141  | 53.8k  |     break;  | 
1142  | 17.6k  |   case ARM_OP_GROUP_AddrMode6OffsetOperand: { | 
1143  | 17.6k  |     arm_reg reg = MCInst_getOpVal(MI, OpNum);  | 
1144  | 17.6k  |     if (reg != 0) { | 
1145  | 13.2k  |       ARM_set_detail_op_mem_offset(MI, OpNum, reg, false);  | 
1146  | 13.2k  |     }  | 
1147  | 17.6k  |     break;  | 
1148  | 1.74M  |   }  | 
1149  | 41.2k  |   case ARM_OP_GROUP_AddrMode7Operand:  | 
1150  | 41.2k  |     if (!doing_mem(MI))  | 
1151  | 41.2k  |       ARM_set_mem_access(MI, true);  | 
1152  | 41.2k  |     ARM_set_detail_op_mem(MI, OpNum, false, 0,  | 
1153  | 41.2k  |               MCInst_getOpVal(MI, OpNum));  | 
1154  | 41.2k  |     ARM_set_mem_access(MI, false);  | 
1155  | 41.2k  |     break;  | 
1156  | 275k  |   case ARM_OP_GROUP_SBitModifierOperand: { | 
1157  | 275k  |     unsigned SBit = MCInst_getOpVal(MI, OpNum);  | 
1158  |  |  | 
1159  | 275k  |     if (SBit == 0) { | 
1160  |  |       // Does not edit set flags.  | 
1161  | 27.3k  |       map_remove_implicit_write(MI, ARM_CPSR);  | 
1162  | 27.3k  |       ARM_get_detail(MI)->update_flags = false;  | 
1163  | 27.3k  |       break;  | 
1164  | 27.3k  |     }  | 
1165  |  |     // Add the implicit write again. Some instruction miss it.  | 
1166  | 248k  |     map_add_implicit_write(MI, ARM_CPSR);  | 
1167  | 248k  |     ARM_get_detail(MI)->update_flags = true;  | 
1168  | 248k  |     break;  | 
1169  | 275k  |   }  | 
1170  | 4.33k  |   case ARM_OP_GROUP_VectorListOne:  | 
1171  | 4.51k  |   case ARM_OP_GROUP_VectorListOneAllLanes:  | 
1172  | 4.51k  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1173  | 4.51k  |               t_qpr_to_dpr_list(MI, OpNum, 0));  | 
1174  | 4.51k  |     break;  | 
1175  | 7.53k  |   case ARM_OP_GROUP_VectorListTwo:  | 
1176  | 9.20k  |   case ARM_OP_GROUP_VectorListTwoAllLanes: { | 
1177  | 9.20k  |     unsigned Reg = MCInst_getOpVal(MI, OpNum);  | 
1178  | 9.20k  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1179  | 9.20k  |               MCRegisterInfo_getSubReg(MI->MRI, Reg,  | 
1180  | 9.20k  |                      ARM_dsub_0));  | 
1181  | 9.20k  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1182  | 9.20k  |               MCRegisterInfo_getSubReg(MI->MRI, Reg,  | 
1183  | 9.20k  |                      ARM_dsub_1));  | 
1184  | 9.20k  |     break;  | 
1185  | 7.53k  |   }  | 
1186  | 1.37k  |   case ARM_OP_GROUP_VectorListTwoSpacedAllLanes:  | 
1187  | 5.59k  |   case ARM_OP_GROUP_VectorListTwoSpaced: { | 
1188  | 5.59k  |     unsigned Reg = MCInst_getOpVal(MI, OpNum);  | 
1189  | 5.59k  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1190  | 5.59k  |               MCRegisterInfo_getSubReg(MI->MRI, Reg,  | 
1191  | 5.59k  |                      ARM_dsub_0));  | 
1192  | 5.59k  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1193  | 5.59k  |               MCRegisterInfo_getSubReg(MI->MRI, Reg,  | 
1194  | 5.59k  |                      ARM_dsub_2));  | 
1195  | 5.59k  |     break;  | 
1196  | 1.37k  |   }  | 
1197  | 2.87k  |   case ARM_OP_GROUP_VectorListThree:  | 
1198  | 2.87k  |   case ARM_OP_GROUP_VectorListThreeAllLanes:  | 
1199  | 2.87k  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1200  | 2.87k  |               t_qpr_to_dpr_list(MI, OpNum, 0));  | 
1201  | 2.87k  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1202  | 2.87k  |               t_qpr_to_dpr_list(MI, OpNum, 1));  | 
1203  | 2.87k  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1204  | 2.87k  |               t_qpr_to_dpr_list(MI, OpNum, 2));  | 
1205  | 2.87k  |     break;  | 
1206  | 0  |   case ARM_OP_GROUP_VectorListThreeSpacedAllLanes:  | 
1207  | 0  |   case ARM_OP_GROUP_VectorListThreeSpaced:  | 
1208  | 0  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1209  | 0  |               t_qpr_to_dpr_list(MI, OpNum, 0));  | 
1210  | 0  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1211  | 0  |               t_qpr_to_dpr_list(MI, OpNum, 2));  | 
1212  | 0  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1213  | 0  |               t_qpr_to_dpr_list(MI, OpNum, 4));  | 
1214  | 0  |     break;  | 
1215  | 5.96k  |   case ARM_OP_GROUP_VectorListFour:  | 
1216  | 5.96k  |   case ARM_OP_GROUP_VectorListFourAllLanes:  | 
1217  | 5.96k  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1218  | 5.96k  |               t_qpr_to_dpr_list(MI, OpNum, 0));  | 
1219  | 5.96k  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1220  | 5.96k  |               t_qpr_to_dpr_list(MI, OpNum, 1));  | 
1221  | 5.96k  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1222  | 5.96k  |               t_qpr_to_dpr_list(MI, OpNum, 2));  | 
1223  | 5.96k  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1224  | 5.96k  |               t_qpr_to_dpr_list(MI, OpNum, 3));  | 
1225  | 5.96k  |     break;  | 
1226  | 0  |   case ARM_OP_GROUP_VectorListFourSpacedAllLanes:  | 
1227  | 0  |   case ARM_OP_GROUP_VectorListFourSpaced:  | 
1228  | 0  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1229  | 0  |               t_qpr_to_dpr_list(MI, OpNum, 0));  | 
1230  | 0  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1231  | 0  |               t_qpr_to_dpr_list(MI, OpNum, 2));  | 
1232  | 0  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1233  | 0  |               t_qpr_to_dpr_list(MI, OpNum, 4));  | 
1234  | 0  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1235  | 0  |               t_qpr_to_dpr_list(MI, OpNum, 6));  | 
1236  | 0  |     break;  | 
1237  | 39.7k  |   case ARM_OP_GROUP_NoHashImmediate:  | 
1238  | 39.7k  |     ARM_set_detail_op_neon_lane(MI, OpNum);  | 
1239  | 39.7k  |     break;  | 
1240  | 38.8k  |   case ARM_OP_GROUP_RegisterList: { | 
1241  |  |     // All operands n MI from OpNum on are registers.  | 
1242  |  |     // But the MappingInsnOps.inc has only a single entry for the whole  | 
1243  |  |     // list. So all registers in the list share those attributes.  | 
1244  | 38.8k  |     unsigned access = map_get_op_access(MI, OpNum);  | 
1245  | 247k  |     for (unsigned i = OpNum, e = MCInst_getNumOperands(MI); i != e;  | 
1246  | 208k  |          ++i) { | 
1247  | 208k  |       unsigned Reg =  | 
1248  | 208k  |         MCOperand_getReg(MCInst_getOperand(MI, i));  | 
1249  |  |  | 
1250  | 208k  |       ARM_check_safe_inc(MI);  | 
1251  | 208k  |       ARM_get_detail_op(MI, 0)->type = ARM_OP_REG;  | 
1252  | 208k  |       ARM_get_detail_op(MI, 0)->reg = Reg;  | 
1253  | 208k  |       ARM_get_detail_op(MI, 0)->access = access;  | 
1254  | 208k  |       ARM_inc_op_count(MI);  | 
1255  | 208k  |     }  | 
1256  | 38.8k  |     break;  | 
1257  | 0  |   }  | 
1258  | 10.0k  |   case ARM_OP_GROUP_ThumbITMask: { | 
1259  | 10.0k  |     unsigned Mask = MCInst_getOpVal(MI, OpNum);  | 
1260  | 10.0k  |     unsigned Firstcond = MCInst_getOpVal(MI, OpNum - 1);  | 
1261  | 10.0k  |     unsigned CondBit0 = Firstcond & 1;  | 
1262  | 10.0k  |     unsigned NumTZ = CountTrailingZeros_32(Mask);  | 
1263  | 10.0k  |     unsigned Pos, e;  | 
1264  | 10.0k  |     ARM_PredBlockMask PredMask = ARM_PredBlockMaskInvalid;  | 
1265  |  |  | 
1266  |  |     // Check the documentation of ARM_PredBlockMask how the bits are set.  | 
1267  | 35.7k  |     for (Pos = 3, e = NumTZ; Pos > e; --Pos) { | 
1268  | 25.6k  |       bool Then = ((Mask >> Pos) & 1) == CondBit0;  | 
1269  | 25.6k  |       if (Then)  | 
1270  | 4.45k  |         PredMask <<= 1;  | 
1271  | 21.2k  |       else { | 
1272  | 21.2k  |         PredMask |= 1;  | 
1273  | 21.2k  |         PredMask <<= 1;  | 
1274  | 21.2k  |       }  | 
1275  | 25.6k  |     }  | 
1276  | 10.0k  |     PredMask |= 1;  | 
1277  | 10.0k  |     ARM_get_detail(MI)->pred_mask = PredMask;  | 
1278  | 10.0k  |     break;  | 
1279  | 0  |   }  | 
1280  | 7.35k  |   case ARM_OP_GROUP_VPTMask: { | 
1281  | 7.35k  |     unsigned Mask = MCInst_getOpVal(MI, OpNum);  | 
1282  | 7.35k  |     unsigned NumTZ = CountTrailingZeros_32(Mask);  | 
1283  | 7.35k  |     ARM_PredBlockMask PredMask = ARM_PredBlockMaskInvalid;  | 
1284  |  |  | 
1285  |  |     // Check the documentation of ARM_PredBlockMask how the bits are set.  | 
1286  | 25.5k  |     for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { | 
1287  | 18.2k  |       bool T = ((Mask >> Pos) & 1) == 0;  | 
1288  | 18.2k  |       if (T)  | 
1289  | 11.1k  |         PredMask <<= 1;  | 
1290  | 7.05k  |       else { | 
1291  | 7.05k  |         PredMask |= 1;  | 
1292  | 7.05k  |         PredMask <<= 1;  | 
1293  | 7.05k  |       }  | 
1294  | 18.2k  |     }  | 
1295  | 7.35k  |     PredMask |= 1;  | 
1296  | 7.35k  |     ARM_get_detail(MI)->pred_mask = PredMask;  | 
1297  | 7.35k  |     break;  | 
1298  | 0  |   }  | 
1299  | 9.24k  |   case ARM_OP_GROUP_MSRMaskOperand: { | 
1300  | 9.24k  |     MCOperand *Op = MCInst_getOperand(MI, OpNum);  | 
1301  | 9.24k  |     unsigned SpecRegRBit = (unsigned)MCOperand_getImm(Op) >> 4;  | 
1302  | 9.24k  |     unsigned Mask = (unsigned)MCOperand_getImm(Op) & 0xf;  | 
1303  | 9.24k  |     bool IsOutReg = OpNum == 0;  | 
1304  |  |  | 
1305  | 9.24k  |     if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) { | 
1306  | 8.10k  |       const ARMSysReg_MClassSysReg *TheReg;  | 
1307  | 8.10k  |       unsigned SYSm = (unsigned)MCOperand_getImm(Op) &  | 
1308  | 8.10k  |           0xFFF; // 12-bit SYMm  | 
1309  | 8.10k  |       unsigned Opcode = MCInst_getOpcode(MI);  | 
1310  |  |  | 
1311  | 8.10k  |       if (Opcode == ARM_t2MSR_M &&  | 
1312  | 6.82k  |           ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) { | 
1313  | 6.82k  |         TheReg =  | 
1314  | 6.82k  |           ARMSysReg_lookupMClassSysRegBy12bitSYSmValue(  | 
1315  | 6.82k  |             SYSm);  | 
1316  | 6.82k  |         if (TheReg && MClassSysReg_isInRequiredFeatures(  | 
1317  | 2.35k  |                   TheReg, ARM_FeatureDSP)) { | 
1318  | 213  |           ARM_set_detail_op_sysop(  | 
1319  | 213  |             MI, TheReg->sysreg.mclasssysreg,  | 
1320  | 213  |             ARM_OP_SYSREG, IsOutReg, Mask,  | 
1321  | 213  |             SYSm);  | 
1322  | 213  |           return;  | 
1323  | 213  |         }  | 
1324  | 6.82k  |       }  | 
1325  |  |  | 
1326  | 7.88k  |       SYSm &= 0xff;  | 
1327  | 7.88k  |       if (Opcode == ARM_t2MSR_M &&  | 
1328  | 6.60k  |           ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) { | 
1329  | 6.60k  |         TheReg =  | 
1330  | 6.60k  |           ARMSysReg_lookupMClassSysRegAPSRNonDeprecated(  | 
1331  | 6.60k  |             SYSm);  | 
1332  | 6.60k  |         if (TheReg) { | 
1333  | 403  |           ARM_set_detail_op_sysop(  | 
1334  | 403  |             MI, TheReg->sysreg.mclasssysreg,  | 
1335  | 403  |             ARM_OP_SYSREG, IsOutReg, Mask,  | 
1336  | 403  |             SYSm);  | 
1337  | 403  |           return;  | 
1338  | 403  |         }  | 
1339  | 6.60k  |       }  | 
1340  |  |  | 
1341  | 7.48k  |       TheReg = ARMSysReg_lookupMClassSysRegBy8bitSYSmValue(  | 
1342  | 7.48k  |         SYSm);  | 
1343  | 7.48k  |       if (TheReg) { | 
1344  | 6.75k  |         ARM_set_detail_op_sysop(  | 
1345  | 6.75k  |           MI, TheReg->sysreg.mclasssysreg,  | 
1346  | 6.75k  |           ARM_OP_SYSREG, IsOutReg, Mask, SYSm);  | 
1347  | 6.75k  |         return;  | 
1348  | 6.75k  |       }  | 
1349  |  |  | 
1350  | 736  |       if (detail_is_set(MI))  | 
1351  | 736  |         MCOperand_CreateImm0(MI, SYSm);  | 
1352  |  |  | 
1353  | 736  |       ARM_set_detail_op_sysop(MI, SYSm, ARM_OP_SYSREG,  | 
1354  | 736  |             IsOutReg, Mask, SYSm);  | 
1355  |  |  | 
1356  | 736  |       return;  | 
1357  | 7.48k  |     }  | 
1358  |  |  | 
1359  | 1.14k  |     if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) { | 
1360  | 193  |       switch (Mask) { | 
1361  | 0  |       default:  | 
1362  | 0  |         CS_ASSERT_RET(0 && "Unexpected mask value!");  | 
1363  | 84  |       case 4:  | 
1364  | 84  |         ARM_set_detail_op_sysop(MI,  | 
1365  | 84  |               ARM_MCLASSSYSREG_APSR_G,  | 
1366  | 84  |               ARM_OP_SYSREG, IsOutReg,  | 
1367  | 84  |               Mask, UINT16_MAX);  | 
1368  | 84  |         return;  | 
1369  | 37  |       case 8:  | 
1370  | 37  |         ARM_set_detail_op_sysop(  | 
1371  | 37  |           MI, ARM_MCLASSSYSREG_APSR_NZCVQ,  | 
1372  | 37  |           ARM_OP_SYSREG, IsOutReg, Mask,  | 
1373  | 37  |           UINT16_MAX);  | 
1374  | 37  |         return;  | 
1375  | 72  |       case 12:  | 
1376  | 72  |         ARM_set_detail_op_sysop(  | 
1377  | 72  |           MI, ARM_MCLASSSYSREG_APSR_NZCVQG,  | 
1378  | 72  |           ARM_OP_SYSREG, IsOutReg, Mask,  | 
1379  | 72  |           UINT16_MAX);  | 
1380  | 72  |         return;  | 
1381  | 193  |       }  | 
1382  | 193  |     }  | 
1383  |  |  | 
1384  | 952  |     unsigned field = 0;  | 
1385  | 952  |     if (Mask) { | 
1386  | 426  |       if (Mask & 8)  | 
1387  | 335  |         field += SpecRegRBit ? ARM_FIELD_SPSR_F :  | 
1388  | 335  |                    ARM_FIELD_CPSR_F;  | 
1389  | 426  |       if (Mask & 4)  | 
1390  | 308  |         field += SpecRegRBit ? ARM_FIELD_SPSR_S :  | 
1391  | 308  |                    ARM_FIELD_CPSR_S;  | 
1392  | 426  |       if (Mask & 2)  | 
1393  | 317  |         field += SpecRegRBit ? ARM_FIELD_SPSR_X :  | 
1394  | 317  |                    ARM_FIELD_CPSR_X;  | 
1395  | 426  |       if (Mask & 1)  | 
1396  | 302  |         field += SpecRegRBit ? ARM_FIELD_SPSR_C :  | 
1397  | 302  |                    ARM_FIELD_CPSR_C;  | 
1398  |  |  | 
1399  | 426  |       ARM_set_detail_op_sysop(MI, field,  | 
1400  | 426  |             SpecRegRBit ? ARM_OP_SPSR :  | 
1401  | 426  |                     ARM_OP_CPSR,  | 
1402  | 426  |             IsOutReg, Mask, UINT16_MAX);  | 
1403  | 426  |     }  | 
1404  | 952  |     break;  | 
1405  | 1.14k  |   }  | 
1406  | 5.81k  |   case ARM_OP_GROUP_SORegRegOperand: { | 
1407  | 5.81k  |     int64_t imm =  | 
1408  | 5.81k  |       MCOperand_getImm(MCInst_getOperand(MI, OpNum + 2));  | 
1409  | 5.81k  |     ARM_get_detail_op(MI, 0)->shift.type =  | 
1410  | 5.81k  |       ARM_AM_getSORegShOp(imm) + ARM_SFT_REG;  | 
1411  | 5.81k  |     if (ARM_AM_getSORegShOp(imm) != ARM_AM_rrx)  | 
1412  | 5.81k  |       ARM_get_detail_op(MI, 0)->shift.value =  | 
1413  | 5.81k  |         MCInst_getOpVal(MI, OpNum + 1);  | 
1414  |  |  | 
1415  | 5.81k  |     ARM_set_detail_op_reg(MI, OpNum, MCInst_getOpVal(MI, OpNum));  | 
1416  | 5.81k  |     break;  | 
1417  | 1.14k  |   }  | 
1418  | 7.07k  |   case ARM_OP_GROUP_ModImmOperand: { | 
1419  | 7.07k  |     int64_t imm = MCInst_getOpVal(MI, OpNum);  | 
1420  | 7.07k  |     int32_t Rotated = t_mod_imm_rotate(imm);  | 
1421  | 7.07k  |     if (ARM_AM_getSOImmVal(Rotated) == imm) { | 
1422  | 5.20k  |       ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,  | 
1423  | 5.20k  |                 t_mod_imm_rotate(imm));  | 
1424  | 5.20k  |       return;  | 
1425  | 5.20k  |     }  | 
1426  | 1.87k  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,  | 
1427  | 1.87k  |               t_mod_imm_bits(imm));  | 
1428  | 1.87k  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,  | 
1429  | 1.87k  |               t_mod_imm_rot(imm));  | 
1430  | 1.87k  |     break;  | 
1431  | 7.07k  |   }  | 
1432  | 4.69k  |   case ARM_OP_GROUP_VMOVModImmOperand:  | 
1433  | 4.69k  |     ARM_set_detail_op_imm(  | 
1434  | 4.69k  |       MI, OpNum, ARM_OP_IMM,  | 
1435  | 4.69k  |       t_vmov_mod_imm(MCInst_getOpVal(MI, OpNum)));  | 
1436  | 4.69k  |     break;  | 
1437  | 822  |   case ARM_OP_GROUP_FPImmOperand:  | 
1438  | 822  |     ARM_set_detail_op_float(MI, OpNum, MCInst_getOpVal(MI, OpNum));  | 
1439  | 822  |     break;  | 
1440  | 1.31k  |   case ARM_OP_GROUP_ImmPlusOneOperand:  | 
1441  | 1.31k  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,  | 
1442  | 1.31k  |               MCInst_getOpVal(MI, OpNum) + 1);  | 
1443  | 1.31k  |     break;  | 
1444  | 2.72k  |   case ARM_OP_GROUP_RotImmOperand: { | 
1445  | 2.72k  |     unsigned RotImm = MCInst_getOpVal(MI, OpNum);  | 
1446  | 2.72k  |     if (RotImm == 0)  | 
1447  | 243  |       return;  | 
1448  | 2.48k  |     ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_ROR;  | 
1449  | 2.48k  |     ARM_get_detail_op(MI, -1)->shift.value = RotImm * 8;  | 
1450  | 2.48k  |     break;  | 
1451  | 2.72k  |   }  | 
1452  | 944  |   case ARM_OP_GROUP_FBits16:  | 
1453  | 944  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,  | 
1454  | 944  |               16 - MCInst_getOpVal(MI, OpNum));  | 
1455  | 944  |     break;  | 
1456  | 904  |   case ARM_OP_GROUP_FBits32:  | 
1457  | 904  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,  | 
1458  | 904  |               32 - MCInst_getOpVal(MI, OpNum));  | 
1459  | 904  |     break;  | 
1460  | 2.59k  |   case ARM_OP_GROUP_T2SOOperand:  | 
1461  | 13.6k  |   case ARM_OP_GROUP_SORegImmOperand:  | 
1462  | 13.6k  |     ARM_set_detail_op_reg(MI, OpNum, MCInst_getOpVal(MI, OpNum));  | 
1463  | 13.6k  |     uint64_t imm = MCInst_getOpVal(MI, OpNum + 1);  | 
1464  | 13.6k  |     ARM_AM_ShiftOpc ShOpc = ARM_AM_getSORegShOp(imm);  | 
1465  | 13.6k  |     unsigned ShImm = ARM_AM_getSORegOffset(imm);  | 
1466  | 13.6k  |     if (op_group == ARM_OP_GROUP_SORegImmOperand) { | 
1467  | 11.0k  |       if (ShOpc == ARM_AM_no_shift ||  | 
1468  | 11.0k  |           (ShOpc == ARM_AM_lsl && !ShImm))  | 
1469  | 0  |         return;  | 
1470  | 11.0k  |     }  | 
1471  | 13.6k  |     add_cs_detail_RegImmShift(MI, ShOpc, ShImm);  | 
1472  | 13.6k  |     break;  | 
1473  | 1.87k  |   case ARM_OP_GROUP_PostIdxRegOperand: { | 
1474  | 1.87k  |     bool sub = MCInst_getOpVal(MI, OpNum + 1) ? false : true;  | 
1475  | 1.87k  |     ARM_set_detail_op_mem_offset(MI, OpNum,  | 
1476  | 1.87k  |                MCInst_getOpVal(MI, OpNum), sub);  | 
1477  | 1.87k  |     ARM_get_detail(MI)->post_index = true;  | 
1478  | 1.87k  |     break;  | 
1479  | 13.6k  |   }  | 
1480  | 1.07k  |   case ARM_OP_GROUP_PostIdxImm8Operand: { | 
1481  | 1.07k  |     unsigned Imm8 = MCInst_getOpVal(MI, OpNum);  | 
1482  | 1.07k  |     bool sub = !(Imm8 & 256);  | 
1483  | 1.07k  |     ARM_set_detail_op_mem_offset(MI, OpNum, (Imm8 & 0xff), sub);  | 
1484  | 1.07k  |     ARM_get_detail(MI)->post_index = true;  | 
1485  | 1.07k  |     break;  | 
1486  | 13.6k  |   }  | 
1487  | 7.83k  |   case ARM_OP_GROUP_PostIdxImm8s4Operand: { | 
1488  | 7.83k  |     unsigned Imm8s = MCInst_getOpVal(MI, OpNum);  | 
1489  | 7.83k  |     bool sub = !(Imm8s & 256);  | 
1490  | 7.83k  |     ARM_set_detail_op_mem_offset(MI, OpNum, (Imm8s & 0xff) << 2,  | 
1491  | 7.83k  |                sub);  | 
1492  | 7.83k  |     ARM_get_detail(MI)->post_index = true;  | 
1493  | 7.83k  |     break;  | 
1494  | 13.6k  |   }  | 
1495  | 264  |   case ARM_OP_GROUP_AddrModeTBB:  | 
1496  | 1.57k  |   case ARM_OP_GROUP_AddrModeTBH:  | 
1497  | 1.57k  |     ARM_set_mem_access(MI, true);  | 
1498  | 1.57k  |     ARM_set_detail_op_mem(MI, OpNum, false, 0,  | 
1499  | 1.57k  |               MCInst_getOpVal(MI, OpNum));  | 
1500  | 1.57k  |     ARM_set_detail_op_mem(MI, OpNum + 1, true, 1,  | 
1501  | 1.57k  |               MCInst_getOpVal(MI, OpNum + 1));  | 
1502  | 1.57k  |     if (op_group == ARM_OP_GROUP_AddrModeTBH) { | 
1503  | 1.30k  |       ARM_get_detail_op(MI, 0)->shift.type = ARM_SFT_LSL;  | 
1504  | 1.30k  |       ARM_get_detail_op(MI, 0)->shift.value = 1;  | 
1505  | 1.30k  |     }  | 
1506  | 1.57k  |     ARM_set_mem_access(MI, false);  | 
1507  | 1.57k  |     break;  | 
1508  | 5.67k  |   case ARM_OP_GROUP_AddrMode2Operand: { | 
1509  | 5.67k  |     MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1510  | 5.67k  |     if (!MCOperand_isReg(MO1))  | 
1511  |  |       // Handled in printOperand  | 
1512  | 0  |       break;  | 
1513  |  |  | 
1514  | 5.67k  |     ARM_set_mem_access(MI, true);  | 
1515  | 5.67k  |     ARM_set_detail_op_mem(MI, OpNum, false, 0,  | 
1516  | 5.67k  |               MCInst_getOpVal(MI, OpNum));  | 
1517  | 5.67k  |     unsigned int imm3 = MCInst_getOpVal(MI, OpNum + 2);  | 
1518  | 5.67k  |     unsigned ShOff = ARM_AM_getAM2Offset(imm3);  | 
1519  | 5.67k  |     ARM_AM_AddrOpc subtracted = ARM_AM_getAM2Op(imm3);  | 
1520  | 5.67k  |     if (!MCOperand_getReg(MCInst_getOperand(MI, OpNum + 1)) &&  | 
1521  | 0  |         ShOff) { | 
1522  | 0  |       ARM_get_detail_op(MI, 0)->shift.value = ShOff;  | 
1523  | 0  |       ARM_get_detail_op(MI, 0)->subtracted = subtracted ==  | 
1524  | 0  |                      ARM_AM_sub;  | 
1525  | 0  |       ARM_set_mem_access(MI, false);  | 
1526  | 0  |       break;  | 
1527  | 0  |     }  | 
1528  | 5.67k  |     ARM_set_detail_op_mem(MI, OpNum + 1, true,  | 
1529  | 5.67k  |               subtracted == ARM_AM_sub ? -1 : 1,  | 
1530  | 5.67k  |               MCInst_getOpVal(MI, OpNum + 1));  | 
1531  | 5.67k  |     add_cs_detail_RegImmShift(MI, ARM_AM_getAM2ShiftOpc(imm3),  | 
1532  | 5.67k  |             ARM_AM_getAM2Offset(imm3));  | 
1533  | 5.67k  |     ARM_set_mem_access(MI, false);  | 
1534  | 5.67k  |     break;  | 
1535  | 5.67k  |   }  | 
1536  | 9.42k  |   case ARM_OP_GROUP_AddrMode2OffsetOperand: { | 
1537  | 9.42k  |     uint64_t imm2 = MCInst_getOpVal(MI, OpNum + 1);  | 
1538  | 9.42k  |     ARM_AM_AddrOpc subtracted = ARM_AM_getAM2Op(imm2);  | 
1539  | 9.42k  |     if (!MCInst_getOpVal(MI, OpNum)) { | 
1540  | 5.55k  |       ARM_set_detail_op_mem_offset(MI, OpNum + 1,  | 
1541  | 5.55k  |                  ARM_AM_getAM2Offset(imm2),  | 
1542  | 5.55k  |                  subtracted == ARM_AM_sub);  | 
1543  | 5.55k  |       ARM_get_detail(MI)->post_index = true;  | 
1544  | 5.55k  |       return;  | 
1545  | 5.55k  |     }  | 
1546  | 3.87k  |     ARM_set_detail_op_mem_offset(MI, OpNum,  | 
1547  | 3.87k  |                MCInst_getOpVal(MI, OpNum),  | 
1548  | 3.87k  |                subtracted == ARM_AM_sub);  | 
1549  | 3.87k  |     ARM_get_detail(MI)->post_index = true;  | 
1550  | 3.87k  |     add_cs_detail_RegImmShift(MI, ARM_AM_getAM2ShiftOpc(imm2),  | 
1551  | 3.87k  |             ARM_AM_getAM2Offset(imm2));  | 
1552  | 3.87k  |     break;  | 
1553  | 9.42k  |   }  | 
1554  | 5.16k  |   case ARM_OP_GROUP_AddrMode3OffsetOperand: { | 
1555  | 5.16k  |     MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1556  | 5.16k  |     MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
1557  | 5.16k  |     ARM_AM_AddrOpc subtracted =  | 
1558  | 5.16k  |       ARM_AM_getAM3Op(MCOperand_getImm(MO2));  | 
1559  | 5.16k  |     if (MCOperand_getReg(MO1)) { | 
1560  | 2.48k  |       ARM_set_detail_op_mem_offset(MI, OpNum,  | 
1561  | 2.48k  |                  MCInst_getOpVal(MI, OpNum),  | 
1562  | 2.48k  |                  subtracted == ARM_AM_sub);  | 
1563  | 2.48k  |       ARM_get_detail(MI)->post_index = true;  | 
1564  | 2.48k  |       return;  | 
1565  | 2.48k  |     }  | 
1566  | 2.67k  |     ARM_set_detail_op_mem_offset(  | 
1567  | 2.67k  |       MI, OpNum + 1,  | 
1568  | 2.67k  |       ARM_AM_getAM3Offset(MCInst_getOpVal(MI, OpNum + 1)),  | 
1569  | 2.67k  |       subtracted == ARM_AM_sub);  | 
1570  | 2.67k  |     ARM_get_detail(MI)->post_index = true;  | 
1571  | 2.67k  |     break;  | 
1572  | 5.16k  |   }  | 
1573  | 25.6k  |   case ARM_OP_GROUP_ThumbAddrModeSPOperand:  | 
1574  | 59.8k  |   case ARM_OP_GROUP_ThumbAddrModeImm5S1Operand:  | 
1575  | 98.9k  |   case ARM_OP_GROUP_ThumbAddrModeImm5S2Operand:  | 
1576  | 136k  |   case ARM_OP_GROUP_ThumbAddrModeImm5S4Operand: { | 
1577  | 136k  |     MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1578  | 136k  |     if (!MCOperand_isReg(MO1))  | 
1579  |  |       // Handled in printOperand  | 
1580  | 0  |       break;  | 
1581  |  |  | 
1582  | 136k  |     ARM_set_mem_access(MI, true);  | 
1583  | 136k  |     ARM_set_detail_op_mem(MI, OpNum, false, 0,  | 
1584  | 136k  |               MCInst_getOpVal(MI, OpNum));  | 
1585  | 136k  |     unsigned ImmOffs = MCInst_getOpVal(MI, OpNum + 1);  | 
1586  | 136k  |     if (ImmOffs) { | 
1587  | 127k  |       unsigned Scale = 0;  | 
1588  | 127k  |       switch (op_group) { | 
1589  | 0  |       default:  | 
1590  | 0  |         CS_ASSERT_RET(  | 
1591  | 0  |           0 &&  | 
1592  | 0  |           "Cannot determine scale. Operand group not handled.");  | 
1593  | 30.0k  |       case ARM_OP_GROUP_ThumbAddrModeImm5S1Operand:  | 
1594  | 30.0k  |         Scale = 1;  | 
1595  | 30.0k  |         break;  | 
1596  | 36.7k  |       case ARM_OP_GROUP_ThumbAddrModeImm5S2Operand:  | 
1597  | 36.7k  |         Scale = 2;  | 
1598  | 36.7k  |         break;  | 
1599  | 36.7k  |       case ARM_OP_GROUP_ThumbAddrModeImm5S4Operand:  | 
1600  | 60.5k  |       case ARM_OP_GROUP_ThumbAddrModeSPOperand:  | 
1601  | 60.5k  |         Scale = 4;  | 
1602  | 60.5k  |         break;  | 
1603  | 127k  |       }  | 
1604  | 127k  |       ARM_set_detail_op_mem(MI, OpNum + 1, false, 0,  | 
1605  | 127k  |                 ImmOffs * Scale);  | 
1606  | 127k  |     }  | 
1607  | 136k  |     ARM_set_mem_access(MI, false);  | 
1608  | 136k  |     break;  | 
1609  | 136k  |   }  | 
1610  | 22.0k  |   case ARM_OP_GROUP_ThumbAddrModeRROperand: { | 
1611  | 22.0k  |     MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1612  | 22.0k  |     if (!MCOperand_isReg(MO1))  | 
1613  |  |       // Handled in printOperand  | 
1614  | 0  |       break;  | 
1615  |  |  | 
1616  | 22.0k  |     ARM_set_mem_access(MI, true);  | 
1617  | 22.0k  |     ARM_set_detail_op_mem(MI, OpNum, false, 0,  | 
1618  | 22.0k  |               MCInst_getOpVal(MI, OpNum));  | 
1619  | 22.0k  |     arm_reg RegNum = MCInst_getOpVal(MI, OpNum + 1);  | 
1620  | 22.0k  |     if (RegNum)  | 
1621  | 22.0k  |       ARM_set_detail_op_mem(MI, OpNum + 1, true, 1, RegNum);  | 
1622  | 22.0k  |     ARM_set_mem_access(MI, false);  | 
1623  | 22.0k  |     break;  | 
1624  | 22.0k  |   }  | 
1625  | 2.59k  |   case ARM_OP_GROUP_T2AddrModeImm8OffsetOperand:  | 
1626  | 5.69k  |   case ARM_OP_GROUP_T2AddrModeImm8s4OffsetOperand: { | 
1627  | 5.69k  |     int32_t OffImm = MCInst_getOpVal(MI, OpNum);  | 
1628  | 5.69k  |     if (OffImm == INT32_MIN)  | 
1629  | 1.86k  |       ARM_set_detail_op_mem_offset(MI, OpNum, 0, false);  | 
1630  | 3.83k  |     else { | 
1631  | 3.83k  |       bool sub = OffImm < 0;  | 
1632  | 3.83k  |       OffImm = OffImm < 0 ? OffImm * -1 : OffImm;  | 
1633  | 3.83k  |       ARM_set_detail_op_mem_offset(MI, OpNum, OffImm, sub);  | 
1634  | 3.83k  |     }  | 
1635  | 5.69k  |     ARM_get_detail(MI)->post_index = true;  | 
1636  | 5.69k  |     break;  | 
1637  | 2.59k  |   }  | 
1638  | 2.27k  |   case ARM_OP_GROUP_T2AddrModeSoRegOperand: { | 
1639  | 2.27k  |     if (!doing_mem(MI))  | 
1640  | 2.27k  |       ARM_set_mem_access(MI, true);  | 
1641  |  |  | 
1642  | 2.27k  |     ARM_set_detail_op_mem(MI, OpNum, false, 0,  | 
1643  | 2.27k  |               MCInst_getOpVal(MI, OpNum));  | 
1644  | 2.27k  |     ARM_set_detail_op_mem(MI, OpNum + 1, true, 1,  | 
1645  | 2.27k  |               MCInst_getOpVal(MI, OpNum + 1));  | 
1646  | 2.27k  |     unsigned ShAmt = MCInst_getOpVal(MI, OpNum + 2);  | 
1647  | 2.27k  |     if (ShAmt) { | 
1648  | 1.64k  |       ARM_get_detail_op(MI, 0)->shift.type = ARM_SFT_LSL;  | 
1649  | 1.64k  |       ARM_get_detail_op(MI, 0)->shift.value = ShAmt;  | 
1650  | 1.64k  |     }  | 
1651  | 2.27k  |     ARM_set_mem_access(MI, false);  | 
1652  | 2.27k  |     break;  | 
1653  | 2.59k  |   }  | 
1654  | 1.54k  |   case ARM_OP_GROUP_T2AddrModeImm0_1020s4Operand:  | 
1655  | 1.54k  |     ARM_set_mem_access(MI, true);  | 
1656  | 1.54k  |     ARM_set_detail_op_mem(MI, OpNum, false, 0,  | 
1657  | 1.54k  |               MCInst_getOpVal(MI, OpNum));  | 
1658  | 1.54k  |     int64_t Imm0_1024s4 = MCInst_getOpVal(MI, OpNum + 1);  | 
1659  | 1.54k  |     if (Imm0_1024s4)  | 
1660  | 860  |       ARM_set_detail_op_mem(MI, OpNum + 1, false, 0,  | 
1661  | 860  |                 Imm0_1024s4 * 4);  | 
1662  | 1.54k  |     ARM_set_mem_access(MI, false);  | 
1663  | 1.54k  |     break;  | 
1664  | 207  |   case ARM_OP_GROUP_PKHLSLShiftImm: { | 
1665  | 207  |     unsigned ShiftImm = MCInst_getOpVal(MI, OpNum);  | 
1666  | 207  |     if (ShiftImm == 0)  | 
1667  | 116  |       return;  | 
1668  | 91  |     ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_LSL;  | 
1669  | 91  |     ARM_get_detail_op(MI, -1)->shift.value = ShiftImm;  | 
1670  | 91  |     break;  | 
1671  | 207  |   }  | 
1672  | 720  |   case ARM_OP_GROUP_PKHASRShiftImm: { | 
1673  | 720  |     unsigned RShiftImm = MCInst_getOpVal(MI, OpNum);  | 
1674  | 720  |     if (RShiftImm == 0)  | 
1675  | 144  |       RShiftImm = 32;  | 
1676  | 720  |     ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_ASR;  | 
1677  | 720  |     ARM_get_detail_op(MI, -1)->shift.value = RShiftImm;  | 
1678  | 720  |     break;  | 
1679  | 207  |   }  | 
1680  | 14.5k  |   case ARM_OP_GROUP_ThumbS4ImmOperand:  | 
1681  | 14.5k  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,  | 
1682  | 14.5k  |               MCInst_getOpVal(MI, OpNum) * 4);  | 
1683  | 14.5k  |     break;  | 
1684  | 47.1k  |   case ARM_OP_GROUP_ThumbSRImm: { | 
1685  | 47.1k  |     unsigned SRImm = MCInst_getOpVal(MI, OpNum);  | 
1686  | 47.1k  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,  | 
1687  | 47.1k  |               SRImm == 0 ? 32 : SRImm);  | 
1688  | 47.1k  |     break;  | 
1689  | 207  |   }  | 
1690  | 1.04k  |   case ARM_OP_GROUP_BitfieldInvMaskImmOperand: { | 
1691  | 1.04k  |     uint32_t v = ~MCInst_getOpVal(MI, OpNum);  | 
1692  | 1.04k  |     int32_t lsb = CountTrailingZeros_32(v);  | 
1693  | 1.04k  |     int32_t width = (32 - countLeadingZeros(v)) - lsb;  | 
1694  | 1.04k  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, lsb);  | 
1695  | 1.04k  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, width);  | 
1696  | 1.04k  |     break;  | 
1697  | 207  |   }  | 
1698  | 2.20k  |   case ARM_OP_GROUP_CPSIMod: { | 
1699  | 2.20k  |     unsigned Mode = MCInst_getOpVal(MI, OpNum);  | 
1700  | 2.20k  |     ARM_get_detail(MI)->cps_mode = Mode;  | 
1701  | 2.20k  |     break;  | 
1702  | 207  |   }  | 
1703  | 2.20k  |   case ARM_OP_GROUP_CPSIFlag: { | 
1704  | 2.20k  |     unsigned IFlags = MCInst_getOpVal(MI, OpNum);  | 
1705  | 2.20k  |     ARM_get_detail(MI)->cps_flag = IFlags == 0 ? ARM_CPSFLAG_NONE :  | 
1706  | 2.20k  |                    IFlags;  | 
1707  | 2.20k  |     break;  | 
1708  | 207  |   }  | 
1709  | 632  |   case ARM_OP_GROUP_GPRPairOperand: { | 
1710  | 632  |     unsigned Reg = MCInst_getOpVal(MI, OpNum);  | 
1711  | 632  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1712  | 632  |               MCRegisterInfo_getSubReg(MI->MRI, Reg,  | 
1713  | 632  |                      ARM_gsub_0));  | 
1714  | 632  |     ARM_set_detail_op_reg(MI, OpNum,  | 
1715  | 632  |               MCRegisterInfo_getSubReg(MI->MRI, Reg,  | 
1716  | 632  |                      ARM_gsub_1));  | 
1717  | 632  |     break;  | 
1718  | 207  |   }  | 
1719  | 2.81k  |   case ARM_OP_GROUP_MemBOption:  | 
1720  | 3.24k  |   case ARM_OP_GROUP_InstSyncBOption:  | 
1721  | 3.24k  |   case ARM_OP_GROUP_TraceSyncBOption:  | 
1722  | 3.24k  |     ARM_get_detail(MI)->mem_barrier = MCInst_getOpVal(MI, OpNum);  | 
1723  | 3.24k  |     break;  | 
1724  | 1.55k  |   case ARM_OP_GROUP_ShiftImmOperand: { | 
1725  | 1.55k  |     unsigned ShiftOp = MCInst_getOpVal(MI, OpNum);  | 
1726  | 1.55k  |     bool isASR = (ShiftOp & (1 << 5)) != 0;  | 
1727  | 1.55k  |     unsigned Amt = ShiftOp & 0x1f;  | 
1728  | 1.55k  |     if (isASR) { | 
1729  | 747  |       unsigned tmp = Amt == 0 ? 32 : Amt;  | 
1730  | 747  |       ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_ASR;  | 
1731  | 747  |       ARM_get_detail_op(MI, -1)->shift.value = tmp;  | 
1732  | 810  |     } else if (Amt) { | 
1733  | 504  |       ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_LSL;  | 
1734  | 504  |       ARM_get_detail_op(MI, -1)->shift.value = Amt;  | 
1735  | 504  |     }  | 
1736  | 1.55k  |     break;  | 
1737  | 3.24k  |   }  | 
1738  | 7.38k  |   case ARM_OP_GROUP_VectorIndex:  | 
1739  | 7.38k  |     ARM_get_detail_op(MI, -1)->vector_index =  | 
1740  | 7.38k  |       MCInst_getOpVal(MI, OpNum);  | 
1741  | 7.38k  |     break;  | 
1742  | 5.07k  |   case ARM_OP_GROUP_CoprocOptionImm:  | 
1743  | 5.07k  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,  | 
1744  | 5.07k  |               MCInst_getOpVal(MI, OpNum));  | 
1745  | 5.07k  |     break;  | 
1746  | 19.8k  |   case ARM_OP_GROUP_ThumbLdrLabelOperand: { | 
1747  | 19.8k  |     int32_t OffImm = MCInst_getOpVal(MI, OpNum);  | 
1748  | 19.8k  |     if (OffImm == INT32_MIN)  | 
1749  | 1.09k  |       OffImm = 0;  | 
1750  | 19.8k  |     ARM_check_safe_inc(MI);  | 
1751  | 19.8k  |     ARM_get_detail_op(MI, 0)->type = ARM_OP_MEM;  | 
1752  | 19.8k  |     ARM_get_detail_op(MI, 0)->mem.base = ARM_REG_PC;  | 
1753  | 19.8k  |     ARM_get_detail_op(MI, 0)->mem.index = ARM_REG_INVALID;  | 
1754  | 19.8k  |     ARM_get_detail_op(MI, 0)->mem.scale = 1;  | 
1755  | 19.8k  |     ARM_get_detail_op(MI, 0)->mem.disp = OffImm;  | 
1756  | 19.8k  |     ARM_get_detail_op(MI, 0)->access = CS_AC_READ;  | 
1757  | 19.8k  |     ARM_inc_op_count(MI);  | 
1758  | 19.8k  |     break;  | 
1759  | 3.24k  |   }  | 
1760  | 620  |   case ARM_OP_GROUP_BankedRegOperand: { | 
1761  | 620  |     uint32_t Banked = MCInst_getOpVal(MI, OpNum);  | 
1762  | 620  |     const ARMBankedReg_BankedReg *TheReg =  | 
1763  | 620  |       ARMBankedReg_lookupBankedRegByEncoding(Banked);  | 
1764  | 620  |     bool IsOutReg = OpNum == 0;  | 
1765  | 620  |     ARM_set_detail_op_sysop(MI, TheReg->sysreg.bankedreg,  | 
1766  | 620  |           ARM_OP_BANKEDREG, IsOutReg, UINT8_MAX,  | 
1767  | 620  |           TheReg->Encoding &  | 
1768  | 620  |             0xf); // Bit[4:0] are SYSm  | 
1769  | 620  |     break;  | 
1770  | 3.24k  |   }  | 
1771  | 293  |   case ARM_OP_GROUP_SetendOperand: { | 
1772  | 293  |     bool be = MCInst_getOpVal(MI, OpNum) != 0;  | 
1773  | 293  |     ARM_check_safe_inc(MI);  | 
1774  | 293  |     if (be) { | 
1775  | 67  |       ARM_get_detail_op(MI, 0)->type = ARM_OP_SETEND;  | 
1776  | 67  |       ARM_get_detail_op(MI, 0)->setend = ARM_SETEND_BE;  | 
1777  | 226  |     } else { | 
1778  | 226  |       ARM_get_detail_op(MI, 0)->type = ARM_OP_SETEND;  | 
1779  | 226  |       ARM_get_detail_op(MI, 0)->setend = ARM_SETEND_LE;  | 
1780  | 226  |     }  | 
1781  | 293  |     ARM_inc_op_count(MI);  | 
1782  | 293  |     break;  | 
1783  | 3.24k  |   }  | 
1784  | 0  |   case ARM_OP_GROUP_MveSaturateOp: { | 
1785  | 0  |     uint32_t Val = MCInst_getOpVal(MI, OpNum);  | 
1786  | 0  |     Val = Val == 1 ? 48 : 64;  | 
1787  | 0  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Val);  | 
1788  | 0  |     break;  | 
1789  | 3.24k  |   }  | 
1790  | 3.76M  |   }  | 
1791  | 3.76M  | }  | 
1792  |  |  | 
1793  |  | /// Fills cs_detail with the data of the operand.  | 
1794  |  | /// This function handles operands which original printer function is a template  | 
1795  |  | /// with one argument.  | 
1796  |  | static void add_cs_detail_template_1(MCInst *MI, arm_op_group op_group,  | 
1797  |  |              unsigned OpNum, uint64_t temp_arg_0)  | 
1798  | 75.1k  | { | 
1799  | 75.1k  |   if (!detail_is_set(MI))  | 
1800  | 0  |     return;  | 
1801  | 75.1k  |   switch (op_group) { | 
1802  | 0  |   default:  | 
1803  | 0  |     printf("ERROR: Operand group %d not handled!\n", op_group); | 
1804  | 0  |     CS_ASSERT_RET(0);  | 
1805  | 4.49k  |   case ARM_OP_GROUP_AddrModeImm12Operand_0:  | 
1806  | 7.74k  |   case ARM_OP_GROUP_AddrModeImm12Operand_1:  | 
1807  | 10.2k  |   case ARM_OP_GROUP_T2AddrModeImm8s4Operand_0:  | 
1808  | 17.4k  |   case ARM_OP_GROUP_T2AddrModeImm8s4Operand_1: { | 
1809  | 17.4k  |     MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1810  | 17.4k  |     if (!MCOperand_isReg(MO1))  | 
1811  |  |       // Handled in printOperand  | 
1812  | 0  |       return;  | 
1813  | 17.4k  |   }  | 
1814  |  |   // fallthrough  | 
1815  | 27.7k  |   case ARM_OP_GROUP_T2AddrModeImm8Operand_0:  | 
1816  | 31.9k  |   case ARM_OP_GROUP_T2AddrModeImm8Operand_1: { | 
1817  | 31.9k  |     bool AlwaysPrintImm0 = temp_arg_0;  | 
1818  | 31.9k  |     ARM_set_mem_access(MI, true);  | 
1819  | 31.9k  |     ARM_set_detail_op_mem(MI, OpNum, false, 0,  | 
1820  | 31.9k  |               MCInst_getOpVal(MI, OpNum));  | 
1821  | 31.9k  |     int32_t Imm8 = MCInst_getOpVal(MI, OpNum + 1);  | 
1822  | 31.9k  |     if (Imm8 == INT32_MIN)  | 
1823  | 6.00k  |       Imm8 = 0;  | 
1824  | 31.9k  |     ARM_set_detail_op_mem(MI, OpNum + 1, false, 0, Imm8);  | 
1825  | 31.9k  |     if (AlwaysPrintImm0)  | 
1826  | 14.5k  |       map_add_implicit_write(MI, MCInst_getOpVal(MI, OpNum));  | 
1827  |  |  | 
1828  | 31.9k  |     ARM_set_mem_access(MI, false);  | 
1829  | 31.9k  |     break;  | 
1830  | 27.7k  |   }  | 
1831  | 1.16k  |   case ARM_OP_GROUP_AdrLabelOperand_0:  | 
1832  | 15.0k  |   case ARM_OP_GROUP_AdrLabelOperand_2: { | 
1833  | 15.0k  |     unsigned Scale = temp_arg_0;  | 
1834  | 15.0k  |     int32_t OffImm = MCInst_getOpVal(MI, OpNum) << Scale;  | 
1835  | 15.0k  |     if (OffImm == INT32_MIN)  | 
1836  | 0  |       OffImm = 0;  | 
1837  | 15.0k  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, OffImm);  | 
1838  | 15.0k  |     break;  | 
1839  | 1.16k  |   }  | 
1840  | 4.22k  |   case ARM_OP_GROUP_AddrMode3Operand_0:  | 
1841  | 6.19k  |   case ARM_OP_GROUP_AddrMode3Operand_1: { | 
1842  | 6.19k  |     bool AlwaysPrintImm0 = temp_arg_0;  | 
1843  | 6.19k  |     MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1844  | 6.19k  |     if (!MCOperand_isReg(MO1))  | 
1845  |  |       // Handled in printOperand  | 
1846  | 0  |       break;  | 
1847  |  |  | 
1848  | 6.19k  |     ARM_set_mem_access(MI, true);  | 
1849  | 6.19k  |     ARM_set_detail_op_mem(MI, OpNum, false, 0,  | 
1850  | 6.19k  |               MCInst_getOpVal(MI, OpNum));  | 
1851  |  |  | 
1852  | 6.19k  |     MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
1853  | 6.19k  |     ARM_AM_AddrOpc Sign =  | 
1854  | 6.19k  |       ARM_AM_getAM3Op(MCInst_getOpVal(MI, OpNum + 2));  | 
1855  |  |  | 
1856  | 6.19k  |     if (MCOperand_getReg(MO2)) { | 
1857  | 2.54k  |       ARM_set_detail_op_mem(MI, OpNum + 1, true,  | 
1858  | 2.54k  |                 Sign == ARM_AM_sub ? -1 : 1,  | 
1859  | 2.54k  |                 MCInst_getOpVal(MI, OpNum + 1));  | 
1860  | 2.54k  |       ARM_get_detail_op(MI, 0)->subtracted = Sign ==  | 
1861  | 2.54k  |                      ARM_AM_sub;  | 
1862  | 2.54k  |       ARM_set_mem_access(MI, false);  | 
1863  | 2.54k  |       break;  | 
1864  | 2.54k  |     }  | 
1865  | 3.65k  |     unsigned ImmOffs =  | 
1866  | 3.65k  |       ARM_AM_getAM3Offset(MCInst_getOpVal(MI, OpNum + 2));  | 
1867  |  |  | 
1868  | 3.65k  |     if (AlwaysPrintImm0 || ImmOffs || Sign == ARM_AM_sub) { | 
1869  | 3.49k  |       ARM_set_detail_op_mem(MI, OpNum + 2, false, 0, ImmOffs);  | 
1870  | 3.49k  |       ARM_get_detail_op(MI, 0)->subtracted = Sign ==  | 
1871  | 3.49k  |                      ARM_AM_sub;  | 
1872  | 3.49k  |     }  | 
1873  | 3.65k  |     ARM_set_mem_access(MI, false);  | 
1874  | 3.65k  |     break;  | 
1875  | 6.19k  |   }  | 
1876  | 9.14k  |   case ARM_OP_GROUP_AddrMode5Operand_0:  | 
1877  | 17.3k  |   case ARM_OP_GROUP_AddrMode5Operand_1:  | 
1878  | 18.0k  |   case ARM_OP_GROUP_AddrMode5FP16Operand_0: { | 
1879  | 18.0k  |     bool AlwaysPrintImm0 = temp_arg_0;  | 
1880  |  |  | 
1881  | 18.0k  |     if (AlwaysPrintImm0) { | 
1882  | 8.21k  |       get_detail(MI)->writeback = true;  | 
1883  | 8.21k  |       map_add_implicit_write(MI, MCInst_getOpVal(MI, OpNum));  | 
1884  | 8.21k  |     }  | 
1885  |  |  | 
1886  | 18.0k  |     ARM_check_safe_inc(MI);  | 
1887  | 18.0k  |     cs_arm_op *Op = ARM_get_detail_op(MI, 0);  | 
1888  | 18.0k  |     Op->type = ARM_OP_MEM;  | 
1889  | 18.0k  |     Op->mem.base = MCInst_getOpVal(MI, OpNum);  | 
1890  | 18.0k  |     Op->mem.index = ARM_REG_INVALID;  | 
1891  | 18.0k  |     Op->mem.scale = 1;  | 
1892  | 18.0k  |     Op->mem.disp = 0;  | 
1893  | 18.0k  |     Op->access = CS_AC_READ;  | 
1894  |  |  | 
1895  | 18.0k  |     ARM_AM_AddrOpc SubFlag =  | 
1896  | 18.0k  |       ARM_AM_getAM5Op(MCInst_getOpVal(MI, OpNum + 1));  | 
1897  | 18.0k  |     unsigned ImmOffs =  | 
1898  | 18.0k  |       ARM_AM_getAM5Offset(MCInst_getOpVal(MI, OpNum + 1));  | 
1899  |  |  | 
1900  | 18.0k  |     if (AlwaysPrintImm0 || ImmOffs || SubFlag == ARM_AM_sub) { | 
1901  | 16.8k  |       if (op_group == ARM_OP_GROUP_AddrMode5FP16Operand_0) { | 
1902  | 605  |         Op->mem.disp = ImmOffs * 2;  | 
1903  | 16.2k  |       } else { | 
1904  | 16.2k  |         Op->mem.disp = ImmOffs * 4;  | 
1905  | 16.2k  |       }  | 
1906  | 16.8k  |       Op->subtracted = SubFlag == ARM_AM_sub;  | 
1907  | 16.8k  |     }  | 
1908  | 18.0k  |     ARM_inc_op_count(MI);  | 
1909  | 18.0k  |     break;  | 
1910  | 17.3k  |   }  | 
1911  | 214  |   case ARM_OP_GROUP_MveAddrModeRQOperand_0:  | 
1912  | 446  |   case ARM_OP_GROUP_MveAddrModeRQOperand_1:  | 
1913  | 918  |   case ARM_OP_GROUP_MveAddrModeRQOperand_2:  | 
1914  | 1.11k  |   case ARM_OP_GROUP_MveAddrModeRQOperand_3: { | 
1915  | 1.11k  |     unsigned Shift = temp_arg_0;  | 
1916  | 1.11k  |     ARM_set_mem_access(MI, true);  | 
1917  | 1.11k  |     ARM_set_detail_op_mem(MI, OpNum, false, 0,  | 
1918  | 1.11k  |               MCInst_getOpVal(MI, OpNum));  | 
1919  | 1.11k  |     ARM_set_detail_op_mem(MI, OpNum + 1, true, 1,  | 
1920  | 1.11k  |               MCInst_getOpVal(MI, OpNum + 1));  | 
1921  | 1.11k  |     if (Shift > 0) { | 
1922  | 902  |       add_cs_detail_RegImmShift(MI, ARM_AM_uxtw, Shift);  | 
1923  | 902  |     }  | 
1924  | 1.11k  |     ARM_set_mem_access(MI, false);  | 
1925  | 1.11k  |     break;  | 
1926  | 918  |   }  | 
1927  | 1.51k  |   case ARM_OP_GROUP_MVEVectorList_2:  | 
1928  | 2.80k  |   case ARM_OP_GROUP_MVEVectorList_4: { | 
1929  | 2.80k  |     unsigned NumRegs = temp_arg_0;  | 
1930  | 2.80k  |     arm_reg Reg = MCInst_getOpVal(MI, OpNum);  | 
1931  | 10.9k  |     for (unsigned i = 0; i < NumRegs; ++i) { | 
1932  | 8.17k  |       arm_reg SubReg = MCRegisterInfo_getSubReg(  | 
1933  | 8.17k  |         MI->MRI, Reg, ARM_qsub_0 + i);  | 
1934  | 8.17k  |       ARM_set_detail_op_reg(MI, OpNum, SubReg);  | 
1935  | 8.17k  |     }  | 
1936  | 2.80k  |     break;  | 
1937  | 1.51k  |   }  | 
1938  | 75.1k  |   }  | 
1939  | 75.1k  | }  | 
1940  |  |  | 
1941  |  | /// Fills cs_detail with the data of the operand.  | 
1942  |  | /// This function handles operands which's original printer function is a  | 
1943  |  | /// template with two arguments.  | 
1944  |  | static void add_cs_detail_template_2(MCInst *MI, arm_op_group op_group,  | 
1945  |  |              unsigned OpNum, uint64_t temp_arg_0,  | 
1946  |  |              uint64_t temp_arg_1)  | 
1947  | 3.80k  | { | 
1948  | 3.80k  |   if (!detail_is_set(MI))  | 
1949  | 0  |     return;  | 
1950  | 3.80k  |   switch (op_group) { | 
1951  | 0  |   default:  | 
1952  | 0  |     printf("ERROR: Operand group %d not handled!\n", op_group); | 
1953  | 0  |     CS_ASSERT_RET(0);  | 
1954  | 2.11k  |   case ARM_OP_GROUP_ComplexRotationOp_90_0:  | 
1955  | 3.80k  |   case ARM_OP_GROUP_ComplexRotationOp_180_90: { | 
1956  | 3.80k  |     unsigned Angle = temp_arg_0;  | 
1957  | 3.80k  |     unsigned Remainder = temp_arg_1;  | 
1958  | 3.80k  |     unsigned Rotation =  | 
1959  | 3.80k  |       (MCInst_getOpVal(MI, OpNum) * Angle) + Remainder;  | 
1960  | 3.80k  |     ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Rotation);  | 
1961  | 3.80k  |     break;  | 
1962  | 2.11k  |   }  | 
1963  | 3.80k  |   }  | 
1964  | 3.80k  | }  | 
1965  |  |  | 
1966  |  | /// Fills cs_detail with the data of the operand.  | 
1967  |  | /// Calls to this function are should not be added by hand! Please checkout the  | 
1968  |  | /// patch `AddCSDetail` of the CppTranslator.  | 
1969  |  | void ARM_add_cs_detail(MCInst *MI, int /* arm_op_group */ op_group,  | 
1970  |  |            va_list args)  | 
1971  | 3.86M  | { | 
1972  | 3.86M  |   if (!detail_is_set(MI) || !map_fill_detail_ops(MI))  | 
1973  | 0  |     return;  | 
1974  | 3.86M  |   switch (op_group) { | 
1975  | 24.1k  |   case ARM_OP_GROUP_RegImmShift: { | 
1976  | 24.1k  |     ARM_AM_ShiftOpc shift_opc = va_arg(args, ARM_AM_ShiftOpc);  | 
1977  | 24.1k  |     unsigned shift_imm = va_arg(args, unsigned);  | 
1978  | 24.1k  |     add_cs_detail_RegImmShift(MI, shift_opc, shift_imm);  | 
1979  | 24.1k  |     return;  | 
1980  | 0  |   }  | 
1981  | 1.16k  |   case ARM_OP_GROUP_AdrLabelOperand_0:  | 
1982  | 15.0k  |   case ARM_OP_GROUP_AdrLabelOperand_2:  | 
1983  | 19.2k  |   case ARM_OP_GROUP_AddrMode3Operand_0:  | 
1984  | 21.2k  |   case ARM_OP_GROUP_AddrMode3Operand_1:  | 
1985  | 30.3k  |   case ARM_OP_GROUP_AddrMode5Operand_0:  | 
1986  | 38.6k  |   case ARM_OP_GROUP_AddrMode5Operand_1:  | 
1987  | 43.1k  |   case ARM_OP_GROUP_AddrModeImm12Operand_0:  | 
1988  | 46.3k  |   case ARM_OP_GROUP_AddrModeImm12Operand_1:  | 
1989  | 56.7k  |   case ARM_OP_GROUP_T2AddrModeImm8Operand_0:  | 
1990  | 60.9k  |   case ARM_OP_GROUP_T2AddrModeImm8Operand_1:  | 
1991  | 63.4k  |   case ARM_OP_GROUP_T2AddrModeImm8s4Operand_0:  | 
1992  | 70.5k  |   case ARM_OP_GROUP_T2AddrModeImm8s4Operand_1:  | 
1993  | 72.1k  |   case ARM_OP_GROUP_MVEVectorList_2:  | 
1994  | 73.3k  |   case ARM_OP_GROUP_MVEVectorList_4:  | 
1995  | 74.0k  |   case ARM_OP_GROUP_AddrMode5FP16Operand_0:  | 
1996  | 74.2k  |   case ARM_OP_GROUP_MveAddrModeRQOperand_0:  | 
1997  | 74.4k  |   case ARM_OP_GROUP_MveAddrModeRQOperand_3:  | 
1998  | 74.7k  |   case ARM_OP_GROUP_MveAddrModeRQOperand_1:  | 
1999  | 75.1k  |   case ARM_OP_GROUP_MveAddrModeRQOperand_2: { | 
2000  | 75.1k  |     unsigned op_num = va_arg(args, unsigned);  | 
2001  | 75.1k  |     uint64_t templ_arg_0 = va_arg(args, uint64_t);  | 
2002  | 75.1k  |     add_cs_detail_template_1(MI, op_group, op_num, templ_arg_0);  | 
2003  | 75.1k  |     return;  | 
2004  | 74.7k  |   }  | 
2005  | 1.69k  |   case ARM_OP_GROUP_ComplexRotationOp_180_90:  | 
2006  | 3.80k  |   case ARM_OP_GROUP_ComplexRotationOp_90_0: { | 
2007  | 3.80k  |     unsigned op_num = va_arg(args, unsigned);  | 
2008  | 3.80k  |     uint64_t templ_arg_0 = va_arg(args, uint64_t);  | 
2009  | 3.80k  |     uint64_t templ_arg_1 = va_arg(args, uint64_t);  | 
2010  | 3.80k  |     add_cs_detail_template_2(MI, op_group, op_num, templ_arg_0,  | 
2011  | 3.80k  |            templ_arg_1);  | 
2012  | 3.80k  |     return;  | 
2013  | 1.69k  |   }  | 
2014  | 3.86M  |   }  | 
2015  | 3.76M  |   unsigned op_num = va_arg(args, unsigned);  | 
2016  | 3.76M  |   add_cs_detail_general(MI, op_group, op_num);  | 
2017  | 3.76M  | }  | 
2018  |  |  | 
2019  |  | static void insert_op(MCInst *MI, unsigned index, cs_arm_op op)  | 
2020  | 22.5k  | { | 
2021  | 22.5k  |   if (!detail_is_set(MI)) { | 
2022  | 0  |     return;  | 
2023  | 0  |   }  | 
2024  | 22.5k  |   ARM_check_safe_inc(MI);  | 
2025  |  |  | 
2026  | 22.5k  |   cs_arm_op *ops = ARM_get_detail(MI)->operands;  | 
2027  | 22.5k  |   int i = ARM_get_detail(MI)->op_count;  | 
2028  | 22.5k  |   if (index == -1) { | 
2029  | 2.35k  |     ops[i] = op;  | 
2030  | 2.35k  |     ARM_inc_op_count(MI);  | 
2031  | 2.35k  |     return;  | 
2032  | 2.35k  |   }  | 
2033  | 26.6k  |   for (; i > 0 && i > index; --i) { | 
2034  | 6.49k  |     ops[i] = ops[i - 1];  | 
2035  | 6.49k  |   }  | 
2036  | 20.1k  |   ops[index] = op;  | 
2037  | 20.1k  |   ARM_inc_op_count(MI);  | 
2038  | 20.1k  | }  | 
2039  |  |  | 
2040  |  | /// Inserts a register to the detail operands at @index.  | 
2041  |  | /// Already present operands are moved.  | 
2042  |  | /// If @index is -1 the operand is appended.  | 
2043  |  | void ARM_insert_detail_op_reg_at(MCInst *MI, unsigned index, arm_reg Reg,  | 
2044  |  |          cs_ac_type access)  | 
2045  | 9.97k  | { | 
2046  | 9.97k  |   if (!detail_is_set(MI))  | 
2047  | 0  |     return;  | 
2048  |  |  | 
2049  | 9.97k  |   cs_arm_op op;  | 
2050  | 9.97k  |   ARM_setup_op(&op);  | 
2051  | 9.97k  |   op.type = ARM_OP_REG;  | 
2052  | 9.97k  |   op.reg = Reg;  | 
2053  | 9.97k  |   op.access = access;  | 
2054  | 9.97k  |   insert_op(MI, index, op);  | 
2055  | 9.97k  | }  | 
2056  |  |  | 
2057  |  | /// Inserts a immediate to the detail operands at @index.  | 
2058  |  | /// Already present operands are moved.  | 
2059  |  | /// If @index is -1 the operand is appended.  | 
2060  |  | void ARM_insert_detail_op_imm_at(MCInst *MI, unsigned index, int64_t Val,  | 
2061  |  |          cs_ac_type access)  | 
2062  | 12.5k  | { | 
2063  | 12.5k  |   if (!detail_is_set(MI))  | 
2064  | 0  |     return;  | 
2065  | 12.5k  |   ARM_check_safe_inc(MI);  | 
2066  |  |  | 
2067  | 12.5k  |   cs_arm_op op;  | 
2068  | 12.5k  |   ARM_setup_op(&op);  | 
2069  | 12.5k  |   op.type = ARM_OP_IMM;  | 
2070  | 12.5k  |   op.imm = Val;  | 
2071  | 12.5k  |   op.access = access;  | 
2072  |  |  | 
2073  | 12.5k  |   insert_op(MI, index, op);  | 
2074  | 12.5k  | }  | 
2075  |  |  | 
2076  |  | /// Adds a register ARM operand at position OpNum and increases the op_count by  | 
2077  |  | /// one.  | 
2078  |  | void ARM_set_detail_op_reg(MCInst *MI, unsigned OpNum, arm_reg Reg)  | 
2079  | 1.53M  | { | 
2080  | 1.53M  |   if (!detail_is_set(MI))  | 
2081  | 0  |     return;  | 
2082  | 1.53M  |   ARM_check_safe_inc(MI);  | 
2083  | 1.53M  |   CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM));  | 
2084  | 1.53M  |   CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_REG);  | 
2085  |  |  | 
2086  | 1.53M  |   ARM_get_detail_op(MI, 0)->type = ARM_OP_REG;  | 
2087  | 1.53M  |   ARM_get_detail_op(MI, 0)->reg = Reg;  | 
2088  | 1.53M  |   ARM_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);  | 
2089  | 1.53M  |   ARM_inc_op_count(MI);  | 
2090  | 1.53M  | }  | 
2091  |  |  | 
2092  |  | /// Adds an immediate ARM operand at position OpNum and increases the op_count  | 
2093  |  | /// by one.  | 
2094  |  | void ARM_set_detail_op_imm(MCInst *MI, unsigned OpNum, arm_op_type ImmType,  | 
2095  |  |          int64_t Imm)  | 
2096  | 652k  | { | 
2097  | 652k  |   if (!detail_is_set(MI))  | 
2098  | 0  |     return;  | 
2099  | 652k  |   ARM_check_safe_inc(MI);  | 
2100  | 652k  |   CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM));  | 
2101  | 652k  |   CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_IMM);  | 
2102  | 652k  |   CS_ASSERT_RET(ImmType == ARM_OP_IMM || ImmType == ARM_OP_PIMM ||  | 
2103  | 652k  |           ImmType == ARM_OP_CIMM);  | 
2104  |  |  | 
2105  | 652k  |   ARM_get_detail_op(MI, 0)->type = ImmType;  | 
2106  | 652k  |   ARM_get_detail_op(MI, 0)->imm = Imm;  | 
2107  | 652k  |   ARM_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);  | 
2108  | 652k  |   ARM_inc_op_count(MI);  | 
2109  | 652k  | }  | 
2110  |  |  | 
2111  |  | /// Adds the operand as to the previously added memory operand.  | 
2112  |  | void ARM_set_detail_op_mem_offset(MCInst *MI, unsigned OpNum, uint64_t Val,  | 
2113  |  |           bool subtracted)  | 
2114  | 44.3k  | { | 
2115  | 44.3k  |   CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_MEM);  | 
2116  |  |  | 
2117  | 44.3k  |   if (!doing_mem(MI)) { | 
2118  | 44.3k  |     CS_ASSERT_RET((ARM_get_detail_op(MI, -1) != NULL) &&  | 
2119  | 44.3k  |             (ARM_get_detail_op(MI, -1)->type == ARM_OP_MEM));  | 
2120  | 44.3k  |     ARM_dec_op_count(MI);  | 
2121  | 44.3k  |   }  | 
2122  |  |  | 
2123  | 44.3k  |   if ((map_get_op_type(MI, OpNum) & ~CS_OP_MEM) == CS_OP_IMM)  | 
2124  | 22.8k  |     ARM_set_detail_op_mem(MI, OpNum, false, 0, Val);  | 
2125  | 21.5k  |   else if ((map_get_op_type(MI, OpNum) & ~CS_OP_MEM) == CS_OP_REG)  | 
2126  | 21.5k  |     ARM_set_detail_op_mem(MI, OpNum, true, subtracted ? -1 : 1,  | 
2127  | 21.5k  |               Val);  | 
2128  | 0  |   else  | 
2129  | 0  |     CS_ASSERT_RET(0 && "Memory type incorrect.");  | 
2130  | 44.3k  |   ARM_get_detail_op(MI, 0)->subtracted = subtracted;  | 
2131  |  |  | 
2132  | 44.3k  |   if (!doing_mem(MI))  | 
2133  | 44.3k  |     ARM_inc_op_count(MI);  | 
2134  | 44.3k  | }  | 
2135  |  |  | 
2136  |  | /// Adds a memory ARM operand at position OpNum. op_count is *not* increased by  | 
2137  |  | /// one. This is done by ARM_set_mem_access().  | 
2138  |  | void ARM_set_detail_op_mem(MCInst *MI, unsigned OpNum, bool is_index_reg,  | 
2139  |  |          int scale, uint64_t Val)  | 
2140  | 547k  | { | 
2141  | 547k  |   if (!detail_is_set(MI))  | 
2142  | 0  |     return;  | 
2143  | 547k  |   CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_MEM);  | 
2144  | 547k  |   cs_op_type secondary_type = map_get_op_type(MI, OpNum) & ~CS_OP_MEM;  | 
2145  | 547k  |   switch (secondary_type) { | 
2146  | 0  |   default:  | 
2147  | 0  |     CS_ASSERT_RET(0 && "Secondary type not supported yet.");  | 
2148  | 360k  |   case CS_OP_REG: { | 
2149  | 360k  |     CS_ASSERT_RET(secondary_type == CS_OP_REG);  | 
2150  | 360k  |     if (!is_index_reg) { | 
2151  | 304k  |       ARM_get_detail_op(MI, 0)->mem.base = Val;  | 
2152  | 304k  |       if (MCInst_opIsTying(MI, OpNum) ||  | 
2153  | 219k  |           MCInst_opIsTied(MI, OpNum)) { | 
2154  |  |         // Base registers can be writeback registers.  | 
2155  |  |         // For this they tie an MC operand which has write  | 
2156  |  |         // access. But this one is never processed in the printer  | 
2157  |  |         // (because it is never emitted). Therefor it is never  | 
2158  |  |         // added to the modified list.  | 
2159  |  |         // Here we check for this case and add the memory register  | 
2160  |  |         // to the modified list.  | 
2161  | 85.0k  |         map_add_implicit_write(  | 
2162  | 85.0k  |           MI, MCInst_getOpVal(MI, OpNum));  | 
2163  | 85.0k  |         MI->flat_insn->detail->writeback = true;  | 
2164  | 219k  |       } else { | 
2165  |  |         // If the base register is not tied, set the writebak flag to false.  | 
2166  |  |         // Writeback for ARM only refers to the memory base register.  | 
2167  |  |         // But other registers might be marked as tied as well.  | 
2168  | 219k  |         MI->flat_insn->detail->writeback = false;  | 
2169  | 219k  |       }  | 
2170  | 304k  |     } else { | 
2171  | 56.7k  |       ARM_get_detail_op(MI, 0)->mem.index = Val;  | 
2172  | 56.7k  |     }  | 
2173  | 360k  |     ARM_get_detail_op(MI, 0)->mem.scale = scale;  | 
2174  |  |  | 
2175  | 360k  |     break;  | 
2176  | 360k  |   }  | 
2177  | 186k  |   case CS_OP_IMM: { | 
2178  | 186k  |     CS_ASSERT_RET(secondary_type == CS_OP_IMM);  | 
2179  | 186k  |     if (((int32_t)Val) < 0)  | 
2180  | 11.9k  |       ARM_get_detail_op(MI, 0)->subtracted = true;  | 
2181  | 186k  |     ARM_get_detail_op(MI, 0)->mem.disp = ((int64_t)Val < 0) ? -Val :  | 
2182  | 186k  |                     Val;  | 
2183  | 186k  |     break;  | 
2184  | 186k  |   }  | 
2185  | 547k  |   }  | 
2186  |  |  | 
2187  | 547k  |   ARM_get_detail_op(MI, 0)->type = ARM_OP_MEM;  | 
2188  | 547k  |   ARM_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);  | 
2189  | 547k  | }  | 
2190  |  |  | 
2191  |  | /// Sets the neon_lane in the previous operand to the value of  | 
2192  |  | /// MI->operands[OpNum] Decrements op_count by 1.  | 
2193  |  | void ARM_set_detail_op_neon_lane(MCInst *MI, unsigned OpNum)  | 
2194  | 39.7k  | { | 
2195  | 39.7k  |   if (!detail_is_set(MI))  | 
2196  | 0  |     return;  | 
2197  | 39.7k  |   CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_IMM);  | 
2198  | 39.7k  |   unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
2199  |  |  | 
2200  | 39.7k  |   ARM_get_detail_op(MI, -1)->neon_lane = Val;  | 
2201  | 39.7k  | }  | 
2202  |  |  | 
2203  |  | /// Adds a System Register and increments op_count by one.  | 
2204  |  | /// @type ARM_OP_SYSREG, ARM_OP_BANKEDREG, ARM_OP_SYSM...  | 
2205  |  | /// @p Mask is the MSR mask or UINT8_MAX if not set.  | 
2206  |  | void ARM_set_detail_op_sysop(MCInst *MI, int Val, arm_op_type type,  | 
2207  |  |            bool IsOutReg, uint8_t Mask, uint16_t Sysm)  | 
2208  | 9.34k  | { | 
2209  | 9.34k  |   if (!detail_is_set(MI))  | 
2210  | 0  |     return;  | 
2211  | 9.34k  |   ARM_check_safe_inc(MI);  | 
2212  |  |  | 
2213  | 9.34k  |   ARM_get_detail_op(MI, 0)->type = type;  | 
2214  | 9.34k  |   switch (type) { | 
2215  | 0  |   default:  | 
2216  | 0  |     CS_ASSERT_RET(0 && "Unknown system operand type.");  | 
2217  | 8.29k  |   case ARM_OP_SYSREG:  | 
2218  |  |     // NOLINTBEGIN(clang-analyzer-optin.core.EnumCastOutOfRange)  | 
2219  | 8.29k  |     ARM_get_detail_op(MI, 0)->sysop.reg.mclasssysreg = Val;  | 
2220  |  |     // NOLINTEND(clang-analyzer-optin.core.EnumCastOutOfRange)  | 
2221  | 8.29k  |     break;  | 
2222  | 620  |   case ARM_OP_BANKEDREG:  | 
2223  | 620  |     ARM_get_detail_op(MI, 0)->sysop.reg.bankedreg = Val;  | 
2224  | 620  |     break;  | 
2225  | 133  |   case ARM_OP_SPSR:  | 
2226  | 426  |   case ARM_OP_CPSR:  | 
2227  | 426  |     ARM_get_detail_op(MI, 0)->reg =  | 
2228  | 426  |       type == ARM_OP_SPSR ? ARM_REG_SPSR : ARM_REG_CPSR;  | 
2229  |  |     // NOLINTBEGIN(clang-analyzer-optin.core.EnumCastOutOfRange)  | 
2230  | 426  |     ARM_get_detail_op(MI, 0)->sysop.psr_bits = Val;  | 
2231  |  |     // NOLINTEND(clang-analyzer-optin.core.EnumCastOutOfRange)  | 
2232  | 426  |     break;  | 
2233  | 9.34k  |   }  | 
2234  | 9.34k  |   ARM_get_detail_op(MI, 0)->sysop.sysm = Sysm;  | 
2235  | 9.34k  |   ARM_get_detail_op(MI, 0)->sysop.msr_mask = Mask;  | 
2236  | 9.34k  |   ARM_get_detail_op(MI, 0)->access = IsOutReg ? CS_AC_WRITE : CS_AC_READ;  | 
2237  | 9.34k  |   ARM_inc_op_count(MI);  | 
2238  | 9.34k  | }  | 
2239  |  |  | 
2240  |  | /// Transforms the immediate of the operand to a float and stores it.  | 
2241  |  | /// Increments the op_counter by one.  | 
2242  |  | void ARM_set_detail_op_float(MCInst *MI, unsigned OpNum, uint64_t Imm)  | 
2243  | 822  | { | 
2244  | 822  |   if (!detail_is_set(MI))  | 
2245  | 0  |     return;  | 
2246  | 822  |   ARM_check_safe_inc(MI);  | 
2247  |  |  | 
2248  | 822  |   ARM_get_detail_op(MI, 0)->type = ARM_OP_FP;  | 
2249  | 822  |   ARM_get_detail_op(MI, 0)->fp = ARM_AM_getFPImmFloat(Imm);  | 
2250  | 822  |   ARM_inc_op_count(MI);  | 
2251  | 822  | }  | 
2252  |  |  | 
2253  |  | #endif  |