Coverage Report

Created: 2025-10-28 07:02

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
127k
{
67
127k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
127k
  MI->csh->doing_mem = status;
71
127k
  if (!status)
72
    // done, create the next operand slot
73
63.8k
    MI->flat_insn->detail->x86.op_count++;
74
127k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
12.8k
{
78
12.8k
  switch (MI->csh->mode) {
79
4.81k
  case CS_MODE_16:
80
4.81k
    switch (MI->flat_insn->id) {
81
1.94k
    default:
82
1.94k
      MI->x86opsize = 2;
83
1.94k
      break;
84
634
    case X86_INS_LJMP:
85
1.13k
    case X86_INS_LCALL:
86
1.13k
      MI->x86opsize = 4;
87
1.13k
      break;
88
464
    case X86_INS_SGDT:
89
896
    case X86_INS_SIDT:
90
1.34k
    case X86_INS_LGDT:
91
1.72k
    case X86_INS_LIDT:
92
1.72k
      MI->x86opsize = 6;
93
1.72k
      break;
94
4.81k
    }
95
4.81k
    break;
96
4.81k
  case CS_MODE_32:
97
4.22k
    switch (MI->flat_insn->id) {
98
966
    default:
99
966
      MI->x86opsize = 4;
100
966
      break;
101
418
    case X86_INS_LJMP:
102
991
    case X86_INS_JMP:
103
1.38k
    case X86_INS_LCALL:
104
2.01k
    case X86_INS_SGDT:
105
2.45k
    case X86_INS_SIDT:
106
2.85k
    case X86_INS_LGDT:
107
3.26k
    case X86_INS_LIDT:
108
3.26k
      MI->x86opsize = 6;
109
3.26k
      break;
110
4.22k
    }
111
4.22k
    break;
112
4.22k
  case CS_MODE_64:
113
3.78k
    switch (MI->flat_insn->id) {
114
839
    default:
115
839
      MI->x86opsize = 8;
116
839
      break;
117
685
    case X86_INS_LJMP:
118
1.22k
    case X86_INS_LCALL:
119
1.68k
    case X86_INS_SGDT:
120
2.11k
    case X86_INS_SIDT:
121
2.54k
    case X86_INS_LGDT:
122
2.94k
    case X86_INS_LIDT:
123
2.94k
      MI->x86opsize = 10;
124
2.94k
      break;
125
3.78k
    }
126
3.78k
    break;
127
3.78k
  default: // never reach
128
0
    break;
129
12.8k
  }
130
131
12.8k
  printMemReference(MI, OpNo, O);
132
12.8k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
81.6k
{
136
81.6k
  MI->x86opsize = 1;
137
81.6k
  printMemReference(MI, OpNo, O);
138
81.6k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
39.0k
{
142
39.0k
  MI->x86opsize = 2;
143
144
39.0k
  printMemReference(MI, OpNo, O);
145
39.0k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
43.4k
{
149
43.4k
  MI->x86opsize = 4;
150
151
43.4k
  printMemReference(MI, OpNo, O);
152
43.4k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
21.2k
{
156
21.2k
  MI->x86opsize = 8;
157
21.2k
  printMemReference(MI, OpNo, O);
158
21.2k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
8.59k
{
162
8.59k
  MI->x86opsize = 16;
163
8.59k
  printMemReference(MI, OpNo, O);
164
8.59k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
5.29k
{
168
5.29k
  MI->x86opsize = 64;
169
5.29k
  printMemReference(MI, OpNo, O);
170
5.29k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
5.75k
{
175
5.75k
  MI->x86opsize = 32;
176
5.75k
  printMemReference(MI, OpNo, O);
177
5.75k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
9.93k
{
181
9.93k
  switch (MCInst_getOpcode(MI)) {
182
8.09k
  default:
183
8.09k
    MI->x86opsize = 4;
184
8.09k
    break;
185
848
  case X86_FSTENVm:
186
1.84k
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
1.84k
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
651
    case CS_MODE_16:
192
651
      MI->x86opsize = 14;
193
651
      break;
194
400
    case CS_MODE_32:
195
1.19k
    case CS_MODE_64:
196
1.19k
      MI->x86opsize = 28;
197
1.19k
      break;
198
1.84k
    }
199
1.84k
    break;
200
9.93k
  }
201
202
9.93k
  printMemReference(MI, OpNo, O);
203
9.93k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
8.55k
{
207
8.55k
  MI->x86opsize = 8;
208
8.55k
  printMemReference(MI, OpNo, O);
209
8.55k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
628
{
213
628
  MI->x86opsize = 10;
214
628
  printMemReference(MI, OpNo, O);
215
628
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
6.70k
{
219
6.70k
  MI->x86opsize = 16;
220
6.70k
  printMemReference(MI, OpNo, O);
221
6.70k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
6.27k
{
225
6.27k
  MI->x86opsize = 32;
226
6.27k
  printMemReference(MI, OpNo, O);
227
6.27k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
4.85k
{
231
4.85k
  MI->x86opsize = 64;
232
4.85k
  printMemReference(MI, OpNo, O);
233
4.85k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
356k
{
242
356k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
356k
  if (MCOperand_isReg(Op)) {
244
356k
    printRegName(O, MCOperand_getReg(Op));
245
356k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
356k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
859k
{
290
859k
  uint8_t count, i;
291
859k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
859k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
859k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
2.50M
  for (count = 0; arr[count]; count++)
301
1.64M
    ;
302
303
859k
  if (count == 0)
304
71.1k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
788k
  count--;
308
2.43M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.64M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.64M
       i++) {
311
1.64M
    if (arr[count - i] != CS_AC_IGNORE)
312
1.41M
      access[i] = arr[count - i];
313
232k
    else
314
232k
      access[i] = 0;
315
1.64M
  }
316
788k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
27.4k
{
320
27.4k
  MCOperand *SegReg;
321
27.4k
  int reg;
322
323
27.4k
  if (MI->csh->detail_opt) {
324
27.4k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
27.4k
    MI->flat_insn->detail->x86
327
27.4k
      .operands[MI->flat_insn->detail->x86.op_count]
328
27.4k
      .type = X86_OP_MEM;
329
27.4k
    MI->flat_insn->detail->x86
330
27.4k
      .operands[MI->flat_insn->detail->x86.op_count]
331
27.4k
      .size = MI->x86opsize;
332
27.4k
    MI->flat_insn->detail->x86
333
27.4k
      .operands[MI->flat_insn->detail->x86.op_count]
334
27.4k
      .mem.segment = X86_REG_INVALID;
335
27.4k
    MI->flat_insn->detail->x86
336
27.4k
      .operands[MI->flat_insn->detail->x86.op_count]
337
27.4k
      .mem.base = X86_REG_INVALID;
338
27.4k
    MI->flat_insn->detail->x86
339
27.4k
      .operands[MI->flat_insn->detail->x86.op_count]
340
27.4k
      .mem.index = X86_REG_INVALID;
341
27.4k
    MI->flat_insn->detail->x86
342
27.4k
      .operands[MI->flat_insn->detail->x86.op_count]
343
27.4k
      .mem.scale = 1;
344
27.4k
    MI->flat_insn->detail->x86
345
27.4k
      .operands[MI->flat_insn->detail->x86.op_count]
346
27.4k
      .mem.disp = 0;
347
348
27.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
27.4k
            &MI->flat_insn->detail->x86.eflags);
350
27.4k
    MI->flat_insn->detail->x86
351
27.4k
      .operands[MI->flat_insn->detail->x86.op_count]
352
27.4k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
27.4k
  }
354
355
27.4k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
27.4k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
27.4k
  if (reg) {
359
886
    _printOperand(MI, Op + 1, O);
360
886
    SStream_concat0(O, ":");
361
362
886
    if (MI->csh->detail_opt) {
363
886
      MI->flat_insn->detail->x86
364
886
        .operands[MI->flat_insn->detail->x86.op_count]
365
886
        .mem.segment = X86_register_map(reg);
366
886
    }
367
886
  }
368
369
27.4k
  SStream_concat0(O, "(");
370
27.4k
  set_mem_access(MI, true);
371
372
27.4k
  printOperand(MI, Op, O);
373
374
27.4k
  SStream_concat0(O, ")");
375
27.4k
  set_mem_access(MI, false);
376
27.4k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
36.3k
{
380
36.3k
  if (MI->csh->detail_opt) {
381
36.3k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
36.3k
    MI->flat_insn->detail->x86
384
36.3k
      .operands[MI->flat_insn->detail->x86.op_count]
385
36.3k
      .type = X86_OP_MEM;
386
36.3k
    MI->flat_insn->detail->x86
387
36.3k
      .operands[MI->flat_insn->detail->x86.op_count]
388
36.3k
      .size = MI->x86opsize;
389
36.3k
    MI->flat_insn->detail->x86
390
36.3k
      .operands[MI->flat_insn->detail->x86.op_count]
391
36.3k
      .mem.segment = X86_REG_INVALID;
392
36.3k
    MI->flat_insn->detail->x86
393
36.3k
      .operands[MI->flat_insn->detail->x86.op_count]
394
36.3k
      .mem.base = X86_REG_INVALID;
395
36.3k
    MI->flat_insn->detail->x86
396
36.3k
      .operands[MI->flat_insn->detail->x86.op_count]
397
36.3k
      .mem.index = X86_REG_INVALID;
398
36.3k
    MI->flat_insn->detail->x86
399
36.3k
      .operands[MI->flat_insn->detail->x86.op_count]
400
36.3k
      .mem.scale = 1;
401
36.3k
    MI->flat_insn->detail->x86
402
36.3k
      .operands[MI->flat_insn->detail->x86.op_count]
403
36.3k
      .mem.disp = 0;
404
405
36.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
36.3k
            &MI->flat_insn->detail->x86.eflags);
407
36.3k
    MI->flat_insn->detail->x86
408
36.3k
      .operands[MI->flat_insn->detail->x86.op_count]
409
36.3k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
36.3k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
36.3k
  if (MI->csh->mode != CS_MODE_64) {
414
20.9k
    SStream_concat0(O, "%es:(");
415
20.9k
    if (MI->csh->detail_opt) {
416
20.9k
      MI->flat_insn->detail->x86
417
20.9k
        .operands[MI->flat_insn->detail->x86.op_count]
418
20.9k
        .mem.segment = X86_REG_ES;
419
20.9k
    }
420
20.9k
  } else
421
15.4k
    SStream_concat0(O, "(");
422
423
36.3k
  set_mem_access(MI, true);
424
425
36.3k
  printOperand(MI, Op, O);
426
427
36.3k
  SStream_concat0(O, ")");
428
36.3k
  set_mem_access(MI, false);
429
36.3k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
10.7k
{
433
10.7k
  MI->x86opsize = 1;
434
10.7k
  printSrcIdx(MI, OpNo, O);
435
10.7k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
6.25k
{
439
6.25k
  MI->x86opsize = 2;
440
6.25k
  printSrcIdx(MI, OpNo, O);
441
6.25k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
7.11k
{
445
7.11k
  MI->x86opsize = 4;
446
7.11k
  printSrcIdx(MI, OpNo, O);
447
7.11k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
3.35k
{
451
3.35k
  MI->x86opsize = 8;
452
3.35k
  printSrcIdx(MI, OpNo, O);
453
3.35k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
14.2k
{
457
14.2k
  MI->x86opsize = 1;
458
14.2k
  printDstIdx(MI, OpNo, O);
459
14.2k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
8.76k
{
463
8.76k
  MI->x86opsize = 2;
464
8.76k
  printDstIdx(MI, OpNo, O);
465
8.76k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
9.08k
{
469
9.08k
  MI->x86opsize = 4;
470
9.08k
  printDstIdx(MI, OpNo, O);
471
9.08k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
4.23k
{
475
4.23k
  MI->x86opsize = 8;
476
4.23k
  printDstIdx(MI, OpNo, O);
477
4.23k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
8.03k
{
481
8.03k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
8.03k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
8.03k
  int reg;
484
485
8.03k
  if (MI->csh->detail_opt) {
486
8.03k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
8.03k
    MI->flat_insn->detail->x86
489
8.03k
      .operands[MI->flat_insn->detail->x86.op_count]
490
8.03k
      .type = X86_OP_MEM;
491
8.03k
    MI->flat_insn->detail->x86
492
8.03k
      .operands[MI->flat_insn->detail->x86.op_count]
493
8.03k
      .size = MI->x86opsize;
494
8.03k
    MI->flat_insn->detail->x86
495
8.03k
      .operands[MI->flat_insn->detail->x86.op_count]
496
8.03k
      .mem.segment = X86_REG_INVALID;
497
8.03k
    MI->flat_insn->detail->x86
498
8.03k
      .operands[MI->flat_insn->detail->x86.op_count]
499
8.03k
      .mem.base = X86_REG_INVALID;
500
8.03k
    MI->flat_insn->detail->x86
501
8.03k
      .operands[MI->flat_insn->detail->x86.op_count]
502
8.03k
      .mem.index = X86_REG_INVALID;
503
8.03k
    MI->flat_insn->detail->x86
504
8.03k
      .operands[MI->flat_insn->detail->x86.op_count]
505
8.03k
      .mem.scale = 1;
506
8.03k
    MI->flat_insn->detail->x86
507
8.03k
      .operands[MI->flat_insn->detail->x86.op_count]
508
8.03k
      .mem.disp = 0;
509
510
8.03k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
8.03k
            &MI->flat_insn->detail->x86.eflags);
512
8.03k
    MI->flat_insn->detail->x86
513
8.03k
      .operands[MI->flat_insn->detail->x86.op_count]
514
8.03k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
8.03k
  }
516
517
  // If this has a segment register, print it.
518
8.03k
  reg = MCOperand_getReg(SegReg);
519
8.03k
  if (reg) {
520
496
    _printOperand(MI, Op + 1, O);
521
496
    SStream_concat0(O, ":");
522
523
496
    if (MI->csh->detail_opt) {
524
496
      MI->flat_insn->detail->x86
525
496
        .operands[MI->flat_insn->detail->x86.op_count]
526
496
        .mem.segment = X86_register_map(reg);
527
496
    }
528
496
  }
529
530
8.03k
  if (MCOperand_isImm(DispSpec)) {
531
8.03k
    int64_t imm = MCOperand_getImm(DispSpec);
532
8.03k
    if (MI->csh->detail_opt)
533
8.03k
      MI->flat_insn->detail->x86
534
8.03k
        .operands[MI->flat_insn->detail->x86.op_count]
535
8.03k
        .mem.disp = imm;
536
8.03k
    if (imm < 0) {
537
1.29k
      SStream_concat(O, "0x%" PRIx64,
538
1.29k
               arch_masks[MI->csh->mode] & imm);
539
6.74k
    } else {
540
6.74k
      if (imm > HEX_THRESHOLD)
541
6.25k
        SStream_concat(O, "0x%" PRIx64, imm);
542
486
      else
543
486
        SStream_concat(O, "%" PRIu64, imm);
544
6.74k
    }
545
8.03k
  }
546
547
8.03k
  if (MI->csh->detail_opt)
548
8.03k
    MI->flat_insn->detail->x86.op_count++;
549
8.03k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
56.1k
{
553
56.1k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
56.1k
  if (val > HEX_THRESHOLD)
556
51.0k
    SStream_concat(O, "$0x%x", val);
557
5.05k
  else
558
5.05k
    SStream_concat(O, "$%u", val);
559
560
56.1k
  if (MI->csh->detail_opt) {
561
56.1k
    MI->flat_insn->detail->x86
562
56.1k
      .operands[MI->flat_insn->detail->x86.op_count]
563
56.1k
      .type = X86_OP_IMM;
564
56.1k
    MI->flat_insn->detail->x86
565
56.1k
      .operands[MI->flat_insn->detail->x86.op_count]
566
56.1k
      .imm = val;
567
56.1k
    MI->flat_insn->detail->x86
568
56.1k
      .operands[MI->flat_insn->detail->x86.op_count]
569
56.1k
      .size = 1;
570
56.1k
    MI->flat_insn->detail->x86.op_count++;
571
56.1k
  }
572
56.1k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
4.91k
{
576
4.91k
  MI->x86opsize = 1;
577
4.91k
  printMemOffset(MI, OpNo, O);
578
4.91k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
923
{
582
923
  MI->x86opsize = 2;
583
923
  printMemOffset(MI, OpNo, O);
584
923
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
1.77k
{
588
1.77k
  MI->x86opsize = 4;
589
1.77k
  printMemOffset(MI, OpNo, O);
590
1.77k
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
420
{
594
420
  MI->x86opsize = 8;
595
420
  printMemOffset(MI, OpNo, O);
596
420
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
37.2k
{
604
37.2k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
37.2k
  if (MCOperand_isImm(Op)) {
606
37.2k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
37.2k
            MI->address;
608
609
    // truncate imm for non-64bit
610
37.2k
    if (MI->csh->mode != CS_MODE_64) {
611
24.5k
      imm = imm & 0xffffffff;
612
24.5k
    }
613
614
37.2k
    if (imm < 0) {
615
1.13k
      SStream_concat(O, "0x%" PRIx64, imm);
616
36.1k
    } else {
617
36.1k
      if (imm > HEX_THRESHOLD)
618
36.1k
        SStream_concat(O, "0x%" PRIx64, imm);
619
21
      else
620
21
        SStream_concat(O, "%" PRIu64, imm);
621
36.1k
    }
622
37.2k
    if (MI->csh->detail_opt) {
623
37.2k
      MI->flat_insn->detail->x86
624
37.2k
        .operands[MI->flat_insn->detail->x86.op_count]
625
37.2k
        .type = X86_OP_IMM;
626
37.2k
      MI->has_imm = true;
627
37.2k
      MI->flat_insn->detail->x86
628
37.2k
        .operands[MI->flat_insn->detail->x86.op_count]
629
37.2k
        .imm = imm;
630
37.2k
      MI->flat_insn->detail->x86.op_count++;
631
37.2k
    }
632
37.2k
  }
633
37.2k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
379k
{
637
379k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
379k
  if (MCOperand_isReg(Op)) {
639
335k
    unsigned int reg = MCOperand_getReg(Op);
640
335k
    printRegName(O, reg);
641
335k
    if (MI->csh->detail_opt) {
642
335k
      if (MI->csh->doing_mem) {
643
34.0k
        MI->flat_insn->detail->x86
644
34.0k
          .operands[MI->flat_insn->detail->x86
645
34.0k
                .op_count]
646
34.0k
          .mem.base = X86_register_map(reg);
647
301k
      } else {
648
301k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
301k
        MI->flat_insn->detail->x86
651
301k
          .operands[MI->flat_insn->detail->x86
652
301k
                .op_count]
653
301k
          .type = X86_OP_REG;
654
301k
        MI->flat_insn->detail->x86
655
301k
          .operands[MI->flat_insn->detail->x86
656
301k
                .op_count]
657
301k
          .reg = X86_register_map(reg);
658
301k
        MI->flat_insn->detail->x86
659
301k
          .operands[MI->flat_insn->detail->x86
660
301k
                .op_count]
661
301k
          .size =
662
301k
          MI->csh->regsize_map[X86_register_map(
663
301k
            reg)];
664
665
301k
        get_op_access(
666
301k
          MI->csh, MCInst_getOpcode(MI), access,
667
301k
          &MI->flat_insn->detail->x86.eflags);
668
301k
        MI->flat_insn->detail->x86
669
301k
          .operands[MI->flat_insn->detail->x86
670
301k
                .op_count]
671
301k
          .access =
672
301k
          access[MI->flat_insn->detail->x86
673
301k
                   .op_count];
674
675
301k
        MI->flat_insn->detail->x86.op_count++;
676
301k
      }
677
335k
    }
678
335k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
43.6k
    uint8_t encsize;
681
43.6k
    int64_t imm = MCOperand_getImm(Op);
682
43.6k
    uint8_t opsize =
683
43.6k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
43.6k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
21.5k
      imm = imm & 0xff;
687
21.5k
    }
688
689
43.6k
    switch (MI->flat_insn->id) {
690
20.5k
    default:
691
20.5k
      if (imm >= 0) {
692
19.1k
        if (imm > HEX_THRESHOLD)
693
16.5k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
2.54k
        else
695
2.54k
          SStream_concat(O, "$%" PRIu64, imm);
696
19.1k
      } else {
697
1.40k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
1.40k
        } else {
716
1.40k
          if (imm ==
717
1.40k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
1.40k
          else if (imm < -HEX_THRESHOLD)
722
1.16k
            SStream_concat(O,
723
1.16k
                     "$-0x%" PRIx64,
724
1.16k
                     -imm);
725
237
          else
726
237
            SStream_concat(O, "$-%" PRIu64,
727
237
                     -imm);
728
1.40k
        }
729
1.40k
      }
730
20.5k
      break;
731
732
20.5k
    case X86_INS_MOVABS:
733
8.57k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
8.57k
      if (imm > HEX_THRESHOLD)
736
7.45k
        SStream_concat(O, "$0x%" PRIx64, imm);
737
1.11k
      else
738
1.11k
        SStream_concat(O, "$%" PRIu64, imm);
739
8.57k
      break;
740
741
0
    case X86_INS_IN:
742
0
    case X86_INS_OUT:
743
0
    case X86_INS_INT:
744
      // do not print number in negative form
745
0
      imm = imm & 0xff;
746
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
747
0
        SStream_concat(O, "$%u", imm);
748
0
      else {
749
0
        SStream_concat(O, "$0x%x", imm);
750
0
      }
751
0
      break;
752
753
762
    case X86_INS_LCALL:
754
1.63k
    case X86_INS_LJMP:
755
1.63k
    case X86_INS_JMP:
756
      // always print address in positive form
757
1.63k
      if (OpNo == 1) { // selector is ptr16
758
815
        imm = imm & 0xffff;
759
815
        opsize = 2;
760
815
      } else
761
815
        opsize = 4;
762
1.63k
      SStream_concat(O, "$0x%" PRIx64, imm);
763
1.63k
      break;
764
765
2.80k
    case X86_INS_AND:
766
5.31k
    case X86_INS_OR:
767
8.10k
    case X86_INS_XOR:
768
      // do not print number in negative form
769
8.10k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
770
721
        SStream_concat(O, "$%u", imm);
771
7.38k
      else {
772
7.38k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
773
7.38k
              imm;
774
7.38k
        SStream_concat(O, "$0x%" PRIx64, imm);
775
7.38k
      }
776
8.10k
      break;
777
778
3.60k
    case X86_INS_RET:
779
4.88k
    case X86_INS_RETF:
780
      // RET imm16
781
4.88k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
782
232
        SStream_concat(O, "$%u", imm);
783
4.65k
      else {
784
4.65k
        imm = 0xffff & imm;
785
4.65k
        SStream_concat(O, "$0x%x", imm);
786
4.65k
      }
787
4.88k
      break;
788
43.6k
    }
789
790
43.6k
    if (MI->csh->detail_opt) {
791
43.6k
      if (MI->csh->doing_mem) {
792
0
        MI->flat_insn->detail->x86
793
0
          .operands[MI->flat_insn->detail->x86
794
0
                .op_count]
795
0
          .type = X86_OP_MEM;
796
0
        MI->flat_insn->detail->x86
797
0
          .operands[MI->flat_insn->detail->x86
798
0
                .op_count]
799
0
          .mem.disp = imm;
800
43.6k
      } else {
801
43.6k
        MI->flat_insn->detail->x86
802
43.6k
          .operands[MI->flat_insn->detail->x86
803
43.6k
                .op_count]
804
43.6k
          .type = X86_OP_IMM;
805
43.6k
        MI->has_imm = true;
806
43.6k
        MI->flat_insn->detail->x86
807
43.6k
          .operands[MI->flat_insn->detail->x86
808
43.6k
                .op_count]
809
43.6k
          .imm = imm;
810
811
43.6k
        if (opsize > 0) {
812
37.3k
          MI->flat_insn->detail->x86
813
37.3k
            .operands[MI->flat_insn->detail
814
37.3k
                  ->x86.op_count]
815
37.3k
            .size = opsize;
816
37.3k
          MI->flat_insn->detail->x86.encoding
817
37.3k
            .imm_size = encsize;
818
37.3k
        } else if (MI->op1_size > 0)
819
0
          MI->flat_insn->detail->x86
820
0
            .operands[MI->flat_insn->detail
821
0
                  ->x86.op_count]
822
0
            .size = MI->op1_size;
823
6.38k
        else
824
6.38k
          MI->flat_insn->detail->x86
825
6.38k
            .operands[MI->flat_insn->detail
826
6.38k
                  ->x86.op_count]
827
6.38k
            .size = MI->imm_size;
828
829
43.6k
        MI->flat_insn->detail->x86.op_count++;
830
43.6k
      }
831
43.6k
    }
832
43.6k
  }
833
379k
}
834
835
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
836
261k
{
837
261k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
838
261k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
839
261k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
840
261k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
841
261k
  uint64_t ScaleVal;
842
261k
  int segreg;
843
261k
  int64_t DispVal = 1;
844
845
261k
  if (MI->csh->detail_opt) {
846
261k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
847
848
261k
    MI->flat_insn->detail->x86
849
261k
      .operands[MI->flat_insn->detail->x86.op_count]
850
261k
      .type = X86_OP_MEM;
851
261k
    MI->flat_insn->detail->x86
852
261k
      .operands[MI->flat_insn->detail->x86.op_count]
853
261k
      .size = MI->x86opsize;
854
261k
    MI->flat_insn->detail->x86
855
261k
      .operands[MI->flat_insn->detail->x86.op_count]
856
261k
      .mem.segment = X86_REG_INVALID;
857
261k
    MI->flat_insn->detail->x86
858
261k
      .operands[MI->flat_insn->detail->x86.op_count]
859
261k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
860
261k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
861
261k
      MI->flat_insn->detail->x86
862
261k
        .operands[MI->flat_insn->detail->x86.op_count]
863
261k
        .mem.index =
864
261k
        X86_register_map(MCOperand_getReg(IndexReg));
865
261k
    }
866
261k
    MI->flat_insn->detail->x86
867
261k
      .operands[MI->flat_insn->detail->x86.op_count]
868
261k
      .mem.scale = 1;
869
261k
    MI->flat_insn->detail->x86
870
261k
      .operands[MI->flat_insn->detail->x86.op_count]
871
261k
      .mem.disp = 0;
872
873
261k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
874
261k
            &MI->flat_insn->detail->x86.eflags);
875
261k
    MI->flat_insn->detail->x86
876
261k
      .operands[MI->flat_insn->detail->x86.op_count]
877
261k
      .access = access[MI->flat_insn->detail->x86.op_count];
878
261k
  }
879
880
  // If this has a segment register, print it.
881
261k
  segreg = MCOperand_getReg(SegReg);
882
261k
  if (segreg) {
883
7.57k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
884
7.57k
    SStream_concat0(O, ":");
885
886
7.57k
    if (MI->csh->detail_opt) {
887
7.57k
      MI->flat_insn->detail->x86
888
7.57k
        .operands[MI->flat_insn->detail->x86.op_count]
889
7.57k
        .mem.segment = X86_register_map(segreg);
890
7.57k
    }
891
7.57k
  }
892
893
261k
  if (MCOperand_isImm(DispSpec)) {
894
261k
    DispVal = MCOperand_getImm(DispSpec);
895
261k
    if (MI->csh->detail_opt)
896
261k
      MI->flat_insn->detail->x86
897
261k
        .operands[MI->flat_insn->detail->x86.op_count]
898
261k
        .mem.disp = DispVal;
899
261k
    if (DispVal) {
900
84.0k
      if (MCOperand_getReg(IndexReg) ||
901
79.2k
          MCOperand_getReg(BaseReg)) {
902
79.2k
        printInt64(O, DispVal);
903
79.2k
      } else {
904
        // only immediate as address of memory
905
4.78k
        if (DispVal < 0) {
906
1.48k
          SStream_concat(
907
1.48k
            O, "0x%" PRIx64,
908
1.48k
            arch_masks[MI->csh->mode] &
909
1.48k
              DispVal);
910
3.30k
        } else {
911
3.30k
          if (DispVal > HEX_THRESHOLD)
912
2.87k
            SStream_concat(O, "0x%" PRIx64,
913
2.87k
                     DispVal);
914
433
          else
915
433
            SStream_concat(O, "%" PRIu64,
916
433
                     DispVal);
917
3.30k
        }
918
4.78k
      }
919
84.0k
    }
920
261k
  }
921
922
261k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
923
256k
    SStream_concat0(O, "(");
924
925
256k
    if (MCOperand_getReg(BaseReg))
926
255k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
927
928
256k
    if (MCOperand_getReg(IndexReg) &&
929
92.1k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
930
91.3k
      SStream_concat0(O, ", ");
931
91.3k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
932
91.3k
      ScaleVal = MCOperand_getImm(
933
91.3k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
934
91.3k
      if (MI->csh->detail_opt)
935
91.3k
        MI->flat_insn->detail->x86
936
91.3k
          .operands[MI->flat_insn->detail->x86
937
91.3k
                .op_count]
938
91.3k
          .mem.scale = (int)ScaleVal;
939
91.3k
      if (ScaleVal != 1) {
940
9.96k
        SStream_concat(O, ", %u", ScaleVal);
941
9.96k
      }
942
91.3k
    }
943
944
256k
    SStream_concat0(O, ")");
945
256k
  } else {
946
5.38k
    if (!DispVal)
947
593
      SStream_concat0(O, "0");
948
5.38k
  }
949
950
261k
  if (MI->csh->detail_opt)
951
261k
    MI->flat_insn->detail->x86.op_count++;
952
261k
}
953
954
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
955
6.93k
{
956
6.93k
  switch (MI->Opcode) {
957
404
  default:
958
404
    break;
959
915
  case X86_LEA16r:
960
915
    MI->x86opsize = 2;
961
915
    break;
962
632
  case X86_LEA32r:
963
1.36k
  case X86_LEA64_32r:
964
1.36k
    MI->x86opsize = 4;
965
1.36k
    break;
966
408
  case X86_LEA64r:
967
408
    MI->x86opsize = 8;
968
408
    break;
969
0
#ifndef CAPSTONE_X86_REDUCE
970
410
  case X86_BNDCL32rm:
971
830
  case X86_BNDCN32rm:
972
1.25k
  case X86_BNDCU32rm:
973
1.88k
  case X86_BNDSTXmr:
974
2.52k
  case X86_BNDLDXrm:
975
2.91k
  case X86_BNDCL64rm:
976
3.38k
  case X86_BNDCN64rm:
977
3.85k
  case X86_BNDCU64rm:
978
3.85k
    MI->x86opsize = 16;
979
3.85k
    break;
980
6.93k
#endif
981
6.93k
  }
982
983
6.93k
  printMemReference(MI, OpNo, O);
984
6.93k
}
985
986
#include "X86InstPrinter.h"
987
988
// Include the auto-generated portion of the assembly writer.
989
#ifdef CAPSTONE_X86_REDUCE
990
#include "X86GenAsmWriter_reduce.inc"
991
#else
992
#include "X86GenAsmWriter.inc"
993
#endif
994
995
#include "X86GenRegisterName.inc"
996
997
static void printRegName(SStream *OS, unsigned RegNo)
998
962k
{
999
962k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1000
962k
}
1001
1002
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1003
660k
{
1004
660k
  x86_reg reg, reg2;
1005
660k
  enum cs_ac_type access1, access2;
1006
660k
  int i;
1007
1008
  // perhaps this instruction does not need printer
1009
660k
  if (MI->assembly[0]) {
1010
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1011
0
    return;
1012
0
  }
1013
1014
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1015
  // In Intel annotation it's always emitted as "call".
1016
  //
1017
  // TODO: Probably this hack should be redesigned via InstAlias in
1018
  // InstrInfo.td as soon as Requires clause is supported properly
1019
  // for InstAlias.
1020
660k
  if (MI->csh->mode == CS_MODE_64 &&
1021
259k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1022
0
    SStream_concat0(OS, "callq\t");
1023
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1024
0
    printPCRelImm(MI, 0, OS);
1025
0
    return;
1026
0
  }
1027
1028
660k
  X86_lockrep(MI, OS);
1029
660k
  printInstruction(MI, OS);
1030
1031
660k
  if (MI->has_imm) {
1032
    // if op_count > 1, then this operand's size is taken from the destination op
1033
109k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1034
59.7k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1035
58.8k
          MI->flat_insn->id != X86_INS_LJMP &&
1036
57.9k
          MI->flat_insn->id != X86_INS_JMP) {
1037
57.9k
        for (i = 0;
1038
176k
             i < MI->flat_insn->detail->x86.op_count;
1039
118k
             i++) {
1040
118k
          if (MI->flat_insn->detail->x86
1041
118k
                .operands[i]
1042
118k
                .type == X86_OP_IMM)
1043
59.0k
            MI->flat_insn->detail->x86
1044
59.0k
              .operands[i]
1045
59.0k
              .size =
1046
59.0k
              MI->flat_insn->detail
1047
59.0k
                ->x86
1048
59.0k
                .operands
1049
59.0k
                  [MI->flat_insn
1050
59.0k
                     ->detail
1051
59.0k
                     ->x86
1052
59.0k
                     .op_count -
1053
59.0k
                   1]
1054
59.0k
                .size;
1055
118k
        }
1056
57.9k
      }
1057
59.7k
    } else
1058
49.3k
      MI->flat_insn->detail->x86.operands[0].size =
1059
49.3k
        MI->imm_size;
1060
109k
  }
1061
1062
660k
  if (MI->csh->detail_opt) {
1063
660k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1064
1065
    // some instructions need to supply immediate 1 in the first op
1066
660k
    switch (MCInst_getOpcode(MI)) {
1067
619k
    default:
1068
619k
      break;
1069
619k
    case X86_SHL8r1:
1070
998
    case X86_SHL16r1:
1071
1.50k
    case X86_SHL32r1:
1072
1.97k
    case X86_SHL64r1:
1073
2.63k
    case X86_SAL8r1:
1074
3.21k
    case X86_SAL16r1:
1075
3.93k
    case X86_SAL32r1:
1076
4.55k
    case X86_SAL64r1:
1077
5.20k
    case X86_SHR8r1:
1078
5.81k
    case X86_SHR16r1:
1079
6.61k
    case X86_SHR32r1:
1080
7.28k
    case X86_SHR64r1:
1081
7.91k
    case X86_SAR8r1:
1082
8.45k
    case X86_SAR16r1:
1083
9.03k
    case X86_SAR32r1:
1084
9.50k
    case X86_SAR64r1:
1085
10.4k
    case X86_RCL8r1:
1086
11.8k
    case X86_RCL16r1:
1087
13.0k
    case X86_RCL32r1:
1088
13.9k
    case X86_RCL64r1:
1089
14.3k
    case X86_RCR8r1:
1090
15.2k
    case X86_RCR16r1:
1091
16.4k
    case X86_RCR32r1:
1092
16.9k
    case X86_RCR64r1:
1093
17.5k
    case X86_ROL8r1:
1094
18.0k
    case X86_ROL16r1:
1095
18.7k
    case X86_ROL32r1:
1096
19.4k
    case X86_ROL64r1:
1097
20.1k
    case X86_ROR8r1:
1098
20.7k
    case X86_ROR16r1:
1099
21.4k
    case X86_ROR32r1:
1100
22.0k
    case X86_ROR64r1:
1101
22.7k
    case X86_SHL8m1:
1102
23.4k
    case X86_SHL16m1:
1103
24.5k
    case X86_SHL32m1:
1104
25.3k
    case X86_SHL64m1:
1105
25.8k
    case X86_SAL8m1:
1106
26.3k
    case X86_SAL16m1:
1107
26.9k
    case X86_SAL32m1:
1108
27.3k
    case X86_SAL64m1:
1109
27.9k
    case X86_SHR8m1:
1110
28.5k
    case X86_SHR16m1:
1111
29.2k
    case X86_SHR32m1:
1112
29.6k
    case X86_SHR64m1:
1113
30.3k
    case X86_SAR8m1:
1114
30.7k
    case X86_SAR16m1:
1115
31.4k
    case X86_SAR32m1:
1116
32.0k
    case X86_SAR64m1:
1117
32.4k
    case X86_RCL8m1:
1118
32.9k
    case X86_RCL16m1:
1119
33.4k
    case X86_RCL32m1:
1120
33.8k
    case X86_RCL64m1:
1121
34.4k
    case X86_RCR8m1:
1122
34.8k
    case X86_RCR16m1:
1123
35.3k
    case X86_RCR32m1:
1124
36.0k
    case X86_RCR64m1:
1125
36.7k
    case X86_ROL8m1:
1126
37.2k
    case X86_ROL16m1:
1127
38.0k
    case X86_ROL32m1:
1128
38.4k
    case X86_ROL64m1:
1129
38.9k
    case X86_ROR8m1:
1130
39.4k
    case X86_ROR16m1:
1131
40.3k
    case X86_ROR32m1:
1132
40.9k
    case X86_ROR64m1:
1133
      // shift all the ops right to leave 1st slot for this new register op
1134
40.9k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1135
40.9k
        &(MI->flat_insn->detail->x86.operands[0]),
1136
40.9k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1137
40.9k
          (ARR_SIZE(MI->flat_insn->detail->x86
1138
40.9k
                .operands) -
1139
40.9k
           1));
1140
40.9k
      MI->flat_insn->detail->x86.operands[0].type =
1141
40.9k
        X86_OP_IMM;
1142
40.9k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1143
40.9k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1144
40.9k
      MI->flat_insn->detail->x86.op_count++;
1145
660k
    }
1146
1147
    // special instruction needs to supply register op
1148
    // first op can be embedded in the asm by llvm.
1149
    // so we have to add the missing register as the first operand
1150
1151
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1152
1153
660k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1154
660k
    if (reg) {
1155
      // shift all the ops right to leave 1st slot for this new register op
1156
38.8k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1157
38.8k
        &(MI->flat_insn->detail->x86.operands[0]),
1158
38.8k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1159
38.8k
          (ARR_SIZE(MI->flat_insn->detail->x86
1160
38.8k
                .operands) -
1161
38.8k
           1));
1162
38.8k
      MI->flat_insn->detail->x86.operands[0].type =
1163
38.8k
        X86_OP_REG;
1164
38.8k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1165
38.8k
      MI->flat_insn->detail->x86.operands[0].size =
1166
38.8k
        MI->csh->regsize_map[reg];
1167
38.8k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1168
1169
38.8k
      MI->flat_insn->detail->x86.op_count++;
1170
621k
    } else {
1171
621k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1172
621k
                &access1, &reg2, &access2)) {
1173
17.0k
        MI->flat_insn->detail->x86.operands[0].type =
1174
17.0k
          X86_OP_REG;
1175
17.0k
        MI->flat_insn->detail->x86.operands[0].reg =
1176
17.0k
          reg;
1177
17.0k
        MI->flat_insn->detail->x86.operands[0].size =
1178
17.0k
          MI->csh->regsize_map[reg];
1179
17.0k
        MI->flat_insn->detail->x86.operands[0].access =
1180
17.0k
          access1;
1181
17.0k
        MI->flat_insn->detail->x86.operands[1].type =
1182
17.0k
          X86_OP_REG;
1183
17.0k
        MI->flat_insn->detail->x86.operands[1].reg =
1184
17.0k
          reg2;
1185
17.0k
        MI->flat_insn->detail->x86.operands[1].size =
1186
17.0k
          MI->csh->regsize_map[reg2];
1187
17.0k
        MI->flat_insn->detail->x86.operands[1].access =
1188
17.0k
          access2;
1189
17.0k
        MI->flat_insn->detail->x86.op_count = 2;
1190
17.0k
      }
1191
621k
    }
1192
1193
660k
#ifndef CAPSTONE_DIET
1194
660k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1195
660k
            &MI->flat_insn->detail->x86.eflags);
1196
660k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1197
660k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1198
660k
#endif
1199
660k
  }
1200
660k
}
1201
1202
#endif