/src/capstonenext/arch/X86/X86DisassemblerDecoder.c
Line  | Count  | Source  | 
1  |  | /*===-- X86DisassemblerDecoder.c - Disassembler decoder ------------*- C -*-===*  | 
2  |  |  *  | 
3  |  |  *                     The LLVM Compiler Infrastructure  | 
4  |  |  *  | 
5  |  |  * This file is distributed under the University of Illinois Open Source  | 
6  |  |  * License. See LICENSE.TXT for details.  | 
7  |  |  *  | 
8  |  |  *===----------------------------------------------------------------------===*  | 
9  |  |  *  | 
10  |  |  * This file is part of the X86 Disassembler.  | 
11  |  |  * It contains the implementation of the instruction decoder.  | 
12  |  |  * Documentation for the disassembler can be found in X86Disassembler.h.  | 
13  |  |  *  | 
14  |  |  *===----------------------------------------------------------------------===*/  | 
15  |  |  | 
16  |  | /* Capstone Disassembly Engine */  | 
17  |  | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */  | 
18  |  |  | 
19  |  | #ifdef CAPSTONE_HAS_X86  | 
20  |  |  | 
21  |  | #include <stdarg.h> /* for va_*()       */  | 
22  |  | #if defined(CAPSTONE_HAS_OSXKERNEL)  | 
23  |  | #include <libkern/libkern.h>  | 
24  |  | #else  | 
25  |  | #include <stdlib.h> /* for exit()       */  | 
26  |  | #endif  | 
27  |  |  | 
28  |  | #include <string.h>  | 
29  |  |  | 
30  |  | #include "../../cs_priv.h"  | 
31  |  | #include "../../utils.h"  | 
32  |  |  | 
33  |  | #include "X86DisassemblerDecoder.h"  | 
34  |  | #include "X86Mapping.h"  | 
35  |  |  | 
36  |  | /// Specifies whether a ModR/M byte is needed and (if so) which  | 
37  |  | /// instruction each possible value of the ModR/M byte corresponds to.  Once  | 
38  |  | /// this information is known, we have narrowed down to a single instruction.  | 
39  |  | struct ModRMDecision { | 
40  |  |   uint8_t modrm_type;  | 
41  |  |   uint16_t instructionIDs;  | 
42  |  | };  | 
43  |  |  | 
44  |  | /// Specifies which set of ModR/M->instruction tables to look at  | 
45  |  | /// given a particular opcode.  | 
46  |  | struct OpcodeDecision { | 
47  |  |   struct ModRMDecision modRMDecisions[256];  | 
48  |  | };  | 
49  |  |  | 
50  |  | /// Specifies which opcode->instruction tables to look at given  | 
51  |  | /// a particular context (set of attributes).  Since there are many possible  | 
52  |  | /// contexts, the decoder first uses CONTEXTS_SYM to determine which context  | 
53  |  | /// applies given a specific set of attributes.  Hence there are only IC_max  | 
54  |  | /// entries in this table, rather than 2^(ATTR_max).  | 
55  |  | struct ContextDecision { | 
56  |  |   struct OpcodeDecision opcodeDecisions[IC_max];  | 
57  |  | };  | 
58  |  |  | 
59  |  | #ifdef CAPSTONE_X86_REDUCE  | 
60  |  | #include "X86GenDisassemblerTables_reduce.inc"  | 
61  |  | #include "X86GenDisassemblerTables_reduce2.inc"  | 
62  |  | #include "X86Lookup16_reduce.inc"  | 
63  |  | #else  | 
64  |  | #include "X86GenDisassemblerTables.inc"  | 
65  |  | #include "X86GenDisassemblerTables2.inc"  | 
66  |  | #include "X86Lookup16.inc"  | 
67  |  | #endif  | 
68  |  |  | 
69  |  | /*  | 
70  |  |  * contextForAttrs - Client for the instruction context table.  Takes a set of  | 
71  |  |  *   attributes and returns the appropriate decode context.  | 
72  |  |  *  | 
73  |  |  * @param attrMask  - Attributes, from the enumeration attributeBits.  | 
74  |  |  * @return          - The InstructionContext to use when looking up an  | 
75  |  |  *                    an instruction with these attributes.  | 
76  |  |  */  | 
77  |  | static InstructionContext contextForAttrs(uint16_t attrMask)  | 
78  | 1.73M  | { | 
79  | 1.73M  |   return CONTEXTS_SYM[attrMask];  | 
80  | 1.73M  | }  | 
81  |  |  | 
82  |  | /*  | 
83  |  |  * modRMRequired - Reads the appropriate instruction table to determine whether  | 
84  |  |  *   the ModR/M byte is required to decode a particular instruction.  | 
85  |  |  *  | 
86  |  |  * @param type        - The opcode type (i.e., how many bytes it has).  | 
87  |  |  * @param insnContext - The context for the instruction, as returned by  | 
88  |  |  *                      contextForAttrs.  | 
89  |  |  * @param opcode      - The last byte of the instruction's opcode, not counting  | 
90  |  |  *                      ModR/M extensions and escapes.  | 
91  |  |  * @return            - true if the ModR/M byte is required, false otherwise.  | 
92  |  |  */  | 
93  |  | static int modRMRequired(OpcodeType type, InstructionContext insnContext,  | 
94  |  |        uint16_t opcode)  | 
95  | 1.73M  | { | 
96  | 1.73M  |   const struct OpcodeDecision *decision = NULL;  | 
97  | 1.73M  |   const uint8_t *indextable = NULL;  | 
98  | 1.73M  |   unsigned int index;  | 
99  |  |  | 
100  | 1.73M  |   switch (type) { | 
101  | 0  |   default:  | 
102  | 0  |     break;  | 
103  | 1.36M  |   case ONEBYTE:  | 
104  | 1.36M  |     decision = ONEBYTE_SYM;  | 
105  | 1.36M  |     indextable = index_x86DisassemblerOneByteOpcodes;  | 
106  | 1.36M  |     break;  | 
107  | 188k  |   case TWOBYTE:  | 
108  | 188k  |     decision = TWOBYTE_SYM;  | 
109  | 188k  |     indextable = index_x86DisassemblerTwoByteOpcodes;  | 
110  | 188k  |     break;  | 
111  | 58.7k  |   case THREEBYTE_38:  | 
112  | 58.7k  |     decision = THREEBYTE38_SYM;  | 
113  | 58.7k  |     indextable = index_x86DisassemblerThreeByte38Opcodes;  | 
114  | 58.7k  |     break;  | 
115  | 93.3k  |   case THREEBYTE_3A:  | 
116  | 93.3k  |     decision = THREEBYTE3A_SYM;  | 
117  | 93.3k  |     indextable = index_x86DisassemblerThreeByte3AOpcodes;  | 
118  | 93.3k  |     break;  | 
119  | 0  | #ifndef CAPSTONE_X86_REDUCE  | 
120  | 21.6k  |   case XOP8_MAP:  | 
121  | 21.6k  |     decision = XOP8_MAP_SYM;  | 
122  | 21.6k  |     indextable = index_x86DisassemblerXOP8Opcodes;  | 
123  | 21.6k  |     break;  | 
124  | 4.36k  |   case XOP9_MAP:  | 
125  | 4.36k  |     decision = XOP9_MAP_SYM;  | 
126  | 4.36k  |     indextable = index_x86DisassemblerXOP9Opcodes;  | 
127  | 4.36k  |     break;  | 
128  | 1.67k  |   case XOPA_MAP:  | 
129  | 1.67k  |     decision = XOPA_MAP_SYM;  | 
130  | 1.67k  |     indextable = index_x86DisassemblerXOPAOpcodes;  | 
131  | 1.67k  |     break;  | 
132  | 3.21k  |   case THREEDNOW_MAP:  | 
133  |  |     // 3DNow instructions always have ModRM byte  | 
134  | 3.21k  |     return true;  | 
135  | 1.73M  | #endif  | 
136  | 1.73M  |   }  | 
137  |  |  | 
138  |  |   // return decision->opcodeDecisions[insnContext].modRMDecisions[opcode].modrm_type != MODRM_ONEENTRY;  | 
139  | 1.72M  |   index = indextable[insnContext];  | 
140  | 1.72M  |   if (index)  | 
141  | 1.72M  |     return decision[index - 1].modRMDecisions[opcode].modrm_type !=  | 
142  | 1.72M  |            MODRM_ONEENTRY;  | 
143  | 9.15k  |   else  | 
144  | 9.15k  |     return false;  | 
145  | 1.72M  | }  | 
146  |  |  | 
147  |  | /*  | 
148  |  |  * decode - Reads the appropriate instruction table to obtain the unique ID of  | 
149  |  |  *   an instruction.  | 
150  |  |  *  | 
151  |  |  * @param type        - See modRMRequired().  | 
152  |  |  * @param insnContext - See modRMRequired().  | 
153  |  |  * @param opcode      - See modRMRequired().  | 
154  |  |  * @param modRM       - The ModR/M byte if required, or any value if not.  | 
155  |  |  * @return            - The UID of the instruction, or 0 on failure.  | 
156  |  |  */  | 
157  |  | static InstrUID decode(OpcodeType type, InstructionContext insnContext,  | 
158  |  |            uint8_t opcode, uint8_t modRM)  | 
159  | 1.72M  | { | 
160  | 1.72M  |   const struct ModRMDecision *dec = NULL;  | 
161  | 1.72M  |   unsigned int index;  | 
162  | 1.72M  |   static const struct OpcodeDecision emptyDecision = { 0 }; | 
163  |  |  | 
164  | 1.72M  |   switch (type) { | 
165  | 0  |   default:  | 
166  | 0  |     break; // never reach  | 
167  | 1.35M  |   case ONEBYTE:  | 
168  |  |     // dec = &ONEBYTE_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];  | 
169  | 1.35M  |     index = index_x86DisassemblerOneByteOpcodes[insnContext];  | 
170  | 1.35M  |     if (index)  | 
171  | 1.35M  |       dec = &ONEBYTE_SYM[index - 1].modRMDecisions[opcode];  | 
172  | 504  |     else  | 
173  | 504  |       dec = &emptyDecision.modRMDecisions[opcode];  | 
174  | 1.35M  |     break;  | 
175  | 188k  |   case TWOBYTE:  | 
176  |  |     //dec = &TWOBYTE_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];  | 
177  | 188k  |     index = index_x86DisassemblerTwoByteOpcodes[insnContext];  | 
178  | 188k  |     if (index)  | 
179  | 185k  |       dec = &TWOBYTE_SYM[index - 1].modRMDecisions[opcode];  | 
180  | 2.39k  |     else  | 
181  | 2.39k  |       dec = &emptyDecision.modRMDecisions[opcode];  | 
182  | 188k  |     break;  | 
183  | 58.7k  |   case THREEBYTE_38:  | 
184  |  |     // dec = &THREEBYTE38_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];  | 
185  | 58.7k  |     index = index_x86DisassemblerThreeByte38Opcodes[insnContext];  | 
186  | 58.7k  |     if (index)  | 
187  | 57.8k  |       dec = &THREEBYTE38_SYM[index - 1].modRMDecisions[opcode];  | 
188  | 863  |     else  | 
189  | 863  |       dec = &emptyDecision.modRMDecisions[opcode];  | 
190  | 58.7k  |     break;  | 
191  | 93.3k  |   case THREEBYTE_3A:  | 
192  |  |     //dec = &THREEBYTE3A_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];  | 
193  | 93.3k  |     index = index_x86DisassemblerThreeByte3AOpcodes[insnContext];  | 
194  | 93.3k  |     if (index)  | 
195  | 92.8k  |       dec = &THREEBYTE3A_SYM[index - 1].modRMDecisions[opcode];  | 
196  | 464  |     else  | 
197  | 464  |       dec = &emptyDecision.modRMDecisions[opcode];  | 
198  | 93.3k  |     break;  | 
199  | 0  | #ifndef CAPSTONE_X86_REDUCE  | 
200  | 21.6k  |   case XOP8_MAP:  | 
201  |  |     // dec = &XOP8_MAP_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];  | 
202  | 21.6k  |     index = index_x86DisassemblerXOP8Opcodes[insnContext];  | 
203  | 21.6k  |     if (index)  | 
204  | 17.9k  |       dec = &XOP8_MAP_SYM[index - 1].modRMDecisions[opcode];  | 
205  | 3.71k  |     else  | 
206  | 3.71k  |       dec = &emptyDecision.modRMDecisions[opcode];  | 
207  | 21.6k  |     break;  | 
208  | 4.36k  |   case XOP9_MAP:  | 
209  |  |     // dec = &XOP9_MAP_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];  | 
210  | 4.36k  |     index = index_x86DisassemblerXOP9Opcodes[insnContext];  | 
211  | 4.36k  |     if (index)  | 
212  | 3.58k  |       dec = &XOP9_MAP_SYM[index - 1].modRMDecisions[opcode];  | 
213  | 778  |     else  | 
214  | 778  |       dec = &emptyDecision.modRMDecisions[opcode];  | 
215  | 4.36k  |     break;  | 
216  | 1.67k  |   case XOPA_MAP:  | 
217  |  |     // dec = &XOPA_MAP_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];  | 
218  | 1.67k  |     index = index_x86DisassemblerXOPAOpcodes[insnContext];  | 
219  | 1.67k  |     if (index)  | 
220  | 1.24k  |       dec = &XOPA_MAP_SYM[index - 1].modRMDecisions[opcode];  | 
221  | 435  |     else  | 
222  | 435  |       dec = &emptyDecision.modRMDecisions[opcode];  | 
223  | 1.67k  |     break;  | 
224  | 3.21k  |   case THREEDNOW_MAP:  | 
225  |  |     // dec = &THREEDNOW_MAP_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];  | 
226  | 3.21k  |     index = index_x86Disassembler3DNowOpcodes[insnContext];  | 
227  | 3.21k  |     if (index)  | 
228  | 2.34k  |       dec = &THREEDNOW_MAP_SYM[index - 1]  | 
229  | 2.34k  |                .modRMDecisions[opcode];  | 
230  | 872  |     else  | 
231  | 872  |       dec = &emptyDecision.modRMDecisions[opcode];  | 
232  | 3.21k  |     break;  | 
233  | 1.72M  | #endif  | 
234  | 1.72M  |   }  | 
235  |  |  | 
236  | 1.72M  |   switch (dec->modrm_type) { | 
237  | 0  |   default:  | 
238  |  |     // debug("Corrupt table!  Unknown modrm_type"); | 
239  | 0  |     return 0;  | 
240  | 758k  |   case MODRM_ONEENTRY:  | 
241  | 758k  |     return modRMTable[dec->instructionIDs];  | 
242  | 747k  |   case MODRM_SPLITRM:  | 
243  | 747k  |     if (modFromModRM(modRM) == 0x3)  | 
244  | 182k  |       return modRMTable[dec->instructionIDs + 1];  | 
245  | 565k  |     return modRMTable[dec->instructionIDs];  | 
246  | 188k  |   case MODRM_SPLITREG:  | 
247  | 188k  |     if (modFromModRM(modRM) == 0x3)  | 
248  | 53.7k  |       return modRMTable[dec->instructionIDs +  | 
249  | 53.7k  |             ((modRM & 0x38) >> 3) + 8];  | 
250  | 134k  |     return modRMTable[dec->instructionIDs + ((modRM & 0x38) >> 3)];  | 
251  | 35.6k  |   case MODRM_SPLITMISC:  | 
252  | 35.6k  |     if (modFromModRM(modRM) == 0x3)  | 
253  | 8.40k  |       return modRMTable[dec->instructionIDs + (modRM & 0x3f) +  | 
254  | 8.40k  |             8];  | 
255  | 27.1k  |     return modRMTable[dec->instructionIDs + ((modRM & 0x38) >> 3)];  | 
256  | 0  |   case MODRM_FULL:  | 
257  | 0  |     return modRMTable[dec->instructionIDs + modRM];  | 
258  | 1.72M  |   }  | 
259  | 1.72M  | }  | 
260  |  |  | 
261  |  | /*  | 
262  |  |  * specifierForUID - Given a UID, returns the name and operand specification for  | 
263  |  |  *   that instruction.  | 
264  |  |  *  | 
265  |  |  * @param uid - The unique ID for the instruction.  This should be returned by  | 
266  |  |  *              decode(); specifierForUID will not check bounds.  | 
267  |  |  * @return    - A pointer to the specification for that instruction.  | 
268  |  |  */  | 
269  |  | static const struct InstructionSpecifier *specifierForUID(InstrUID uid)  | 
270  | 1.44M  | { | 
271  | 1.44M  |   return &INSTRUCTIONS_SYM[uid];  | 
272  | 1.44M  | }  | 
273  |  |  | 
274  |  | /*  | 
275  |  |  * consumeByte - Uses the reader function provided by the user to consume one  | 
276  |  |  *   byte from the instruction's memory and advance the cursor.  | 
277  |  |  *  | 
278  |  |  * @param insn  - The instruction with the reader function to use.  The cursor  | 
279  |  |  *                for this instruction is advanced.  | 
280  |  |  * @param byte  - A pointer to a pre-allocated memory buffer to be populated  | 
281  |  |  *                with the data read.  | 
282  |  |  * @return      - 0 if the read was successful; nonzero otherwise.  | 
283  |  |  */  | 
284  |  | static int consumeByte(struct InternalInstruction *insn, uint8_t *byte)  | 
285  | 5.02M  | { | 
286  | 5.02M  |   int ret = insn->reader(insn->readerArg, byte, insn->readerCursor);  | 
287  |  |  | 
288  | 5.02M  |   if (!ret)  | 
289  | 5.02M  |     ++(insn->readerCursor);  | 
290  |  |  | 
291  | 5.02M  |   return ret;  | 
292  | 5.02M  | }  | 
293  |  |  | 
294  |  | /*  | 
295  |  |  * lookAtByte - Like consumeByte, but does not advance the cursor.  | 
296  |  |  *  | 
297  |  |  * @param insn  - See consumeByte().  | 
298  |  |  * @param byte  - See consumeByte().  | 
299  |  |  * @return      - See consumeByte().  | 
300  |  |  */  | 
301  |  | static int lookAtByte(struct InternalInstruction *insn, uint8_t *byte)  | 
302  | 619k  | { | 
303  | 619k  |   return insn->reader(insn->readerArg, byte, insn->readerCursor);  | 
304  | 619k  | }  | 
305  |  |  | 
306  |  | static void unconsumeByte(struct InternalInstruction *insn)  | 
307  | 1.64M  | { | 
308  | 1.64M  |   insn->readerCursor--;  | 
309  | 1.64M  | }  | 
310  |  |  | 
311  |  | #define CONSUME_FUNC(name, type) \  | 
312  |  |   static int name(struct InternalInstruction *insn, type *ptr) \  | 
313  | 252k  |   { \ | 
314  | 252k  |     type combined = 0; \  | 
315  | 252k  |     unsigned offset; \  | 
316  | 798k  |     for (offset = 0; offset < sizeof(type); ++offset) { \ | 
317  | 547k  |       uint8_t byte; \  | 
318  | 547k  |       int ret = insn->reader(insn->readerArg, &byte, \  | 
319  | 547k  |                  insn->readerCursor + offset); \  | 
320  | 547k  |       if (ret) \  | 
321  | 547k  |         return ret; \  | 
322  | 547k  |       combined = combined | \  | 
323  | 545k  |            ((uint64_t)byte << (offset * 8)); \  | 
324  | 545k  |     } \  | 
325  | 252k  |     *ptr = combined; \  | 
326  | 251k  |     insn->readerCursor += sizeof(type); \  | 
327  | 251k  |     return 0; \  | 
328  | 252k  |   } X86DisassemblerDecoder.c:consumeInt8 Line  | Count  | Source  |  313  | 113k  |   { \ |  314  | 113k  |     type combined = 0; \  |  315  | 113k  |     unsigned offset; \  |  316  | 227k  |     for (offset = 0; offset < sizeof(type); ++offset) { \ |  317  | 113k  |       uint8_t byte; \  |  318  | 113k  |       int ret = insn->reader(insn->readerArg, &byte, \  |  319  | 113k  |                  insn->readerCursor + offset); \  |  320  | 113k  |       if (ret) \  |  321  | 113k  |         return ret; \  |  322  | 113k  |       combined = combined | \  |  323  | 113k  |            ((uint64_t)byte << (offset * 8)); \  |  324  | 113k  |     } \  |  325  | 113k  |     *ptr = combined; \  |  326  | 113k  |     insn->readerCursor += sizeof(type); \  |  327  | 113k  |     return 0; \  |  328  | 113k  |   }  |  
 X86DisassemblerDecoder.c:consumeInt16 Line  | Count  | Source  |  313  | 22.5k  |   { \ |  314  | 22.5k  |     type combined = 0; \  |  315  | 22.5k  |     unsigned offset; \  |  316  | 67.6k  |     for (offset = 0; offset < sizeof(type); ++offset) { \ |  317  | 45.1k  |       uint8_t byte; \  |  318  | 45.1k  |       int ret = insn->reader(insn->readerArg, &byte, \  |  319  | 45.1k  |                  insn->readerCursor + offset); \  |  320  | 45.1k  |       if (ret) \  |  321  | 45.1k  |         return ret; \  |  322  | 45.1k  |       combined = combined | \  |  323  | 45.0k  |            ((uint64_t)byte << (offset * 8)); \  |  324  | 45.0k  |     } \  |  325  | 22.5k  |     *ptr = combined; \  |  326  | 22.4k  |     insn->readerCursor += sizeof(type); \  |  327  | 22.4k  |     return 0; \  |  328  | 22.5k  |   }  |  
 X86DisassemblerDecoder.c:consumeInt32 Line  | Count  | Source  |  313  | 31.4k  |   { \ |  314  | 31.4k  |     type combined = 0; \  |  315  | 31.4k  |     unsigned offset; \  |  316  | 156k  |     for (offset = 0; offset < sizeof(type); ++offset) { \ |  317  | 125k  |       uint8_t byte; \  |  318  | 125k  |       int ret = insn->reader(insn->readerArg, &byte, \  |  319  | 125k  |                  insn->readerCursor + offset); \  |  320  | 125k  |       if (ret) \  |  321  | 125k  |         return ret; \  |  322  | 125k  |       combined = combined | \  |  323  | 124k  |            ((uint64_t)byte << (offset * 8)); \  |  324  | 124k  |     } \  |  325  | 31.4k  |     *ptr = combined; \  |  326  | 31.0k  |     insn->readerCursor += sizeof(type); \  |  327  | 31.0k  |     return 0; \  |  328  | 31.4k  |   }  |  
 X86DisassemblerDecoder.c:consumeUInt16 Line  | Count  | Source  |  313  | 47.6k  |   { \ |  314  | 47.6k  |     type combined = 0; \  |  315  | 47.6k  |     unsigned offset; \  |  316  | 142k  |     for (offset = 0; offset < sizeof(type); ++offset) { \ |  317  | 95.0k  |       uint8_t byte; \  |  318  | 95.0k  |       int ret = insn->reader(insn->readerArg, &byte, \  |  319  | 95.0k  |                  insn->readerCursor + offset); \  |  320  | 95.0k  |       if (ret) \  |  321  | 95.0k  |         return ret; \  |  322  | 95.0k  |       combined = combined | \  |  323  | 94.6k  |            ((uint64_t)byte << (offset * 8)); \  |  324  | 94.6k  |     } \  |  325  | 47.6k  |     *ptr = combined; \  |  326  | 47.2k  |     insn->readerCursor += sizeof(type); \  |  327  | 47.2k  |     return 0; \  |  328  | 47.6k  |   }  |  
 X86DisassemblerDecoder.c:consumeUInt32 Line  | Count  | Source  |  313  | 32.2k  |   { \ |  314  | 32.2k  |     type combined = 0; \  |  315  | 32.2k  |     unsigned offset; \  |  316  | 159k  |     for (offset = 0; offset < sizeof(type); ++offset) { \ |  317  | 127k  |       uint8_t byte; \  |  318  | 127k  |       int ret = insn->reader(insn->readerArg, &byte, \  |  319  | 127k  |                  insn->readerCursor + offset); \  |  320  | 127k  |       if (ret) \  |  321  | 127k  |         return ret; \  |  322  | 127k  |       combined = combined | \  |  323  | 127k  |            ((uint64_t)byte << (offset * 8)); \  |  324  | 127k  |     } \  |  325  | 32.2k  |     *ptr = combined; \  |  326  | 31.6k  |     insn->readerCursor += sizeof(type); \  |  327  | 31.6k  |     return 0; \  |  328  | 32.2k  |   }  |  
 X86DisassemblerDecoder.c:consumeUInt64 Line  | Count  | Source  |  313  | 5.18k  |   { \ |  314  | 5.18k  |     type combined = 0; \  |  315  | 5.18k  |     unsigned offset; \  |  316  | 45.8k  |     for (offset = 0; offset < sizeof(type); ++offset) { \ |  317  | 40.8k  |       uint8_t byte; \  |  318  | 40.8k  |       int ret = insn->reader(insn->readerArg, &byte, \  |  319  | 40.8k  |                  insn->readerCursor + offset); \  |  320  | 40.8k  |       if (ret) \  |  321  | 40.8k  |         return ret; \  |  322  | 40.8k  |       combined = combined | \  |  323  | 40.7k  |            ((uint64_t)byte << (offset * 8)); \  |  324  | 40.7k  |     } \  |  325  | 5.18k  |     *ptr = combined; \  |  326  | 5.05k  |     insn->readerCursor += sizeof(type); \  |  327  | 5.05k  |     return 0; \  |  328  | 5.18k  |   }  |  
  | 
329  |  |  | 
330  |  | /*  | 
331  |  |  * consume* - Use the reader function provided by the user to consume data  | 
332  |  |  *   values of various sizes from the instruction's memory and advance the  | 
333  |  |  *   cursor appropriately.  These readers perform endian conversion.  | 
334  |  |  *  | 
335  |  |  * @param insn    - See consumeByte().  | 
336  |  |  * @param ptr     - A pointer to a pre-allocated memory of appropriate size to  | 
337  |  |  *                  be populated with the data read.  | 
338  |  |  * @return        - See consumeByte().  | 
339  |  |  */  | 
340  |  | CONSUME_FUNC(consumeInt8, int8_t)  | 
341  |  | CONSUME_FUNC(consumeInt16, int16_t)  | 
342  |  | CONSUME_FUNC(consumeInt32, int32_t)  | 
343  |  | CONSUME_FUNC(consumeUInt16, uint16_t)  | 
344  |  | CONSUME_FUNC(consumeUInt32, uint32_t)  | 
345  |  | CONSUME_FUNC(consumeUInt64, uint64_t)  | 
346  |  |  | 
347  |  | static bool isREX(struct InternalInstruction *insn, uint8_t prefix)  | 
348  | 1.33M  | { | 
349  | 1.33M  |   if (insn->mode == MODE_64BIT)  | 
350  | 508k  |     return prefix >= 0x40 && prefix <= 0x4f;  | 
351  |  |  | 
352  | 823k  |   return false;  | 
353  | 1.33M  | }  | 
354  |  |  | 
355  |  | /*  | 
356  |  |  * setPrefixPresent - Marks that a particular prefix is present as mandatory  | 
357  |  |  *  | 
358  |  |  * @param insn      - The instruction to be marked as having the prefix.  | 
359  |  |  * @param prefix    - The prefix that is present.  | 
360  |  |  */  | 
361  |  | static void setPrefixPresent(struct InternalInstruction *insn, uint8_t prefix)  | 
362  | 280k  | { | 
363  | 280k  |   uint8_t nextByte;  | 
364  |  |  | 
365  | 280k  |   switch (prefix) { | 
366  | 78.3k  |   case 0xf0: // LOCK  | 
367  | 78.3k  |     insn->hasLockPrefix = true;  | 
368  | 78.3k  |     insn->repeatPrefix = 0;  | 
369  | 78.3k  |     break;  | 
370  |  |  | 
371  | 58.5k  |   case 0xf2: // REPNE/REPNZ  | 
372  | 112k  |   case 0xf3: // REP or REPE/REPZ  | 
373  | 112k  |     if (lookAtByte(insn, &nextByte))  | 
374  | 72  |       break;  | 
375  |  |     // TODO:  | 
376  |  |     //  1. There could be several 0x66  | 
377  |  |     //  2. if (nextByte == 0x66) and nextNextByte != 0x0f then  | 
378  |  |     //      it's not mandatory prefix  | 
379  |  |     //  3. if (nextByte >= 0x40 && nextByte <= 0x4f) it's REX and we need  | 
380  |  |     //     0x0f exactly after it to be mandatory prefix  | 
381  | 111k  |     if (isREX(insn, nextByte) || nextByte == 0x0f ||  | 
382  | 83.1k  |         nextByte == 0x66)  | 
383  |  |       // The last of 0xf2 /0xf3 is mandatory prefix  | 
384  | 30.7k  |       insn->mandatoryPrefix = prefix;  | 
385  |  |  | 
386  | 111k  |     insn->repeatPrefix = prefix;  | 
387  | 111k  |     insn->hasLockPrefix = false;  | 
388  | 111k  |     break;  | 
389  |  |  | 
390  | 35.0k  |   case 0x66:  | 
391  | 35.0k  |     if (lookAtByte(insn, &nextByte))  | 
392  | 113  |       break;  | 
393  |  |     // 0x66 can't overwrite existing mandatory prefix and should be ignored  | 
394  | 34.9k  |     if (!insn->mandatoryPrefix &&  | 
395  | 32.0k  |         (nextByte == 0x0f || isREX(insn, nextByte)))  | 
396  | 11.9k  |       insn->mandatoryPrefix = prefix;  | 
397  | 34.9k  |     break;  | 
398  | 280k  |   }  | 
399  | 280k  | }  | 
400  |  |  | 
401  |  | /*  | 
402  |  |  * readPrefixes - Consumes all of an instruction's prefix bytes, and marks the  | 
403  |  |  *   instruction as having them.  Also sets the instruction's default operand,  | 
404  |  |  *   address, and other relevant data sizes to report operands correctly.  | 
405  |  |  *  | 
406  |  |  * @param insn  - The instruction whose prefixes are to be read.  | 
407  |  |  * @return      - 0 if the instruction could be read until the end of the prefix  | 
408  |  |  *                bytes, and no prefixes conflicted; nonzero otherwise.  | 
409  |  |  */  | 
410  |  | static int readPrefixes(struct InternalInstruction *insn)  | 
411  | 1.28M  | { | 
412  | 1.28M  |   bool isPrefix = true;  | 
413  | 1.28M  |   uint8_t byte = 0;  | 
414  | 1.28M  |   uint8_t nextByte;  | 
415  |  |  | 
416  | 2.84M  |   while (isPrefix) { | 
417  | 1.56M  |     if (insn->mode == MODE_64BIT) { | 
418  |  |       // eliminate consecutive redundant REX bytes in front  | 
419  | 603k  |       if (consumeByte(insn, &byte))  | 
420  | 310  |         return -1;  | 
421  |  |  | 
422  | 603k  |       if ((byte & 0xf0) == 0x40) { | 
423  | 113k  |         while (true) { | 
424  | 113k  |           if (lookAtByte(  | 
425  | 113k  |                 insn,  | 
426  | 113k  |                 &byte)) // out of input code  | 
427  | 225  |             return -1;  | 
428  | 113k  |           if ((byte & 0xf0) == 0x40) { | 
429  |  |             // another REX prefix, but we only remember the last one  | 
430  | 13.3k  |             if (consumeByte(insn, &byte))  | 
431  | 0  |               return -1;  | 
432  | 13.3k  |           } else  | 
433  | 100k  |             break;  | 
434  | 113k  |         }  | 
435  |  |  | 
436  |  |         // recover the last REX byte if next byte is not a legacy prefix  | 
437  | 100k  |         switch (byte) { | 
438  | 2.86k  |         case 0xf2: /* REPNE/REPNZ */  | 
439  | 5.81k  |         case 0xf3: /* REP or REPE/REPZ */  | 
440  | 9.81k  |         case 0xf0: /* LOCK */  | 
441  | 10.3k  |         case 0x2e: /* CS segment override -OR- Branch not taken */  | 
442  | 10.7k  |         case 0x36: /* SS segment override -OR- Branch taken */  | 
443  | 11.4k  |         case 0x3e: /* DS segment override */  | 
444  | 11.9k  |         case 0x26: /* ES segment override */  | 
445  | 12.3k  |         case 0x64: /* FS segment override */  | 
446  | 12.8k  |         case 0x65: /* GS segment override */  | 
447  | 14.6k  |         case 0x66: /* Operand-size override */  | 
448  | 16.1k  |         case 0x67: /* Address-size override */  | 
449  | 16.1k  |           break;  | 
450  | 83.9k  |         default: /* Not a prefix byte */  | 
451  | 83.9k  |           unconsumeByte(insn);  | 
452  | 83.9k  |           break;  | 
453  | 100k  |         }  | 
454  | 503k  |       } else { | 
455  | 503k  |         unconsumeByte(insn);  | 
456  | 503k  |       }  | 
457  | 603k  |     }  | 
458  |  |  | 
459  |  |     /* If we fail reading prefixes, just stop here and let the opcode reader deal with it */  | 
460  | 1.56M  |     if (consumeByte(insn, &byte))  | 
461  | 310  |       return -1;  | 
462  |  |  | 
463  | 1.56M  |     if (insn->readerCursor - 1 == insn->startLocation &&  | 
464  | 1.26M  |         (byte == 0xf2 || byte == 0xf3)) { | 
465  |  |       // prefix requires next byte  | 
466  | 89.6k  |       if (lookAtByte(insn, &nextByte))  | 
467  | 214  |         return -1;  | 
468  |  |  | 
469  |  |       /*  | 
470  |  |        * If the byte is 0xf2 or 0xf3, and any of the following conditions are  | 
471  |  |        * met:  | 
472  |  |        * - it is followed by a LOCK (0xf0) prefix  | 
473  |  |        * - it is followed by an xchg instruction  | 
474  |  |        * then it should be disassembled as a xacquire/xrelease not repne/rep.  | 
475  |  |        */  | 
476  | 89.3k  |       if (((nextByte == 0xf0) ||  | 
477  | 86.5k  |            ((nextByte & 0xfe) == 0x86 ||  | 
478  | 84.7k  |             (nextByte & 0xf8) == 0x90))) { | 
479  | 5.92k  |         insn->xAcquireRelease = byte;  | 
480  | 5.92k  |       }  | 
481  |  |  | 
482  |  |       /*  | 
483  |  |        * Also if the byte is 0xf3, and the following condition is met:  | 
484  |  |        * - it is followed by a "mov mem, reg" (opcode 0x88/0x89) or  | 
485  |  |        *                       "mov mem, imm" (opcode 0xc6/0xc7) instructions.  | 
486  |  |        * then it should be disassembled as an xrelease not rep.  | 
487  |  |        */  | 
488  | 89.3k  |       if (byte == 0xf3 &&  | 
489  | 43.0k  |           (nextByte == 0x88 || nextByte == 0x89 ||  | 
490  | 42.1k  |            nextByte == 0xc6 || nextByte == 0xc7)) { | 
491  | 1.67k  |         insn->xAcquireRelease = byte;  | 
492  | 1.67k  |       }  | 
493  |  |  | 
494  | 89.3k  |       if (isREX(insn, nextByte)) { | 
495  | 10.9k  |         uint8_t nnextByte;  | 
496  |  |  | 
497  |  |         // Go to REX prefix after the current one  | 
498  | 10.9k  |         if (consumeByte(insn, &nnextByte))  | 
499  | 0  |           return -1;  | 
500  |  |  | 
501  |  |         // We should be able to read next byte after REX prefix  | 
502  | 10.9k  |         if (lookAtByte(insn, &nnextByte))  | 
503  | 16  |           return -1;  | 
504  |  |  | 
505  | 10.9k  |         unconsumeByte(insn);  | 
506  | 10.9k  |       }  | 
507  | 89.3k  |     }  | 
508  |  |  | 
509  | 1.56M  |     switch (byte) { | 
510  | 78.3k  |     case 0xf0: /* LOCK */  | 
511  | 136k  |     case 0xf2: /* REPNE/REPNZ */  | 
512  | 190k  |     case 0xf3: /* REP or REPE/REPZ */  | 
513  |  |       // only accept the last prefix  | 
514  | 190k  |       setPrefixPresent(insn, byte);  | 
515  | 190k  |       insn->prefix0 = byte;  | 
516  | 190k  |       break;  | 
517  |  |  | 
518  | 7.98k  |     case 0x2e: /* CS segment override -OR- Branch not taken */  | 
519  | 11.6k  |     case 0x36: /* SS segment override -OR- Branch taken */  | 
520  | 18.8k  |     case 0x3e: /* DS segment override */  | 
521  | 27.5k  |     case 0x26: /* ES segment override */  | 
522  | 35.2k  |     case 0x64: /* FS segment override */  | 
523  | 40.4k  |     case 0x65: /* GS segment override */  | 
524  | 40.4k  |       switch (byte) { | 
525  | 7.98k  |       case 0x2e:  | 
526  | 7.98k  |         insn->segmentOverride = SEG_OVERRIDE_CS;  | 
527  | 7.98k  |         insn->prefix1 = byte;  | 
528  | 7.98k  |         break;  | 
529  | 3.69k  |       case 0x36:  | 
530  | 3.69k  |         insn->segmentOverride = SEG_OVERRIDE_SS;  | 
531  | 3.69k  |         insn->prefix1 = byte;  | 
532  | 3.69k  |         break;  | 
533  | 7.18k  |       case 0x3e:  | 
534  | 7.18k  |         insn->segmentOverride = SEG_OVERRIDE_DS;  | 
535  | 7.18k  |         insn->prefix1 = byte;  | 
536  | 7.18k  |         break;  | 
537  | 8.64k  |       case 0x26:  | 
538  | 8.64k  |         insn->segmentOverride = SEG_OVERRIDE_ES;  | 
539  | 8.64k  |         insn->prefix1 = byte;  | 
540  | 8.64k  |         break;  | 
541  | 7.76k  |       case 0x64:  | 
542  | 7.76k  |         insn->segmentOverride = SEG_OVERRIDE_FS;  | 
543  | 7.76k  |         insn->prefix1 = byte;  | 
544  | 7.76k  |         break;  | 
545  | 5.14k  |       case 0x65:  | 
546  | 5.14k  |         insn->segmentOverride = SEG_OVERRIDE_GS;  | 
547  | 5.14k  |         insn->prefix1 = byte;  | 
548  | 5.14k  |         break;  | 
549  | 0  |       default:  | 
550  |  |         // debug("Unhandled override"); | 
551  | 0  |         return -1;  | 
552  | 40.4k  |       }  | 
553  | 40.4k  |       setPrefixPresent(insn, byte);  | 
554  | 40.4k  |       break;  | 
555  |  |  | 
556  | 35.0k  |     case 0x66: /* Operand-size override */  | 
557  | 35.0k  |       insn->hasOpSize = true;  | 
558  | 35.0k  |       setPrefixPresent(insn, byte);  | 
559  | 35.0k  |       insn->prefix2 = byte;  | 
560  | 35.0k  |       break;  | 
561  |  |  | 
562  | 14.6k  |     case 0x67: /* Address-size override */  | 
563  | 14.6k  |       insn->hasAdSize = true;  | 
564  | 14.6k  |       setPrefixPresent(insn, byte);  | 
565  | 14.6k  |       insn->prefix3 = byte;  | 
566  | 14.6k  |       break;  | 
567  | 1.28M  |     default: /* Not a prefix byte */  | 
568  | 1.28M  |       isPrefix = false;  | 
569  | 1.28M  |       break;  | 
570  | 1.56M  |     }  | 
571  | 1.56M  |   }  | 
572  |  |  | 
573  | 1.28M  |   insn->vectorExtensionType = TYPE_NO_VEX_XOP;  | 
574  |  |  | 
575  | 1.28M  |   if (byte == 0x62) { | 
576  | 125k  |     uint8_t byte1, byte2;  | 
577  |  |  | 
578  | 125k  |     if (consumeByte(insn, &byte1)) { | 
579  |  |       // dbgprintf(insn, "Couldn't read second byte of EVEX prefix");  | 
580  | 128  |       return -1;  | 
581  | 128  |     }  | 
582  |  |  | 
583  | 125k  |     if (lookAtByte(insn, &byte2)) { | 
584  |  |       // dbgprintf(insn, "Couldn't read third byte of EVEX prefix");  | 
585  | 120  |       unconsumeByte(insn); /* unconsume byte1 */  | 
586  | 120  |       unconsumeByte(insn); /* unconsume byte  */  | 
587  | 125k  |     } else { | 
588  | 125k  |       if ((insn->mode == MODE_64BIT ||  | 
589  | 76.7k  |            (byte1 & 0xc0) == 0xc0) &&  | 
590  | 114k  |           ((~byte1 & 0xc) == 0xc) && ((byte2 & 0x4) == 0x4)) { | 
591  | 114k  |         insn->vectorExtensionType = TYPE_EVEX;  | 
592  | 114k  |       } else { | 
593  | 11.0k  |         unconsumeByte(insn); /* unconsume byte1 */  | 
594  | 11.0k  |         unconsumeByte(insn); /* unconsume byte  */  | 
595  | 11.0k  |       }  | 
596  | 125k  |     }  | 
597  |  |  | 
598  | 125k  |     if (insn->vectorExtensionType == TYPE_EVEX) { | 
599  | 114k  |       insn->vectorExtensionPrefix[0] = byte;  | 
600  | 114k  |       insn->vectorExtensionPrefix[1] = byte1;  | 
601  | 114k  |       if (consumeByte(insn,  | 
602  | 114k  |           &insn->vectorExtensionPrefix[2])) { | 
603  |  |         // dbgprintf(insn, "Couldn't read third byte of EVEX prefix");  | 
604  | 0  |         return -1;  | 
605  | 0  |       }  | 
606  |  |  | 
607  | 114k  |       if (consumeByte(insn,  | 
608  | 114k  |           &insn->vectorExtensionPrefix[3])) { | 
609  |  |         // dbgprintf(insn, "Couldn't read fourth byte of EVEX prefix");  | 
610  | 33  |         return -1;  | 
611  | 33  |       }  | 
612  |  |  | 
613  |  |       /* We simulate the REX prefix for simplicity's sake */  | 
614  | 114k  |       if (insn->mode == MODE_64BIT) { | 
615  | 48.5k  |         insn->rexPrefix =  | 
616  | 48.5k  |           0x40 |  | 
617  | 48.5k  |           (wFromEVEX3of4(  | 
618  | 48.5k  |              insn->vectorExtensionPrefix[2])  | 
619  | 48.5k  |            << 3) |  | 
620  | 48.5k  |           (rFromEVEX2of4(  | 
621  | 48.5k  |              insn->vectorExtensionPrefix[1])  | 
622  | 48.5k  |            << 2) |  | 
623  | 48.5k  |           (xFromEVEX2of4(  | 
624  | 48.5k  |              insn->vectorExtensionPrefix[1])  | 
625  | 48.5k  |            << 1) |  | 
626  | 48.5k  |           (bFromEVEX2of4(  | 
627  | 48.5k  |              insn->vectorExtensionPrefix[1])  | 
628  | 48.5k  |            << 0);  | 
629  | 48.5k  |       }  | 
630  |  |  | 
631  |  |       // dbgprintf(insn, "Found EVEX prefix 0x%hhx 0x%hhx 0x%hhx 0x%hhx",  | 
632  |  |       //    insn->vectorExtensionPrefix[0], insn->vectorExtensionPrefix[1],  | 
633  |  |       //    insn->vectorExtensionPrefix[2], insn->vectorExtensionPrefix[3]);  | 
634  | 114k  |     }  | 
635  | 1.15M  |   } else if (byte == 0xc4) { | 
636  | 13.5k  |     uint8_t byte1;  | 
637  |  |  | 
638  | 13.5k  |     if (lookAtByte(insn, &byte1)) { | 
639  |  |       // dbgprintf(insn, "Couldn't read second byte of VEX");  | 
640  | 14  |       return -1;  | 
641  | 14  |     }  | 
642  |  |  | 
643  | 13.4k  |     if (insn->mode == MODE_64BIT || (byte1 & 0xc0) == 0xc0)  | 
644  | 11.7k  |       insn->vectorExtensionType = TYPE_VEX_3B;  | 
645  | 1.79k  |     else  | 
646  | 1.79k  |       unconsumeByte(insn);  | 
647  |  |  | 
648  | 13.4k  |     if (insn->vectorExtensionType == TYPE_VEX_3B) { | 
649  | 11.7k  |       insn->vectorExtensionPrefix[0] = byte;  | 
650  | 11.7k  |       consumeByte(insn, &insn->vectorExtensionPrefix[1]);  | 
651  | 11.7k  |       consumeByte(insn, &insn->vectorExtensionPrefix[2]);  | 
652  |  |  | 
653  |  |       /* We simulate the REX prefix for simplicity's sake */  | 
654  | 11.7k  |       if (insn->mode == MODE_64BIT)  | 
655  | 5.26k  |         insn->rexPrefix =  | 
656  | 5.26k  |           0x40 |  | 
657  | 5.26k  |           (wFromVEX3of3(  | 
658  | 5.26k  |              insn->vectorExtensionPrefix[2])  | 
659  | 5.26k  |            << 3) |  | 
660  | 5.26k  |           (rFromVEX2of3(  | 
661  | 5.26k  |              insn->vectorExtensionPrefix[1])  | 
662  | 5.26k  |            << 2) |  | 
663  | 5.26k  |           (xFromVEX2of3(  | 
664  | 5.26k  |              insn->vectorExtensionPrefix[1])  | 
665  | 5.26k  |            << 1) |  | 
666  | 5.26k  |           (bFromVEX2of3(  | 
667  | 5.26k  |              insn->vectorExtensionPrefix[1])  | 
668  | 5.26k  |            << 0);  | 
669  |  |  | 
670  |  |       // dbgprintf(insn, "Found VEX prefix 0x%hhx 0x%hhx 0x%hhx",  | 
671  |  |       //    insn->vectorExtensionPrefix[0], insn->vectorExtensionPrefix[1],  | 
672  |  |       //    insn->vectorExtensionPrefix[2]);  | 
673  | 11.7k  |     }  | 
674  | 1.14M  |   } else if (byte == 0xc5) { | 
675  | 21.3k  |     uint8_t byte1;  | 
676  |  |  | 
677  | 21.3k  |     if (lookAtByte(insn, &byte1)) { | 
678  |  |       // dbgprintf(insn, "Couldn't read second byte of VEX");  | 
679  | 22  |       return -1;  | 
680  | 22  |     }  | 
681  |  |  | 
682  | 21.3k  |     if (insn->mode == MODE_64BIT || (byte1 & 0xc0) == 0xc0)  | 
683  | 19.0k  |       insn->vectorExtensionType = TYPE_VEX_2B;  | 
684  | 2.32k  |     else  | 
685  | 2.32k  |       unconsumeByte(insn);  | 
686  |  |  | 
687  | 21.3k  |     if (insn->vectorExtensionType == TYPE_VEX_2B) { | 
688  | 19.0k  |       insn->vectorExtensionPrefix[0] = byte;  | 
689  | 19.0k  |       consumeByte(insn, &insn->vectorExtensionPrefix[1]);  | 
690  |  |  | 
691  | 19.0k  |       if (insn->mode == MODE_64BIT)  | 
692  | 4.61k  |         insn->rexPrefix =  | 
693  | 4.61k  |           0x40 |  | 
694  | 4.61k  |           (rFromVEX2of2(  | 
695  | 4.61k  |              insn->vectorExtensionPrefix[1])  | 
696  | 4.61k  |            << 2);  | 
697  |  |  | 
698  | 19.0k  |       switch (ppFromVEX2of2(insn->vectorExtensionPrefix[1])) { | 
699  | 8.91k  |       default:  | 
700  | 8.91k  |         break;  | 
701  | 10.1k  |       case VEX_PREFIX_66:  | 
702  | 10.1k  |         insn->hasOpSize = true;  | 
703  | 10.1k  |         break;  | 
704  | 19.0k  |       }  | 
705  |  |  | 
706  |  |       // dbgprintf(insn, "Found VEX prefix 0x%hhx 0x%hhx",  | 
707  |  |       //    insn->vectorExtensionPrefix[0],  | 
708  |  |       //    insn->vectorExtensionPrefix[1]);  | 
709  | 19.0k  |     }  | 
710  | 1.12M  |   } else if (byte == 0x8f) { | 
711  | 14.0k  |     uint8_t byte1;  | 
712  |  |  | 
713  | 14.0k  |     if (lookAtByte(insn, &byte1)) { | 
714  |  |       // dbgprintf(insn, "Couldn't read second byte of XOP");  | 
715  | 18  |       return -1;  | 
716  | 18  |     }  | 
717  |  |  | 
718  | 13.9k  |     if ((byte1 & 0x38) !=  | 
719  | 13.9k  |         0x0) /* 0 in these 3 bits is a POP instruction. */  | 
720  | 12.6k  |       insn->vectorExtensionType = TYPE_XOP;  | 
721  | 1.32k  |     else  | 
722  | 1.32k  |       unconsumeByte(insn);  | 
723  |  |  | 
724  | 13.9k  |     if (insn->vectorExtensionType == TYPE_XOP) { | 
725  | 12.6k  |       insn->vectorExtensionPrefix[0] = byte;  | 
726  | 12.6k  |       consumeByte(insn, &insn->vectorExtensionPrefix[1]);  | 
727  | 12.6k  |       consumeByte(insn, &insn->vectorExtensionPrefix[2]);  | 
728  |  |  | 
729  |  |       /* We simulate the REX prefix for simplicity's sake */  | 
730  | 12.6k  |       if (insn->mode == MODE_64BIT)  | 
731  | 3.39k  |         insn->rexPrefix =  | 
732  | 3.39k  |           0x40 |  | 
733  | 3.39k  |           (wFromXOP3of3(  | 
734  | 3.39k  |              insn->vectorExtensionPrefix[2])  | 
735  | 3.39k  |            << 3) |  | 
736  | 3.39k  |           (rFromXOP2of3(  | 
737  | 3.39k  |              insn->vectorExtensionPrefix[1])  | 
738  | 3.39k  |            << 2) |  | 
739  | 3.39k  |           (xFromXOP2of3(  | 
740  | 3.39k  |              insn->vectorExtensionPrefix[1])  | 
741  | 3.39k  |            << 1) |  | 
742  | 3.39k  |           (bFromXOP2of3(  | 
743  | 3.39k  |              insn->vectorExtensionPrefix[1])  | 
744  | 3.39k  |            << 0);  | 
745  |  |  | 
746  | 12.6k  |       switch (ppFromXOP3of3(insn->vectorExtensionPrefix[2])) { | 
747  | 12.6k  |       default:  | 
748  | 12.6k  |         break;  | 
749  | 12.6k  |       case VEX_PREFIX_66:  | 
750  | 26  |         insn->hasOpSize = true;  | 
751  | 26  |         break;  | 
752  | 12.6k  |       }  | 
753  |  |  | 
754  |  |       // dbgprintf(insn, "Found XOP prefix 0x%hhx 0x%hhx 0x%hhx",  | 
755  |  |       //    insn->vectorExtensionPrefix[0], insn->vectorExtensionPrefix[1],  | 
756  |  |       //    insn->vectorExtensionPrefix[2]);  | 
757  | 12.6k  |     }  | 
758  | 1.10M  |   } else if (isREX(insn, byte)) { | 
759  | 83.9k  |     if (lookAtByte(insn, &nextByte))  | 
760  | 0  |       return -1;  | 
761  |  |  | 
762  | 83.9k  |     insn->rexPrefix = byte;  | 
763  |  |     // dbgprintf(insn, "Found REX prefix 0x%hhx", byte);  | 
764  | 83.9k  |   } else  | 
765  | 1.02M  |     unconsumeByte(insn);  | 
766  |  |  | 
767  | 1.28M  |   if (insn->mode == MODE_16BIT) { | 
768  | 394k  |     insn->registerSize = (insn->hasOpSize ? 4 : 2);  | 
769  | 394k  |     insn->addressSize = (insn->hasAdSize ? 4 : 2);  | 
770  | 394k  |     insn->displacementSize = (insn->hasAdSize ? 4 : 2);  | 
771  | 394k  |     insn->immediateSize = (insn->hasOpSize ? 4 : 2);  | 
772  | 394k  |     insn->immSize = (insn->hasOpSize ? 4 : 2);  | 
773  | 886k  |   } else if (insn->mode == MODE_32BIT) { | 
774  | 411k  |     insn->registerSize = (insn->hasOpSize ? 2 : 4);  | 
775  | 411k  |     insn->addressSize = (insn->hasAdSize ? 2 : 4);  | 
776  | 411k  |     insn->displacementSize = (insn->hasAdSize ? 2 : 4);  | 
777  | 411k  |     insn->immediateSize = (insn->hasOpSize ? 2 : 4);  | 
778  | 411k  |     insn->immSize = (insn->hasOpSize ? 2 : 4);  | 
779  | 475k  |   } else if (insn->mode == MODE_64BIT) { | 
780  | 475k  |     if (insn->rexPrefix && wFromREX(insn->rexPrefix)) { | 
781  | 93.5k  |       insn->registerSize = 8;  | 
782  | 93.5k  |       insn->addressSize = (insn->hasAdSize ? 4 : 8);  | 
783  | 93.5k  |       insn->displacementSize = 4;  | 
784  | 93.5k  |       insn->immediateSize = 4;  | 
785  | 93.5k  |       insn->immSize = 4;  | 
786  | 381k  |     } else { | 
787  | 381k  |       insn->registerSize = (insn->hasOpSize ? 2 : 4);  | 
788  | 381k  |       insn->addressSize = (insn->hasAdSize ? 4 : 8);  | 
789  | 381k  |       insn->displacementSize = (insn->hasOpSize ? 2 : 4);  | 
790  | 381k  |       insn->immediateSize = (insn->hasOpSize ? 2 : 4);  | 
791  | 381k  |       insn->immSize = (insn->hasOpSize ? 4 : 8);  | 
792  | 381k  |     }  | 
793  | 475k  |   }  | 
794  |  |  | 
795  | 1.28M  |   return 0;  | 
796  | 1.28M  | }  | 
797  |  |  | 
798  |  | static int readModRM(struct InternalInstruction *insn);  | 
799  |  |  | 
800  |  | /*  | 
801  |  |  * readOpcode - Reads the opcode (excepting the ModR/M byte in the case of  | 
802  |  |  *   extended or escape opcodes).  | 
803  |  |  *  | 
804  |  |  * @param insn  - The instruction whose opcode is to be read.  | 
805  |  |  * @return      - 0 if the opcode could be read successfully; nonzero otherwise.  | 
806  |  |  */  | 
807  |  | static int readOpcode(struct InternalInstruction *insn)  | 
808  | 1.28M  | { | 
809  | 1.28M  |   uint8_t current;  | 
810  |  |  | 
811  |  |   // dbgprintf(insn, "readOpcode()");  | 
812  |  |  | 
813  | 1.28M  |   insn->opcodeType = ONEBYTE;  | 
814  |  |  | 
815  | 1.28M  |   if (insn->vectorExtensionType == TYPE_EVEX) { | 
816  | 114k  |     switch (mmFromEVEX2of4(insn->vectorExtensionPrefix[1])) { | 
817  | 7  |     default:  | 
818  |  |       // dbgprintf(insn, "Unhandled mm field for instruction (0x%hhx)",  | 
819  |  |       //    mmFromEVEX2of4(insn->vectorExtensionPrefix[1]));  | 
820  | 7  |       return -1;  | 
821  | 34.9k  |     case VEX_LOB_0F:  | 
822  | 34.9k  |       insn->opcodeType = TWOBYTE;  | 
823  | 34.9k  |       return consumeByte(insn, &insn->opcode);  | 
824  | 31.9k  |     case VEX_LOB_0F38:  | 
825  | 31.9k  |       insn->opcodeType = THREEBYTE_38;  | 
826  | 31.9k  |       return consumeByte(insn, &insn->opcode);  | 
827  | 47.4k  |     case VEX_LOB_0F3A:  | 
828  | 47.4k  |       insn->opcodeType = THREEBYTE_3A;  | 
829  | 47.4k  |       return consumeByte(insn, &insn->opcode);  | 
830  | 114k  |     }  | 
831  | 1.16M  |   } else if (insn->vectorExtensionType == TYPE_VEX_3B) { | 
832  | 11.7k  |     switch (mmmmmFromVEX2of3(insn->vectorExtensionPrefix[1])) { | 
833  | 34  |     default:  | 
834  |  |       // dbgprintf(insn, "Unhandled m-mmmm field for instruction (0x%hhx)",  | 
835  |  |       //    mmmmmFromVEX2of3(insn->vectorExtensionPrefix[1]));  | 
836  | 34  |       return -1;  | 
837  | 1.97k  |     case VEX_LOB_0F:  | 
838  |  |       //insn->twoByteEscape = 0x0f;  | 
839  | 1.97k  |       insn->opcodeType = TWOBYTE;  | 
840  | 1.97k  |       return consumeByte(insn, &insn->opcode);  | 
841  | 5.82k  |     case VEX_LOB_0F38:  | 
842  |  |       //insn->twoByteEscape = 0x0f;  | 
843  | 5.82k  |       insn->opcodeType = THREEBYTE_38;  | 
844  | 5.82k  |       return consumeByte(insn, &insn->opcode);  | 
845  | 3.86k  |     case VEX_LOB_0F3A:  | 
846  |  |       //insn->twoByteEscape = 0x0f;  | 
847  | 3.86k  |       insn->opcodeType = THREEBYTE_3A;  | 
848  | 3.86k  |       return consumeByte(insn, &insn->opcode);  | 
849  | 11.7k  |     }  | 
850  | 1.15M  |   } else if (insn->vectorExtensionType == TYPE_VEX_2B) { | 
851  |  |     //insn->twoByteEscape = 0x0f;  | 
852  | 19.0k  |     insn->opcodeType = TWOBYTE;  | 
853  | 19.0k  |     return consumeByte(insn, &insn->opcode);  | 
854  | 1.13M  |   } else if (insn->vectorExtensionType == TYPE_XOP) { | 
855  | 12.6k  |     switch (mmmmmFromXOP2of3(insn->vectorExtensionPrefix[1])) { | 
856  | 52  |     default:  | 
857  |  |       // dbgprintf(insn, "Unhandled m-mmmm field for instruction (0x%hhx)",  | 
858  |  |       //    mmmmmFromVEX2of3(insn->vectorExtensionPrefix[1]));  | 
859  | 52  |       return -1;  | 
860  | 10.6k  |     case XOP_MAP_SELECT_8:  | 
861  | 10.6k  |       insn->opcodeType = XOP8_MAP;  | 
862  | 10.6k  |       return consumeByte(insn, &insn->opcode);  | 
863  | 1.57k  |     case XOP_MAP_SELECT_9:  | 
864  | 1.57k  |       insn->opcodeType = XOP9_MAP;  | 
865  | 1.57k  |       return consumeByte(insn, &insn->opcode);  | 
866  | 434  |     case XOP_MAP_SELECT_A:  | 
867  | 434  |       insn->opcodeType = XOPA_MAP;  | 
868  | 434  |       return consumeByte(insn, &insn->opcode);  | 
869  | 12.6k  |     }  | 
870  | 12.6k  |   }  | 
871  |  |  | 
872  | 1.12M  |   if (consumeByte(insn, ¤t))  | 
873  | 0  |     return -1;  | 
874  |  |  | 
875  |  |   // save this first byte for MOVcr, MOVdr, MOVrc, MOVrd  | 
876  | 1.12M  |   insn->firstByte = current;  | 
877  |  |  | 
878  | 1.12M  |   if (current == 0x0f) { | 
879  |  |     // dbgprintf(insn, "Found a two-byte escape prefix (0x%hhx)", current);  | 
880  | 80.2k  |     insn->twoByteEscape = current;  | 
881  |  |  | 
882  | 80.2k  |     if (consumeByte(insn, ¤t))  | 
883  | 132  |       return -1;  | 
884  |  |  | 
885  | 80.1k  |     if (current == 0x38) { | 
886  |  |       // dbgprintf(insn, "Found a three-byte escape prefix (0x%hhx)", current);  | 
887  | 1.50k  |       if (consumeByte(insn, ¤t))  | 
888  | 3  |         return -1;  | 
889  |  |  | 
890  | 1.50k  |       insn->opcodeType = THREEBYTE_38;  | 
891  | 78.6k  |     } else if (current == 0x3a) { | 
892  |  |       // dbgprintf(insn, "Found a three-byte escape prefix (0x%hhx)", current);  | 
893  | 1.11k  |       if (consumeByte(insn, ¤t))  | 
894  | 2  |         return -1;  | 
895  |  |  | 
896  | 1.11k  |       insn->opcodeType = THREEBYTE_3A;  | 
897  | 77.4k  |     } else if (current == 0x0f) { | 
898  |  |       // dbgprintf(insn, "Found a 3dnow escape prefix (0x%hhx)", current);  | 
899  |  |       // Consume operands before the opcode to comply with the 3DNow encoding  | 
900  | 1.63k  |       if (readModRM(insn))  | 
901  | 7  |         return -1;  | 
902  |  |  | 
903  | 1.63k  |       if (consumeByte(insn, ¤t))  | 
904  | 9  |         return -1;  | 
905  |  |  | 
906  | 1.62k  |       insn->opcodeType = THREEDNOW_MAP;  | 
907  | 75.8k  |     } else { | 
908  |  |       // dbgprintf(insn, "Didn't find a three-byte escape prefix");  | 
909  | 75.8k  |       insn->opcodeType = TWOBYTE;  | 
910  | 75.8k  |     }  | 
911  | 1.04M  |   } else if (insn->mandatoryPrefix)  | 
912  |  |     // The opcode with mandatory prefix must start with opcode escape.  | 
913  |  |     // If not it's legacy repeat prefix  | 
914  | 15.8k  |     insn->mandatoryPrefix = 0;  | 
915  |  |  | 
916  |  |   /*  | 
917  |  |    * At this point we have consumed the full opcode.  | 
918  |  |    * Anything we consume from here on must be unconsumed.  | 
919  |  |    */  | 
920  |  |  | 
921  | 1.12M  |   insn->opcode = current;  | 
922  |  |  | 
923  | 1.12M  |   return 0;  | 
924  | 1.12M  | }  | 
925  |  |  | 
926  |  | // Hacky for FEMMS  | 
927  |  | #define GET_INSTRINFO_ENUM  | 
928  |  | #ifndef CAPSTONE_X86_REDUCE  | 
929  |  | #include "X86GenInstrInfo.inc"  | 
930  |  | #else  | 
931  |  | #include "X86GenInstrInfo_reduce.inc"  | 
932  |  | #endif  | 
933  |  |  | 
934  |  | /*  | 
935  |  |  * getIDWithAttrMask - Determines the ID of an instruction, consuming  | 
936  |  |  *   the ModR/M byte as appropriate for extended and escape opcodes,  | 
937  |  |  *   and using a supplied attribute mask.  | 
938  |  |  *  | 
939  |  |  * @param instructionID - A pointer whose target is filled in with the ID of the  | 
940  |  |  *                        instruction.  | 
941  |  |  * @param insn          - The instruction whose ID is to be determined.  | 
942  |  |  * @param attrMask      - The attribute mask to search.  | 
943  |  |  * @return              - 0 if the ModR/M could be read when needed or was not  | 
944  |  |  *                        needed; nonzero otherwise.  | 
945  |  |  */  | 
946  |  | static int getIDWithAttrMask(uint16_t *instructionID,  | 
947  |  |            struct InternalInstruction *insn,  | 
948  |  |            uint16_t attrMask)  | 
949  | 1.73M  | { | 
950  | 1.73M  |   bool hasModRMExtension;  | 
951  |  |  | 
952  | 1.73M  |   InstructionContext instructionClass = contextForAttrs(attrMask);  | 
953  |  |  | 
954  | 1.73M  |   hasModRMExtension =  | 
955  | 1.73M  |     modRMRequired(insn->opcodeType, instructionClass, insn->opcode);  | 
956  |  |  | 
957  | 1.73M  |   if (hasModRMExtension) { | 
958  | 975k  |     if (readModRM(insn))  | 
959  | 3.22k  |       return -1;  | 
960  |  |  | 
961  | 972k  |     *instructionID = decode(insn->opcodeType, instructionClass,  | 
962  | 972k  |           insn->opcode, insn->modRM);  | 
963  | 972k  |   } else { | 
964  | 757k  |     *instructionID = decode(insn->opcodeType, instructionClass,  | 
965  | 757k  |           insn->opcode, 0);  | 
966  | 757k  |   }  | 
967  |  |  | 
968  | 1.72M  |   return 0;  | 
969  | 1.73M  | }  | 
970  |  |  | 
971  |  | /*  | 
972  |  |  * is16BitEquivalent - Determines whether two instruction names refer to  | 
973  |  |  * equivalent instructions but one is 16-bit whereas the other is not.  | 
974  |  |  *  | 
975  |  |  * @param orig  - The instruction ID that is not 16-bit  | 
976  |  |  * @param equiv - The instruction ID that is 16-bit  | 
977  |  |  */  | 
978  |  | static bool is16BitEquivalent(unsigned orig, unsigned equiv)  | 
979  | 353k  | { | 
980  | 353k  |   size_t i;  | 
981  | 353k  |   uint16_t idx;  | 
982  |  |  | 
983  | 353k  |   if ((idx = x86_16_bit_eq_lookup[orig]) != 0) { | 
984  | 181k  |     for (i = idx - 1; i < ARR_SIZE(x86_16_bit_eq_tbl) &&  | 
985  | 181k  |           x86_16_bit_eq_tbl[i].first == orig;  | 
986  | 176k  |          i++) { | 
987  | 176k  |       if (x86_16_bit_eq_tbl[i].second == equiv)  | 
988  | 171k  |         return true;  | 
989  | 176k  |     }  | 
990  | 176k  |   }  | 
991  |  |  | 
992  | 181k  |   return false;  | 
993  | 353k  | }  | 
994  |  |  | 
995  |  | /*  | 
996  |  |  * is64Bit - Determines whether this instruction is a 64-bit instruction.  | 
997  |  |  *  | 
998  |  |  * @param name - The instruction that is not 16-bit  | 
999  |  |  */  | 
1000  |  | static bool is64Bit(uint16_t id)  | 
1001  | 37.9k  | { | 
1002  | 37.9k  |   unsigned int i = find_insn(id);  | 
1003  | 37.9k  |   if (i != -1) { | 
1004  | 37.8k  |     return insns[i].is64bit;  | 
1005  | 37.8k  |   }  | 
1006  |  |  | 
1007  |  |   // not found??  | 
1008  | 126  |   return false;  | 
1009  | 37.9k  | }  | 
1010  |  |  | 
1011  |  | /*  | 
1012  |  |  * getID - Determines the ID of an instruction, consuming the ModR/M byte as  | 
1013  |  |  *   appropriate for extended and escape opcodes.  Determines the attributes and  | 
1014  |  |  *   context for the instruction before doing so.  | 
1015  |  |  *  | 
1016  |  |  * @param insn  - The instruction whose ID is to be determined.  | 
1017  |  |  * @return      - 0 if the ModR/M could be read when needed or was not needed;  | 
1018  |  |  *                nonzero otherwise.  | 
1019  |  |  */  | 
1020  |  | static int getID(struct InternalInstruction *insn)  | 
1021  | 1.28M  | { | 
1022  | 1.28M  |   uint16_t attrMask;  | 
1023  | 1.28M  |   uint16_t instructionID;  | 
1024  |  |  | 
1025  | 1.28M  |   attrMask = ATTR_NONE;  | 
1026  |  |  | 
1027  | 1.28M  |   if (insn->mode == MODE_64BIT)  | 
1028  | 475k  |     attrMask |= ATTR_64BIT;  | 
1029  |  |  | 
1030  | 1.28M  |   if (insn->vectorExtensionType != TYPE_NO_VEX_XOP) { | 
1031  | 157k  |     attrMask |= (insn->vectorExtensionType == TYPE_EVEX) ?  | 
1032  | 114k  |             ATTR_EVEX :  | 
1033  | 157k  |             ATTR_VEX;  | 
1034  |  |  | 
1035  | 157k  |     if (insn->vectorExtensionType == TYPE_EVEX) { | 
1036  | 114k  |       switch (ppFromEVEX3of4(  | 
1037  | 114k  |         insn->vectorExtensionPrefix[2])) { | 
1038  | 95.9k  |       case VEX_PREFIX_66:  | 
1039  | 95.9k  |         attrMask |= ATTR_OPSIZE;  | 
1040  | 95.9k  |         break;  | 
1041  | 4.21k  |       case VEX_PREFIX_F3:  | 
1042  | 4.21k  |         attrMask |= ATTR_XS;  | 
1043  | 4.21k  |         break;  | 
1044  | 4.06k  |       case VEX_PREFIX_F2:  | 
1045  | 4.06k  |         attrMask |= ATTR_XD;  | 
1046  | 4.06k  |         break;  | 
1047  | 114k  |       }  | 
1048  |  |  | 
1049  | 114k  |       if (zFromEVEX4of4(insn->vectorExtensionPrefix[3]))  | 
1050  | 10.9k  |         attrMask |= ATTR_EVEXKZ;  | 
1051  | 114k  |       if (bFromEVEX4of4(insn->vectorExtensionPrefix[3]))  | 
1052  | 41.5k  |         attrMask |= ATTR_EVEXB;  | 
1053  | 114k  |       if (aaaFromEVEX4of4(insn->vectorExtensionPrefix[3]))  | 
1054  | 75.9k  |         attrMask |= ATTR_EVEXK;  | 
1055  | 114k  |       if (lFromEVEX4of4(insn->vectorExtensionPrefix[3]))  | 
1056  | 53.2k  |         attrMask |= ATTR_EVEXL;  | 
1057  | 114k  |       if (l2FromEVEX4of4(insn->vectorExtensionPrefix[3]))  | 
1058  | 51.5k  |         attrMask |= ATTR_EVEXL2;  | 
1059  | 114k  |     } else if (insn->vectorExtensionType == TYPE_VEX_3B) { | 
1060  | 11.6k  |       switch (ppFromVEX3of3(insn->vectorExtensionPrefix[2])) { | 
1061  | 10.0k  |       case VEX_PREFIX_66:  | 
1062  | 10.0k  |         attrMask |= ATTR_OPSIZE;  | 
1063  | 10.0k  |         break;  | 
1064  | 488  |       case VEX_PREFIX_F3:  | 
1065  | 488  |         attrMask |= ATTR_XS;  | 
1066  | 488  |         break;  | 
1067  | 626  |       case VEX_PREFIX_F2:  | 
1068  | 626  |         attrMask |= ATTR_XD;  | 
1069  | 626  |         break;  | 
1070  | 11.6k  |       }  | 
1071  |  |  | 
1072  | 11.6k  |       if (lFromVEX3of3(insn->vectorExtensionPrefix[2]))  | 
1073  | 4.77k  |         attrMask |= ATTR_VEXL;  | 
1074  | 31.5k  |     } else if (insn->vectorExtensionType == TYPE_VEX_2B) { | 
1075  | 18.9k  |       switch (ppFromVEX2of2(insn->vectorExtensionPrefix[1])) { | 
1076  | 10.0k  |       case VEX_PREFIX_66:  | 
1077  | 10.0k  |         attrMask |= ATTR_OPSIZE;  | 
1078  | 10.0k  |         break;  | 
1079  | 3.90k  |       case VEX_PREFIX_F3:  | 
1080  | 3.90k  |         attrMask |= ATTR_XS;  | 
1081  | 3.90k  |         break;  | 
1082  | 1.57k  |       case VEX_PREFIX_F2:  | 
1083  | 1.57k  |         attrMask |= ATTR_XD;  | 
1084  | 1.57k  |         break;  | 
1085  | 18.9k  |       }  | 
1086  |  |  | 
1087  | 18.9k  |       if (lFromVEX2of2(insn->vectorExtensionPrefix[1]))  | 
1088  | 13.3k  |         attrMask |= ATTR_VEXL;  | 
1089  | 18.9k  |     } else if (insn->vectorExtensionType == TYPE_XOP) { | 
1090  | 12.5k  |       switch (ppFromXOP3of3(insn->vectorExtensionPrefix[2])) { | 
1091  | 19  |       case VEX_PREFIX_66:  | 
1092  | 19  |         attrMask |= ATTR_OPSIZE;  | 
1093  | 19  |         break;  | 
1094  | 15  |       case VEX_PREFIX_F3:  | 
1095  | 15  |         attrMask |= ATTR_XS;  | 
1096  | 15  |         break;  | 
1097  | 23  |       case VEX_PREFIX_F2:  | 
1098  | 23  |         attrMask |= ATTR_XD;  | 
1099  | 23  |         break;  | 
1100  | 12.5k  |       }  | 
1101  |  |  | 
1102  | 12.5k  |       if (lFromXOP3of3(insn->vectorExtensionPrefix[2]))  | 
1103  | 649  |         attrMask |= ATTR_VEXL;  | 
1104  | 12.5k  |     } else { | 
1105  | 0  |       return -1;  | 
1106  | 0  |     }  | 
1107  | 1.12M  |   } else if (!insn->mandatoryPrefix) { | 
1108  |  |     // If we don't have mandatory prefix we should use legacy prefixes here  | 
1109  | 1.09M  |     if (insn->hasOpSize && (insn->mode != MODE_16BIT))  | 
1110  | 18.7k  |       attrMask |= ATTR_OPSIZE;  | 
1111  | 1.09M  |     if (insn->hasAdSize)  | 
1112  | 10.5k  |       attrMask |= ATTR_ADSIZE;  | 
1113  | 1.09M  |     if (insn->opcodeType == ONEBYTE) { | 
1114  | 1.04M  |       if (insn->repeatPrefix == 0xf3 &&  | 
1115  | 31.5k  |           (insn->opcode == 0x90))  | 
1116  |  |         // Special support for PAUSE  | 
1117  | 654  |         attrMask |= ATTR_XS;  | 
1118  | 1.04M  |     } else { | 
1119  | 55.2k  |       if (insn->repeatPrefix == 0xf2)  | 
1120  | 1.07k  |         attrMask |= ATTR_XD;  | 
1121  | 54.1k  |       else if (insn->repeatPrefix == 0xf3)  | 
1122  | 1.34k  |         attrMask |= ATTR_XS;  | 
1123  | 55.2k  |     }  | 
1124  | 1.09M  |   } else { | 
1125  | 24.8k  |     switch (insn->mandatoryPrefix) { | 
1126  | 9.09k  |     case 0xf2:  | 
1127  | 9.09k  |       attrMask |= ATTR_XD;  | 
1128  | 9.09k  |       break;  | 
1129  | 8.19k  |     case 0xf3:  | 
1130  | 8.19k  |       attrMask |= ATTR_XS;  | 
1131  | 8.19k  |       break;  | 
1132  | 7.57k  |     case 0x66:  | 
1133  | 7.57k  |       if (insn->mode != MODE_16BIT)  | 
1134  | 6.31k  |         attrMask |= ATTR_OPSIZE;  | 
1135  | 7.57k  |       break;  | 
1136  | 0  |     case 0x67:  | 
1137  | 0  |       attrMask |= ATTR_ADSIZE;  | 
1138  | 0  |       break;  | 
1139  | 24.8k  |     }  | 
1140  | 24.8k  |   }  | 
1141  |  |  | 
1142  | 1.28M  |   if (insn->rexPrefix & 0x08) { | 
1143  | 93.5k  |     attrMask |= ATTR_REXW;  | 
1144  | 93.5k  |     attrMask &= ~ATTR_ADSIZE;  | 
1145  | 93.5k  |   }  | 
1146  |  |  | 
1147  |  |   /*  | 
1148  |  |    * JCXZ/JECXZ need special handling for 16-bit mode because the meaning  | 
1149  |  |    * of the AdSize prefix is inverted w.r.t. 32-bit mode.  | 
1150  |  |    */  | 
1151  | 1.28M  |   if (insn->mode == MODE_16BIT && insn->opcodeType == ONEBYTE &&  | 
1152  | 325k  |       insn->opcode == 0xE3)  | 
1153  | 1.84k  |     attrMask ^= ATTR_ADSIZE;  | 
1154  |  |  | 
1155  |  |   /*  | 
1156  |  |    * In 64-bit mode all f64 superscripted opcodes ignore opcode size prefix  | 
1157  |  |    * CALL/JMP/JCC instructions need to ignore 0x66 and consume 4 bytes  | 
1158  |  |    */  | 
1159  | 1.28M  |   if ((insn->mode == MODE_64BIT) && insn->hasOpSize) { | 
1160  | 20.5k  |     switch (insn->opcode) { | 
1161  | 405  |     case 0xE8:  | 
1162  | 823  |     case 0xE9:  | 
1163  |  |       // Take care of psubsb and other mmx instructions.  | 
1164  | 823  |       if (insn->opcodeType == ONEBYTE) { | 
1165  | 343  |         attrMask ^= ATTR_OPSIZE;  | 
1166  | 343  |         insn->immediateSize = 4;  | 
1167  | 343  |         insn->displacementSize = 4;  | 
1168  | 343  |       }  | 
1169  | 823  |       break;  | 
1170  | 433  |     case 0x82:  | 
1171  | 926  |     case 0x83:  | 
1172  | 1.36k  |     case 0x84:  | 
1173  | 1.89k  |     case 0x85:  | 
1174  | 2.34k  |     case 0x86:  | 
1175  | 3.45k  |     case 0x87:  | 
1176  | 3.88k  |     case 0x88:  | 
1177  | 4.31k  |     case 0x89:  | 
1178  | 4.89k  |     case 0x8A:  | 
1179  | 5.17k  |     case 0x8B:  | 
1180  | 5.59k  |     case 0x8C:  | 
1181  | 6.23k  |     case 0x8D:  | 
1182  | 6.68k  |     case 0x8E:  | 
1183  | 6.94k  |     case 0x8F:  | 
1184  |  |       // Take care of lea and three byte ops.  | 
1185  | 6.94k  |       if (insn->opcodeType == TWOBYTE) { | 
1186  | 661  |         attrMask ^= ATTR_OPSIZE;  | 
1187  | 661  |         insn->immediateSize = 4;  | 
1188  | 661  |         insn->displacementSize = 4;  | 
1189  | 661  |       }  | 
1190  | 6.94k  |       break;  | 
1191  | 20.5k  |     }  | 
1192  | 20.5k  |   }  | 
1193  |  |  | 
1194  |  |   /* The following clauses compensate for limitations of the tables. */  | 
1195  | 1.28M  |   if (insn->mode != MODE_64BIT &&  | 
1196  | 805k  |       insn->vectorExtensionType != TYPE_NO_VEX_XOP) { | 
1197  | 95.8k  |     if (getIDWithAttrMask(&instructionID, insn, attrMask)) { | 
1198  | 68  |       return -1;  | 
1199  | 68  |     }  | 
1200  |  |  | 
1201  |  |     /*  | 
1202  |  |      * The tables can't distinguish between cases where the W-bit is used to  | 
1203  |  |      * select register size and cases where it's a required part of the opcode.  | 
1204  |  |      */  | 
1205  | 95.7k  |     if ((insn->vectorExtensionType == TYPE_EVEX &&  | 
1206  | 65.7k  |          wFromEVEX3of4(insn->vectorExtensionPrefix[2])) ||  | 
1207  | 61.5k  |         (insn->vectorExtensionType == TYPE_VEX_3B &&  | 
1208  | 6.41k  |          wFromVEX3of3(insn->vectorExtensionPrefix[2])) ||  | 
1209  | 59.3k  |         (insn->vectorExtensionType == TYPE_XOP &&  | 
1210  | 37.9k  |          wFromXOP3of3(insn->vectorExtensionPrefix[2]))) { | 
1211  | 37.9k  |       uint16_t instructionIDWithREXW;  | 
1212  |  |  | 
1213  | 37.9k  |       if (getIDWithAttrMask(&instructionIDWithREXW, insn,  | 
1214  | 37.9k  |                 attrMask | ATTR_REXW)) { | 
1215  | 9  |         insn->instructionID = instructionID;  | 
1216  | 9  |         insn->spec = specifierForUID(instructionID);  | 
1217  | 9  |         return 0;  | 
1218  | 9  |       }  | 
1219  |  |  | 
1220  |  |       // If not a 64-bit instruction. Switch the opcode.  | 
1221  | 37.9k  |       if (!is64Bit(instructionIDWithREXW)) { | 
1222  | 34.9k  |         insn->instructionID = instructionIDWithREXW;  | 
1223  | 34.9k  |         insn->spec =  | 
1224  | 34.9k  |           specifierForUID(instructionIDWithREXW);  | 
1225  |  |  | 
1226  | 34.9k  |         return 0;  | 
1227  | 34.9k  |       }  | 
1228  | 37.9k  |     }  | 
1229  | 95.7k  |   }  | 
1230  |  |  | 
1231  |  |   /*  | 
1232  |  |    * Absolute moves, umonitor, and movdir64b need special handling.  | 
1233  |  |    * -For 16-bit mode because the meaning of the AdSize and OpSize prefixes are  | 
1234  |  |    *  inverted w.r.t.  | 
1235  |  |    * -For 32-bit mode we need to ensure the ADSIZE prefix is observed in  | 
1236  |  |    *  any position.  | 
1237  |  |    */  | 
1238  | 1.24M  |   if ((insn->opcodeType == ONEBYTE && ((insn->opcode & 0xFC) == 0xA0)) ||  | 
1239  | 1.23M  |       (insn->opcodeType == TWOBYTE && (insn->opcode == 0xAE)) ||  | 
1240  | 1.22M  |       (insn->opcodeType == THREEBYTE_38 && insn->opcode == 0xF8)) { | 
1241  |  |     /* Make sure we observed the prefixes in any position. */  | 
1242  | 15.6k  |     if (insn->hasAdSize)  | 
1243  | 728  |       attrMask |= ATTR_ADSIZE;  | 
1244  |  |  | 
1245  | 15.6k  |     if (insn->hasOpSize)  | 
1246  | 648  |       attrMask |= ATTR_OPSIZE;  | 
1247  |  |  | 
1248  |  |     /* In 16-bit, invert the attributes. */  | 
1249  | 15.6k  |     if (insn->mode == MODE_16BIT) { | 
1250  | 7.06k  |       attrMask ^= ATTR_ADSIZE;  | 
1251  |  |  | 
1252  |  |       /* The OpSize attribute is only valid with the absolute moves. */  | 
1253  | 7.06k  |       if (insn->opcodeType == ONEBYTE &&  | 
1254  | 6.39k  |           ((insn->opcode & 0xFC) == 0xA0))  | 
1255  | 6.39k  |         attrMask ^= ATTR_OPSIZE;  | 
1256  | 7.06k  |     }  | 
1257  |  |  | 
1258  | 15.6k  |     if (getIDWithAttrMask(&instructionID, insn, attrMask)) { | 
1259  | 5  |       return -1;  | 
1260  | 5  |     }  | 
1261  |  |  | 
1262  | 15.6k  |     insn->instructionID = instructionID;  | 
1263  | 15.6k  |     insn->spec = specifierForUID(instructionID);  | 
1264  |  |  | 
1265  | 15.6k  |     return 0;  | 
1266  | 15.6k  |   }  | 
1267  | 1.22M  |   if (getIDWithAttrMask(&instructionID, insn, attrMask)) { | 
1268  | 3.13k  |     return -1;  | 
1269  | 3.13k  |   }  | 
1270  |  |  | 
1271  | 1.22M  |   if ((insn->mode == MODE_16BIT || insn->hasOpSize) &&  | 
1272  | 403k  |       !(attrMask & ATTR_OPSIZE)) { | 
1273  |  |     /*  | 
1274  |  |      * The instruction tables make no distinction between instructions that  | 
1275  |  |      * allow OpSize anywhere (i.e., 16-bit operations) and that need it in a  | 
1276  |  |      * particular spot (i.e., many MMX operations).  In general we're  | 
1277  |  |      * conservative, but in the specific case where OpSize is present but not  | 
1278  |  |      * in the right place we check if there's a 16-bit operation.  | 
1279  |  |      */  | 
1280  | 353k  |     const struct InstructionSpecifier *spec;  | 
1281  | 353k  |     uint16_t instructionIDWithOpsize;  | 
1282  |  |  | 
1283  | 353k  |     spec = specifierForUID(instructionID);  | 
1284  |  |  | 
1285  | 353k  |     if (getIDWithAttrMask(&instructionIDWithOpsize, insn,  | 
1286  | 353k  |               attrMask | ATTR_OPSIZE)) { | 
1287  |  |       /*  | 
1288  |  |        * ModRM required with OpSize but not present; give up and return version  | 
1289  |  |        * without OpSize set  | 
1290  |  |        */  | 
1291  | 14  |       insn->instructionID = instructionID;  | 
1292  | 14  |       insn->spec = spec;  | 
1293  |  |  | 
1294  | 14  |       return 0;  | 
1295  | 14  |     }  | 
1296  |  |  | 
1297  | 353k  |     if (is16BitEquivalent(instructionID, instructionIDWithOpsize) &&  | 
1298  | 171k  |         (insn->mode == MODE_16BIT) ^ insn->hasOpSize) { | 
1299  | 169k  |       insn->instructionID = instructionIDWithOpsize;  | 
1300  | 169k  |       insn->spec = specifierForUID(instructionIDWithOpsize);  | 
1301  | 183k  |     } else { | 
1302  | 183k  |       insn->instructionID = instructionID;  | 
1303  | 183k  |       insn->spec = spec;  | 
1304  | 183k  |     }  | 
1305  |  |  | 
1306  | 353k  |     return 0;  | 
1307  | 353k  |   }  | 
1308  |  |  | 
1309  | 873k  |   if (insn->opcodeType == ONEBYTE && insn->opcode == 0x90 &&  | 
1310  | 3.46k  |       insn->rexPrefix & 0x01) { | 
1311  |  |     /*  | 
1312  |  |      * NOOP shouldn't decode as NOOP if REX.b is set. Instead  | 
1313  |  |      * it should decode as XCHG %r8, %eax.  | 
1314  |  |      */  | 
1315  | 434  |     const struct InstructionSpecifier *spec;  | 
1316  | 434  |     uint16_t instructionIDWithNewOpcode;  | 
1317  | 434  |     const struct InstructionSpecifier *specWithNewOpcode;  | 
1318  |  |  | 
1319  | 434  |     spec = specifierForUID(instructionID);  | 
1320  |  |  | 
1321  |  |     /* Borrow opcode from one of the other XCHGar opcodes */  | 
1322  | 434  |     insn->opcode = 0x91;  | 
1323  |  |  | 
1324  | 434  |     if (getIDWithAttrMask(&instructionIDWithNewOpcode, insn,  | 
1325  | 434  |               attrMask)) { | 
1326  | 0  |       insn->opcode = 0x90;  | 
1327  |  | 
  | 
1328  | 0  |       insn->instructionID = instructionID;  | 
1329  | 0  |       insn->spec = spec;  | 
1330  |  | 
  | 
1331  | 0  |       return 0;  | 
1332  | 0  |     }  | 
1333  |  |  | 
1334  | 434  |     specWithNewOpcode = specifierForUID(instructionIDWithNewOpcode);  | 
1335  |  |  | 
1336  |  |     /* Change back */  | 
1337  | 434  |     insn->opcode = 0x90;  | 
1338  |  |  | 
1339  | 434  |     insn->instructionID = instructionIDWithNewOpcode;  | 
1340  | 434  |     insn->spec = specWithNewOpcode;  | 
1341  |  |  | 
1342  | 434  |     return 0;  | 
1343  | 434  |   }  | 
1344  |  |  | 
1345  | 872k  |   insn->instructionID = instructionID;  | 
1346  | 872k  |   insn->spec = specifierForUID(insn->instructionID);  | 
1347  |  |  | 
1348  | 872k  |   return 0;  | 
1349  | 873k  | }  | 
1350  |  |  | 
1351  |  | /*  | 
1352  |  |  * readSIB - Consumes the SIB byte to determine addressing information for an  | 
1353  |  |  *   instruction.  | 
1354  |  |  *  | 
1355  |  |  * @param insn  - The instruction whose SIB byte is to be read.  | 
1356  |  |  * @return      - 0 if the SIB byte was successfully read; nonzero otherwise.  | 
1357  |  |  */  | 
1358  |  | static int readSIB(struct InternalInstruction *insn)  | 
1359  | 38.9k  | { | 
1360  | 38.9k  |   SIBBase sibBaseBase = SIB_BASE_NONE;  | 
1361  | 38.9k  |   uint8_t index, base;  | 
1362  |  |  | 
1363  |  |   // dbgprintf(insn, "readSIB()");  | 
1364  |  |  | 
1365  | 38.9k  |   if (insn->consumedSIB)  | 
1366  | 0  |     return 0;  | 
1367  |  |  | 
1368  | 38.9k  |   insn->consumedSIB = true;  | 
1369  |  |  | 
1370  | 38.9k  |   switch (insn->addressSize) { | 
1371  | 0  |   case 2:  | 
1372  |  |     // dbgprintf(insn, "SIB-based addressing doesn't work in 16-bit mode");  | 
1373  | 0  |     return -1;  | 
1374  | 16.3k  |   case 4:  | 
1375  | 16.3k  |     insn->sibIndexBase = SIB_INDEX_EAX;  | 
1376  | 16.3k  |     sibBaseBase = SIB_BASE_EAX;  | 
1377  | 16.3k  |     break;  | 
1378  | 22.5k  |   case 8:  | 
1379  | 22.5k  |     insn->sibIndexBase = SIB_INDEX_RAX;  | 
1380  | 22.5k  |     sibBaseBase = SIB_BASE_RAX;  | 
1381  | 22.5k  |     break;  | 
1382  | 38.9k  |   }  | 
1383  |  |  | 
1384  | 38.9k  |   if (consumeByte(insn, &insn->sib))  | 
1385  | 78  |     return -1;  | 
1386  |  |  | 
1387  | 38.8k  |   index = indexFromSIB(insn->sib) | (xFromREX(insn->rexPrefix) << 3);  | 
1388  |  |  | 
1389  | 38.8k  |   if (index == 0x4) { | 
1390  | 8.01k  |     insn->sibIndex = SIB_INDEX_NONE;  | 
1391  | 30.8k  |   } else { | 
1392  | 30.8k  |     insn->sibIndex = (SIBIndex)(insn->sibIndexBase + index);  | 
1393  | 30.8k  |   }  | 
1394  |  |  | 
1395  | 38.8k  |   insn->sibScale = 1 << scaleFromSIB(insn->sib);  | 
1396  |  |  | 
1397  | 38.8k  |   base = baseFromSIB(insn->sib) | (bFromREX(insn->rexPrefix) << 3);  | 
1398  |  |  | 
1399  | 38.8k  |   switch (base) { | 
1400  | 3.53k  |   case 0x5:  | 
1401  | 4.96k  |   case 0xd:  | 
1402  | 4.96k  |     switch (modFromModRM(insn->modRM)) { | 
1403  | 2.59k  |     case 0x0:  | 
1404  | 2.59k  |       insn->eaDisplacement = EA_DISP_32;  | 
1405  | 2.59k  |       insn->sibBase = SIB_BASE_NONE;  | 
1406  | 2.59k  |       break;  | 
1407  | 1.89k  |     case 0x1:  | 
1408  | 1.89k  |       insn->eaDisplacement = EA_DISP_8;  | 
1409  | 1.89k  |       insn->sibBase = (SIBBase)(sibBaseBase + base);  | 
1410  | 1.89k  |       break;  | 
1411  | 477  |     case 0x2:  | 
1412  | 477  |       insn->eaDisplacement = EA_DISP_32;  | 
1413  | 477  |       insn->sibBase = (SIBBase)(sibBaseBase + base);  | 
1414  | 477  |       break;  | 
1415  | 0  |     case 0x3:  | 
1416  |  |       // debug("Cannot have Mod = 0b11 and a SIB byte"); | 
1417  | 0  |       return -1;  | 
1418  | 4.96k  |     }  | 
1419  | 4.96k  |     break;  | 
1420  | 33.8k  |   default:  | 
1421  | 33.8k  |     insn->sibBase = (SIBBase)(sibBaseBase + base);  | 
1422  | 33.8k  |     break;  | 
1423  | 38.8k  |   }  | 
1424  |  |  | 
1425  | 38.8k  |   return 0;  | 
1426  | 38.8k  | }  | 
1427  |  |  | 
1428  |  | /*  | 
1429  |  |  * readDisplacement - Consumes the displacement of an instruction.  | 
1430  |  |  *  | 
1431  |  |  * @param insn  - The instruction whose displacement is to be read.  | 
1432  |  |  * @return      - 0 if the displacement byte was successfully read; nonzero  | 
1433  |  |  *                otherwise.  | 
1434  |  |  */  | 
1435  |  | static int readDisplacement(struct InternalInstruction *insn)  | 
1436  | 235k  | { | 
1437  | 235k  |   int8_t d8;  | 
1438  | 235k  |   int16_t d16;  | 
1439  | 235k  |   int32_t d32;  | 
1440  |  |  | 
1441  |  |   // dbgprintf(insn, "readDisplacement()");  | 
1442  |  |  | 
1443  | 235k  |   if (insn->consumedDisplacement)  | 
1444  | 0  |     return 0;  | 
1445  |  |  | 
1446  | 235k  |   insn->consumedDisplacement = true;  | 
1447  | 235k  |   insn->displacementOffset = insn->readerCursor - insn->startLocation;  | 
1448  |  |  | 
1449  | 235k  |   switch (insn->eaDisplacement) { | 
1450  | 67.7k  |   case EA_DISP_NONE:  | 
1451  | 67.7k  |     insn->consumedDisplacement = false;  | 
1452  | 67.7k  |     break;  | 
1453  | 113k  |   case EA_DISP_8:  | 
1454  | 113k  |     if (consumeInt8(insn, &d8))  | 
1455  | 243  |       return -1;  | 
1456  | 113k  |     insn->displacement = d8;  | 
1457  | 113k  |     break;  | 
1458  | 22.5k  |   case EA_DISP_16:  | 
1459  | 22.5k  |     if (consumeInt16(insn, &d16))  | 
1460  | 108  |       return -1;  | 
1461  | 22.4k  |     insn->displacement = d16;  | 
1462  | 22.4k  |     break;  | 
1463  | 31.4k  |   case EA_DISP_32:  | 
1464  | 31.4k  |     if (consumeInt32(insn, &d32))  | 
1465  | 435  |       return -1;  | 
1466  | 31.0k  |     insn->displacement = d32;  | 
1467  | 31.0k  |     break;  | 
1468  | 235k  |   }  | 
1469  |  |  | 
1470  | 234k  |   return 0;  | 
1471  | 235k  | }  | 
1472  |  |  | 
1473  |  | /*  | 
1474  |  |  * readModRM - Consumes all addressing information (ModR/M byte, SIB byte, and  | 
1475  |  |  *   displacement) for an instruction and interprets it.  | 
1476  |  |  *  | 
1477  |  |  * @param insn  - The instruction whose addressing information is to be read.  | 
1478  |  |  * @return      - 0 if the information was successfully read; nonzero otherwise.  | 
1479  |  |  */  | 
1480  |  | static int readModRM(struct InternalInstruction *insn)  | 
1481  | 2.23M  | { | 
1482  | 2.23M  |   uint8_t mod, rm, reg, evexrm;  | 
1483  |  |  | 
1484  |  |   // dbgprintf(insn, "readModRM()");  | 
1485  |  |  | 
1486  | 2.23M  |   if (insn->consumedModRM)  | 
1487  | 1.51M  |     return 0;  | 
1488  |  |  | 
1489  | 722k  |   insn->modRMOffset = (uint8_t)(insn->readerCursor - insn->startLocation);  | 
1490  |  |  | 
1491  | 722k  |   if (consumeByte(insn, &insn->modRM))  | 
1492  | 2.37k  |     return -1;  | 
1493  |  |  | 
1494  | 720k  |   insn->consumedModRM = true;  | 
1495  |  |  | 
1496  |  |   // save original ModRM for later reference  | 
1497  | 720k  |   insn->orgModRM = insn->modRM;  | 
1498  |  |  | 
1499  |  |   // handle MOVcr, MOVdr, MOVrc, MOVrd by pretending they have MRM.mod = 3  | 
1500  | 720k  |   if ((insn->firstByte == 0x0f && insn->opcodeType == TWOBYTE) &&  | 
1501  | 72.7k  |       (insn->opcode >= 0x20 && insn->opcode <= 0x23))  | 
1502  | 1.21k  |     insn->modRM |= 0xC0;  | 
1503  |  |  | 
1504  | 720k  |   mod = modFromModRM(insn->modRM);  | 
1505  | 720k  |   rm = rmFromModRM(insn->modRM);  | 
1506  | 720k  |   reg = regFromModRM(insn->modRM);  | 
1507  |  |  | 
1508  |  |   /*  | 
1509  |  |    * This goes by insn->registerSize to pick the correct register, which messes  | 
1510  |  |    * up if we're using (say) XMM or 8-bit register operands.  That gets fixed in  | 
1511  |  |    * fixupReg().  | 
1512  |  |    */  | 
1513  | 720k  |   switch (insn->registerSize) { | 
1514  | 235k  |   case 2:  | 
1515  | 235k  |     insn->regBase = MODRM_REG_AX;  | 
1516  | 235k  |     insn->eaRegBase = EA_REG_AX;  | 
1517  | 235k  |     break;  | 
1518  | 410k  |   case 4:  | 
1519  | 410k  |     insn->regBase = MODRM_REG_EAX;  | 
1520  | 410k  |     insn->eaRegBase = EA_REG_EAX;  | 
1521  | 410k  |     break;  | 
1522  | 74.4k  |   case 8:  | 
1523  | 74.4k  |     insn->regBase = MODRM_REG_RAX;  | 
1524  | 74.4k  |     insn->eaRegBase = EA_REG_RAX;  | 
1525  | 74.4k  |     break;  | 
1526  | 720k  |   }  | 
1527  |  |  | 
1528  | 720k  |   reg |= rFromREX(insn->rexPrefix) << 3;  | 
1529  | 720k  |   rm |= bFromREX(insn->rexPrefix) << 3;  | 
1530  |  |  | 
1531  | 720k  |   evexrm = 0;  | 
1532  | 720k  |   if (insn->vectorExtensionType == TYPE_EVEX &&  | 
1533  | 113k  |       insn->mode == MODE_64BIT) { | 
1534  | 48.3k  |     reg |= r2FromEVEX2of4(insn->vectorExtensionPrefix[1]) << 4;  | 
1535  | 48.3k  |     evexrm = xFromEVEX2of4(insn->vectorExtensionPrefix[1]) << 4;  | 
1536  | 48.3k  |   }  | 
1537  |  |  | 
1538  | 720k  |   insn->reg = (Reg)(insn->regBase + reg);  | 
1539  |  |  | 
1540  | 720k  |   switch (insn->addressSize) { | 
1541  | 212k  |   case 2: { | 
1542  | 212k  |     EABase eaBaseBase = EA_BASE_BX_SI;  | 
1543  |  |  | 
1544  | 212k  |     switch (mod) { | 
1545  | 118k  |     case 0x0:  | 
1546  | 118k  |       if (rm == 0x6) { | 
1547  | 6.26k  |         insn->eaBase = EA_BASE_NONE;  | 
1548  | 6.26k  |         insn->eaDisplacement = EA_DISP_16;  | 
1549  | 6.26k  |         if (readDisplacement(insn))  | 
1550  | 31  |           return -1;  | 
1551  | 112k  |       } else { | 
1552  | 112k  |         insn->eaBase = (EABase)(eaBaseBase + rm);  | 
1553  | 112k  |         insn->eaDisplacement = EA_DISP_NONE;  | 
1554  | 112k  |       }  | 
1555  | 118k  |       break;  | 
1556  | 118k  |     case 0x1:  | 
1557  | 31.9k  |       insn->eaBase = (EABase)(eaBaseBase + rm);  | 
1558  | 31.9k  |       insn->eaDisplacement = EA_DISP_8;  | 
1559  | 31.9k  |       insn->displacementSize = 1;  | 
1560  | 31.9k  |       if (readDisplacement(insn))  | 
1561  | 61  |         return -1;  | 
1562  | 31.8k  |       break;  | 
1563  | 31.8k  |     case 0x2:  | 
1564  | 16.3k  |       insn->eaBase = (EABase)(eaBaseBase + rm);  | 
1565  | 16.3k  |       insn->eaDisplacement = EA_DISP_16;  | 
1566  | 16.3k  |       if (readDisplacement(insn))  | 
1567  | 77  |         return -1;  | 
1568  | 16.2k  |       break;  | 
1569  | 46.0k  |     case 0x3:  | 
1570  | 46.0k  |       insn->eaBase = (EABase)(insn->eaRegBase + rm);  | 
1571  | 46.0k  |       if (readDisplacement(insn))  | 
1572  | 0  |         return -1;  | 
1573  | 46.0k  |       break;  | 
1574  | 212k  |     }  | 
1575  | 212k  |     break;  | 
1576  | 212k  |   }  | 
1577  |  |  | 
1578  | 231k  |   case 4:  | 
1579  | 507k  |   case 8: { | 
1580  | 507k  |     EABase eaBaseBase =  | 
1581  | 507k  |       (insn->addressSize == 4 ? EA_BASE_EAX : EA_BASE_RAX);  | 
1582  |  |  | 
1583  | 507k  |     switch (mod) { | 
1584  | 0  |     default:  | 
1585  | 0  |       break;  | 
1586  | 260k  |     case 0x0:  | 
1587  | 260k  |       insn->eaDisplacement =  | 
1588  | 260k  |         EA_DISP_NONE; /* readSIB may override this */  | 
1589  |  |       // In determining whether RIP-relative mode is used (rm=5),  | 
1590  |  |       // or whether a SIB byte is present (rm=4),  | 
1591  |  |       // the extension bits (REX.b and EVEX.x) are ignored.  | 
1592  | 260k  |       switch (rm & 7) { | 
1593  | 24.3k  |       case 0x4: // SIB byte is present  | 
1594  | 24.3k  |         insn->eaBase = (insn->addressSize == 4 ?  | 
1595  | 9.68k  |               EA_BASE_sib :  | 
1596  | 24.3k  |               EA_BASE_sib64);  | 
1597  | 24.3k  |         if (readSIB(insn) || readDisplacement(insn))  | 
1598  | 38  |           return -1;  | 
1599  | 24.3k  |         break;  | 
1600  | 24.3k  |       case 0x5: // RIP-relative  | 
1601  | 5.40k  |         insn->eaBase = EA_BASE_NONE;  | 
1602  | 5.40k  |         insn->eaDisplacement = EA_DISP_32;  | 
1603  | 5.40k  |         if (readDisplacement(insn))  | 
1604  | 74  |           return -1;  | 
1605  | 5.32k  |         break;  | 
1606  | 231k  |       default:  | 
1607  | 231k  |         insn->eaBase = (EABase)(eaBaseBase + rm);  | 
1608  | 231k  |         break;  | 
1609  | 260k  |       }  | 
1610  | 260k  |       break;  | 
1611  | 260k  |     case 0x1:  | 
1612  | 81.9k  |       insn->displacementSize = 1;  | 
1613  |  |       /* FALLTHROUGH */  | 
1614  | 105k  |     case 0x2:  | 
1615  | 105k  |       insn->eaDisplacement =  | 
1616  | 105k  |         (mod == 0x1 ? EA_DISP_8 : EA_DISP_32);  | 
1617  | 105k  |       switch (rm & 7) { | 
1618  | 14.5k  |       case 0x4: // SIB byte is present  | 
1619  | 14.5k  |         insn->eaBase = EA_BASE_sib;  | 
1620  | 14.5k  |         if (readSIB(insn) || readDisplacement(insn))  | 
1621  | 93  |           return -1;  | 
1622  | 14.4k  |         break;  | 
1623  | 90.7k  |       default:  | 
1624  | 90.7k  |         insn->eaBase = (EABase)(eaBaseBase + rm);  | 
1625  | 90.7k  |         if (readDisplacement(insn))  | 
1626  | 490  |           return -1;  | 
1627  | 90.3k  |         break;  | 
1628  | 105k  |       }  | 
1629  | 104k  |       break;  | 
1630  | 141k  |     case 0x3:  | 
1631  | 141k  |       insn->eaDisplacement = EA_DISP_NONE;  | 
1632  | 141k  |       insn->eaBase = (EABase)(insn->eaRegBase + rm + evexrm);  | 
1633  | 141k  |       break;  | 
1634  | 507k  |     }  | 
1635  |  |  | 
1636  | 506k  |     break;  | 
1637  | 507k  |   }  | 
1638  | 720k  |   } /* switch (insn->addressSize) */  | 
1639  |  |  | 
1640  | 719k  |   return 0;  | 
1641  | 720k  | }  | 
1642  |  |  | 
1643  |  | #define GENERIC_FIXUP_FUNC(name, base, prefix, mask) \  | 
1644  |  |   static uint16_t name(struct InternalInstruction *insn, \  | 
1645  |  |            OperandType type, uint8_t index, uint8_t *valid) \  | 
1646  | 840k  |   { \ | 
1647  | 840k  |     *valid = 1; \  | 
1648  | 840k  |     switch (type) { \ | 
1649  | 0  |     default: \  | 
1650  | 0  |       *valid = 0; \  | 
1651  | 0  |       return 0; \  | 
1652  | 185k  |     case TYPE_Rv: \  | 
1653  | 185k  |       return base + index; \  | 
1654  | 231k  |     case TYPE_R8: \  | 
1655  | 231k  |       index &= mask; \  | 
1656  | 231k  |       if (index > 0xf) \  | 
1657  | 231k  |         *valid = 0; \  | 
1658  | 231k  |       if (insn->rexPrefix && index >= 4 && index <= 7) { \ | 
1659  | 4.19k  |         return prefix##_SPL + (index - 4); \  | 
1660  | 226k  |       } else { \ | 
1661  | 226k  |         return prefix##_AL + index; \  | 
1662  | 226k  |       } \  | 
1663  | 231k  |     case TYPE_R16: \  | 
1664  | 5.29k  |       index &= mask; \  | 
1665  | 5.29k  |       if (index > 0xf) \  | 
1666  | 5.29k  |         *valid = 0; \  | 
1667  | 5.29k  |       return prefix##_AX + index; \  | 
1668  | 231k  |     case TYPE_R32: \  | 
1669  | 4.21k  |       index &= mask; \  | 
1670  | 4.21k  |       if (index > 0xf) \  | 
1671  | 4.21k  |         *valid = 0; \  | 
1672  | 4.21k  |       return prefix##_EAX + index; \  | 
1673  | 231k  |     case TYPE_R64: \  | 
1674  | 26.5k  |       index &= mask; \  | 
1675  | 26.5k  |       if (index > 0xf) \  | 
1676  | 26.5k  |         *valid = 0; \  | 
1677  | 26.5k  |       return prefix##_RAX + index; \  | 
1678  | 231k  |     case TYPE_ZMM: \  | 
1679  | 87.6k  |       return prefix##_ZMM0 + index; \  | 
1680  | 231k  |     case TYPE_YMM: \  | 
1681  | 66.9k  |       return prefix##_YMM0 + index; \  | 
1682  | 231k  |     case TYPE_XMM: \  | 
1683  | 150k  |       return prefix##_XMM0 + index; \  | 
1684  | 231k  |     case TYPE_VK: \  | 
1685  | 54.6k  |       index &= 0xf; \  | 
1686  | 54.6k  |       if (index > 7) \  | 
1687  | 54.6k  |         *valid = 0; \  | 
1688  | 54.6k  |       return prefix##_K0 + index; \  | 
1689  | 231k  |     case TYPE_MM64: \  | 
1690  | 11.7k  |       return prefix##_MM0 + (index & 0x7); \  | 
1691  | 231k  |     case TYPE_SEGMENTREG: \  | 
1692  | 2.98k  |       if ((index & 7) > 5) \  | 
1693  | 2.98k  |         *valid = 0; \  | 
1694  | 2.98k  |       return prefix##_ES + (index & 7); \  | 
1695  | 231k  |     case TYPE_DEBUGREG: \  | 
1696  | 635  |       return prefix##_DR0 + index; \  | 
1697  | 231k  |     case TYPE_CONTROLREG: \  | 
1698  | 575  |       return prefix##_CR0 + index; \  | 
1699  | 231k  |     case TYPE_BNDR: \  | 
1700  | 11.8k  |       if (index > 3) \  | 
1701  | 11.8k  |         *valid = 0; \  | 
1702  | 11.8k  |       return prefix##_BND0 + index; \  | 
1703  | 231k  |     case TYPE_MVSIBX: \  | 
1704  | 0  |       return prefix##_XMM0 + index; \  | 
1705  | 231k  |     case TYPE_MVSIBY: \  | 
1706  | 0  |       return prefix##_YMM0 + index; \  | 
1707  | 231k  |     case TYPE_MVSIBZ: \  | 
1708  | 0  |       return prefix##_ZMM0 + index; \  | 
1709  | 840k  |     } \  | 
1710  | 840k  |   } X86DisassemblerDecoder.c:fixupRegValue Line  | Count  | Source  |  1646  | 660k  |   { \ |  1647  | 660k  |     *valid = 1; \  |  1648  | 660k  |     switch (type) { \ |  1649  | 0  |     default: \  |  1650  | 0  |       *valid = 0; \  |  1651  | 0  |       return 0; \  |  1652  | 138k  |     case TYPE_Rv: \  |  1653  | 138k  |       return base + index; \  |  1654  | 183k  |     case TYPE_R8: \  |  1655  | 183k  |       index &= mask; \  |  1656  | 183k  |       if (index > 0xf) \  |  1657  | 183k  |         *valid = 0; \  |  1658  | 183k  |       if (insn->rexPrefix && index >= 4 && index <= 7) { \ |  1659  | 2.67k  |         return prefix##_SPL + (index - 4); \  |  1660  | 181k  |       } else { \ |  1661  | 181k  |         return prefix##_AL + index; \  |  1662  | 181k  |       } \  |  1663  | 183k  |     case TYPE_R16: \  |  1664  | 4.33k  |       index &= mask; \  |  1665  | 4.33k  |       if (index > 0xf) \  |  1666  | 4.33k  |         *valid = 0; \  |  1667  | 4.33k  |       return prefix##_AX + index; \  |  1668  | 183k  |     case TYPE_R32: \  |  1669  | 2.16k  |       index &= mask; \  |  1670  | 2.16k  |       if (index > 0xf) \  |  1671  | 2.16k  |         *valid = 0; \  |  1672  | 2.16k  |       return prefix##_EAX + index; \  |  1673  | 183k  |     case TYPE_R64: \  |  1674  | 16.5k  |       index &= mask; \  |  1675  | 16.5k  |       if (index > 0xf) \  |  1676  | 16.5k  |         *valid = 0; \  |  1677  | 16.5k  |       return prefix##_RAX + index; \  |  1678  | 183k  |     case TYPE_ZMM: \  |  1679  | 68.0k  |       return prefix##_ZMM0 + index; \  |  1680  | 183k  |     case TYPE_YMM: \  |  1681  | 52.3k  |       return prefix##_YMM0 + index; \  |  1682  | 183k  |     case TYPE_XMM: \  |  1683  | 121k  |       return prefix##_XMM0 + index; \  |  1684  | 183k  |     case TYPE_VK: \  |  1685  | 51.4k  |       index &= 0xf; \  |  1686  | 51.4k  |       if (index > 7) \  |  1687  | 51.4k  |         *valid = 0; \  |  1688  | 51.4k  |       return prefix##_K0 + index; \  |  1689  | 183k  |     case TYPE_MM64: \  |  1690  | 7.41k  |       return prefix##_MM0 + (index & 0x7); \  |  1691  | 183k  |     case TYPE_SEGMENTREG: \  |  1692  | 2.98k  |       if ((index & 7) > 5) \  |  1693  | 2.98k  |         *valid = 0; \  |  1694  | 2.98k  |       return prefix##_ES + (index & 7); \  |  1695  | 183k  |     case TYPE_DEBUGREG: \  |  1696  | 635  |       return prefix##_DR0 + index; \  |  1697  | 183k  |     case TYPE_CONTROLREG: \  |  1698  | 575  |       return prefix##_CR0 + index; \  |  1699  | 183k  |     case TYPE_BNDR: \  |  1700  | 10.3k  |       if (index > 3) \  |  1701  | 10.3k  |         *valid = 0; \  |  1702  | 10.3k  |       return prefix##_BND0 + index; \  |  1703  | 183k  |     case TYPE_MVSIBX: \  |  1704  | 0  |       return prefix##_XMM0 + index; \  |  1705  | 183k  |     case TYPE_MVSIBY: \  |  1706  | 0  |       return prefix##_YMM0 + index; \  |  1707  | 183k  |     case TYPE_MVSIBZ: \  |  1708  | 0  |       return prefix##_ZMM0 + index; \  |  1709  | 660k  |     } \  |  1710  | 660k  |   }  |  
 X86DisassemblerDecoder.c:fixupRMValue Line  | Count  | Source  |  1646  | 179k  |   { \ |  1647  | 179k  |     *valid = 1; \  |  1648  | 179k  |     switch (type) { \ |  1649  | 0  |     default: \  |  1650  | 0  |       *valid = 0; \  |  1651  | 0  |       return 0; \  |  1652  | 46.7k  |     case TYPE_Rv: \  |  1653  | 46.7k  |       return base + index; \  |  1654  | 47.2k  |     case TYPE_R8: \  |  1655  | 47.2k  |       index &= mask; \  |  1656  | 47.2k  |       if (index > 0xf) \  |  1657  | 47.2k  |         *valid = 0; \  |  1658  | 47.2k  |       if (insn->rexPrefix && index >= 4 && index <= 7) { \ |  1659  | 1.52k  |         return prefix##_SPL + (index - 4); \  |  1660  | 45.7k  |       } else { \ |  1661  | 45.7k  |         return prefix##_AL + index; \  |  1662  | 45.7k  |       } \  |  1663  | 47.2k  |     case TYPE_R16: \  |  1664  | 955  |       index &= mask; \  |  1665  | 955  |       if (index > 0xf) \  |  1666  | 955  |         *valid = 0; \  |  1667  | 955  |       return prefix##_AX + index; \  |  1668  | 47.2k  |     case TYPE_R32: \  |  1669  | 2.05k  |       index &= mask; \  |  1670  | 2.05k  |       if (index > 0xf) \  |  1671  | 2.05k  |         *valid = 0; \  |  1672  | 2.05k  |       return prefix##_EAX + index; \  |  1673  | 47.2k  |     case TYPE_R64: \  |  1674  | 9.98k  |       index &= mask; \  |  1675  | 9.98k  |       if (index > 0xf) \  |  1676  | 9.98k  |         *valid = 0; \  |  1677  | 9.98k  |       return prefix##_RAX + index; \  |  1678  | 47.2k  |     case TYPE_ZMM: \  |  1679  | 19.6k  |       return prefix##_ZMM0 + index; \  |  1680  | 47.2k  |     case TYPE_YMM: \  |  1681  | 14.5k  |       return prefix##_YMM0 + index; \  |  1682  | 47.2k  |     case TYPE_XMM: \  |  1683  | 29.6k  |       return prefix##_XMM0 + index; \  |  1684  | 47.2k  |     case TYPE_VK: \  |  1685  | 3.27k  |       index &= 0xf; \  |  1686  | 3.27k  |       if (index > 7) \  |  1687  | 3.27k  |         *valid = 0; \  |  1688  | 3.27k  |       return prefix##_K0 + index; \  |  1689  | 47.2k  |     case TYPE_MM64: \  |  1690  | 4.37k  |       return prefix##_MM0 + (index & 0x7); \  |  1691  | 47.2k  |     case TYPE_SEGMENTREG: \  |  1692  | 0  |       if ((index & 7) > 5) \  |  1693  | 0  |         *valid = 0; \  |  1694  | 0  |       return prefix##_ES + (index & 7); \  |  1695  | 47.2k  |     case TYPE_DEBUGREG: \  |  1696  | 0  |       return prefix##_DR0 + index; \  |  1697  | 47.2k  |     case TYPE_CONTROLREG: \  |  1698  | 0  |       return prefix##_CR0 + index; \  |  1699  | 47.2k  |     case TYPE_BNDR: \  |  1700  | 1.50k  |       if (index > 3) \  |  1701  | 1.50k  |         *valid = 0; \  |  1702  | 1.50k  |       return prefix##_BND0 + index; \  |  1703  | 47.2k  |     case TYPE_MVSIBX: \  |  1704  | 0  |       return prefix##_XMM0 + index; \  |  1705  | 47.2k  |     case TYPE_MVSIBY: \  |  1706  | 0  |       return prefix##_YMM0 + index; \  |  1707  | 47.2k  |     case TYPE_MVSIBZ: \  |  1708  | 0  |       return prefix##_ZMM0 + index; \  |  1709  | 179k  |     } \  |  1710  | 179k  |   }  |  
  | 
1711  |  |  | 
1712  |  | /*  | 
1713  |  |  * fixup*Value - Consults an operand type to determine the meaning of the  | 
1714  |  |  *   reg or R/M field.  If the operand is an XMM operand, for example, an  | 
1715  |  |  *   operand would be XMM0 instead of AX, which readModRM() would otherwise  | 
1716  |  |  *   misinterpret it as.  | 
1717  |  |  *  | 
1718  |  |  * @param insn  - The instruction containing the operand.  | 
1719  |  |  * @param type  - The operand type.  | 
1720  |  |  * @param index - The existing value of the field as reported by readModRM().  | 
1721  |  |  * @param valid - The address of a uint8_t.  The target is set to 1 if the  | 
1722  |  |  *                field is valid for the register class; 0 if not.  | 
1723  |  |  * @return      - The proper value.  | 
1724  |  |  */  | 
1725  |  | GENERIC_FIXUP_FUNC(fixupRegValue, insn->regBase, MODRM_REG, 0x1f)  | 
1726  |  | GENERIC_FIXUP_FUNC(fixupRMValue, insn->eaRegBase, EA_REG, 0xf)  | 
1727  |  |  | 
1728  |  | /*  | 
1729  |  |  * fixupReg - Consults an operand specifier to determine which of the  | 
1730  |  |  *   fixup*Value functions to use in correcting readModRM()'ss interpretation.  | 
1731  |  |  *  | 
1732  |  |  * @param insn  - See fixup*Value().  | 
1733  |  |  * @param op    - The operand specifier.  | 
1734  |  |  * @return      - 0 if fixup was successful; -1 if the register returned was  | 
1735  |  |  *                invalid for its class.  | 
1736  |  |  */  | 
1737  |  | static int fixupReg(struct InternalInstruction *insn,  | 
1738  |  |         const struct OperandSpecifier *op)  | 
1739  | 1.36M  | { | 
1740  | 1.36M  |   uint8_t valid;  | 
1741  |  |  | 
1742  | 1.36M  |   switch ((OperandEncoding)op->encoding) { | 
1743  | 0  |   default:  | 
1744  |  |     // debug("Expected a REG or R/M encoding in fixupReg"); | 
1745  | 0  |     return -1;  | 
1746  | 112k  |   case ENCODING_VVVV:  | 
1747  | 112k  |     insn->vvvv = (Reg)fixupRegValue(insn, (OperandType)op->type,  | 
1748  | 112k  |             insn->vvvv, &valid);  | 
1749  | 112k  |     if (!valid)  | 
1750  | 3  |       return -1;  | 
1751  | 112k  |     break;  | 
1752  | 548k  |   case ENCODING_REG:  | 
1753  | 548k  |     insn->reg = (Reg)fixupRegValue(insn, (OperandType)op->type,  | 
1754  | 548k  |                  insn->reg - insn->regBase,  | 
1755  | 548k  |                  &valid);  | 
1756  | 548k  |     if (!valid)  | 
1757  | 28  |       return -1;  | 
1758  | 548k  |     break;  | 
1759  | 4.51M  | CASE_ENCODING_RM:  | 
1760  | 4.51M  |     if (insn->eaBase >= insn->eaRegBase) { | 
1761  | 179k  |       insn->eaBase = (EABase)fixupRMValue(  | 
1762  | 179k  |         insn, (OperandType)op->type,  | 
1763  | 179k  |         insn->eaBase - insn->eaRegBase, &valid);  | 
1764  | 179k  |       if (!valid)  | 
1765  | 4  |         return -1;  | 
1766  | 179k  |     }  | 
1767  | 701k  |     break;  | 
1768  | 1.36M  |   }  | 
1769  |  |  | 
1770  | 1.36M  |   return 0;  | 
1771  | 1.36M  | }  | 
1772  |  |  | 
1773  |  | /*  | 
1774  |  |  * readOpcodeRegister - Reads an operand from the opcode field of an  | 
1775  |  |  *   instruction and interprets it appropriately given the operand width.  | 
1776  |  |  *   Handles AddRegFrm instructions.  | 
1777  |  |  *  | 
1778  |  |  * @param insn  - the instruction whose opcode field is to be read.  | 
1779  |  |  * @param size  - The width (in bytes) of the register being specified.  | 
1780  |  |  *                1 means AL and friends, 2 means AX, 4 means EAX, and 8 means  | 
1781  |  |  *                RAX.  | 
1782  |  |  * @return      - 0 on success; nonzero otherwise.  | 
1783  |  |  */  | 
1784  |  | static int readOpcodeRegister(struct InternalInstruction *insn, uint8_t size)  | 
1785  | 119k  | { | 
1786  | 119k  |   if (size == 0)  | 
1787  | 85.3k  |     size = insn->registerSize;  | 
1788  |  |  | 
1789  | 119k  |   switch (size) { | 
1790  | 14.2k  |   case 1:  | 
1791  | 14.2k  |     insn->opcodeRegister =  | 
1792  | 14.2k  |       (Reg)(MODRM_REG_AL + ((bFromREX(insn->rexPrefix) << 3) |  | 
1793  | 14.2k  |                 (insn->opcode & 7)));  | 
1794  | 14.2k  |     if (insn->rexPrefix &&  | 
1795  | 2.10k  |         insn->opcodeRegister >= MODRM_REG_AL + 0x4 &&  | 
1796  | 1.47k  |         insn->opcodeRegister < MODRM_REG_AL + 0x8) { | 
1797  | 551  |       insn->opcodeRegister =  | 
1798  | 551  |         (Reg)(MODRM_REG_SPL + (insn->opcodeRegister -  | 
1799  | 551  |                    MODRM_REG_AL - 4));  | 
1800  | 551  |     }  | 
1801  |  |  | 
1802  | 14.2k  |     break;  | 
1803  | 36.0k  |   case 2:  | 
1804  | 36.0k  |     insn->opcodeRegister =  | 
1805  | 36.0k  |       (Reg)(MODRM_REG_AX + ((bFromREX(insn->rexPrefix) << 3) |  | 
1806  | 36.0k  |                 (insn->opcode & 7)));  | 
1807  | 36.0k  |     break;  | 
1808  | 48.7k  |   case 4:  | 
1809  | 48.7k  |     insn->opcodeRegister = (Reg)(MODRM_REG_EAX +  | 
1810  | 48.7k  |                ((bFromREX(insn->rexPrefix) << 3) |  | 
1811  | 48.7k  |                 (insn->opcode & 7)));  | 
1812  | 48.7k  |     break;  | 
1813  | 20.6k  |   case 8:  | 
1814  | 20.6k  |     insn->opcodeRegister = (Reg)(MODRM_REG_RAX +  | 
1815  | 20.6k  |                ((bFromREX(insn->rexPrefix) << 3) |  | 
1816  | 20.6k  |                 (insn->opcode & 7)));  | 
1817  | 20.6k  |     break;  | 
1818  | 119k  |   }  | 
1819  |  |  | 
1820  | 119k  |   return 0;  | 
1821  | 119k  | }  | 
1822  |  |  | 
1823  |  | /*  | 
1824  |  |  * readImmediate - Consumes an immediate operand from an instruction, given the  | 
1825  |  |  *   desired operand size.  | 
1826  |  |  *  | 
1827  |  |  * @param insn  - The instruction whose operand is to be read.  | 
1828  |  |  * @param size  - The width (in bytes) of the operand.  | 
1829  |  |  * @return      - 0 if the immediate was successfully consumed; nonzero  | 
1830  |  |  *                otherwise.  | 
1831  |  |  */  | 
1832  |  | static int readImmediate(struct InternalInstruction *insn, uint8_t size)  | 
1833  | 372k  | { | 
1834  | 372k  |   uint8_t imm8;  | 
1835  | 372k  |   uint16_t imm16;  | 
1836  | 372k  |   uint32_t imm32;  | 
1837  | 372k  |   uint64_t imm64;  | 
1838  |  |  | 
1839  | 372k  |   if (insn->numImmediatesConsumed == 2) { | 
1840  |  |     // debug("Already consumed two immediates"); | 
1841  | 0  |     return -1;  | 
1842  | 0  |   }  | 
1843  |  |  | 
1844  | 372k  |   if (size == 0)  | 
1845  | 0  |     size = insn->immediateSize;  | 
1846  | 372k  |   else  | 
1847  | 372k  |     insn->immediateSize = size;  | 
1848  |  |  | 
1849  | 372k  |   insn->immediateOffset = insn->readerCursor - insn->startLocation;  | 
1850  |  |  | 
1851  | 372k  |   switch (size) { | 
1852  | 287k  |   case 1:  | 
1853  | 287k  |     if (consumeByte(insn, &imm8))  | 
1854  | 1.03k  |       return -1;  | 
1855  |  |  | 
1856  | 286k  |     insn->immediates[insn->numImmediatesConsumed] = imm8;  | 
1857  | 286k  |     break;  | 
1858  | 47.6k  |   case 2:  | 
1859  | 47.6k  |     if (consumeUInt16(insn, &imm16))  | 
1860  | 352  |       return -1;  | 
1861  |  |  | 
1862  | 47.2k  |     insn->immediates[insn->numImmediatesConsumed] = imm16;  | 
1863  | 47.2k  |     break;  | 
1864  | 32.2k  |   case 4:  | 
1865  | 32.2k  |     if (consumeUInt32(insn, &imm32))  | 
1866  | 586  |       return -1;  | 
1867  |  |  | 
1868  | 31.6k  |     insn->immediates[insn->numImmediatesConsumed] = imm32;  | 
1869  | 31.6k  |     break;  | 
1870  | 5.18k  |   case 8:  | 
1871  | 5.18k  |     if (consumeUInt64(insn, &imm64))  | 
1872  | 130  |       return -1;  | 
1873  | 5.05k  |     insn->immediates[insn->numImmediatesConsumed] = imm64;  | 
1874  | 5.05k  |     break;  | 
1875  | 372k  |   }  | 
1876  |  |  | 
1877  | 370k  |   insn->numImmediatesConsumed++;  | 
1878  |  |  | 
1879  | 370k  |   return 0;  | 
1880  | 372k  | }  | 
1881  |  |  | 
1882  |  | /*  | 
1883  |  |  * readVVVV - Consumes vvvv from an instruction if it has a VEX prefix.  | 
1884  |  |  *  | 
1885  |  |  * @param insn  - The instruction whose operand is to be read.  | 
1886  |  |  * @return      - 0 if the vvvv was successfully consumed; nonzero  | 
1887  |  |  *                otherwise.  | 
1888  |  |  */  | 
1889  |  | static int readVVVV(struct InternalInstruction *insn)  | 
1890  | 1.27M  | { | 
1891  | 1.27M  |   int vvvv;  | 
1892  |  |  | 
1893  | 1.27M  |   if (insn->vectorExtensionType == TYPE_EVEX)  | 
1894  | 113k  |     vvvv = (v2FromEVEX4of4(insn->vectorExtensionPrefix[3]) << 4 |  | 
1895  | 113k  |       vvvvFromEVEX3of4(insn->vectorExtensionPrefix[2]));  | 
1896  | 1.16M  |   else if (insn->vectorExtensionType == TYPE_VEX_3B)  | 
1897  | 11.5k  |     vvvv = vvvvFromVEX3of3(insn->vectorExtensionPrefix[2]);  | 
1898  | 1.14M  |   else if (insn->vectorExtensionType == TYPE_VEX_2B)  | 
1899  | 18.9k  |     vvvv = vvvvFromVEX2of2(insn->vectorExtensionPrefix[1]);  | 
1900  | 1.13M  |   else if (insn->vectorExtensionType == TYPE_XOP)  | 
1901  | 12.4k  |     vvvv = vvvvFromXOP3of3(insn->vectorExtensionPrefix[2]);  | 
1902  | 1.11M  |   else  | 
1903  | 1.11M  |     return -1;  | 
1904  |  |  | 
1905  | 156k  |   if (insn->mode != MODE_64BIT)  | 
1906  | 95.4k  |     vvvv &= 0xf; // Can only clear bit 4. Bit 3 must be cleared later.  | 
1907  |  |  | 
1908  | 156k  |   insn->vvvv = (Reg)vvvv;  | 
1909  |  |  | 
1910  | 156k  |   return 0;  | 
1911  | 1.27M  | }  | 
1912  |  |  | 
1913  |  | /*  | 
1914  |  |  * readMaskRegister - Reads an mask register from the opcode field of an  | 
1915  |  |  *   instruction.  | 
1916  |  |  *  | 
1917  |  |  * @param insn    - The instruction whose opcode field is to be read.  | 
1918  |  |  * @return        - 0 on success; nonzero otherwise.  | 
1919  |  |  */  | 
1920  |  | static int readMaskRegister(struct InternalInstruction *insn)  | 
1921  | 76.9k  | { | 
1922  | 76.9k  |   if (insn->vectorExtensionType != TYPE_EVEX)  | 
1923  | 0  |     return -1;  | 
1924  |  |  | 
1925  | 76.9k  |   insn->writemask =  | 
1926  | 76.9k  |     (Reg)(aaaFromEVEX4of4(insn->vectorExtensionPrefix[3]));  | 
1927  |  |  | 
1928  | 76.9k  |   return 0;  | 
1929  | 76.9k  | }  | 
1930  |  |  | 
1931  |  | /*  | 
1932  |  |  * readOperands - Consults the specifier for an instruction and consumes all  | 
1933  |  |  *   operands for that instruction, interpreting them as it goes.  | 
1934  |  |  *  | 
1935  |  |  * @param insn  - The instruction whose operands are to be read and interpreted.  | 
1936  |  |  * @return      - 0 if all operands could be read; nonzero otherwise.  | 
1937  |  |  */  | 
1938  |  | static int readOperands(struct InternalInstruction *insn)  | 
1939  | 1.27M  | { | 
1940  | 1.27M  |   int hasVVVV, needVVVV;  | 
1941  | 1.27M  |   int sawRegImm = 0;  | 
1942  | 1.27M  |   int i;  | 
1943  |  |  | 
1944  |  |   /* If non-zero vvvv specified, need to make sure one of the operands  | 
1945  |  |      uses it. */  | 
1946  | 1.27M  |   hasVVVV = !readVVVV(insn);  | 
1947  | 1.27M  |   needVVVV = hasVVVV && (insn->vvvv != 0);  | 
1948  |  |  | 
1949  | 8.91M  |   for (i = 0; i < X86_MAX_OPERANDS; ++i) { | 
1950  | 7.64M  |     const OperandSpecifier *op =  | 
1951  | 7.64M  |       &x86OperandSets[insn->spec->operands][i];  | 
1952  | 7.64M  |     switch (op->encoding) { | 
1953  | 5.26M  |     case ENCODING_NONE:  | 
1954  | 5.32M  |     case ENCODING_SI:  | 
1955  | 5.39M  |     case ENCODING_DI:  | 
1956  | 5.39M  |       break;  | 
1957  |  |  | 
1958  | 56.1k  | CASE_ENCODING_VSIB:  | 
1959  |  |       // VSIB can use the V2 bit so check only the other bits.  | 
1960  | 56.1k  |       if (needVVVV)  | 
1961  | 6.40k  |         needVVVV = hasVVVV & ((insn->vvvv & 0xf) != 0);  | 
1962  |  |  | 
1963  | 56.1k  |       if (readModRM(insn))  | 
1964  | 0  |         return -1;  | 
1965  |  |  | 
1966  |  |       // Reject if SIB wasn't used.  | 
1967  | 10.8k  |       if (insn->eaBase != EA_BASE_sib &&  | 
1968  | 6.72k  |           insn->eaBase != EA_BASE_sib64)  | 
1969  | 19  |         return -1;  | 
1970  |  |  | 
1971  |  |       // If sibIndex was set to SIB_INDEX_NONE, index offset is 4.  | 
1972  | 10.8k  |       if (insn->sibIndex == SIB_INDEX_NONE)  | 
1973  | 1.33k  |         insn->sibIndex =  | 
1974  | 1.33k  |           (SIBIndex)(insn->sibIndexBase + 4);  | 
1975  |  |  | 
1976  |  |       // If EVEX.v2 is set this is one of the 16-31 registers.  | 
1977  | 10.8k  |       if (insn->vectorExtensionType == TYPE_EVEX &&  | 
1978  | 8.50k  |           insn->mode == MODE_64BIT &&  | 
1979  | 6.10k  |           v2FromEVEX4of4(insn->vectorExtensionPrefix[3]))  | 
1980  | 4.38k  |         insn->sibIndex =  | 
1981  | 4.38k  |           (SIBIndex)(insn->sibIndex + 16);  | 
1982  |  |  | 
1983  |  |       // Adjust the index register to the correct size.  | 
1984  | 10.8k  |       switch (op->type) { | 
1985  | 0  |       default:  | 
1986  |  |         // debug("Unhandled VSIB index type"); | 
1987  | 0  |         return -1;  | 
1988  | 3.72k  |       case TYPE_MVSIBX:  | 
1989  | 3.72k  |         insn->sibIndex =  | 
1990  | 3.72k  |           (SIBIndex)(SIB_INDEX_XMM0 +  | 
1991  | 3.72k  |                (insn->sibIndex -  | 
1992  | 3.72k  |                 insn->sibIndexBase));  | 
1993  | 3.72k  |         break;  | 
1994  | 3.54k  |       case TYPE_MVSIBY:  | 
1995  | 3.54k  |         insn->sibIndex =  | 
1996  | 3.54k  |           (SIBIndex)(SIB_INDEX_YMM0 +  | 
1997  | 3.54k  |                (insn->sibIndex -  | 
1998  | 3.54k  |                 insn->sibIndexBase));  | 
1999  | 3.54k  |         break;  | 
2000  | 3.61k  |       case TYPE_MVSIBZ:  | 
2001  | 3.61k  |         insn->sibIndex =  | 
2002  | 3.61k  |           (SIBIndex)(SIB_INDEX_ZMM0 +  | 
2003  | 3.61k  |                (insn->sibIndex -  | 
2004  | 3.61k  |                 insn->sibIndexBase));  | 
2005  | 3.61k  |         break;  | 
2006  | 10.8k  |       }  | 
2007  |  |  | 
2008  |  |       // Apply the AVX512 compressed displacement scaling factor.  | 
2009  | 10.8k  |       if (op->encoding != ENCODING_REG &&  | 
2010  | 10.8k  |           insn->eaDisplacement == EA_DISP_8)  | 
2011  | 1.26k  |         insn->displacement *=  | 
2012  | 1.26k  |           1 << (op->encoding - ENCODING_VSIB);  | 
2013  | 10.8k  |       break;  | 
2014  |  |  | 
2015  | 548k  |     case ENCODING_REG:  | 
2016  | 8.34M  | CASE_ENCODING_RM:  | 
2017  | 8.34M  |       if (readModRM(insn))  | 
2018  | 0  |         return -1;  | 
2019  |  |  | 
2020  | 1.24M  |       if (fixupReg(insn, op))  | 
2021  | 32  |         return -1;  | 
2022  |  |  | 
2023  |  |       // Apply the AVX512 compressed displacement scaling factor.  | 
2024  | 1.24M  |       if (op->encoding != ENCODING_REG &&  | 
2025  | 701k  |           insn->eaDisplacement == EA_DISP_8)  | 
2026  | 112k  |         insn->displacement *=  | 
2027  | 112k  |           1 << (op->encoding - ENCODING_RM);  | 
2028  | 1.24M  |       break;  | 
2029  |  |  | 
2030  | 289k  |     case ENCODING_IB:  | 
2031  | 289k  |       if (sawRegImm) { | 
2032  |  |         /* Saw a register immediate so don't read again and instead split the  | 
2033  |  |              previous immediate.  FIXME: This is a hack. */  | 
2034  | 2.39k  |         insn->immediates[insn->numImmediatesConsumed] =  | 
2035  | 2.39k  |           insn->immediates  | 
2036  | 2.39k  |             [insn->numImmediatesConsumed -  | 
2037  | 2.39k  |              1] &  | 
2038  | 2.39k  |           0xf;  | 
2039  | 2.39k  |         ++insn->numImmediatesConsumed;  | 
2040  | 2.39k  |         break;  | 
2041  | 2.39k  |       }  | 
2042  | 287k  |       if (readImmediate(insn, 1))  | 
2043  | 1.03k  |         return -1;  | 
2044  | 286k  |       if (op->type == TYPE_XMM || op->type == TYPE_YMM)  | 
2045  | 3.47k  |         sawRegImm = 1;  | 
2046  | 286k  |       break;  | 
2047  |  |  | 
2048  | 16.7k  |     case ENCODING_IW:  | 
2049  | 16.7k  |       if (readImmediate(insn, 2))  | 
2050  | 73  |         return -1;  | 
2051  | 16.7k  |       break;  | 
2052  |  |  | 
2053  | 16.7k  |     case ENCODING_ID:  | 
2054  | 6.25k  |       if (readImmediate(insn, 4))  | 
2055  | 116  |         return -1;  | 
2056  | 6.14k  |       break;  | 
2057  |  |  | 
2058  | 6.14k  |     case ENCODING_IO:  | 
2059  | 1.00k  |       if (readImmediate(insn, 8))  | 
2060  | 22  |         return -1;  | 
2061  | 982  |       break;  | 
2062  |  |  | 
2063  | 46.5k  |     case ENCODING_Iv:  | 
2064  | 46.5k  |       if (readImmediate(insn, insn->immediateSize))  | 
2065  | 667  |         return -1;  | 
2066  | 45.8k  |       break;  | 
2067  |  |  | 
2068  | 45.8k  |     case ENCODING_Ia:  | 
2069  | 14.4k  |       if (readImmediate(insn, insn->addressSize))  | 
2070  | 190  |         return -1;  | 
2071  |  |       /* Direct memory-offset (moffset) immediate will get mapped  | 
2072  |  |            to memory operand later. We want the encoding info to  | 
2073  |  |            reflect that as well. */  | 
2074  | 14.2k  |       insn->displacementOffset = insn->immediateOffset;  | 
2075  | 14.2k  |       insn->consumedDisplacement = true;  | 
2076  | 14.2k  |       insn->displacementSize = insn->immediateSize;  | 
2077  | 14.2k  |       insn->displacement =  | 
2078  | 14.2k  |         insn->immediates[insn->numImmediatesConsumed -  | 
2079  | 14.2k  |              1];  | 
2080  | 14.2k  |       insn->immediateOffset = 0;  | 
2081  | 14.2k  |       insn->immediateSize = 0;  | 
2082  | 14.2k  |       break;  | 
2083  |  |  | 
2084  | 6.12k  |     case ENCODING_IRC:  | 
2085  | 6.12k  |       insn->RC =  | 
2086  | 6.12k  |         (l2FromEVEX4of4(insn->vectorExtensionPrefix[3])  | 
2087  | 6.12k  |          << 1) |  | 
2088  | 6.12k  |         lFromEVEX4of4(insn->vectorExtensionPrefix[3]);  | 
2089  | 6.12k  |       break;  | 
2090  |  |  | 
2091  | 14.2k  |     case ENCODING_RB:  | 
2092  | 14.2k  |       if (readOpcodeRegister(insn, 1))  | 
2093  | 0  |         return -1;  | 
2094  | 14.2k  |       break;  | 
2095  |  |  | 
2096  | 14.2k  |     case ENCODING_RW:  | 
2097  | 0  |       if (readOpcodeRegister(insn, 2))  | 
2098  | 0  |         return -1;  | 
2099  | 0  |       break;  | 
2100  |  |  | 
2101  | 0  |     case ENCODING_RD:  | 
2102  | 0  |       if (readOpcodeRegister(insn, 4))  | 
2103  | 0  |         return -1;  | 
2104  | 0  |       break;  | 
2105  |  |  | 
2106  | 20.0k  |     case ENCODING_RO:  | 
2107  | 20.0k  |       if (readOpcodeRegister(insn, 8))  | 
2108  | 0  |         return -1;  | 
2109  | 20.0k  |       break;  | 
2110  |  |  | 
2111  | 85.3k  |     case ENCODING_Rv:  | 
2112  | 85.3k  |       if (readOpcodeRegister(insn, 0))  | 
2113  | 0  |         return -1;  | 
2114  | 85.3k  |       break;  | 
2115  |  |  | 
2116  | 85.3k  |     case ENCODING_FP:  | 
2117  | 5.51k  |       break;  | 
2118  |  |  | 
2119  | 112k  |     case ENCODING_VVVV:  | 
2120  | 112k  |       if (!hasVVVV)  | 
2121  | 0  |         return -1;  | 
2122  |  |  | 
2123  | 112k  |       needVVVV =  | 
2124  | 112k  |         0; /* Mark that we have found a VVVV operand. */  | 
2125  |  |  | 
2126  | 112k  |       if (insn->mode != MODE_64BIT)  | 
2127  | 69.1k  |         insn->vvvv = (Reg)(insn->vvvv & 0x7);  | 
2128  |  |  | 
2129  | 112k  |       if (fixupReg(insn, op))  | 
2130  | 3  |         return -1;  | 
2131  | 112k  |       break;  | 
2132  |  |  | 
2133  | 112k  |     case ENCODING_WRITEMASK:  | 
2134  | 76.9k  |       if (readMaskRegister(insn))  | 
2135  | 0  |         return -1;  | 
2136  | 76.9k  |       break;  | 
2137  |  |  | 
2138  | 292k  |     case ENCODING_DUP:  | 
2139  | 292k  |       break;  | 
2140  |  |  | 
2141  | 0  |     default:  | 
2142  |  |       // dbgprintf(insn, "Encountered an operand with an unknown encoding.");  | 
2143  | 0  |       return -1;  | 
2144  | 7.64M  |     }  | 
2145  | 7.64M  |   }  | 
2146  |  |  | 
2147  |  |   /* If we didn't find ENCODING_VVVV operand, but non-zero vvvv present, fail */  | 
2148  | 1.27M  |   if (needVVVV)  | 
2149  | 24  |     return -1;  | 
2150  |  |  | 
2151  | 1.27M  |   return 0;  | 
2152  | 1.27M  | }  | 
2153  |  |  | 
2154  |  | // return True if instruction is illegal to use with prefixes  | 
2155  |  | // This also check & fix the isPrefixNN when a prefix is irrelevant.  | 
2156  |  | static bool checkPrefix(struct InternalInstruction *insn)  | 
2157  | 1.27M  | { | 
2158  |  |   // LOCK prefix  | 
2159  | 1.27M  |   if (insn->hasLockPrefix) { | 
2160  | 68.4k  |     switch (insn->instructionID) { | 
2161  | 295  |     default:  | 
2162  |  |       // invalid LOCK  | 
2163  | 295  |       return true;  | 
2164  |  |  | 
2165  |  |     // nop dword [rax]  | 
2166  | 182  |     case X86_NOOPL:  | 
2167  |  |  | 
2168  |  |     // DEC  | 
2169  | 594  |     case X86_DEC16m:  | 
2170  | 1.16k  |     case X86_DEC32m:  | 
2171  | 1.42k  |     case X86_DEC64m:  | 
2172  | 1.82k  |     case X86_DEC8m:  | 
2173  |  |  | 
2174  |  |     // ADC  | 
2175  | 2.23k  |     case X86_ADC16mi:  | 
2176  | 2.84k  |     case X86_ADC16mi8:  | 
2177  | 3.28k  |     case X86_ADC16mr:  | 
2178  | 3.70k  |     case X86_ADC32mi:  | 
2179  | 4.11k  |     case X86_ADC32mi8:  | 
2180  | 4.60k  |     case X86_ADC32mr:  | 
2181  | 5.10k  |     case X86_ADC64mi32:  | 
2182  | 5.37k  |     case X86_ADC64mi8:  | 
2183  | 5.70k  |     case X86_ADC64mr:  | 
2184  | 5.99k  |     case X86_ADC8mi:  | 
2185  | 6.40k  |     case X86_ADC8mi8:  | 
2186  | 7.00k  |     case X86_ADC8mr:  | 
2187  | 7.41k  |     case X86_ADC8rm:  | 
2188  | 7.91k  |     case X86_ADC16rm:  | 
2189  | 8.52k  |     case X86_ADC32rm:  | 
2190  | 8.95k  |     case X86_ADC64rm:  | 
2191  |  |  | 
2192  |  |     // ADD  | 
2193  | 9.39k  |     case X86_ADD16mi:  | 
2194  | 9.82k  |     case X86_ADD16mi8:  | 
2195  | 10.2k  |     case X86_ADD16mr:  | 
2196  | 10.7k  |     case X86_ADD32mi:  | 
2197  | 11.1k  |     case X86_ADD32mi8:  | 
2198  | 11.6k  |     case X86_ADD32mr:  | 
2199  | 12.0k  |     case X86_ADD64mi32:  | 
2200  | 12.5k  |     case X86_ADD64mi8:  | 
2201  | 13.0k  |     case X86_ADD64mr:  | 
2202  | 13.4k  |     case X86_ADD8mi:  | 
2203  | 13.9k  |     case X86_ADD8mi8:  | 
2204  | 15.5k  |     case X86_ADD8mr:  | 
2205  | 15.9k  |     case X86_ADD8rm:  | 
2206  | 16.3k  |     case X86_ADD16rm:  | 
2207  | 16.8k  |     case X86_ADD32rm:  | 
2208  | 17.4k  |     case X86_ADD64rm:  | 
2209  |  |  | 
2210  |  |     // AND  | 
2211  | 17.8k  |     case X86_AND16mi:  | 
2212  | 18.3k  |     case X86_AND16mi8:  | 
2213  | 18.8k  |     case X86_AND16mr:  | 
2214  | 19.1k  |     case X86_AND32mi:  | 
2215  | 19.7k  |     case X86_AND32mi8:  | 
2216  | 20.2k  |     case X86_AND32mr:  | 
2217  | 20.5k  |     case X86_AND64mi32:  | 
2218  | 20.9k  |     case X86_AND64mi8:  | 
2219  | 21.3k  |     case X86_AND64mr:  | 
2220  | 21.8k  |     case X86_AND8mi:  | 
2221  | 22.1k  |     case X86_AND8mi8:  | 
2222  | 22.5k  |     case X86_AND8mr:  | 
2223  | 23.0k  |     case X86_AND8rm:  | 
2224  | 23.4k  |     case X86_AND16rm:  | 
2225  | 23.8k  |     case X86_AND32rm:  | 
2226  | 24.3k  |     case X86_AND64rm:  | 
2227  |  |  | 
2228  |  |     // BTC  | 
2229  | 24.8k  |     case X86_BTC16mi8:  | 
2230  | 25.0k  |     case X86_BTC16mr:  | 
2231  | 25.6k  |     case X86_BTC32mi8:  | 
2232  | 26.0k  |     case X86_BTC32mr:  | 
2233  | 26.4k  |     case X86_BTC64mi8:  | 
2234  | 26.5k  |     case X86_BTC64mr:  | 
2235  |  |  | 
2236  |  |     // BTR  | 
2237  | 26.8k  |     case X86_BTR16mi8:  | 
2238  | 27.3k  |     case X86_BTR16mr:  | 
2239  | 27.6k  |     case X86_BTR32mi8:  | 
2240  | 28.2k  |     case X86_BTR32mr:  | 
2241  | 28.5k  |     case X86_BTR64mi8:  | 
2242  | 28.6k  |     case X86_BTR64mr:  | 
2243  |  |  | 
2244  |  |     // BTS  | 
2245  | 29.1k  |     case X86_BTS16mi8:  | 
2246  | 29.5k  |     case X86_BTS16mr:  | 
2247  | 29.9k  |     case X86_BTS32mi8:  | 
2248  | 30.2k  |     case X86_BTS32mr:  | 
2249  | 30.4k  |     case X86_BTS64mi8:  | 
2250  | 30.7k  |     case X86_BTS64mr:  | 
2251  |  |  | 
2252  |  |     // CMPXCHG  | 
2253  | 31.6k  |     case X86_CMPXCHG16B:  | 
2254  | 32.0k  |     case X86_CMPXCHG16rm:  | 
2255  | 32.5k  |     case X86_CMPXCHG32rm:  | 
2256  | 32.8k  |     case X86_CMPXCHG64rm:  | 
2257  | 33.1k  |     case X86_CMPXCHG8rm:  | 
2258  | 33.4k  |     case X86_CMPXCHG8B:  | 
2259  |  |  | 
2260  |  |     // INC  | 
2261  | 33.8k  |     case X86_INC16m:  | 
2262  | 34.3k  |     case X86_INC32m:  | 
2263  | 34.6k  |     case X86_INC64m:  | 
2264  | 34.8k  |     case X86_INC8m:  | 
2265  |  |  | 
2266  |  |     // NEG  | 
2267  | 35.2k  |     case X86_NEG16m:  | 
2268  | 35.6k  |     case X86_NEG32m:  | 
2269  | 36.0k  |     case X86_NEG64m:  | 
2270  | 36.3k  |     case X86_NEG8m:  | 
2271  |  |  | 
2272  |  |     // NOT  | 
2273  | 36.6k  |     case X86_NOT16m:  | 
2274  | 37.0k  |     case X86_NOT32m:  | 
2275  | 37.4k  |     case X86_NOT64m:  | 
2276  | 37.8k  |     case X86_NOT8m:  | 
2277  |  |  | 
2278  |  |     // OR  | 
2279  | 38.4k  |     case X86_OR16mi:  | 
2280  | 39.0k  |     case X86_OR16mi8:  | 
2281  | 39.4k  |     case X86_OR16mr:  | 
2282  | 39.7k  |     case X86_OR32mi:  | 
2283  | 40.2k  |     case X86_OR32mi8:  | 
2284  | 40.7k  |     case X86_OR32mr:  | 
2285  | 41.0k  |     case X86_OR64mi32:  | 
2286  | 41.4k  |     case X86_OR64mi8:  | 
2287  | 41.7k  |     case X86_OR64mr:  | 
2288  | 42.1k  |     case X86_OR8mi8:  | 
2289  | 42.6k  |     case X86_OR8mi:  | 
2290  | 43.1k  |     case X86_OR8mr:  | 
2291  | 43.6k  |     case X86_OR8rm:  | 
2292  | 44.0k  |     case X86_OR16rm:  | 
2293  | 44.5k  |     case X86_OR32rm:  | 
2294  | 45.0k  |     case X86_OR64rm:  | 
2295  |  |  | 
2296  |  |     // SBB  | 
2297  | 45.5k  |     case X86_SBB16mi:  | 
2298  | 45.9k  |     case X86_SBB16mi8:  | 
2299  | 46.3k  |     case X86_SBB16mr:  | 
2300  | 46.7k  |     case X86_SBB32mi:  | 
2301  | 47.2k  |     case X86_SBB32mi8:  | 
2302  | 47.6k  |     case X86_SBB32mr:  | 
2303  | 48.1k  |     case X86_SBB64mi32:  | 
2304  | 48.5k  |     case X86_SBB64mi8:  | 
2305  | 49.0k  |     case X86_SBB64mr:  | 
2306  | 49.5k  |     case X86_SBB8mi:  | 
2307  | 50.0k  |     case X86_SBB8mi8:  | 
2308  | 50.3k  |     case X86_SBB8mr:  | 
2309  |  |  | 
2310  |  |     // SUB  | 
2311  | 50.7k  |     case X86_SUB16mi:  | 
2312  | 51.1k  |     case X86_SUB16mi8:  | 
2313  | 51.6k  |     case X86_SUB16mr:  | 
2314  | 52.0k  |     case X86_SUB32mi:  | 
2315  | 52.5k  |     case X86_SUB32mi8:  | 
2316  | 52.9k  |     case X86_SUB32mr:  | 
2317  | 53.3k  |     case X86_SUB64mi32:  | 
2318  | 54.0k  |     case X86_SUB64mi8:  | 
2319  | 54.4k  |     case X86_SUB64mr:  | 
2320  | 54.8k  |     case X86_SUB8mi8:  | 
2321  | 55.2k  |     case X86_SUB8mi:  | 
2322  | 55.8k  |     case X86_SUB8mr:  | 
2323  | 56.3k  |     case X86_SUB8rm:  | 
2324  | 56.7k  |     case X86_SUB16rm:  | 
2325  | 57.2k  |     case X86_SUB32rm:  | 
2326  | 57.5k  |     case X86_SUB64rm:  | 
2327  |  |  | 
2328  |  |     // XADD  | 
2329  | 57.9k  |     case X86_XADD16rm:  | 
2330  | 58.3k  |     case X86_XADD32rm:  | 
2331  | 58.7k  |     case X86_XADD64rm:  | 
2332  | 58.8k  |     case X86_XADD8rm:  | 
2333  |  |  | 
2334  |  |     // XCHG  | 
2335  | 59.3k  |     case X86_XCHG16rm:  | 
2336  | 60.0k  |     case X86_XCHG32rm:  | 
2337  | 60.5k  |     case X86_XCHG64rm:  | 
2338  | 60.8k  |     case X86_XCHG8rm:  | 
2339  |  |  | 
2340  |  |     // XOR  | 
2341  | 61.1k  |     case X86_XOR16mi:  | 
2342  | 61.4k  |     case X86_XOR16mi8:  | 
2343  | 61.9k  |     case X86_XOR16mr:  | 
2344  | 62.3k  |     case X86_XOR32mi:  | 
2345  | 62.8k  |     case X86_XOR32mi8:  | 
2346  | 63.2k  |     case X86_XOR32mr:  | 
2347  | 63.7k  |     case X86_XOR64mi32:  | 
2348  | 64.2k  |     case X86_XOR64mi8:  | 
2349  | 64.5k  |     case X86_XOR64mr:  | 
2350  | 65.0k  |     case X86_XOR8mi8:  | 
2351  | 65.5k  |     case X86_XOR8mi:  | 
2352  | 66.1k  |     case X86_XOR8mr:  | 
2353  | 66.7k  |     case X86_XOR8rm:  | 
2354  | 67.1k  |     case X86_XOR16rm:  | 
2355  | 67.6k  |     case X86_XOR32rm:  | 
2356  | 68.1k  |     case X86_XOR64rm:  | 
2357  |  |  | 
2358  |  |       // this instruction can be used with LOCK prefix  | 
2359  | 68.1k  |       return false;  | 
2360  | 68.4k  |     }  | 
2361  | 68.4k  |   }  | 
2362  |  |  | 
2363  |  | #if 0  | 
2364  |  |   // REPNE prefix  | 
2365  |  |   if (insn->repeatPrefix) { | 
2366  |  |     // 0xf2 can be a part of instruction encoding, but not really a prefix.  | 
2367  |  |     // In such a case, clear it.  | 
2368  |  |     if (insn->twoByteEscape == 0x0f) { | 
2369  |  |       insn->prefix0 = 0;  | 
2370  |  |     }  | 
2371  |  |   }  | 
2372  |  | #endif  | 
2373  |  |  | 
2374  |  |   // no invalid prefixes  | 
2375  | 1.20M  |   return false;  | 
2376  | 1.27M  | }  | 
2377  |  |  | 
2378  |  | /*  | 
2379  |  |  * decodeInstruction - Reads and interprets a full instruction provided by the  | 
2380  |  |  *   user.  | 
2381  |  |  *  | 
2382  |  |  * @param insn      - A pointer to the instruction to be populated.  Must be  | 
2383  |  |  *                    pre-allocated.  | 
2384  |  |  * @param reader    - The function to be used to read the instruction's bytes.  | 
2385  |  |  * @param readerArg - A generic argument to be passed to the reader to store  | 
2386  |  |  *                    any internal state.  | 
2387  |  |  * @param startLoc  - The address (in the reader's address space) of the first  | 
2388  |  |  *                    byte in the instruction.  | 
2389  |  |  * @param mode      - The mode (real mode, IA-32e, or IA-32e in 64-bit mode) to  | 
2390  |  |  *                    decode the instruction in.  | 
2391  |  |  * @return          - 0 if instruction is valid; nonzero if not.  | 
2392  |  |  */  | 
2393  |  | int decodeInstruction(struct InternalInstruction *insn, byteReader_t reader,  | 
2394  |  |           const void *readerArg, uint64_t startLoc,  | 
2395  |  |           DisassemblerMode mode)  | 
2396  | 1.28M  | { | 
2397  | 1.28M  |   insn->reader = reader;  | 
2398  | 1.28M  |   insn->readerArg = readerArg;  | 
2399  | 1.28M  |   insn->startLocation = startLoc;  | 
2400  | 1.28M  |   insn->readerCursor = startLoc;  | 
2401  | 1.28M  |   insn->mode = mode;  | 
2402  | 1.28M  |   insn->numImmediatesConsumed = 0;  | 
2403  |  |  | 
2404  | 1.28M  |   if (readPrefixes(insn) || readOpcode(insn) || getID(insn) ||  | 
2405  | 1.27M  |       insn->instructionID == 0 || checkPrefix(insn) || readOperands(insn))  | 
2406  | 9.02k  |     return -1;  | 
2407  |  |  | 
2408  | 1.27M  |   insn->length = (size_t)(insn->readerCursor - insn->startLocation);  | 
2409  |  |  | 
2410  |  |   // instruction length must be <= 15 to be valid  | 
2411  | 1.27M  |   if (insn->length > 15)  | 
2412  | 43  |     return -1;  | 
2413  |  |  | 
2414  | 1.27M  |   if (insn->operandSize == 0)  | 
2415  | 1.27M  |     insn->operandSize = insn->registerSize;  | 
2416  |  |  | 
2417  | 1.27M  |   insn->operands = &x86OperandSets[insn->spec->operands][0];  | 
2418  |  |  | 
2419  | 1.27M  |   return 0;  | 
2420  | 1.27M  | }  | 
2421  |  |  | 
2422  |  | #endif  |