Coverage Report

Created: 2025-10-28 07:02

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
// disable MSVC's warning on strncpy()
22
#pragma warning(disable : 4996)
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 28719)
25
#endif
26
27
#if !defined(CAPSTONE_HAS_OSXKERNEL)
28
#include <ctype.h>
29
#endif
30
#include <capstone/platform.h>
31
32
#if defined(CAPSTONE_HAS_OSXKERNEL)
33
#include <Availability.h>
34
#include <libkern/libkern.h>
35
#else
36
#include <stdio.h>
37
#include <stdlib.h>
38
#endif
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
46
#include "X86InstPrinter.h"
47
#include "X86Mapping.h"
48
#include "X86InstPrinterCommon.h"
49
50
#define GET_INSTRINFO_ENUM
51
#ifdef CAPSTONE_X86_REDUCE
52
#include "X86GenInstrInfo_reduce.inc"
53
#else
54
#include "X86GenInstrInfo.inc"
55
#endif
56
57
#define GET_REGINFO_ENUM
58
#include "X86GenRegisterInfo.inc"
59
60
#include "X86BaseInfo.h"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
122k
{
67
122k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
122k
  MI->csh->doing_mem = status;
71
122k
  if (!status)
72
    // done, create the next operand slot
73
61.1k
    MI->flat_insn->detail->x86.op_count++;
74
122k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
13.3k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
13.3k
  switch (MI->flat_insn->id) {
81
3.91k
  default:
82
3.91k
    SStream_concat0(O, "ptr ");
83
3.91k
    break;
84
1.45k
  case X86_INS_SGDT:
85
2.72k
  case X86_INS_SIDT:
86
4.31k
  case X86_INS_LGDT:
87
5.69k
  case X86_INS_LIDT:
88
6.12k
  case X86_INS_FXRSTOR:
89
6.63k
  case X86_INS_FXSAVE:
90
8.12k
  case X86_INS_LJMP:
91
9.45k
  case X86_INS_LCALL:
92
    // do not print "ptr"
93
9.45k
    break;
94
13.3k
  }
95
96
13.3k
  switch (MI->csh->mode) {
97
3.89k
  case CS_MODE_16:
98
3.89k
    switch (MI->flat_insn->id) {
99
1.31k
    default:
100
1.31k
      MI->x86opsize = 2;
101
1.31k
      break;
102
442
    case X86_INS_LJMP:
103
900
    case X86_INS_LCALL:
104
900
      MI->x86opsize = 4;
105
900
      break;
106
417
    case X86_INS_SGDT:
107
824
    case X86_INS_SIDT:
108
1.27k
    case X86_INS_LGDT:
109
1.67k
    case X86_INS_LIDT:
110
1.67k
      MI->x86opsize = 6;
111
1.67k
      break;
112
3.89k
    }
113
3.89k
    break;
114
5.41k
  case CS_MODE_32:
115
5.41k
    switch (MI->flat_insn->id) {
116
2.07k
    default:
117
2.07k
      MI->x86opsize = 4;
118
2.07k
      break;
119
417
    case X86_INS_LJMP:
120
1.08k
    case X86_INS_JMP:
121
1.47k
    case X86_INS_LCALL:
122
1.97k
    case X86_INS_SGDT:
123
2.42k
    case X86_INS_SIDT:
124
2.82k
    case X86_INS_LGDT:
125
3.33k
    case X86_INS_LIDT:
126
3.33k
      MI->x86opsize = 6;
127
3.33k
      break;
128
5.41k
    }
129
5.41k
    break;
130
5.41k
  case CS_MODE_64:
131
4.05k
    switch (MI->flat_insn->id) {
132
801
    default:
133
801
      MI->x86opsize = 8;
134
801
      break;
135
628
    case X86_INS_LJMP:
136
1.10k
    case X86_INS_LCALL:
137
1.64k
    case X86_INS_SGDT:
138
2.05k
    case X86_INS_SIDT:
139
2.78k
    case X86_INS_LGDT:
140
3.25k
    case X86_INS_LIDT:
141
3.25k
      MI->x86opsize = 10;
142
3.25k
      break;
143
4.05k
    }
144
4.05k
    break;
145
4.05k
  default: // never reach
146
0
    break;
147
13.3k
  }
148
149
13.3k
  printMemReference(MI, OpNo, O);
150
13.3k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
94.7k
{
154
94.7k
  SStream_concat0(O, "byte ptr ");
155
94.7k
  MI->x86opsize = 1;
156
94.7k
  printMemReference(MI, OpNo, O);
157
94.7k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
23.3k
{
161
23.3k
  MI->x86opsize = 2;
162
23.3k
  SStream_concat0(O, "word ptr ");
163
23.3k
  printMemReference(MI, OpNo, O);
164
23.3k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
55.8k
{
168
55.8k
  MI->x86opsize = 4;
169
55.8k
  SStream_concat0(O, "dword ptr ");
170
55.8k
  printMemReference(MI, OpNo, O);
171
55.8k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
25.5k
{
175
25.5k
  SStream_concat0(O, "qword ptr ");
176
25.5k
  MI->x86opsize = 8;
177
25.5k
  printMemReference(MI, OpNo, O);
178
25.5k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
8.42k
{
182
8.42k
  SStream_concat0(O, "xmmword ptr ");
183
8.42k
  MI->x86opsize = 16;
184
8.42k
  printMemReference(MI, OpNo, O);
185
8.42k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
5.39k
{
189
5.39k
  SStream_concat0(O, "zmmword ptr ");
190
5.39k
  MI->x86opsize = 64;
191
5.39k
  printMemReference(MI, OpNo, O);
192
5.39k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
5.20k
{
197
5.20k
  SStream_concat0(O, "ymmword ptr ");
198
5.20k
  MI->x86opsize = 32;
199
5.20k
  printMemReference(MI, OpNo, O);
200
5.20k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
9.04k
{
204
9.04k
  switch (MCInst_getOpcode(MI)) {
205
7.23k
  default:
206
7.23k
    SStream_concat0(O, "dword ptr ");
207
7.23k
    MI->x86opsize = 4;
208
7.23k
    break;
209
629
  case X86_FSTENVm:
210
1.81k
  case X86_FLDENVm:
211
    // TODO: fix this in tablegen instead
212
1.81k
    switch (MI->csh->mode) {
213
0
    default: // never reach
214
0
      break;
215
598
    case CS_MODE_16:
216
598
      MI->x86opsize = 14;
217
598
      break;
218
606
    case CS_MODE_32:
219
1.21k
    case CS_MODE_64:
220
1.21k
      MI->x86opsize = 28;
221
1.21k
      break;
222
1.81k
    }
223
1.81k
    break;
224
9.04k
  }
225
226
9.04k
  printMemReference(MI, OpNo, O);
227
9.04k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
4.44k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
4.44k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
2.60k
    switch (MCInst_getOpcode(MI)) {
235
2.60k
    default:
236
2.60k
      SStream_concat0(O, "qword ptr ");
237
2.60k
      MI->x86opsize = 8;
238
2.60k
      break;
239
0
    case X86_MOVPQI2QImr:
240
0
      SStream_concat0(O, "xmmword ptr ");
241
0
      MI->x86opsize = 16;
242
0
      break;
243
2.60k
    }
244
2.60k
  } else {
245
1.84k
    SStream_concat0(O, "qword ptr ");
246
1.84k
    MI->x86opsize = 8;
247
1.84k
  }
248
249
4.44k
  printMemReference(MI, OpNo, O);
250
4.44k
}
251
252
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
253
994
{
254
994
  switch (MCInst_getOpcode(MI)) {
255
544
  default:
256
544
    SStream_concat0(O, "xword ptr ");
257
544
    break;
258
391
  case X86_FBLDm:
259
450
  case X86_FBSTPm:
260
450
    break;
261
994
  }
262
263
994
  MI->x86opsize = 10;
264
994
  printMemReference(MI, OpNo, O);
265
994
}
266
267
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
268
5.57k
{
269
5.57k
  SStream_concat0(O, "xmmword ptr ");
270
5.57k
  MI->x86opsize = 16;
271
5.57k
  printMemReference(MI, OpNo, O);
272
5.57k
}
273
274
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
275
4.66k
{
276
4.66k
  SStream_concat0(O, "ymmword ptr ");
277
4.66k
  MI->x86opsize = 32;
278
4.66k
  printMemReference(MI, OpNo, O);
279
4.66k
}
280
281
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
282
3.11k
{
283
3.11k
  SStream_concat0(O, "zmmword ptr ");
284
3.11k
  MI->x86opsize = 64;
285
3.11k
  printMemReference(MI, OpNo, O);
286
3.11k
}
287
#endif
288
289
static const char *getRegisterName(unsigned RegNo);
290
static void printRegName(SStream *OS, unsigned RegNo)
291
893k
{
292
893k
  SStream_concat0(OS, getRegisterName(RegNo));
293
893k
}
294
295
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
296
// this function tell us if we need to have prefix 0 in front of a number
297
static bool need_zero_prefix(uint64_t imm)
298
0
{
299
  // find the first hex letter representing imm
300
0
  while (imm >= 0x10)
301
0
    imm >>= 4;
302
303
0
  if (imm < 0xa)
304
0
    return false;
305
0
  else // this need 0 prefix
306
0
    return true;
307
0
}
308
309
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
310
239k
{
311
239k
  if (positive) {
312
    // always print this number in positive form
313
199k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
314
0
      if (imm < 0) {
315
0
        if (MI->op1_size) {
316
0
          switch (MI->op1_size) {
317
0
          default:
318
0
            break;
319
0
          case 1:
320
0
            imm &= 0xff;
321
0
            break;
322
0
          case 2:
323
0
            imm &= 0xffff;
324
0
            break;
325
0
          case 4:
326
0
            imm &= 0xffffffff;
327
0
            break;
328
0
          }
329
0
        }
330
331
0
        if (imm == 0x8000000000000000LL) // imm == -imm
332
0
          SStream_concat0(O, "8000000000000000h");
333
0
        else if (need_zero_prefix(imm))
334
0
          SStream_concat(O, "0%" PRIx64 "h", imm);
335
0
        else
336
0
          SStream_concat(O, "%" PRIx64 "h", imm);
337
0
      } else {
338
0
        if (imm > HEX_THRESHOLD) {
339
0
          if (need_zero_prefix(imm))
340
0
            SStream_concat(O,
341
0
                     "0%" PRIx64 "h",
342
0
                     imm);
343
0
          else
344
0
            SStream_concat(
345
0
              O, "%" PRIx64 "h", imm);
346
0
        } else
347
0
          SStream_concat(O, "%" PRIu64, imm);
348
0
      }
349
199k
    } else { // Intel syntax
350
199k
      if (imm < 0) {
351
2.62k
        if (MI->op1_size) {
352
922
          switch (MI->op1_size) {
353
922
          default:
354
922
            break;
355
922
          case 1:
356
0
            imm &= 0xff;
357
0
            break;
358
0
          case 2:
359
0
            imm &= 0xffff;
360
0
            break;
361
0
          case 4:
362
0
            imm &= 0xffffffff;
363
0
            break;
364
922
          }
365
922
        }
366
367
2.62k
        SStream_concat(O, "0x%" PRIx64, imm);
368
196k
      } else {
369
196k
        if (imm > HEX_THRESHOLD)
370
183k
          SStream_concat(O, "0x%" PRIx64, imm);
371
13.1k
        else
372
13.1k
          SStream_concat(O, "%" PRIu64, imm);
373
196k
      }
374
199k
    }
375
199k
  } else {
376
40.2k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
377
0
      if (imm < 0) {
378
0
        if (imm == 0x8000000000000000LL) // imm == -imm
379
0
          SStream_concat0(O, "8000000000000000h");
380
0
        else if (imm < -HEX_THRESHOLD) {
381
0
          if (need_zero_prefix(imm))
382
0
            SStream_concat(O,
383
0
                     "-0%" PRIx64 "h",
384
0
                     -imm);
385
0
          else
386
0
            SStream_concat(O,
387
0
                     "-%" PRIx64 "h",
388
0
                     -imm);
389
0
        } else
390
0
          SStream_concat(O, "-%" PRIu64, -imm);
391
0
      } else {
392
0
        if (imm > HEX_THRESHOLD) {
393
0
          if (need_zero_prefix(imm))
394
0
            SStream_concat(O,
395
0
                     "0%" PRIx64 "h",
396
0
                     imm);
397
0
          else
398
0
            SStream_concat(
399
0
              O, "%" PRIx64 "h", imm);
400
0
        } else
401
0
          SStream_concat(O, "%" PRIu64, imm);
402
0
      }
403
40.2k
    } else { // Intel syntax
404
40.2k
      if (imm < 0) {
405
5.58k
        if (imm == 0x8000000000000000LL) // imm == -imm
406
0
          SStream_concat0(O,
407
0
              "0x8000000000000000");
408
5.58k
        else if (imm < -HEX_THRESHOLD)
409
4.63k
          SStream_concat(O, "-0x%" PRIx64, -imm);
410
945
        else
411
945
          SStream_concat(O, "-%" PRIu64, -imm);
412
413
34.6k
      } else {
414
34.6k
        if (imm > HEX_THRESHOLD)
415
29.7k
          SStream_concat(O, "0x%" PRIx64, imm);
416
4.94k
        else
417
4.94k
          SStream_concat(O, "%" PRIu64, imm);
418
34.6k
      }
419
40.2k
    }
420
40.2k
  }
421
239k
}
422
423
// local printOperand, without updating public operands
424
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
425
329k
{
426
329k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
427
329k
  if (MCOperand_isReg(Op)) {
428
329k
    printRegName(O, MCOperand_getReg(Op));
429
329k
  } else if (MCOperand_isImm(Op)) {
430
0
    int64_t imm = MCOperand_getImm(Op);
431
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
432
0
  }
433
329k
}
434
435
#ifndef CAPSTONE_DIET
436
// copy & normalize access info
437
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
438
        uint64_t *eflags)
439
1.61M
{
440
1.61M
#ifndef CAPSTONE_DIET
441
1.61M
  uint8_t i;
442
1.61M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
443
444
  // initialize access
445
1.61M
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
446
447
1.61M
  if (!arr) {
448
0
    access[0] = 0;
449
0
    return;
450
0
  }
451
452
  // copy to access but zero out CS_AC_IGNORE
453
4.72M
  for (i = 0; arr[i]; i++) {
454
3.11M
    if (arr[i] != CS_AC_IGNORE)
455
2.61M
      access[i] = arr[i];
456
497k
    else
457
497k
      access[i] = 0;
458
3.11M
  }
459
460
  // mark the end of array
461
1.61M
  access[i] = 0;
462
1.61M
#endif
463
1.61M
}
464
#endif
465
466
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
467
26.6k
{
468
26.6k
  MCOperand *SegReg;
469
26.6k
  int reg;
470
471
26.6k
  if (MI->csh->detail_opt) {
472
26.6k
#ifndef CAPSTONE_DIET
473
26.6k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
474
26.6k
#endif
475
476
26.6k
    MI->flat_insn->detail->x86
477
26.6k
      .operands[MI->flat_insn->detail->x86.op_count]
478
26.6k
      .type = X86_OP_MEM;
479
26.6k
    MI->flat_insn->detail->x86
480
26.6k
      .operands[MI->flat_insn->detail->x86.op_count]
481
26.6k
      .size = MI->x86opsize;
482
26.6k
    MI->flat_insn->detail->x86
483
26.6k
      .operands[MI->flat_insn->detail->x86.op_count]
484
26.6k
      .mem.segment = X86_REG_INVALID;
485
26.6k
    MI->flat_insn->detail->x86
486
26.6k
      .operands[MI->flat_insn->detail->x86.op_count]
487
26.6k
      .mem.base = X86_REG_INVALID;
488
26.6k
    MI->flat_insn->detail->x86
489
26.6k
      .operands[MI->flat_insn->detail->x86.op_count]
490
26.6k
      .mem.index = X86_REG_INVALID;
491
26.6k
    MI->flat_insn->detail->x86
492
26.6k
      .operands[MI->flat_insn->detail->x86.op_count]
493
26.6k
      .mem.scale = 1;
494
26.6k
    MI->flat_insn->detail->x86
495
26.6k
      .operands[MI->flat_insn->detail->x86.op_count]
496
26.6k
      .mem.disp = 0;
497
498
26.6k
#ifndef CAPSTONE_DIET
499
26.6k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
500
26.6k
            &MI->flat_insn->detail->x86.eflags);
501
26.6k
    MI->flat_insn->detail->x86
502
26.6k
      .operands[MI->flat_insn->detail->x86.op_count]
503
26.6k
      .access = access[MI->flat_insn->detail->x86.op_count];
504
26.6k
#endif
505
26.6k
  }
506
507
26.6k
  SegReg = MCInst_getOperand(MI, Op + 1);
508
26.6k
  reg = MCOperand_getReg(SegReg);
509
510
  // If this has a segment register, print it.
511
26.6k
  if (reg) {
512
684
    _printOperand(MI, Op + 1, O);
513
684
    if (MI->csh->detail_opt) {
514
684
      MI->flat_insn->detail->x86
515
684
        .operands[MI->flat_insn->detail->x86.op_count]
516
684
        .mem.segment = X86_register_map(reg);
517
684
    }
518
684
    SStream_concat0(O, ":");
519
684
  }
520
521
26.6k
  SStream_concat0(O, "[");
522
26.6k
  set_mem_access(MI, true);
523
26.6k
  printOperand(MI, Op, O);
524
26.6k
  SStream_concat0(O, "]");
525
26.6k
  set_mem_access(MI, false);
526
26.6k
}
527
528
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
529
34.5k
{
530
34.5k
  if (MI->csh->detail_opt) {
531
34.5k
#ifndef CAPSTONE_DIET
532
34.5k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
533
34.5k
#endif
534
535
34.5k
    MI->flat_insn->detail->x86
536
34.5k
      .operands[MI->flat_insn->detail->x86.op_count]
537
34.5k
      .type = X86_OP_MEM;
538
34.5k
    MI->flat_insn->detail->x86
539
34.5k
      .operands[MI->flat_insn->detail->x86.op_count]
540
34.5k
      .size = MI->x86opsize;
541
34.5k
    MI->flat_insn->detail->x86
542
34.5k
      .operands[MI->flat_insn->detail->x86.op_count]
543
34.5k
      .mem.segment = X86_REG_INVALID;
544
34.5k
    MI->flat_insn->detail->x86
545
34.5k
      .operands[MI->flat_insn->detail->x86.op_count]
546
34.5k
      .mem.base = X86_REG_INVALID;
547
34.5k
    MI->flat_insn->detail->x86
548
34.5k
      .operands[MI->flat_insn->detail->x86.op_count]
549
34.5k
      .mem.index = X86_REG_INVALID;
550
34.5k
    MI->flat_insn->detail->x86
551
34.5k
      .operands[MI->flat_insn->detail->x86.op_count]
552
34.5k
      .mem.scale = 1;
553
34.5k
    MI->flat_insn->detail->x86
554
34.5k
      .operands[MI->flat_insn->detail->x86.op_count]
555
34.5k
      .mem.disp = 0;
556
557
34.5k
#ifndef CAPSTONE_DIET
558
34.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
559
34.5k
            &MI->flat_insn->detail->x86.eflags);
560
34.5k
    MI->flat_insn->detail->x86
561
34.5k
      .operands[MI->flat_insn->detail->x86.op_count]
562
34.5k
      .access = access[MI->flat_insn->detail->x86.op_count];
563
34.5k
#endif
564
34.5k
  }
565
566
  // DI accesses are always ES-based on non-64bit mode
567
34.5k
  if (MI->csh->mode != CS_MODE_64) {
568
21.4k
    SStream_concat0(O, "es:[");
569
21.4k
    if (MI->csh->detail_opt) {
570
21.4k
      MI->flat_insn->detail->x86
571
21.4k
        .operands[MI->flat_insn->detail->x86.op_count]
572
21.4k
        .mem.segment = X86_REG_ES;
573
21.4k
    }
574
21.4k
  } else
575
13.1k
    SStream_concat0(O, "[");
576
577
34.5k
  set_mem_access(MI, true);
578
34.5k
  printOperand(MI, Op, O);
579
34.5k
  SStream_concat0(O, "]");
580
34.5k
  set_mem_access(MI, false);
581
34.5k
}
582
583
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
584
8.31k
{
585
8.31k
  SStream_concat0(O, "byte ptr ");
586
8.31k
  MI->x86opsize = 1;
587
8.31k
  printSrcIdx(MI, OpNo, O);
588
8.31k
}
589
590
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
591
4.51k
{
592
4.51k
  SStream_concat0(O, "word ptr ");
593
4.51k
  MI->x86opsize = 2;
594
4.51k
  printSrcIdx(MI, OpNo, O);
595
4.51k
}
596
597
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
598
11.4k
{
599
11.4k
  SStream_concat0(O, "dword ptr ");
600
11.4k
  MI->x86opsize = 4;
601
11.4k
  printSrcIdx(MI, OpNo, O);
602
11.4k
}
603
604
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
605
2.32k
{
606
2.32k
  SStream_concat0(O, "qword ptr ");
607
2.32k
  MI->x86opsize = 8;
608
2.32k
  printSrcIdx(MI, OpNo, O);
609
2.32k
}
610
611
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
612
11.2k
{
613
11.2k
  SStream_concat0(O, "byte ptr ");
614
11.2k
  MI->x86opsize = 1;
615
11.2k
  printDstIdx(MI, OpNo, O);
616
11.2k
}
617
618
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
619
5.48k
{
620
5.48k
  SStream_concat0(O, "word ptr ");
621
5.48k
  MI->x86opsize = 2;
622
5.48k
  printDstIdx(MI, OpNo, O);
623
5.48k
}
624
625
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
626
14.7k
{
627
14.7k
  SStream_concat0(O, "dword ptr ");
628
14.7k
  MI->x86opsize = 4;
629
14.7k
  printDstIdx(MI, OpNo, O);
630
14.7k
}
631
632
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
633
3.14k
{
634
3.14k
  SStream_concat0(O, "qword ptr ");
635
3.14k
  MI->x86opsize = 8;
636
3.14k
  printDstIdx(MI, OpNo, O);
637
3.14k
}
638
639
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
640
6.23k
{
641
6.23k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
642
6.23k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
643
6.23k
  int reg;
644
645
6.23k
  if (MI->csh->detail_opt) {
646
6.23k
#ifndef CAPSTONE_DIET
647
6.23k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
648
6.23k
#endif
649
650
6.23k
    MI->flat_insn->detail->x86
651
6.23k
      .operands[MI->flat_insn->detail->x86.op_count]
652
6.23k
      .type = X86_OP_MEM;
653
6.23k
    MI->flat_insn->detail->x86
654
6.23k
      .operands[MI->flat_insn->detail->x86.op_count]
655
6.23k
      .size = MI->x86opsize;
656
6.23k
    MI->flat_insn->detail->x86
657
6.23k
      .operands[MI->flat_insn->detail->x86.op_count]
658
6.23k
      .mem.segment = X86_REG_INVALID;
659
6.23k
    MI->flat_insn->detail->x86
660
6.23k
      .operands[MI->flat_insn->detail->x86.op_count]
661
6.23k
      .mem.base = X86_REG_INVALID;
662
6.23k
    MI->flat_insn->detail->x86
663
6.23k
      .operands[MI->flat_insn->detail->x86.op_count]
664
6.23k
      .mem.index = X86_REG_INVALID;
665
6.23k
    MI->flat_insn->detail->x86
666
6.23k
      .operands[MI->flat_insn->detail->x86.op_count]
667
6.23k
      .mem.scale = 1;
668
6.23k
    MI->flat_insn->detail->x86
669
6.23k
      .operands[MI->flat_insn->detail->x86.op_count]
670
6.23k
      .mem.disp = 0;
671
672
6.23k
#ifndef CAPSTONE_DIET
673
6.23k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
674
6.23k
            &MI->flat_insn->detail->x86.eflags);
675
6.23k
    MI->flat_insn->detail->x86
676
6.23k
      .operands[MI->flat_insn->detail->x86.op_count]
677
6.23k
      .access = access[MI->flat_insn->detail->x86.op_count];
678
6.23k
#endif
679
6.23k
  }
680
681
  // If this has a segment register, print it.
682
6.23k
  reg = MCOperand_getReg(SegReg);
683
6.23k
  if (reg) {
684
502
    _printOperand(MI, Op + 1, O);
685
502
    SStream_concat0(O, ":");
686
502
    if (MI->csh->detail_opt) {
687
502
      MI->flat_insn->detail->x86
688
502
        .operands[MI->flat_insn->detail->x86.op_count]
689
502
        .mem.segment = X86_register_map(reg);
690
502
    }
691
502
  }
692
693
6.23k
  SStream_concat0(O, "[");
694
695
6.23k
  if (MCOperand_isImm(DispSpec)) {
696
6.23k
    int64_t imm = MCOperand_getImm(DispSpec);
697
6.23k
    if (MI->csh->detail_opt)
698
6.23k
      MI->flat_insn->detail->x86
699
6.23k
        .operands[MI->flat_insn->detail->x86.op_count]
700
6.23k
        .mem.disp = imm;
701
702
6.23k
    if (imm < 0)
703
1.07k
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
704
5.15k
    else
705
5.15k
      printImm(MI, O, imm, true);
706
6.23k
  }
707
708
6.23k
  SStream_concat0(O, "]");
709
710
6.23k
  if (MI->csh->detail_opt)
711
6.23k
    MI->flat_insn->detail->x86.op_count++;
712
713
6.23k
  if (MI->op1_size == 0)
714
6.23k
    MI->op1_size = MI->x86opsize;
715
6.23k
}
716
717
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
718
41.4k
{
719
41.4k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
720
721
41.4k
  printImm(MI, O, val, true);
722
723
41.4k
  if (MI->csh->detail_opt) {
724
41.4k
#ifndef CAPSTONE_DIET
725
41.4k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
726
41.4k
#endif
727
728
41.4k
    MI->flat_insn->detail->x86
729
41.4k
      .operands[MI->flat_insn->detail->x86.op_count]
730
41.4k
      .type = X86_OP_IMM;
731
41.4k
    MI->flat_insn->detail->x86
732
41.4k
      .operands[MI->flat_insn->detail->x86.op_count]
733
41.4k
      .imm = val;
734
41.4k
    MI->flat_insn->detail->x86
735
41.4k
      .operands[MI->flat_insn->detail->x86.op_count]
736
41.4k
      .size = 1;
737
738
41.4k
#ifndef CAPSTONE_DIET
739
41.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
740
41.4k
            &MI->flat_insn->detail->x86.eflags);
741
41.4k
    MI->flat_insn->detail->x86
742
41.4k
      .operands[MI->flat_insn->detail->x86.op_count]
743
41.4k
      .access = access[MI->flat_insn->detail->x86.op_count];
744
41.4k
#endif
745
746
41.4k
    MI->flat_insn->detail->x86.op_count++;
747
41.4k
  }
748
41.4k
}
749
750
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
751
3.39k
{
752
3.39k
  SStream_concat0(O, "byte ptr ");
753
3.39k
  MI->x86opsize = 1;
754
3.39k
  printMemOffset(MI, OpNo, O);
755
3.39k
}
756
757
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
758
1.01k
{
759
1.01k
  SStream_concat0(O, "word ptr ");
760
1.01k
  MI->x86opsize = 2;
761
1.01k
  printMemOffset(MI, OpNo, O);
762
1.01k
}
763
764
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
765
1.42k
{
766
1.42k
  SStream_concat0(O, "dword ptr ");
767
1.42k
  MI->x86opsize = 4;
768
1.42k
  printMemOffset(MI, OpNo, O);
769
1.42k
}
770
771
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
772
405
{
773
405
  SStream_concat0(O, "qword ptr ");
774
405
  MI->x86opsize = 8;
775
405
  printMemOffset(MI, OpNo, O);
776
405
}
777
778
static void printInstruction(MCInst *MI, SStream *O);
779
780
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
781
612k
{
782
612k
  x86_reg reg, reg2;
783
612k
  enum cs_ac_type access1, access2;
784
785
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
786
787
  // perhaps this instruction does not need printer
788
612k
  if (MI->assembly[0]) {
789
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
790
0
    return;
791
0
  }
792
793
612k
  X86_lockrep(MI, O);
794
612k
  printInstruction(MI, O);
795
796
612k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
797
612k
  if (MI->csh->detail_opt) {
798
612k
#ifndef CAPSTONE_DIET
799
612k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
800
612k
#endif
801
802
    // first op can be embedded in the asm by llvm.
803
    // so we have to add the missing register as the first operand
804
612k
    if (reg) {
805
      // shift all the ops right to leave 1st slot for this new register op
806
59.0k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
807
59.0k
        &(MI->flat_insn->detail->x86.operands[0]),
808
59.0k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
809
59.0k
          (ARR_SIZE(MI->flat_insn->detail->x86
810
59.0k
                .operands) -
811
59.0k
           1));
812
59.0k
      MI->flat_insn->detail->x86.operands[0].type =
813
59.0k
        X86_OP_REG;
814
59.0k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
815
59.0k
      MI->flat_insn->detail->x86.operands[0].size =
816
59.0k
        MI->csh->regsize_map[reg];
817
59.0k
      MI->flat_insn->detail->x86.operands[0].access = access1;
818
59.0k
      MI->flat_insn->detail->x86.op_count++;
819
553k
    } else {
820
553k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg,
821
553k
            &access1, &reg2, &access2)) {
822
10.1k
        MI->flat_insn->detail->x86.operands[0].type =
823
10.1k
          X86_OP_REG;
824
10.1k
        MI->flat_insn->detail->x86.operands[0].reg =
825
10.1k
          reg;
826
10.1k
        MI->flat_insn->detail->x86.operands[0].size =
827
10.1k
          MI->csh->regsize_map[reg];
828
10.1k
        MI->flat_insn->detail->x86.operands[0].access =
829
10.1k
          access1;
830
10.1k
        MI->flat_insn->detail->x86.operands[1].type =
831
10.1k
          X86_OP_REG;
832
10.1k
        MI->flat_insn->detail->x86.operands[1].reg =
833
10.1k
          reg2;
834
10.1k
        MI->flat_insn->detail->x86.operands[1].size =
835
10.1k
          MI->csh->regsize_map[reg2];
836
10.1k
        MI->flat_insn->detail->x86.operands[1].access =
837
10.1k
          access2;
838
10.1k
        MI->flat_insn->detail->x86.op_count = 2;
839
10.1k
      }
840
553k
    }
841
842
612k
#ifndef CAPSTONE_DIET
843
612k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
844
612k
            &MI->flat_insn->detail->x86.eflags);
845
612k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
846
612k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
847
612k
#endif
848
612k
  }
849
850
612k
  if (MI->op1_size == 0 && reg)
851
45.1k
    MI->op1_size = MI->csh->regsize_map[reg];
852
612k
}
853
854
/// printPCRelImm - This is used to print an immediate value that ends up
855
/// being encoded as a pc-relative value.
856
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
857
39.3k
{
858
39.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
859
39.3k
  if (MCOperand_isImm(Op)) {
860
39.3k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
861
39.3k
            MI->address;
862
39.3k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
863
864
    // truncate imm for non-64bit
865
39.3k
    if (MI->csh->mode != CS_MODE_64) {
866
26.7k
      imm = imm & 0xffffffff;
867
26.7k
    }
868
869
39.3k
    printImm(MI, O, imm, true);
870
871
39.3k
    if (MI->csh->detail_opt) {
872
39.3k
#ifndef CAPSTONE_DIET
873
39.3k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
874
39.3k
#endif
875
876
39.3k
      MI->flat_insn->detail->x86
877
39.3k
        .operands[MI->flat_insn->detail->x86.op_count]
878
39.3k
        .type = X86_OP_IMM;
879
      // if op_count > 0, then this operand's size is taken from the destination op
880
39.3k
      if (MI->flat_insn->detail->x86.op_count > 0)
881
0
        MI->flat_insn->detail->x86
882
0
          .operands[MI->flat_insn->detail->x86
883
0
                .op_count]
884
0
          .size =
885
0
          MI->flat_insn->detail->x86.operands[0]
886
0
            .size;
887
39.3k
      else if (opsize > 0)
888
1.11k
        MI->flat_insn->detail->x86
889
1.11k
          .operands[MI->flat_insn->detail->x86
890
1.11k
                .op_count]
891
1.11k
          .size = opsize;
892
38.1k
      else
893
38.1k
        MI->flat_insn->detail->x86
894
38.1k
          .operands[MI->flat_insn->detail->x86
895
38.1k
                .op_count]
896
38.1k
          .size = MI->imm_size;
897
39.3k
      MI->flat_insn->detail->x86
898
39.3k
        .operands[MI->flat_insn->detail->x86.op_count]
899
39.3k
        .imm = imm;
900
901
39.3k
#ifndef CAPSTONE_DIET
902
39.3k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access,
903
39.3k
              &MI->flat_insn->detail->x86.eflags);
904
39.3k
      MI->flat_insn->detail->x86
905
39.3k
        .operands[MI->flat_insn->detail->x86.op_count]
906
39.3k
        .access =
907
39.3k
        access[MI->flat_insn->detail->x86.op_count];
908
39.3k
#endif
909
910
39.3k
      MI->flat_insn->detail->x86.op_count++;
911
39.3k
    }
912
913
39.3k
    if (MI->op1_size == 0)
914
39.3k
      MI->op1_size = MI->imm_size;
915
39.3k
  }
916
39.3k
}
917
918
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
919
641k
{
920
641k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
921
922
641k
  if (MCOperand_isReg(Op)) {
923
564k
    unsigned int reg = MCOperand_getReg(Op);
924
925
564k
    printRegName(O, reg);
926
564k
    if (MI->csh->detail_opt) {
927
564k
      if (MI->csh->doing_mem) {
928
61.1k
        MI->flat_insn->detail->x86
929
61.1k
          .operands[MI->flat_insn->detail->x86
930
61.1k
                .op_count]
931
61.1k
          .mem.base = X86_register_map(reg);
932
503k
      } else {
933
503k
#ifndef CAPSTONE_DIET
934
503k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
935
503k
#endif
936
937
503k
        MI->flat_insn->detail->x86
938
503k
          .operands[MI->flat_insn->detail->x86
939
503k
                .op_count]
940
503k
          .type = X86_OP_REG;
941
503k
        MI->flat_insn->detail->x86
942
503k
          .operands[MI->flat_insn->detail->x86
943
503k
                .op_count]
944
503k
          .reg = X86_register_map(reg);
945
503k
        MI->flat_insn->detail->x86
946
503k
          .operands[MI->flat_insn->detail->x86
947
503k
                .op_count]
948
503k
          .size =
949
503k
          MI->csh->regsize_map[X86_register_map(
950
503k
            reg)];
951
952
503k
#ifndef CAPSTONE_DIET
953
503k
        get_op_access(
954
503k
          MI->csh, MCInst_getOpcode(MI), access,
955
503k
          &MI->flat_insn->detail->x86.eflags);
956
503k
        MI->flat_insn->detail->x86
957
503k
          .operands[MI->flat_insn->detail->x86
958
503k
                .op_count]
959
503k
          .access =
960
503k
          access[MI->flat_insn->detail->x86
961
503k
                   .op_count];
962
503k
#endif
963
964
503k
        MI->flat_insn->detail->x86.op_count++;
965
503k
      }
966
564k
    }
967
968
564k
    if (MI->op1_size == 0)
969
282k
      MI->op1_size =
970
282k
        MI->csh->regsize_map[X86_register_map(reg)];
971
564k
  } else if (MCOperand_isImm(Op)) {
972
77.5k
    uint8_t encsize;
973
77.5k
    int64_t imm = MCOperand_getImm(Op);
974
77.5k
    uint8_t opsize =
975
77.5k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
976
977
77.5k
    if (opsize == 1) // print 1 byte immediate in positive form
978
34.3k
      imm = imm & 0xff;
979
980
    // printf(">>> id = %u\n", MI->flat_insn->id);
981
77.5k
    switch (MI->flat_insn->id) {
982
40.2k
    default:
983
40.2k
      printImm(MI, O, imm, MI->csh->imm_unsigned);
984
40.2k
      break;
985
986
496
    case X86_INS_MOVABS:
987
9.91k
    case X86_INS_MOV:
988
      // do not print number in negative form
989
9.91k
      printImm(MI, O, imm, true);
990
9.91k
      break;
991
992
0
    case X86_INS_IN:
993
0
    case X86_INS_OUT:
994
0
    case X86_INS_INT:
995
      // do not print number in negative form
996
0
      imm = imm & 0xff;
997
0
      printImm(MI, O, imm, true);
998
0
      break;
999
1000
1.24k
    case X86_INS_LCALL:
1001
2.77k
    case X86_INS_LJMP:
1002
2.77k
    case X86_INS_JMP:
1003
      // always print address in positive form
1004
2.77k
      if (OpNo == 1) { // ptr16 part
1005
1.38k
        imm = imm & 0xffff;
1006
1.38k
        opsize = 2;
1007
1.38k
      } else
1008
1.38k
        opsize = 4;
1009
2.77k
      printImm(MI, O, imm, true);
1010
2.77k
      break;
1011
1012
5.28k
    case X86_INS_AND:
1013
11.7k
    case X86_INS_OR:
1014
17.4k
    case X86_INS_XOR:
1015
      // do not print number in negative form
1016
17.4k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1017
2.37k
        printImm(MI, O, imm, true);
1018
15.1k
      else {
1019
15.1k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
1020
15.1k
              imm;
1021
15.1k
        printImm(MI, O, imm, true);
1022
15.1k
      }
1023
17.4k
      break;
1024
1025
6.14k
    case X86_INS_RET:
1026
7.18k
    case X86_INS_RETF:
1027
      // RET imm16
1028
7.18k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1029
776
        printImm(MI, O, imm, true);
1030
6.40k
      else {
1031
6.40k
        imm = 0xffff & imm;
1032
6.40k
        printImm(MI, O, imm, true);
1033
6.40k
      }
1034
7.18k
      break;
1035
77.5k
    }
1036
1037
77.5k
    if (MI->csh->detail_opt) {
1038
77.5k
      if (MI->csh->doing_mem) {
1039
0
        MI->flat_insn->detail->x86
1040
0
          .operands[MI->flat_insn->detail->x86
1041
0
                .op_count]
1042
0
          .mem.disp = imm;
1043
77.5k
      } else {
1044
77.5k
#ifndef CAPSTONE_DIET
1045
77.5k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1046
77.5k
#endif
1047
1048
77.5k
        MI->flat_insn->detail->x86
1049
77.5k
          .operands[MI->flat_insn->detail->x86
1050
77.5k
                .op_count]
1051
77.5k
          .type = X86_OP_IMM;
1052
77.5k
        if (opsize > 0) {
1053
65.9k
          MI->flat_insn->detail->x86
1054
65.9k
            .operands[MI->flat_insn->detail
1055
65.9k
                  ->x86.op_count]
1056
65.9k
            .size = opsize;
1057
65.9k
          MI->flat_insn->detail->x86.encoding
1058
65.9k
            .imm_size = encsize;
1059
65.9k
        } else if (MI->flat_insn->detail->x86.op_count >
1060
11.6k
             0) {
1061
2.91k
          if (MI->flat_insn->id !=
1062
2.91k
                X86_INS_LCALL &&
1063
2.91k
              MI->flat_insn->id != X86_INS_LJMP) {
1064
2.91k
            MI->flat_insn->detail->x86
1065
2.91k
              .operands[MI->flat_insn
1066
2.91k
                    ->detail
1067
2.91k
                    ->x86
1068
2.91k
                    .op_count]
1069
2.91k
              .size =
1070
2.91k
              MI->flat_insn->detail
1071
2.91k
                ->x86
1072
2.91k
                .operands[0]
1073
2.91k
                .size;
1074
2.91k
          } else
1075
0
            MI->flat_insn->detail->x86
1076
0
              .operands[MI->flat_insn
1077
0
                    ->detail
1078
0
                    ->x86
1079
0
                    .op_count]
1080
0
              .size = MI->imm_size;
1081
2.91k
        } else
1082
8.74k
          MI->flat_insn->detail->x86
1083
8.74k
            .operands[MI->flat_insn->detail
1084
8.74k
                  ->x86.op_count]
1085
8.74k
            .size = MI->imm_size;
1086
77.5k
        MI->flat_insn->detail->x86
1087
77.5k
          .operands[MI->flat_insn->detail->x86
1088
77.5k
                .op_count]
1089
77.5k
          .imm = imm;
1090
1091
77.5k
#ifndef CAPSTONE_DIET
1092
77.5k
        get_op_access(
1093
77.5k
          MI->csh, MCInst_getOpcode(MI), access,
1094
77.5k
          &MI->flat_insn->detail->x86.eflags);
1095
77.5k
        MI->flat_insn->detail->x86
1096
77.5k
          .operands[MI->flat_insn->detail->x86
1097
77.5k
                .op_count]
1098
77.5k
          .access =
1099
77.5k
          access[MI->flat_insn->detail->x86
1100
77.5k
                   .op_count];
1101
77.5k
#endif
1102
1103
77.5k
        MI->flat_insn->detail->x86.op_count++;
1104
77.5k
      }
1105
77.5k
    }
1106
77.5k
  }
1107
641k
}
1108
1109
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
1110
269k
{
1111
269k
  bool NeedPlus = false;
1112
269k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
1113
269k
  uint64_t ScaleVal =
1114
269k
    MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
1115
269k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
1116
269k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
1117
269k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
1118
269k
  int reg;
1119
1120
269k
  if (MI->csh->detail_opt) {
1121
269k
#ifndef CAPSTONE_DIET
1122
269k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1123
269k
#endif
1124
1125
269k
    MI->flat_insn->detail->x86
1126
269k
      .operands[MI->flat_insn->detail->x86.op_count]
1127
269k
      .type = X86_OP_MEM;
1128
269k
    MI->flat_insn->detail->x86
1129
269k
      .operands[MI->flat_insn->detail->x86.op_count]
1130
269k
      .size = MI->x86opsize;
1131
269k
    MI->flat_insn->detail->x86
1132
269k
      .operands[MI->flat_insn->detail->x86.op_count]
1133
269k
      .mem.segment = X86_REG_INVALID;
1134
269k
    MI->flat_insn->detail->x86
1135
269k
      .operands[MI->flat_insn->detail->x86.op_count]
1136
269k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
1137
269k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
1138
267k
      MI->flat_insn->detail->x86
1139
267k
        .operands[MI->flat_insn->detail->x86.op_count]
1140
267k
        .mem.index =
1141
267k
        X86_register_map(MCOperand_getReg(IndexReg));
1142
267k
    }
1143
269k
    MI->flat_insn->detail->x86
1144
269k
      .operands[MI->flat_insn->detail->x86.op_count]
1145
269k
      .mem.scale = (int)ScaleVal;
1146
269k
    MI->flat_insn->detail->x86
1147
269k
      .operands[MI->flat_insn->detail->x86.op_count]
1148
269k
      .mem.disp = 0;
1149
1150
269k
#ifndef CAPSTONE_DIET
1151
269k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1152
269k
            &MI->flat_insn->detail->x86.eflags);
1153
269k
    MI->flat_insn->detail->x86
1154
269k
      .operands[MI->flat_insn->detail->x86.op_count]
1155
269k
      .access = access[MI->flat_insn->detail->x86.op_count];
1156
269k
#endif
1157
269k
  }
1158
1159
  // If this has a segment register, print it.
1160
269k
  reg = MCOperand_getReg(SegReg);
1161
269k
  if (reg) {
1162
8.03k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
1163
8.03k
    if (MI->csh->detail_opt) {
1164
8.03k
      MI->flat_insn->detail->x86
1165
8.03k
        .operands[MI->flat_insn->detail->x86.op_count]
1166
8.03k
        .mem.segment = X86_register_map(reg);
1167
8.03k
    }
1168
8.03k
    SStream_concat0(O, ":");
1169
8.03k
  }
1170
1171
269k
  SStream_concat0(O, "[");
1172
1173
269k
  if (MCOperand_getReg(BaseReg)) {
1174
264k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
1175
264k
    NeedPlus = true;
1176
264k
  }
1177
1178
269k
  if (MCOperand_getReg(IndexReg) &&
1179
57.8k
      MCOperand_getReg(IndexReg) != X86_EIZ) {
1180
56.1k
    if (NeedPlus)
1181
55.2k
      SStream_concat0(O, " + ");
1182
56.1k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
1183
56.1k
    if (ScaleVal != 1)
1184
11.5k
      SStream_concat(O, "*%u", ScaleVal);
1185
56.1k
    NeedPlus = true;
1186
56.1k
  }
1187
1188
269k
  if (MCOperand_isImm(DispSpec)) {
1189
269k
    int64_t DispVal = MCOperand_getImm(DispSpec);
1190
269k
    if (MI->csh->detail_opt)
1191
269k
      MI->flat_insn->detail->x86
1192
269k
        .operands[MI->flat_insn->detail->x86.op_count]
1193
269k
        .mem.disp = DispVal;
1194
269k
    if (DispVal) {
1195
74.8k
      if (NeedPlus) {
1196
70.6k
        if (DispVal < 0) {
1197
29.6k
          SStream_concat0(O, " - ");
1198
29.6k
          printImm(MI, O, -DispVal, true);
1199
40.9k
        } else {
1200
40.9k
          SStream_concat0(O, " + ");
1201
40.9k
          printImm(MI, O, DispVal, true);
1202
40.9k
        }
1203
70.6k
      } else {
1204
        // memory reference to an immediate address
1205
4.27k
        if (MI->csh->mode == CS_MODE_64)
1206
409
          MI->op1_size = 8;
1207
4.27k
        if (DispVal < 0) {
1208
1.30k
          printImm(MI, O,
1209
1.30k
             arch_masks[MI->csh->mode] &
1210
1.30k
               DispVal,
1211
1.30k
             true);
1212
2.96k
        } else {
1213
2.96k
          printImm(MI, O, DispVal, true);
1214
2.96k
        }
1215
4.27k
      }
1216
1217
194k
    } else {
1218
      // DispVal = 0
1219
194k
      if (!NeedPlus) // [0]
1220
438
        SStream_concat0(O, "0");
1221
194k
    }
1222
269k
  }
1223
1224
269k
  SStream_concat0(O, "]");
1225
1226
269k
  if (MI->csh->detail_opt)
1227
269k
    MI->flat_insn->detail->x86.op_count++;
1228
1229
269k
  if (MI->op1_size == 0)
1230
168k
    MI->op1_size = MI->x86opsize;
1231
269k
}
1232
1233
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1234
6.73k
{
1235
6.73k
  switch (MI->Opcode) {
1236
397
  default:
1237
397
    break;
1238
823
  case X86_LEA16r:
1239
823
    MI->x86opsize = 2;
1240
823
    break;
1241
636
  case X86_LEA32r:
1242
1.44k
  case X86_LEA64_32r:
1243
1.44k
    MI->x86opsize = 4;
1244
1.44k
    break;
1245
416
  case X86_LEA64r:
1246
416
    MI->x86opsize = 8;
1247
416
    break;
1248
0
#ifndef CAPSTONE_X86_REDUCE
1249
402
  case X86_BNDCL32rm:
1250
792
  case X86_BNDCN32rm:
1251
1.19k
  case X86_BNDCU32rm:
1252
1.74k
  case X86_BNDSTXmr:
1253
2.47k
  case X86_BNDLDXrm:
1254
2.87k
  case X86_BNDCL64rm:
1255
3.27k
  case X86_BNDCN64rm:
1256
3.65k
  case X86_BNDCU64rm:
1257
3.65k
    MI->x86opsize = 16;
1258
3.65k
    break;
1259
6.73k
#endif
1260
6.73k
  }
1261
1262
6.73k
  printMemReference(MI, OpNo, O);
1263
6.73k
}
1264
1265
#ifdef CAPSTONE_X86_REDUCE
1266
#include "X86GenAsmWriter1_reduce.inc"
1267
#else
1268
#include "X86GenAsmWriter1.inc"
1269
#endif
1270
1271
#include "X86GenRegisterName1.inc"
1272
1273
#endif