Coverage Report

Created: 2025-10-28 07:02

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source
1
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an AArch64 MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
/* Capstone Disassembly Engine */
15
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2016 */
16
17
#ifdef CAPSTONE_HAS_ARM64
18
19
#include <capstone/platform.h>
20
#include <stdio.h>
21
#include <stdlib.h>
22
23
#include "AArch64InstPrinter.h"
24
#include "AArch64Disassembler.h"
25
#include "AArch64BaseInfo.h"
26
#include "../../utils.h"
27
#include "../../MCInst.h"
28
#include "../../SStream.h"
29
#include "../../MCRegisterInfo.h"
30
#include "../../MathExtras.h"
31
32
#include "AArch64Mapping.h"
33
#include "AArch64AddressingModes.h"
34
35
#define GET_REGINFO_ENUM
36
#include "AArch64GenRegisterInfo.inc"
37
38
#define GET_INSTRINFO_ENUM
39
#include "AArch64GenInstrInfo.inc"
40
41
#include "AArch64GenSubtargetInfo.inc"
42
43
44
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
45
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O);
46
static bool printSysAlias(MCInst *MI, SStream *O);
47
static char *printAliasInstr(MCInst *MI, SStream *OS, MCRegisterInfo *MRI);
48
static void printInstruction(MCInst *MI, SStream *O);
49
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O);
50
static void printCustomAliasOperand(MCInst *MI, uint64_t Address, unsigned OpIdx,
51
    unsigned PrintMethodIdx, SStream *OS);
52
53
54
static cs_ac_type get_op_access(cs_struct *h, unsigned int id, unsigned int index)
55
1.33M
{
56
1.33M
#ifndef CAPSTONE_DIET
57
1.33M
  const uint8_t *arr = AArch64_get_op_access(h, id);
58
59
1.33M
  if (arr[index] == CS_AC_IGNORE)
60
0
    return 0;
61
62
1.33M
  return arr[index];
63
#else
64
  return 0;
65
#endif
66
1.33M
}
67
68
static void op_addImm(MCInst *MI, int v)
69
4.94k
{
70
4.94k
  if (MI->csh->detail) {
71
4.94k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
72
4.94k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = v;
73
4.94k
    MI->flat_insn->detail->arm64.op_count++;
74
4.94k
  }
75
4.94k
}
76
77
static void set_sme_index(MCInst *MI, bool status)
78
15.9k
{
79
  // Doing SME Index operand
80
15.9k
  MI->csh->doing_SME_Index = status;
81
82
15.9k
  if (MI->csh->detail != CS_OPT_ON)
83
0
    return;
84
85
15.9k
  if (status) {
86
10.8k
    unsigned prevOpNum = MI->flat_insn->detail->arm64.op_count - 1; 
87
10.8k
    unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, prevOpNum));
88
    // Replace previous SME register operand with an OP_SME_INDEX operand
89
10.8k
    MI->flat_insn->detail->arm64.operands[prevOpNum].type = ARM64_OP_SME_INDEX;
90
10.8k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.reg = Reg;
91
10.8k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.base = ARM64_REG_INVALID;
92
10.8k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.disp = 0;
93
10.8k
  }
94
15.9k
}
95
96
static void set_mem_access(MCInst *MI, bool status)
97
467k
{
98
  // If status == false, check if this is meant for SME_index
99
467k
  if(!status && MI->csh->doing_SME_Index) {
100
5.76k
    MI->csh->doing_SME_Index = status;
101
5.76k
    return;
102
5.76k
  }
103
104
  // Doing Memory Operation
105
461k
  MI->csh->doing_mem = status;
106
107
108
461k
  if (MI->csh->detail != CS_OPT_ON)
109
0
    return;
110
111
461k
  if (status) {
112
230k
#ifndef CAPSTONE_DIET
113
230k
    uint8_t access;
114
230k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
115
230k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
116
230k
    MI->ac_idx++;
117
230k
#endif
118
230k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_MEM;
119
230k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = ARM64_REG_INVALID;
120
230k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = ARM64_REG_INVALID;
121
230k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = 0;
122
231k
  } else {
123
    // done, create the next operand slot
124
231k
    MI->flat_insn->detail->arm64.op_count++;
125
231k
  }
126
461k
}
127
128
void AArch64_printInst(MCInst *MI, SStream *O, void *Info)
129
460k
{
130
  // Check for special encodings and print the canonical alias instead.
131
460k
  unsigned Opcode = MCInst_getOpcode(MI);
132
460k
  int LSB, Width;
133
460k
  char *mnem;
134
135
  // printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
136
137
460k
  if (Opcode == AArch64_SYSxt && printSysAlias(MI, O))
138
3.11k
    return;
139
140
  // SBFM/UBFM should print to a nicer aliased form if possible.
141
457k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
142
452k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
143
6.67k
    bool IsSigned = (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri);
144
6.67k
    bool Is64Bit = (Opcode == AArch64_SBFMXri || Opcode == AArch64_UBFMXri);
145
146
6.67k
    MCOperand *Op0 = MCInst_getOperand(MI, 0);
147
6.67k
    MCOperand *Op1 = MCInst_getOperand(MI, 1);
148
6.67k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
149
6.67k
    MCOperand *Op3 = MCInst_getOperand(MI, 3);
150
151
6.67k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 && MCOperand_isImm(Op3)) {
152
5.42k
      const char *AsmMnemonic = NULL;
153
154
5.42k
      switch (MCOperand_getImm(Op3)) {
155
822
        default:
156
822
          break;
157
158
2.11k
        case 7:
159
2.11k
          if (IsSigned)
160
1.50k
            AsmMnemonic = "sxtb";
161
604
          else if (!Is64Bit)
162
526
            AsmMnemonic = "uxtb";
163
2.11k
          break;
164
165
1.94k
        case 15:
166
1.94k
          if (IsSigned)
167
1.77k
            AsmMnemonic = "sxth";
168
163
          else if (!Is64Bit)
169
66
            AsmMnemonic = "uxth";
170
1.94k
          break;
171
172
549
        case 31:
173
          // *xtw is only valid for signed 64-bit operations.
174
549
          if (Is64Bit && IsSigned)
175
424
            AsmMnemonic = "sxtw";
176
549
          break;
177
5.42k
      }
178
179
5.42k
      if (AsmMnemonic) {
180
4.30k
        SStream_concat(O, "%s\t%s, %s", AsmMnemonic,
181
4.30k
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
182
4.30k
            getRegisterName(getWRegFromXReg(MCOperand_getReg(Op1)), AArch64_NoRegAltName));
183
184
4.30k
        if (MI->csh->detail) {
185
4.30k
#ifndef CAPSTONE_DIET
186
4.30k
          uint8_t access;
187
4.30k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
188
4.30k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
189
4.30k
          MI->ac_idx++;
190
4.30k
#endif
191
4.30k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
192
4.30k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
193
4.30k
          MI->flat_insn->detail->arm64.op_count++;
194
4.30k
#ifndef CAPSTONE_DIET
195
4.30k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
196
4.30k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
197
4.30k
          MI->ac_idx++;
198
4.30k
#endif
199
4.30k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
200
4.30k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = getWRegFromXReg(MCOperand_getReg(Op1));
201
4.30k
          MI->flat_insn->detail->arm64.op_count++;
202
4.30k
        }
203
204
4.30k
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
205
206
4.30k
        return;
207
4.30k
      }
208
5.42k
    }
209
210
    // All immediate shifts are aliases, implemented using the Bitfield
211
    // instruction. In all cases the immediate shift amount shift must be in
212
    // the range 0 to (reg.size -1).
213
2.36k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
214
2.36k
      const char *AsmMnemonic = NULL;
215
2.36k
      int shift = 0;
216
2.36k
      int immr = (int)MCOperand_getImm(Op2);
217
2.36k
      int imms = (int)MCOperand_getImm(Op3);
218
219
2.36k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F && ((imms + 1) == immr)) {
220
34
        AsmMnemonic = "lsl";
221
34
        shift = 31 - imms;
222
2.33k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
223
453
          ((imms + 1 == immr))) {
224
66
        AsmMnemonic = "lsl";
225
66
        shift = 63 - imms;
226
2.26k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
227
110
        AsmMnemonic = "lsr";
228
110
        shift = immr;
229
2.15k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
230
66
        AsmMnemonic = "lsr";
231
66
        shift = immr;
232
2.09k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
233
19
        AsmMnemonic = "asr";
234
19
        shift = immr;
235
2.07k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
236
39
        AsmMnemonic = "asr";
237
39
        shift = immr;
238
39
      }
239
240
2.36k
      if (AsmMnemonic) {
241
334
        SStream_concat(O, "%s\t%s, %s, ", AsmMnemonic,
242
334
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
243
334
            getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
244
245
334
        printInt32Bang(O, shift);
246
247
334
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
248
249
334
        if (MI->csh->detail) {
250
334
#ifndef CAPSTONE_DIET
251
334
          uint8_t access;
252
334
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
253
334
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
254
334
          MI->ac_idx++;
255
334
#endif
256
334
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
257
334
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
258
334
          MI->flat_insn->detail->arm64.op_count++;
259
334
#ifndef CAPSTONE_DIET
260
334
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
261
334
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
262
334
          MI->ac_idx++;
263
334
#endif
264
334
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
265
334
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
266
334
          MI->flat_insn->detail->arm64.op_count++;
267
334
#ifndef CAPSTONE_DIET
268
334
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
269
334
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
270
334
          MI->ac_idx++;
271
334
#endif
272
334
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
273
334
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = shift;
274
334
          MI->flat_insn->detail->arm64.op_count++;
275
334
        }
276
277
334
        return;
278
334
      }
279
2.36k
    }
280
281
    // SBFIZ/UBFIZ aliases
282
2.03k
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
283
921
      SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfiz" : "ubfiz"),
284
921
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
285
921
          getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
286
287
921
      printInt32Bang(O, (int)((Is64Bit ? 64 : 32) - MCOperand_getImm(Op2)));
288
289
921
      SStream_concat0(O, ", ");
290
291
921
      printInt32Bang(O, (int)MCOperand_getImm(Op3) + 1);
292
293
921
      MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfiz" : "ubfiz"));
294
295
921
      if (MI->csh->detail) {
296
921
#ifndef CAPSTONE_DIET
297
921
        uint8_t access;
298
921
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
299
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
300
921
        MI->ac_idx++;
301
921
#endif
302
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
303
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
304
921
        MI->flat_insn->detail->arm64.op_count++;
305
921
#ifndef CAPSTONE_DIET
306
921
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
307
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
308
921
        MI->ac_idx++;
309
921
#endif
310
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
311
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
312
921
        MI->flat_insn->detail->arm64.op_count++;
313
921
#ifndef CAPSTONE_DIET
314
921
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
315
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
316
921
        MI->ac_idx++;
317
921
#endif
318
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
319
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (Is64Bit ? 64 : 32) - (int)MCOperand_getImm(Op2);
320
921
        MI->flat_insn->detail->arm64.op_count++;
321
921
#ifndef CAPSTONE_DIET
322
921
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
323
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
324
921
        MI->ac_idx++;
325
921
#endif
326
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
327
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) + 1;
328
921
        MI->flat_insn->detail->arm64.op_count++;
329
921
      }
330
331
921
      return;
332
921
    }
333
334
    // Otherwise SBFX/UBFX is the preferred form
335
1.11k
    SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfx" : "ubfx"),
336
1.11k
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
337
1.11k
        getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
338
339
1.11k
    printInt32Bang(O, (int)MCOperand_getImm(Op2));
340
1.11k
    SStream_concat0(O, ", ");
341
1.11k
    printInt32Bang(O, (int)MCOperand_getImm(Op3) - (int)MCOperand_getImm(Op2) + 1);
342
343
1.11k
    MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfx" : "ubfx"));
344
345
1.11k
    if (MI->csh->detail) {
346
1.11k
#ifndef CAPSTONE_DIET
347
1.11k
      uint8_t access;
348
1.11k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
349
1.11k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
350
1.11k
      MI->ac_idx++;
351
1.11k
#endif
352
1.11k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
353
1.11k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
354
1.11k
      MI->flat_insn->detail->arm64.op_count++;
355
1.11k
#ifndef CAPSTONE_DIET
356
1.11k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
357
1.11k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
358
1.11k
      MI->ac_idx++;
359
1.11k
#endif
360
1.11k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
361
1.11k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
362
1.11k
      MI->flat_insn->detail->arm64.op_count++;
363
1.11k
#ifndef CAPSTONE_DIET
364
1.11k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
365
1.11k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
366
1.11k
      MI->ac_idx++;
367
1.11k
#endif
368
1.11k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
369
1.11k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op2);
370
1.11k
      MI->flat_insn->detail->arm64.op_count++;
371
1.11k
#ifndef CAPSTONE_DIET
372
1.11k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
373
1.11k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
374
1.11k
      MI->ac_idx++;
375
1.11k
#endif
376
1.11k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
377
1.11k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) - MCOperand_getImm(Op2) + 1;
378
1.11k
      MI->flat_insn->detail->arm64.op_count++;
379
1.11k
    }
380
381
1.11k
    return;
382
2.03k
  }
383
384
450k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
385
1.73k
    MCOperand *Op0 = MCInst_getOperand(MI, 0); // Op1 == Op0
386
1.73k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
387
1.73k
    int ImmR = (int)MCOperand_getImm(MCInst_getOperand(MI, 3));
388
1.73k
    int ImmS = (int)MCOperand_getImm(MCInst_getOperand(MI, 4));
389
390
1.73k
    if ((MCOperand_getReg(Op2) == AArch64_WZR || MCOperand_getReg(Op2) == AArch64_XZR) &&
391
957
        (ImmR == 0 || ImmS < ImmR)) {
392
      // BFC takes precedence over its entire range, sligtly differently to BFI.
393
590
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
394
590
      int LSB = (BitWidth - ImmR) % BitWidth;
395
590
      int Width = ImmS + 1;
396
397
590
      SStream_concat(O, "bfc\t%s, ",
398
590
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName));
399
400
590
      printInt32Bang(O, LSB);
401
590
      SStream_concat0(O, ", ");
402
590
      printInt32Bang(O, Width);
403
590
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfc"));
404
405
590
      if (MI->csh->detail) {
406
590
#ifndef CAPSTONE_DIET
407
590
        uint8_t access;
408
590
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
409
590
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
410
590
        MI->ac_idx++;
411
590
#endif
412
590
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
413
590
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
414
590
        MI->flat_insn->detail->arm64.op_count++;
415
416
590
#ifndef CAPSTONE_DIET
417
590
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
418
590
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
419
590
        MI->ac_idx++;
420
590
#endif
421
590
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
422
590
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
423
590
        MI->flat_insn->detail->arm64.op_count++;
424
590
#ifndef CAPSTONE_DIET
425
590
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
426
590
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
427
590
        MI->ac_idx++;
428
590
#endif
429
590
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
430
590
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
431
590
        MI->flat_insn->detail->arm64.op_count++;
432
590
      }
433
434
590
      return;
435
1.14k
    } else if (ImmS < ImmR) {
436
      // BFI alias
437
387
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
438
387
      LSB = (BitWidth - ImmR) % BitWidth;
439
387
      Width = ImmS + 1;
440
441
387
      SStream_concat(O, "bfi\t%s, %s, ",
442
387
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
443
387
          getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
444
445
387
      printInt32Bang(O, LSB);
446
387
      SStream_concat0(O, ", ");
447
387
      printInt32Bang(O, Width);
448
449
387
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfi"));
450
451
387
      if (MI->csh->detail) {
452
387
#ifndef CAPSTONE_DIET
453
387
        uint8_t access;
454
387
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
455
387
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
456
387
        MI->ac_idx++;
457
387
#endif
458
387
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
459
387
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
460
387
        MI->flat_insn->detail->arm64.op_count++;
461
387
#ifndef CAPSTONE_DIET
462
387
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
463
387
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
464
387
        MI->ac_idx++;
465
387
#endif
466
387
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
467
387
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
468
387
        MI->flat_insn->detail->arm64.op_count++;
469
387
#ifndef CAPSTONE_DIET
470
387
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
471
387
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
472
387
        MI->ac_idx++;
473
387
#endif
474
387
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
475
387
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
476
387
        MI->flat_insn->detail->arm64.op_count++;
477
387
#ifndef CAPSTONE_DIET
478
387
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
479
387
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
480
387
        MI->ac_idx++;
481
387
#endif
482
387
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
483
387
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
484
387
        MI->flat_insn->detail->arm64.op_count++;
485
387
      }
486
487
387
      return;
488
387
    }
489
490
760
    LSB = ImmR;
491
760
    Width = ImmS - ImmR + 1;
492
    // Otherwise BFXIL the preferred form
493
760
    SStream_concat(O, "bfxil\t%s, %s, ",
494
760
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
495
760
        getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
496
497
760
    printInt32Bang(O, LSB);
498
760
    SStream_concat0(O, ", ");
499
760
    printInt32Bang(O, Width);
500
501
760
    MCInst_setOpcodePub(MI, AArch64_map_insn("bfxil"));
502
503
760
    if (MI->csh->detail) {
504
760
#ifndef CAPSTONE_DIET
505
760
      uint8_t access;
506
760
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
507
760
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
508
760
      MI->ac_idx++;
509
760
#endif
510
760
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
511
760
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
512
760
      MI->flat_insn->detail->arm64.op_count++;
513
760
#ifndef CAPSTONE_DIET
514
760
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
515
760
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
516
760
      MI->ac_idx++;
517
760
#endif
518
760
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
519
760
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
520
760
      MI->flat_insn->detail->arm64.op_count++;
521
760
#ifndef CAPSTONE_DIET
522
760
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
523
760
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
524
760
      MI->ac_idx++;
525
760
#endif
526
760
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
527
760
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
528
760
      MI->flat_insn->detail->arm64.op_count++;
529
760
#ifndef CAPSTONE_DIET
530
760
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
531
760
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
532
760
      MI->ac_idx++;
533
760
#endif
534
760
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
535
760
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
536
760
      MI->flat_insn->detail->arm64.op_count++;
537
760
    }
538
539
760
    return;
540
1.73k
  }
541
542
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but their
543
  // domains overlap so they need to be prioritized. The chain is "MOVZ lsl #0 >
544
  // MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest instruction
545
  // that can represent the move is the MOV alias, and the rest get printed
546
  // normally.
547
449k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
548
1.21k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
549
1.21k
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
550
1.21k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
551
1.21k
    uint64_t Value = (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift;
552
553
1.21k
    if (isMOVZMovAlias(Value, Shift,
554
1.21k
          Opcode == AArch64_MOVZXi ? 64 : 32)) {
555
1.14k
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
556
557
1.14k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
558
559
1.14k
      if (MI->csh->detail) {
560
1.14k
#ifndef CAPSTONE_DIET
561
1.14k
        uint8_t access;
562
1.14k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
563
1.14k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
564
1.14k
        MI->ac_idx++;
565
1.14k
#endif
566
1.14k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
567
1.14k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
568
1.14k
        MI->flat_insn->detail->arm64.op_count++;
569
570
1.14k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
571
1.14k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
572
1.14k
        MI->flat_insn->detail->arm64.op_count++;
573
1.14k
      }
574
575
1.14k
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
576
577
1.14k
      return;
578
1.14k
    }
579
1.21k
  }
580
581
448k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
582
1.51k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
583
1.51k
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
584
1.51k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
585
1.51k
    uint64_t Value = ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift);
586
587
1.51k
    if (RegWidth == 32)
588
295
      Value = Value & 0xffffffff;
589
590
1.51k
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
591
1.25k
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
592
593
1.25k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
594
595
1.25k
      if (MI->csh->detail) {
596
1.25k
#ifndef CAPSTONE_DIET
597
1.25k
        uint8_t access;
598
1.25k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
599
1.25k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
600
1.25k
        MI->ac_idx++;
601
1.25k
#endif
602
1.25k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
603
1.25k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
604
1.25k
        MI->flat_insn->detail->arm64.op_count++;
605
606
1.25k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
607
1.25k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
608
1.25k
        MI->flat_insn->detail->arm64.op_count++;
609
1.25k
      }
610
611
1.25k
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
612
613
1.25k
      return;
614
1.25k
    }
615
1.51k
  }
616
617
446k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
618
2.09k
      (MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_XZR ||
619
1.83k
       MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_WZR) &&
620
867
      MCOperand_isImm(MCInst_getOperand(MI, 2))) {
621
867
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
622
867
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
623
867
        MCOperand_getImm(MCInst_getOperand(MI, 2)), RegWidth);
624
867
    SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
625
626
867
    printInt64Bang(O, SignExtend64(Value, RegWidth));
627
628
867
    if (MI->csh->detail) {
629
867
#ifndef CAPSTONE_DIET
630
867
      uint8_t access;
631
867
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
632
867
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
633
867
      MI->ac_idx++;
634
867
#endif
635
867
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
636
867
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
637
867
      MI->flat_insn->detail->arm64.op_count++;
638
639
867
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
640
867
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
641
867
      MI->flat_insn->detail->arm64.op_count++;
642
867
    }
643
644
867
    MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
645
646
867
    return;
647
867
  }
648
649
  // Instruction TSB is specified as a one operand instruction, but 'csync' is
650
  // not encoded, so for printing it is treated as a special case here:
651
445k
  if (Opcode == AArch64_TSB) {
652
160
    SStream_concat0(O, "tsb\tcsync");
653
160
    MCInst_setOpcodePub(MI, AArch64_map_insn("tsb"));
654
160
    return;
655
160
  }
656
657
445k
  MI->MRI = Info;
658
659
445k
  mnem = printAliasInstr(MI, O, (MCRegisterInfo *)Info);
660
445k
  if (mnem) {
661
58.1k
    MCInst_setOpcodePub(MI, AArch64_map_insn(mnem));
662
58.1k
    cs_mem_free(mnem);
663
664
58.1k
    switch(MCInst_getOpcode(MI)) {
665
32.9k
      default: break;
666
32.9k
      case AArch64_LD1i8_POST:
667
841
        arm64_op_addImm(MI, 1);
668
841
        break;
669
184
      case AArch64_LD1i16_POST:
670
184
        arm64_op_addImm(MI, 2);
671
184
        break;
672
1.79k
      case AArch64_LD1i32_POST:
673
1.79k
        arm64_op_addImm(MI, 4);
674
1.79k
        break;
675
67
      case AArch64_LD1Onev1d_POST:
676
401
      case AArch64_LD1Onev2s_POST:
677
542
      case AArch64_LD1Onev4h_POST:
678
808
      case AArch64_LD1Onev8b_POST:
679
1.45k
      case AArch64_LD1i64_POST:
680
1.45k
        arm64_op_addImm(MI, 8);
681
1.45k
        break;
682
104
      case AArch64_LD1Onev16b_POST:
683
438
      case AArch64_LD1Onev2d_POST:
684
594
      case AArch64_LD1Onev4s_POST:
685
663
      case AArch64_LD1Onev8h_POST:
686
729
      case AArch64_LD1Twov1d_POST:
687
797
      case AArch64_LD1Twov2s_POST:
688
914
      case AArch64_LD1Twov4h_POST:
689
1.84k
      case AArch64_LD1Twov8b_POST:
690
1.84k
        arm64_op_addImm(MI, 16);
691
1.84k
        break;
692
349
      case AArch64_LD1Threev1d_POST:
693
537
      case AArch64_LD1Threev2s_POST:
694
631
      case AArch64_LD1Threev4h_POST:
695
720
      case AArch64_LD1Threev8b_POST:
696
720
        arm64_op_addImm(MI, 24);
697
720
        break;
698
548
      case AArch64_LD1Fourv1d_POST:
699
629
      case AArch64_LD1Fourv2s_POST:
700
819
      case AArch64_LD1Fourv4h_POST:
701
887
      case AArch64_LD1Fourv8b_POST:
702
1.01k
      case AArch64_LD1Twov16b_POST:
703
1.25k
      case AArch64_LD1Twov2d_POST:
704
1.60k
      case AArch64_LD1Twov4s_POST:
705
1.69k
      case AArch64_LD1Twov8h_POST:
706
1.69k
        arm64_op_addImm(MI, 32);
707
1.69k
        break;
708
560
      case AArch64_LD1Threev16b_POST:
709
689
      case AArch64_LD1Threev2d_POST:
710
1.15k
      case AArch64_LD1Threev4s_POST:
711
1.60k
      case AArch64_LD1Threev8h_POST:
712
1.60k
         arm64_op_addImm(MI, 48);
713
1.60k
         break;
714
69
      case AArch64_LD1Fourv16b_POST:
715
326
      case AArch64_LD1Fourv2d_POST:
716
1.19k
      case AArch64_LD1Fourv4s_POST:
717
1.66k
      case AArch64_LD1Fourv8h_POST:
718
1.66k
        arm64_op_addImm(MI, 64);
719
1.66k
        break;
720
67
      case AArch64_UMOVvi64:
721
67
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1D);
722
67
        break;
723
66
      case AArch64_UMOVvi32:
724
66
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1S);
725
66
        break;
726
160
      case AArch64_INSvi8gpr:
727
230
      case AArch64_DUP_ZI_B:
728
369
      case AArch64_CPY_ZPmI_B:
729
597
      case AArch64_CPY_ZPzI_B:
730
694
      case AArch64_CPY_ZPmV_B:
731
1.09k
      case AArch64_CPY_ZPmR_B:
732
1.20k
      case AArch64_DUP_ZR_B:
733
1.20k
        if (MI->csh->detail) {
734
1.20k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
735
1.20k
        }
736
1.20k
        break;
737
103
      case AArch64_INSvi16gpr:
738
171
      case AArch64_DUP_ZI_H:
739
788
      case AArch64_CPY_ZPmI_H:
740
933
      case AArch64_CPY_ZPzI_H:
741
1.10k
      case AArch64_CPY_ZPmV_H:
742
1.17k
      case AArch64_CPY_ZPmR_H:
743
2.48k
      case AArch64_DUP_ZR_H:
744
2.54k
      case AArch64_FCPY_ZPmI_H:
745
2.79k
      case AArch64_FDUP_ZI_H:
746
2.79k
        if (MI->csh->detail) {
747
2.79k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
748
2.79k
        }
749
2.79k
        break;
750
80
      case AArch64_INSvi32gpr:
751
146
      case AArch64_DUP_ZI_S:
752
490
      case AArch64_CPY_ZPmI_S:
753
582
      case AArch64_CPY_ZPzI_S:
754
652
      case AArch64_CPY_ZPmV_S:
755
751
      case AArch64_CPY_ZPmR_S:
756
1.32k
      case AArch64_DUP_ZR_S:
757
1.49k
      case AArch64_FCPY_ZPmI_S:
758
1.55k
      case AArch64_FDUP_ZI_S:
759
1.55k
        if (MI->csh->detail) {
760
1.55k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
761
1.55k
        }
762
1.55k
        break;
763
188
      case AArch64_INSvi64gpr:
764
257
      case AArch64_DUP_ZI_D:
765
378
      case AArch64_CPY_ZPmI_D:
766
527
      case AArch64_CPY_ZPzI_D:
767
595
      case AArch64_CPY_ZPmV_D:
768
1.50k
      case AArch64_CPY_ZPmR_D:
769
1.72k
      case AArch64_DUP_ZR_D:
770
1.88k
      case AArch64_FCPY_ZPmI_D:
771
2.00k
      case AArch64_FDUP_ZI_D:
772
2.00k
        if (MI->csh->detail) {
773
2.00k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
774
2.00k
        }
775
2.00k
        break;
776
241
      case AArch64_INSvi8lane:
777
308
      case AArch64_ORR_PPzPP:
778
1.35k
      case AArch64_ORRS_PPzPP:
779
1.35k
        if (MI->csh->detail) {
780
1.35k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
781
1.35k
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
782
1.35k
        }
783
1.35k
        break;
784
215
      case AArch64_INSvi16lane:
785
215
        if (MI->csh->detail) {
786
215
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
787
215
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
788
215
        }
789
215
         break;
790
93
      case AArch64_INSvi32lane:
791
93
        if (MI->csh->detail) {
792
93
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
793
93
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
794
93
        }
795
93
        break;
796
395
      case AArch64_INSvi64lane:
797
546
      case AArch64_ORR_ZZZ:
798
546
        if (MI->csh->detail) {
799
546
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
800
546
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
801
546
        }
802
546
        break;
803
756
      case AArch64_ORRv16i8:
804
822
      case AArch64_NOTv16i8:
805
822
        if (MI->csh->detail) {
806
822
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_16B;
807
822
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_16B;
808
822
        }
809
822
        break;
810
66
      case AArch64_ORRv8i8:
811
132
      case AArch64_NOTv8i8:
812
132
        if (MI->csh->detail) {
813
132
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_8B;
814
132
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_8B;
815
132
        }
816
132
        break;
817
72
      case AArch64_AND_PPzPP:
818
138
      case AArch64_ANDS_PPzPP:
819
204
      case AArch64_EOR_PPzPP:
820
275
      case AArch64_EORS_PPzPP:
821
577
      case AArch64_SEL_PPPP:
822
858
      case AArch64_SEL_ZPZZ_B:
823
858
        if (MI->csh->detail) {
824
858
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
825
858
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1B;
826
858
        }
827
858
        break;
828
69
      case AArch64_SEL_ZPZZ_D:
829
69
        if (MI->csh->detail) {
830
69
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
831
69
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1D;
832
69
        }
833
69
        break;
834
101
      case AArch64_SEL_ZPZZ_H:
835
101
        if (MI->csh->detail) {
836
101
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
837
101
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1H;
838
101
        }
839
101
        break;
840
73
      case AArch64_SEL_ZPZZ_S:
841
73
        if (MI->csh->detail) {
842
73
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
843
73
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1S;
844
73
        }
845
73
        break;
846
122
      case AArch64_DUP_ZZI_B:
847
122
        if (MI->csh->detail) {
848
122
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
849
122
          if (MI->flat_insn->detail->arm64.op_count == 1) {
850
0
            arm64_op_addReg(MI, ARM64_REG_B0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
851
122
          } else {
852
122
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
853
122
          }
854
122
        }
855
122
        break;
856
749
      case AArch64_DUP_ZZI_D:
857
749
        if (MI->csh->detail) {
858
749
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
859
749
          if (MI->flat_insn->detail->arm64.op_count == 1) {
860
0
            arm64_op_addReg(MI, ARM64_REG_D0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
861
749
          } else {
862
749
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
863
749
          }
864
749
        }
865
749
        break;
866
67
      case AArch64_DUP_ZZI_H:
867
67
        if (MI->csh->detail) {
868
67
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
869
67
          if (MI->flat_insn->detail->arm64.op_count == 1) {
870
0
            arm64_op_addReg(MI, ARM64_REG_H0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
871
67
          } else {
872
67
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
873
67
          }
874
67
        }
875
67
        break;
876
71
      case AArch64_DUP_ZZI_Q:
877
71
        if (MI->csh->detail) {
878
71
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1Q;
879
71
          if (MI->flat_insn->detail->arm64.op_count == 1) {
880
0
            arm64_op_addReg(MI, ARM64_REG_Q0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
881
71
          } else {
882
71
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1Q;
883
71
          }
884
71
         }
885
71
         break;
886
180
      case AArch64_DUP_ZZI_S:
887
180
        if (MI->csh->detail) {
888
180
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
889
180
          if (MI->flat_insn->detail->arm64.op_count == 1) {
890
0
            arm64_op_addReg(MI, ARM64_REG_S0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
891
180
          } else {
892
180
             MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
893
180
          }
894
180
        }
895
180
        break;
896
      // Hacky detail filling of SMSTART and SMSTOP alias'
897
266
      case AArch64_MSRpstatesvcrImm1:{
898
266
        if(MI->csh->detail){
899
266
          MI->flat_insn->detail->arm64.op_count = 2;
900
266
#ifndef CAPSTONE_DIET
901
266
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
902
266
          MI->ac_idx++;
903
266
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
904
266
          MI->ac_idx++;
905
266
#endif
906
266
          MI->flat_insn->detail->arm64.operands[0].type = ARM64_OP_SVCR;
907
266
          MI->flat_insn->detail->arm64.operands[0].sys = (unsigned)ARM64_SYSREG_SVCR;
908
266
          MI->flat_insn->detail->arm64.operands[0].svcr = lookupSVCRByEncoding(MCOperand_getImm(MCInst_getOperand(MI, 0)))->Encoding;
909
266
          MI->flat_insn->detail->arm64.operands[1].type = ARM64_OP_IMM;
910
266
          MI->flat_insn->detail->arm64.operands[1].imm = MCOperand_getImm(MCInst_getOperand(MI, 1));
911
266
        }
912
266
        break;
913
577
      }
914
58.1k
    }
915
387k
  } else {
916
387k
    printInstruction(MI, O);
917
387k
  }
918
445k
}
919
920
static bool printSysAlias(MCInst *MI, SStream *O)
921
7.83k
{
922
  // unsigned Opcode = MCInst_getOpcode(MI);
923
  //assert(Opcode == AArch64_SYSxt && "Invalid opcode for SYS alias!");
924
925
7.83k
  const char *Ins;
926
7.83k
  uint16_t Encoding;
927
7.83k
  bool NeedsReg;
928
7.83k
  char Name[64];
929
7.83k
  MCOperand *Op1 = MCInst_getOperand(MI, 0);
930
7.83k
  MCOperand *Cn = MCInst_getOperand(MI, 1);
931
7.83k
  MCOperand *Cm = MCInst_getOperand(MI, 2);
932
7.83k
  MCOperand *Op2 = MCInst_getOperand(MI, 3);
933
934
7.83k
  unsigned Op1Val = (unsigned)MCOperand_getImm(Op1);
935
7.83k
  unsigned CnVal = (unsigned)MCOperand_getImm(Cn);
936
7.83k
  unsigned CmVal = (unsigned)MCOperand_getImm(Cm);
937
7.83k
  unsigned Op2Val = (unsigned)MCOperand_getImm(Op2);
938
939
7.83k
  Encoding = Op2Val;
940
7.83k
  Encoding |= CmVal << 3;
941
7.83k
  Encoding |= CnVal << 7;
942
7.83k
  Encoding |= Op1Val << 11;
943
944
7.83k
  if (CnVal == 7) {
945
5.97k
    switch (CmVal) {
946
198
      default:
947
198
        return false;
948
949
      // IC aliases
950
1.33k
      case 1: case 5: {
951
1.33k
        const IC *IC = lookupICByEncoding(Encoding);
952
        // if (!IC || !IC->haveFeatures(STI.getFeatureBits()))
953
1.33k
        if (!IC)
954
360
          return false;
955
956
975
        NeedsReg = IC->NeedsReg;
957
975
        Ins = "ic";
958
975
        strncpy(Name, IC->Name, sizeof(Name) - 1);
959
975
      }
960
0
      break;
961
962
      // DC aliases
963
2.95k
      case 4: case 6: case 10: case 11: case 12: case 14: {
964
2.95k
        const DC *DC = lookupDCByEncoding(Encoding);
965
        // if (!DC || !DC->haveFeatures(STI.getFeatureBits()))
966
2.95k
        if (!DC)
967
2.31k
          return false;
968
969
637
        NeedsReg = true;
970
637
        Ins = "dc";
971
637
        strncpy(Name, DC->Name, sizeof(Name) - 1);
972
637
      }
973
0
      break;
974
975
      // AT aliases
976
1.48k
      case 8: case 9: {
977
1.48k
        const AT *AT = lookupATByEncoding(Encoding);
978
        // if (!AT || !AT->haveFeatures(STI.getFeatureBits()))
979
1.48k
        if (!AT)
980
199
          return false;
981
982
1.28k
        NeedsReg = true;
983
1.28k
        Ins = "at";
984
1.28k
        strncpy(Name, AT->Name, sizeof(Name) - 1);
985
1.28k
      }
986
0
      break;
987
5.97k
    }
988
5.97k
  } else if (CnVal == 8) {
989
    // TLBI aliases
990
528
    const TLBI *TLBI = lookupTLBIByEncoding(Encoding);
991
    // if (!TLBI || !TLBI->haveFeatures(STI.getFeatureBits()))
992
528
    if (!TLBI)
993
308
      return false;
994
995
220
    NeedsReg = TLBI->NeedsReg;
996
220
    Ins = "tlbi";
997
220
    strncpy(Name, TLBI->Name, sizeof(Name) - 1);
998
220
  } else
999
1.33k
    return false;
1000
1001
3.11k
  SStream_concat(O, "%s\t%s", Ins, Name);
1002
1003
3.11k
  if (NeedsReg) {
1004
2.12k
    SStream_concat(O, ", %s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 4)), AArch64_NoRegAltName));
1005
2.12k
  }
1006
1007
3.11k
  MCInst_setOpcodePub(MI, AArch64_map_insn(Ins));
1008
1009
3.11k
  if (MI->csh->detail) {
1010
#if 0
1011
#ifndef CAPSTONE_DIET
1012
    uint8_t access;
1013
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1014
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1015
    MI->ac_idx++;
1016
#endif
1017
#endif
1018
3.11k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
1019
3.11k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = AArch64_map_sys_op(Name);
1020
3.11k
    MI->flat_insn->detail->arm64.op_count++;
1021
1022
3.11k
    if (NeedsReg) {
1023
2.12k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1024
2.12k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 4));
1025
2.12k
      MI->flat_insn->detail->arm64.op_count++;
1026
2.12k
    }
1027
3.11k
  }
1028
1029
3.11k
  return true;
1030
7.83k
}
1031
1032
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O)
1033
617k
{
1034
617k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1035
1036
617k
  if (MCOperand_isReg(Op)) {
1037
535k
    unsigned Reg = MCOperand_getReg(Op);
1038
1039
535k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1040
1041
535k
    if (MI->csh->detail) {
1042
535k
      if (MI->csh->doing_mem) {
1043
258k
        if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base == ARM64_REG_INVALID) {
1044
227k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = Reg;
1045
227k
        }
1046
30.3k
        else if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index == ARM64_REG_INVALID) {
1047
30.3k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = Reg;
1048
30.3k
        }
1049
277k
      } else if (MI->csh->doing_SME_Index) {
1050
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1051
10.8k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.base = Reg;
1052
266k
      } else {
1053
266k
#ifndef CAPSTONE_DIET
1054
266k
        uint8_t access;
1055
1056
266k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1057
266k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1058
266k
        MI->ac_idx++;
1059
266k
#endif
1060
266k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1061
266k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1062
266k
        MI->flat_insn->detail->arm64.op_count++;
1063
266k
      }
1064
535k
    }
1065
535k
  } else if (MCOperand_isImm(Op)) {
1066
82.3k
    int64_t imm = MCOperand_getImm(Op);
1067
1068
82.3k
    if (MI->Opcode == AArch64_ADR) {
1069
4.86k
      imm += MI->address;
1070
4.86k
      printUInt64Bang(O, imm);
1071
77.4k
    } else {
1072
77.4k
      if (MI->csh->doing_mem) {
1073
21.7k
        if (MI->csh->imm_unsigned) {
1074
0
          printUInt64Bang(O, imm);
1075
21.7k
        } else {
1076
21.7k
          printInt64Bang(O, imm);
1077
21.7k
        }
1078
21.7k
      } else
1079
55.6k
        printUInt64Bang(O, imm);
1080
77.4k
    }
1081
1082
82.3k
    if (MI->csh->detail) {
1083
82.3k
      if (MI->csh->doing_mem) {
1084
21.7k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)imm;
1085
60.5k
      } else if (MI->csh->doing_SME_Index) {
1086
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1087
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = (int32_t)imm; 
1088
60.5k
      } else {
1089
60.5k
#ifndef CAPSTONE_DIET
1090
60.5k
        uint8_t access;
1091
1092
60.5k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1093
60.5k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1094
60.5k
#endif
1095
60.5k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1096
60.5k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
1097
60.5k
        MI->flat_insn->detail->arm64.op_count++;
1098
60.5k
      }
1099
82.3k
    }
1100
82.3k
  }
1101
617k
}
1102
1103
static void printImm(MCInst *MI, unsigned OpNum, SStream *O)
1104
6.99k
{
1105
6.99k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1106
6.99k
  printUInt64Bang(O, MCOperand_getImm(Op));
1107
1108
6.99k
  if (MI->csh->detail) {
1109
6.99k
#ifndef CAPSTONE_DIET
1110
6.99k
    uint8_t access;
1111
6.99k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1112
6.99k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1113
6.99k
    MI->ac_idx++;
1114
6.99k
#endif
1115
6.99k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1116
6.99k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1117
6.99k
    MI->flat_insn->detail->arm64.op_count++;
1118
6.99k
  }
1119
6.99k
}
1120
1121
static void printImmHex(MCInst *MI, unsigned OpNum, SStream *O)
1122
113
{
1123
113
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1124
113
  printUInt64Bang(O, MCOperand_getImm(Op));
1125
1126
113
  if (MI->csh->detail) {
1127
113
#ifndef CAPSTONE_DIET
1128
113
    uint8_t access;
1129
113
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1130
113
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1131
113
    MI->ac_idx++;
1132
113
#endif
1133
113
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1134
113
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1135
113
    MI->flat_insn->detail->arm64.op_count++;
1136
113
  }
1137
113
}
1138
1139
2.82k
static void printSImm(MCInst *MI, unsigned OpNo, SStream *O, int Size) {
1140
2.82k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
1141
2.82k
  if (Size == 8)
1142
1.27k
  printInt64Bang(O, (signed char) MCOperand_getImm(Op));
1143
1.55k
  else if (Size == 16)
1144
1.55k
  printInt64Bang(O, (signed short) MCOperand_getImm(Op));
1145
0
  else
1146
0
    printInt64Bang(O, MCOperand_getImm(Op));
1147
1148
2.82k
  if (MI->csh->detail) {
1149
2.82k
#ifndef CAPSTONE_DIET
1150
2.82k
    uint8_t access;
1151
2.82k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1152
2.82k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1153
2.82k
    MI->ac_idx++;
1154
2.82k
#endif
1155
2.82k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1156
2.82k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1157
2.82k
    MI->flat_insn->detail->arm64.op_count++;
1158
2.82k
  }
1159
2.82k
}
1160
1161
static void printPostIncOperand(MCInst *MI, unsigned OpNum, SStream *O,
1162
    unsigned Imm)
1163
48.0k
{
1164
48.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1165
1166
48.0k
  if (MCOperand_isReg(Op)) {
1167
48.0k
    unsigned Reg = MCOperand_getReg(Op);
1168
48.0k
    if (Reg == AArch64_XZR) {
1169
0
      printInt32Bang(O, Imm);
1170
1171
0
      if (MI->csh->detail) {
1172
0
#ifndef CAPSTONE_DIET
1173
0
        uint8_t access;
1174
1175
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1176
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1177
0
        MI->ac_idx++;
1178
0
#endif
1179
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1180
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Imm;
1181
0
        MI->flat_insn->detail->arm64.op_count++;
1182
0
      }
1183
48.0k
    } else {
1184
48.0k
      SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1185
1186
48.0k
      if (MI->csh->detail) {
1187
48.0k
#ifndef CAPSTONE_DIET
1188
48.0k
        uint8_t access;
1189
1190
48.0k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1191
48.0k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1192
48.0k
        MI->ac_idx++;
1193
48.0k
#endif
1194
48.0k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1195
48.0k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1196
48.0k
        MI->flat_insn->detail->arm64.op_count++;
1197
48.0k
      }
1198
48.0k
    }
1199
48.0k
  }
1200
  //llvm_unreachable("unknown operand kind in printPostIncOperand64");
1201
48.0k
}
1202
1203
static void printVRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1204
78.2k
{
1205
78.2k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1206
  //assert(Op.isReg() && "Non-register vreg operand!");
1207
78.2k
  unsigned Reg = MCOperand_getReg(Op);
1208
1209
78.2k
  SStream_concat0(O, getRegisterName(Reg, AArch64_vreg));
1210
1211
78.2k
  if (MI->csh->detail) {
1212
78.2k
#ifndef CAPSTONE_DIET
1213
78.2k
    uint8_t access;
1214
78.2k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1215
78.2k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1216
78.2k
    MI->ac_idx++;
1217
78.2k
#endif
1218
78.2k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1219
78.2k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = AArch64_map_vregister(Reg);
1220
78.2k
    MI->flat_insn->detail->arm64.op_count++;
1221
78.2k
  }
1222
78.2k
}
1223
1224
static void printSysCROperand(MCInst *MI, unsigned OpNum, SStream *O)
1225
9.68k
{
1226
9.68k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1227
  //assert(Op.isImm() && "System instruction C[nm] operands must be immediates!");
1228
9.68k
  SStream_concat(O, "c%u", MCOperand_getImm(Op));
1229
1230
9.68k
  if (MI->csh->detail) {
1231
9.68k
#ifndef CAPSTONE_DIET
1232
9.68k
    uint8_t access;
1233
1234
9.68k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1235
9.68k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1236
9.68k
    MI->ac_idx++;
1237
9.68k
#endif
1238
9.68k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_CIMM;
1239
9.68k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1240
9.68k
    MI->flat_insn->detail->arm64.op_count++;
1241
9.68k
  }
1242
9.68k
}
1243
1244
static void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1245
4.96k
{
1246
4.96k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1247
4.96k
  if (MCOperand_isImm(MO)) {
1248
4.96k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1249
    //assert(Val == MO.getImm() && "Add/sub immediate out of range!");
1250
4.96k
    unsigned Shift = AArch64_AM_getShiftValue((int)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1)));
1251
1252
4.96k
    printInt32Bang(O, Val);
1253
1254
4.96k
    if (MI->csh->detail) {
1255
4.96k
#ifndef CAPSTONE_DIET
1256
4.96k
      uint8_t access;
1257
1258
4.96k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1259
4.96k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1260
4.96k
      MI->ac_idx++;
1261
4.96k
#endif
1262
4.96k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1263
4.96k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1264
4.96k
      MI->flat_insn->detail->arm64.op_count++;
1265
4.96k
    }
1266
1267
4.96k
    if (Shift != 0)
1268
1.44k
      printShifter(MI, OpNum + 1, O);
1269
4.96k
  }
1270
4.96k
}
1271
1272
static void printLogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
1273
5.36k
{
1274
5.36k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1275
1276
5.36k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 32);
1277
5.36k
  printUInt32Bang(O, (int)Val);
1278
1279
5.36k
  if (MI->csh->detail) {
1280
5.36k
#ifndef CAPSTONE_DIET
1281
5.36k
    uint8_t access;
1282
1283
5.36k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1284
5.36k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1285
5.36k
    MI->ac_idx++;
1286
5.36k
#endif
1287
5.36k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1288
5.36k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1289
5.36k
    MI->flat_insn->detail->arm64.op_count++;
1290
5.36k
  }
1291
5.36k
}
1292
1293
static void printLogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
1294
4.34k
{
1295
4.34k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1296
4.34k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 64);
1297
1298
4.34k
  switch(MI->flat_insn->id) {
1299
2.34k
    default:
1300
2.34k
      printInt64Bang(O, Val);
1301
2.34k
      break;
1302
1303
559
    case ARM64_INS_ORR:
1304
1.14k
    case ARM64_INS_AND:
1305
1.99k
    case ARM64_INS_EOR:
1306
1.99k
    case ARM64_INS_TST:
1307
      // do not print number in negative form
1308
1.99k
      if (Val >= 0 && Val <= HEX_THRESHOLD)
1309
165
        SStream_concat(O, "#%u", (int)Val);
1310
1.83k
      else
1311
1.83k
        SStream_concat(O, "#0x%"PRIx64, Val);
1312
1.99k
      break;
1313
4.34k
  }
1314
1315
4.34k
  if (MI->csh->detail) {
1316
4.34k
#ifndef CAPSTONE_DIET
1317
4.34k
    uint8_t access;
1318
1319
4.34k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1320
4.34k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1321
4.34k
    MI->ac_idx++;
1322
4.34k
#endif
1323
4.34k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1324
4.34k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int64_t)Val;
1325
4.34k
    MI->flat_insn->detail->arm64.op_count++;
1326
4.34k
  }
1327
4.34k
}
1328
1329
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1330
16.1k
{
1331
16.1k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1332
1333
  // LSL #0 should not be printed.
1334
16.1k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1335
9.35k
      AArch64_AM_getShiftValue(Val) == 0)
1336
2.34k
    return;
1337
1338
13.7k
  SStream_concat(O, ", %s ", AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)));
1339
13.7k
  printInt32BangDec(O, AArch64_AM_getShiftValue(Val));
1340
1341
13.7k
  if (MI->csh->detail) {
1342
13.7k
    arm64_shifter shifter = ARM64_SFT_INVALID;
1343
1344
13.7k
    switch(AArch64_AM_getShiftType(Val)) {
1345
0
      default:  // never reach
1346
7.00k
      case AArch64_AM_LSL:
1347
7.00k
        shifter = ARM64_SFT_LSL;
1348
7.00k
        break;
1349
1350
3.07k
      case AArch64_AM_LSR:
1351
3.07k
        shifter = ARM64_SFT_LSR;
1352
3.07k
        break;
1353
1354
1.46k
      case AArch64_AM_ASR:
1355
1.46k
        shifter = ARM64_SFT_ASR;
1356
1.46k
        break;
1357
1358
1.75k
      case AArch64_AM_ROR:
1359
1.75k
        shifter = ARM64_SFT_ROR;
1360
1.75k
        break;
1361
1362
471
      case AArch64_AM_MSL:
1363
471
        shifter = ARM64_SFT_MSL;
1364
471
        break;
1365
13.7k
    }
1366
1367
13.7k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = shifter;
1368
13.7k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = AArch64_AM_getShiftValue(Val);
1369
13.7k
  }
1370
13.7k
}
1371
1372
static void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1373
8.86k
{
1374
8.86k
  SStream_concat0(O, getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1375
1376
8.86k
  if (MI->csh->detail) {
1377
8.86k
#ifndef CAPSTONE_DIET
1378
8.86k
    uint8_t access;
1379
8.86k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1380
8.86k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1381
8.86k
    MI->ac_idx++;
1382
8.86k
#endif
1383
8.86k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1384
8.86k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1385
8.86k
    MI->flat_insn->detail->arm64.op_count++;
1386
8.86k
  }
1387
1388
8.86k
  printShifter(MI, OpNum + 1, O);
1389
8.86k
}
1390
1391
static void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1392
9.34k
{
1393
9.34k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1394
9.34k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1395
9.34k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1396
1397
  // If the destination or first source register operand is [W]SP, print
1398
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1399
  // all.
1400
9.34k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1401
6.03k
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, 0));
1402
6.03k
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, 1));
1403
1404
6.03k
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1405
2.06k
          ExtType == AArch64_AM_UXTX) ||
1406
5.33k
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1407
1.06k
         ExtType == AArch64_AM_UXTW)) {
1408
778
      if (ShiftVal != 0) {
1409
778
        SStream_concat0(O, ", lsl ");
1410
778
        printInt32Bang(O, ShiftVal);
1411
1412
778
        if (MI->csh->detail) {
1413
778
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1414
778
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1415
778
        }
1416
778
      }
1417
1418
778
      return;
1419
778
    }
1420
6.03k
  }
1421
1422
8.56k
  SStream_concat(O, ", %s", AArch64_AM_getShiftExtendName(ExtType));
1423
1424
8.56k
  if (MI->csh->detail) {
1425
8.56k
    arm64_extender ext = ARM64_EXT_INVALID;
1426
8.56k
    switch(ExtType) {
1427
0
      default:  // never reach
1428
1429
304
      case AArch64_AM_UXTB:
1430
304
        ext = ARM64_EXT_UXTB;
1431
304
        break;
1432
1433
1.22k
      case AArch64_AM_UXTH:
1434
1.22k
        ext = ARM64_EXT_UXTH;
1435
1.22k
        break;
1436
1437
2.14k
      case AArch64_AM_UXTW:
1438
2.14k
        ext = ARM64_EXT_UXTW;
1439
2.14k
        break;
1440
1441
3.11k
      case AArch64_AM_UXTX:
1442
3.11k
        ext = ARM64_EXT_UXTX;
1443
3.11k
        break;
1444
1445
612
      case AArch64_AM_SXTB:
1446
612
        ext = ARM64_EXT_SXTB;
1447
612
        break;
1448
1449
589
      case AArch64_AM_SXTH:
1450
589
        ext = ARM64_EXT_SXTH;
1451
589
        break;
1452
1453
135
      case AArch64_AM_SXTW:
1454
135
        ext = ARM64_EXT_SXTW;
1455
135
        break;
1456
1457
443
      case AArch64_AM_SXTX:
1458
443
        ext = ARM64_EXT_SXTX;
1459
443
        break;
1460
8.56k
    }
1461
1462
8.56k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].ext = ext;
1463
8.56k
  }
1464
1465
8.56k
  if (ShiftVal != 0) {
1466
8.22k
    SStream_concat0(O, " ");
1467
8.22k
    printInt32Bang(O, ShiftVal);
1468
1469
8.22k
    if (MI->csh->detail) {
1470
8.22k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1471
8.22k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1472
8.22k
    }
1473
8.22k
  }
1474
8.56k
}
1475
1476
static void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1477
5.40k
{
1478
5.40k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1479
1480
5.40k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1481
1482
5.40k
  if (MI->csh->detail) {
1483
5.40k
#ifndef CAPSTONE_DIET
1484
5.40k
    uint8_t access;
1485
5.40k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1486
5.40k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1487
5.40k
    MI->ac_idx++;
1488
5.40k
#endif
1489
5.40k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1490
5.40k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1491
5.40k
    MI->flat_insn->detail->arm64.op_count++;
1492
5.40k
  }
1493
1494
5.40k
  printArithExtend(MI, OpNum + 1, O);
1495
5.40k
}
1496
1497
static void printMemExtendImpl(MCInst *MI, bool SignExtend, bool DoShift, unsigned Width,
1498
             char SrcRegKind, SStream *O)
1499
29.2k
{
1500
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1501
29.2k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1502
29.2k
  if (IsLSL) {
1503
12.5k
    SStream_concat0(O, "lsl");
1504
1505
12.5k
    if (MI->csh->detail) {
1506
12.5k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1507
12.5k
    }
1508
16.6k
  } else {
1509
16.6k
    SStream_concat(O, "%cxt%c", (SignExtend ? 's' : 'u'), SrcRegKind);
1510
1511
16.6k
    if (MI->csh->detail) {
1512
16.6k
      if (!SignExtend) {
1513
7.38k
        switch(SrcRegKind) {
1514
0
          default: break;
1515
0
          case 'b':
1516
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTB;
1517
0
               break;
1518
0
          case 'h':
1519
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTH;
1520
0
               break;
1521
7.38k
          case 'w':
1522
7.38k
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTW;
1523
7.38k
               break;
1524
7.38k
        }
1525
9.28k
      } else {
1526
9.28k
          switch(SrcRegKind) {
1527
0
            default: break;
1528
0
            case 'b':
1529
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTB;
1530
0
              break;
1531
0
            case 'h':
1532
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTH;
1533
0
              break;
1534
7.85k
            case 'w':
1535
7.85k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTW;
1536
7.85k
              break;
1537
1.43k
            case 'x':
1538
1.43k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTX;
1539
1.43k
              break;
1540
9.28k
          }
1541
9.28k
      }
1542
16.6k
    }
1543
16.6k
  }
1544
1545
29.2k
  if (DoShift || IsLSL) {
1546
22.5k
    SStream_concat(O, " #%u", Log2_32(Width / 8));
1547
1548
22.5k
    if (MI->csh->detail) {
1549
22.5k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1550
22.5k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.value = Log2_32(Width / 8);
1551
22.5k
    }
1552
22.5k
  }
1553
29.2k
}
1554
1555
static void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind, unsigned Width)
1556
5.98k
{
1557
5.98k
  unsigned SignExtend = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1558
5.98k
  unsigned DoShift = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
1559
1560
5.98k
  printMemExtendImpl(MI, SignExtend, DoShift, Width, SrcRegKind, O);
1561
5.98k
}
1562
1563
static void printRegWithShiftExtend(MCInst *MI, unsigned OpNum, SStream *O,
1564
            bool SignExtend, int ExtWidth,
1565
            char SrcRegKind, char Suffix)
1566
28.1k
{
1567
28.1k
  bool DoShift;
1568
1569
28.1k
  printOperand(MI, OpNum, O);
1570
1571
28.1k
  if (Suffix == 's' || Suffix == 'd')
1572
17.7k
    SStream_concat(O, ".%c", Suffix);
1573
1574
28.1k
  DoShift = ExtWidth != 8;
1575
28.1k
  if (SignExtend || DoShift || SrcRegKind == 'w') {
1576
23.2k
    SStream_concat0(O, ", ");
1577
23.2k
    printMemExtendImpl(MI, SignExtend, DoShift, ExtWidth, SrcRegKind, O);
1578
23.2k
  }
1579
28.1k
}
1580
1581
static void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1582
3.77k
{
1583
3.77k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1584
3.77k
  SStream_concat0(O, getCondCodeName(CC));
1585
1586
3.77k
  if (MI->csh->detail)
1587
3.77k
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(CC + 1);
1588
3.77k
}
1589
1590
static void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1591
637
{
1592
637
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1593
637
  SStream_concat0(O, getCondCodeName(getInvertedCondCode(CC)));
1594
1595
637
  if (MI->csh->detail) {
1596
637
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(getInvertedCondCode(CC) + 1);
1597
637
  }
1598
637
}
1599
1600
static void printImmScale(MCInst *MI, unsigned OpNum, SStream *O, int Scale)
1601
28.3k
{
1602
28.3k
  int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1603
1604
28.3k
  printInt64Bang(O, val);
1605
1606
28.3k
  if (MI->csh->detail) {
1607
28.3k
    if (MI->csh->doing_mem) {
1608
23.0k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1609
23.0k
    } else {
1610
5.26k
#ifndef CAPSTONE_DIET
1611
5.26k
      uint8_t access;
1612
1613
5.26k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1614
5.26k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1615
5.26k
      MI->ac_idx++;
1616
5.26k
#endif
1617
5.26k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1618
5.26k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = val;
1619
5.26k
      MI->flat_insn->detail->arm64.op_count++;
1620
5.26k
    }
1621
28.3k
  }
1622
28.3k
}
1623
1624
static void printUImm12Offset(MCInst *MI, unsigned OpNum, SStream *O, unsigned Scale)
1625
11.1k
{
1626
11.1k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1627
1628
11.1k
  if (MCOperand_isImm(MO)) {
1629
11.1k
    int64_t val = Scale * MCOperand_getImm(MO);
1630
11.1k
    printInt64Bang(O, val);
1631
1632
11.1k
    if (MI->csh->detail) {
1633
11.1k
      if (MI->csh->doing_mem) {
1634
11.1k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1635
11.1k
      } else {
1636
0
#ifndef CAPSTONE_DIET
1637
0
        uint8_t access;
1638
1639
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1640
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1641
0
        MI->ac_idx++;
1642
0
#endif
1643
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1644
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int)val;
1645
0
        MI->flat_insn->detail->arm64.op_count++;
1646
0
      }
1647
11.1k
    }
1648
11.1k
  }
1649
11.1k
}
1650
1651
#if 0
1652
static void printAMIndexedWB(MCInst *MI, unsigned OpNum, SStream *O, unsigned int Scale)
1653
{
1654
  MCOperand *MO = MCInst_getOperand(MI, OpNum + 1);
1655
1656
  SStream_concat(O, "[%s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1657
1658
  if (MCOperand_isImm(MO)) {
1659
    int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1660
    printInt64Bang(O, val);
1661
  // } else {
1662
  //   // assert(MO1.isExpr() && "Unexpected operand type!");
1663
  //   SStream_concat0(O, ", ");
1664
  //   MO1.getExpr()->print(O, &MAI);
1665
  }
1666
1667
  SStream_concat0(O, "]");
1668
}
1669
#endif
1670
1671
// IsSVEPrefetch = false
1672
static void printPrefetchOp(MCInst *MI, unsigned OpNum, SStream *O, bool IsSVEPrefetch)
1673
11.5k
{
1674
11.5k
  unsigned prfop = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1675
1676
11.5k
  if (IsSVEPrefetch) {
1677
9.28k
    const SVEPRFM *PRFM = lookupSVEPRFMByEncoding(prfop);
1678
9.28k
    if (PRFM)
1679
8.35k
      SStream_concat0(O, PRFM->Name);
1680
1681
9.28k
    return;
1682
9.28k
  } else {
1683
2.31k
    const PRFM *PRFM = lookupPRFMByEncoding(prfop);
1684
2.31k
    if (PRFM)
1685
1.23k
      SStream_concat0(O, PRFM->Name);
1686
1687
2.31k
    return;
1688
2.31k
  }
1689
1690
  // FIXME: set OpcodePub?
1691
1692
0
  printInt32Bang(O, prfop);
1693
1694
0
  if (MI->csh->detail) {
1695
0
#ifndef CAPSTONE_DIET
1696
0
    uint8_t access;
1697
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1698
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1699
0
    MI->ac_idx++;
1700
0
#endif
1701
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1702
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = prfop;
1703
0
    MI->flat_insn->detail->arm64.op_count++;
1704
0
  }
1705
0
}
1706
1707
static void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1708
895
{
1709
895
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1710
895
  unsigned int psbhintop = MCOperand_getImm(Op);
1711
1712
895
  const PSB *PSB = lookupPSBByEncoding(psbhintop);
1713
895
  if (PSB)
1714
895
    SStream_concat0(O, PSB->Name);
1715
0
  else
1716
0
    printUInt32Bang(O, psbhintop);
1717
895
}
1718
1719
892
static void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O) {
1720
892
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, OpNum)) ^ 32;
1721
1722
892
  const BTI *BTI = lookupBTIByEncoding(btihintop);
1723
892
  if (BTI)
1724
892
  SStream_concat0(O, BTI->Name);
1725
0
  else
1726
0
  printUInt32Bang(O, btihintop);
1727
892
}
1728
1729
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1730
1.73k
{
1731
1.73k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1732
1.73k
  float FPImm = MCOperand_isFPImm(MO) ? MCOperand_getFPImm(MO) : AArch64_AM_getFPImmFloat((int)MCOperand_getImm(MO));
1733
1734
  // 8 decimal places are enough to perfectly represent permitted floats.
1735
#if defined(_KERNEL_MODE)
1736
  // Issue #681: Windows kernel does not support formatting float point
1737
  SStream_concat0(O, "#<float_point_unsupported>");
1738
#else
1739
1.73k
  SStream_concat(O, "#%.8f", FPImm);
1740
1.73k
#endif
1741
1742
1.73k
  if (MI->csh->detail) {
1743
1.73k
#ifndef CAPSTONE_DIET
1744
1.73k
    uint8_t access;
1745
1746
1.73k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1747
1.73k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1748
1.73k
    MI->ac_idx++;
1749
1.73k
#endif
1750
1.73k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_FP;
1751
1.73k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].fp = FPImm;
1752
1.73k
    MI->flat_insn->detail->arm64.op_count++;
1753
1.73k
  }
1754
1.73k
}
1755
1756
//static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride = 1)
1757
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride)
1758
313k
{
1759
626k
  while (Stride--) {
1760
313k
    if (Reg >= AArch64_Q0 && Reg <= AArch64_Q30) // AArch64_Q0 .. AArch64_Q30
1761
256k
      Reg += 1;
1762
56.8k
    else if (Reg == AArch64_Q31) // Vector lists can wrap around.
1763
11.8k
      Reg = AArch64_Q0;
1764
45.0k
    else if (Reg >= AArch64_Z0 && Reg <= AArch64_Z30) // AArch64_Z0 .. AArch64_Z30
1765
44.2k
      Reg += 1;
1766
854
    else if (Reg == AArch64_Z31) // Vector lists can wrap around.
1767
854
      Reg = AArch64_Z0;
1768
313k
  }
1769
1770
313k
  return Reg;
1771
313k
}
1772
1773
static void printGPRSeqPairsClassOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned int size)
1774
7.93k
{
1775
  // static_assert(size == 64 || size == 32,
1776
  //    "Template parameter must be either 32 or 64");
1777
7.93k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1778
7.93k
  unsigned Sube = (size == 32) ? AArch64_sube32 : AArch64_sube64;
1779
7.93k
  unsigned Subo = (size == 32) ? AArch64_subo32 : AArch64_subo64;
1780
7.93k
  unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube);
1781
7.93k
  unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo);
1782
1783
7.93k
  SStream_concat(O, "%s, %s", getRegisterName(Even, AArch64_NoRegAltName),
1784
7.93k
      getRegisterName(Odd, AArch64_NoRegAltName));
1785
1786
7.93k
  if (MI->csh->detail) {
1787
7.93k
#ifndef CAPSTONE_DIET
1788
7.93k
    uint8_t access;
1789
1790
7.93k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1791
7.93k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1792
7.93k
    MI->ac_idx++;
1793
7.93k
#endif
1794
1795
7.93k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1796
7.93k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Even;
1797
7.93k
    MI->flat_insn->detail->arm64.op_count++;
1798
1799
7.93k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1800
7.93k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Odd;
1801
7.93k
    MI->flat_insn->detail->arm64.op_count++;
1802
7.93k
  }
1803
7.93k
}
1804
1805
static void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1806
    char *LayoutSuffix, MCRegisterInfo *MRI, arm64_vas vas)
1807
132k
{
1808
1.98M
#define GETREGCLASS_CONTAIN0(_class, _reg) MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, _class), _reg)
1809
132k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1810
132k
  unsigned NumRegs = 1, FirstReg, i;
1811
1812
132k
  SStream_concat0(O, "{");
1813
1814
  // Work out how many registers there are in the list (if there is an actual
1815
  // list).
1816
132k
  if (GETREGCLASS_CONTAIN0(AArch64_DDRegClassID , Reg) ||
1817
128k
      GETREGCLASS_CONTAIN0(AArch64_ZPR2RegClassID, Reg) ||
1818
124k
      GETREGCLASS_CONTAIN0(AArch64_QQRegClassID, Reg))
1819
26.1k
    NumRegs = 2;
1820
106k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDRegClassID, Reg) ||
1821
101k
      GETREGCLASS_CONTAIN0(AArch64_ZPR3RegClassID, Reg) ||
1822
98.3k
      GETREGCLASS_CONTAIN0(AArch64_QQQRegClassID, Reg))
1823
30.8k
    NumRegs = 3;
1824
75.7k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDDRegClassID, Reg) ||
1825
70.9k
      GETREGCLASS_CONTAIN0(AArch64_ZPR4RegClassID, Reg) ||
1826
68.3k
      GETREGCLASS_CONTAIN0(AArch64_QQQQRegClassID, Reg))
1827
30.9k
    NumRegs = 4;
1828
1829
  // Now forget about the list and find out what the first register is.
1830
132k
  if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_dsub0)))
1831
13.9k
    Reg = FirstReg;
1832
118k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_qsub0)))
1833
64.3k
    Reg = FirstReg;
1834
54.3k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_zsub0)))
1835
9.54k
    Reg = FirstReg;
1836
1837
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1838
  // printing (otherwise getRegisterName fails).
1839
132k
  if (GETREGCLASS_CONTAIN0(AArch64_FPR64RegClassID, Reg)) {
1840
17.5k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(MRI, AArch64_FPR128RegClassID);
1841
17.5k
    Reg = MCRegisterInfo_getMatchingSuperReg(MRI, Reg, AArch64_dsub, FPR128RC);
1842
17.5k
  }
1843
1844
445k
  for (i = 0; i < NumRegs; ++i, Reg = getNextVectorRegister(Reg, 1)) {
1845
313k
    bool isZReg = GETREGCLASS_CONTAIN0(AArch64_ZPRRegClassID, Reg);
1846
313k
    if (isZReg)
1847
45.0k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName), LayoutSuffix);
1848
268k
    else
1849
268k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_vreg), LayoutSuffix);
1850
1851
313k
    if (MI->csh->detail) {
1852
313k
#ifndef CAPSTONE_DIET
1853
313k
      uint8_t access;
1854
1855
313k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1856
313k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1857
313k
      MI->ac_idx++;
1858
313k
#endif
1859
313k
      unsigned regForDetail = isZReg ? Reg : AArch64_map_vregister(Reg);
1860
313k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1861
313k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = regForDetail;
1862
313k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].vas = vas;
1863
313k
      MI->flat_insn->detail->arm64.op_count++;
1864
313k
    }
1865
1866
313k
    if (i + 1 != NumRegs)
1867
180k
      SStream_concat0(O, ", ");
1868
313k
  }
1869
1870
132k
  SStream_concat0(O, "}");
1871
132k
}
1872
1873
static void printTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O, unsigned NumLanes, char LaneKind)
1874
132k
{
1875
132k
  char Suffix[32];
1876
132k
  arm64_vas vas = 0;
1877
1878
132k
  if (NumLanes) {
1879
48.1k
    cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, LaneKind);
1880
1881
48.1k
    switch(LaneKind) {
1882
0
      default: break;
1883
14.1k
      case 'b':
1884
14.1k
        switch(NumLanes) {
1885
0
          default: break;
1886
0
          case 1:
1887
0
               vas = ARM64_VAS_1B;
1888
0
               break;
1889
0
          case 4:
1890
0
               vas = ARM64_VAS_4B;
1891
0
               break;
1892
5.44k
          case 8:
1893
5.44k
               vas = ARM64_VAS_8B;
1894
5.44k
               break;
1895
8.70k
          case 16:
1896
8.70k
               vas = ARM64_VAS_16B;
1897
8.70k
               break;
1898
14.1k
        }
1899
14.1k
        break;
1900
14.1k
      case 'h':
1901
13.1k
        switch(NumLanes) {
1902
0
          default: break;
1903
0
          case 1:
1904
0
               vas = ARM64_VAS_1H;
1905
0
               break;
1906
0
          case 2:
1907
0
               vas = ARM64_VAS_2H;
1908
0
               break;
1909
5.23k
          case 4:
1910
5.23k
               vas = ARM64_VAS_4H;
1911
5.23k
               break;
1912
7.91k
          case 8:
1913
7.91k
               vas = ARM64_VAS_8H;
1914
7.91k
               break;
1915
13.1k
        }
1916
13.1k
        break;
1917
13.1k
      case 's':
1918
12.2k
        switch(NumLanes) {
1919
0
          default: break;
1920
0
          case 1:
1921
0
               vas = ARM64_VAS_1S;
1922
0
               break;
1923
3.61k
          case 2:
1924
3.61k
               vas = ARM64_VAS_2S;
1925
3.61k
               break;
1926
8.68k
          case 4:
1927
8.68k
               vas = ARM64_VAS_4S;
1928
8.68k
               break;
1929
12.2k
        }
1930
12.2k
        break;
1931
12.2k
      case 'd':
1932
8.60k
        switch(NumLanes) {
1933
0
          default: break;
1934
3.25k
          case 1:
1935
3.25k
               vas = ARM64_VAS_1D;
1936
3.25k
               break;
1937
5.35k
          case 2:
1938
5.35k
               vas = ARM64_VAS_2D;
1939
5.35k
               break;
1940
8.60k
        }
1941
8.60k
        break;
1942
8.60k
      case 'q':
1943
0
        switch(NumLanes) {
1944
0
          default: break;
1945
0
          case 1:
1946
0
               vas = ARM64_VAS_1Q;
1947
0
               break;
1948
0
        }
1949
0
        break;
1950
48.1k
    }
1951
84.4k
  } else {
1952
84.4k
    cs_snprintf(Suffix, sizeof(Suffix), ".%c", LaneKind);
1953
1954
84.4k
    switch(LaneKind) {
1955
0
      default: break;
1956
18.6k
      case 'b':
1957
18.6k
           vas = ARM64_VAS_1B;
1958
18.6k
           break;
1959
16.8k
      case 'h':
1960
16.8k
           vas = ARM64_VAS_1H;
1961
16.8k
           break;
1962
26.0k
      case 's':
1963
26.0k
           vas = ARM64_VAS_1S;
1964
26.0k
           break;
1965
22.9k
      case 'd':
1966
22.9k
           vas = ARM64_VAS_1D;
1967
22.9k
           break;
1968
0
      case 'q':
1969
0
           vas = ARM64_VAS_1Q;
1970
0
           break;
1971
84.4k
    }
1972
84.4k
  }
1973
1974
132k
  printVectorList(MI, OpNum, O, Suffix, MI->MRI, vas);
1975
132k
}
1976
1977
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
1978
72.7k
{
1979
72.7k
  SStream_concat0(O, "[");
1980
72.7k
  printInt32(O, (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum)));
1981
72.7k
  SStream_concat0(O, "]");
1982
1983
72.7k
  if (MI->csh->detail) {
1984
72.7k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].vector_index = (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1985
72.7k
  }
1986
72.7k
}
1987
1988
static void printAlignedLabel(MCInst *MI, unsigned OpNum, SStream *O)
1989
15.0k
{
1990
15.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1991
1992
  // If the label has already been resolved to an immediate offset (say, when
1993
  // we're running the disassembler), just print the immediate.
1994
15.0k
  if (MCOperand_isImm(Op)) {
1995
15.0k
    uint64_t imm = (MCOperand_getImm(Op) * 4) + MI->address;
1996
15.0k
    printUInt64Bang(O, imm);
1997
1998
15.0k
    if (MI->csh->detail) {
1999
15.0k
#ifndef CAPSTONE_DIET
2000
15.0k
      uint8_t access;
2001
2002
15.0k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2003
15.0k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2004
15.0k
      MI->ac_idx++;
2005
15.0k
#endif
2006
15.0k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2007
15.0k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2008
15.0k
      MI->flat_insn->detail->arm64.op_count++;
2009
15.0k
    }
2010
15.0k
  }
2011
15.0k
}
2012
2013
static void printAdrpLabel(MCInst *MI, unsigned OpNum, SStream *O)
2014
2.14k
{
2015
2.14k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
2016
2017
2.14k
  if (MCOperand_isImm(Op)) {
2018
    // ADRP sign extends a 21-bit offset, shifts it left by 12
2019
    // and adds it to the value of the PC with its bottom 12 bits cleared
2020
2.14k
    uint64_t imm = (MCOperand_getImm(Op) * 0x1000) + (MI->address & ~0xfff);
2021
2.14k
    printUInt64Bang(O, imm);
2022
2023
2.14k
    if (MI->csh->detail) {
2024
2.14k
#ifndef CAPSTONE_DIET
2025
2.14k
      uint8_t access;
2026
2027
2.14k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2028
2.14k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2029
2.14k
      MI->ac_idx++;
2030
2.14k
#endif
2031
2.14k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2032
2.14k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2033
2.14k
      MI->flat_insn->detail->arm64.op_count++;
2034
2.14k
    }
2035
2.14k
  }
2036
2.14k
}
2037
2038
static void printBarrierOption(MCInst *MI, unsigned OpNum, SStream *O)
2039
830
{
2040
830
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2041
830
  unsigned Opcode = MCInst_getOpcode(MI);
2042
830
  const char *Name = NULL;
2043
2044
830
  if (Opcode == AArch64_ISB) {
2045
67
    const ISB *ISB = lookupISBByEncoding(Val);
2046
67
    Name = ISB ? ISB->Name : NULL;
2047
763
  } else if (Opcode == AArch64_TSB) {
2048
0
    const TSB *TSB = lookupTSBByEncoding(Val);
2049
0
    Name = TSB ? TSB->Name : NULL;
2050
763
  } else {
2051
763
    const DB *DB = lookupDBByEncoding(Val);
2052
763
    Name = DB ? DB->Name : NULL;
2053
763
  }
2054
2055
830
  if (Name) {
2056
440
    SStream_concat0(O, Name);
2057
2058
440
    if (MI->csh->detail) {
2059
440
#ifndef CAPSTONE_DIET
2060
440
      uint8_t access;
2061
2062
440
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2063
440
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2064
440
      MI->ac_idx++;
2065
440
#endif
2066
440
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2067
440
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2068
440
      MI->flat_insn->detail->arm64.op_count++;
2069
440
    }
2070
440
  } else {
2071
390
    printUInt32Bang(O, Val);
2072
2073
390
    if (MI->csh->detail) {
2074
390
#ifndef CAPSTONE_DIET
2075
390
      uint8_t access;
2076
2077
390
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2078
390
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2079
390
      MI->ac_idx++;
2080
390
#endif
2081
390
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2082
390
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2083
390
      MI->flat_insn->detail->arm64.op_count++;
2084
390
    }
2085
390
  }
2086
830
}
2087
2088
68
static void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O) {
2089
68
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
2090
  // assert(MI->getOpcode() == AArch64::DSBnXS);
2091
2092
68
  const char *Name = NULL;
2093
68
  const DBnXS *DB = lookupDBnXSByEncoding(Val);
2094
68
  Name = DB ? DB->Name : NULL;
2095
2096
68
  if (Name) {
2097
68
    SStream_concat0(O, Name);
2098
2099
68
    if (MI->csh->detail) {
2100
68
#ifndef CAPSTONE_DIET
2101
68
      uint8_t access;
2102
2103
68
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2104
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2105
68
      MI->ac_idx++;
2106
68
#endif
2107
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2108
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2109
68
      MI->flat_insn->detail->arm64.op_count++;
2110
68
    }
2111
68
  }
2112
0
  else {
2113
0
    printUInt32Bang(O, Val);
2114
2115
0
    if (MI->csh->detail) {
2116
0
#ifndef CAPSTONE_DIET
2117
0
      uint8_t access;
2118
2119
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2120
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2121
0
      MI->ac_idx++;
2122
0
#endif
2123
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2124
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2125
0
      MI->flat_insn->detail->arm64.op_count++;
2126
0
    }
2127
0
  }
2128
68
}
2129
2130
static void printMRSSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2131
2.61k
{
2132
2.61k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2133
2.61k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2134
2135
  // Horrible hack for the one register that has identical encodings but
2136
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2137
  // going to get the wrong entry
2138
2.61k
  if (Val == ARM64_SYSREG_DBGDTRRX_EL0) {
2139
195
    SStream_concat0(O, "dbgdtrrx_el0");
2140
2141
195
    if (MI->csh->detail) {
2142
195
#ifndef CAPSTONE_DIET
2143
195
      uint8_t access;
2144
2145
195
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2146
195
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2147
195
      MI->ac_idx++;
2148
195
#endif
2149
2150
195
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2151
195
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2152
195
      MI->flat_insn->detail->arm64.op_count++;
2153
195
    }
2154
2155
195
    return;
2156
195
  }
2157
2158
  // Another hack for a register which has an alternative name which is not an alias,
2159
  // and is not in the Armv9-A documentation.
2160
2.41k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2161
73
    SStream_concat0(O, "ttbr0_el2");
2162
2163
73
    if (MI->csh->detail) {
2164
73
#ifndef CAPSTONE_DIET
2165
73
      uint8_t access;
2166
2167
73
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2168
73
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2169
73
      MI->ac_idx++;
2170
73
#endif
2171
2172
73
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2173
73
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2174
73
      MI->flat_insn->detail->arm64.op_count++;
2175
73
    }
2176
2177
73
    return;
2178
73
  }
2179
2180
  // if (Reg && Reg->Readable && Reg->haveFeatures(STI.getFeatureBits()))
2181
2.34k
  if (Reg && Reg->Readable) {
2182
193
    SStream_concat0(O, Reg->Name);
2183
2184
193
    if (MI->csh->detail) {
2185
193
#ifndef CAPSTONE_DIET
2186
193
      uint8_t access;
2187
2188
193
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2189
193
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2190
193
      MI->ac_idx++;
2191
193
#endif
2192
2193
193
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2194
193
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2195
193
      MI->flat_insn->detail->arm64.op_count++;
2196
193
    }
2197
2.15k
  } else {
2198
2.15k
    char result[128];
2199
2200
2.15k
    AArch64SysReg_genericRegisterString(Val, result);
2201
2.15k
    SStream_concat0(O, result);
2202
2203
2.15k
    if (MI->csh->detail) {
2204
2.15k
#ifndef CAPSTONE_DIET
2205
2.15k
      uint8_t access;
2206
2.15k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2207
2.15k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2208
2.15k
      MI->ac_idx++;
2209
2.15k
#endif
2210
2.15k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2211
2.15k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2212
2.15k
      MI->flat_insn->detail->arm64.op_count++;
2213
2.15k
    }
2214
2.15k
  }
2215
2.34k
}
2216
2217
static void printMSRSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2218
5.66k
{
2219
5.66k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2220
5.66k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2221
2222
  // Horrible hack for the one register that has identical encodings but
2223
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2224
  // going to get the wrong entry
2225
5.66k
  if (Val == ARM64_SYSREG_DBGDTRTX_EL0) {
2226
66
    SStream_concat0(O, "dbgdtrtx_el0");
2227
2228
66
    if (MI->csh->detail) {
2229
66
#ifndef CAPSTONE_DIET
2230
66
      uint8_t access;
2231
2232
66
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2233
66
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2234
66
      MI->ac_idx++;
2235
66
#endif
2236
2237
66
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2238
66
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2239
66
      MI->flat_insn->detail->arm64.op_count++;
2240
66
    }
2241
2242
66
    return;
2243
66
  }
2244
2245
  // Another hack for a register which has an alternative name which is not an alias,
2246
  // and is not in the Armv9-A documentation.
2247
5.60k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2248
156
    SStream_concat0(O, "ttbr0_el2");
2249
2250
156
    if (MI->csh->detail) {
2251
156
#ifndef CAPSTONE_DIET
2252
156
      uint8_t access;
2253
2254
156
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2255
156
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2256
156
      MI->ac_idx++;
2257
156
#endif
2258
2259
156
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2260
156
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2261
156
      MI->flat_insn->detail->arm64.op_count++;
2262
156
    }
2263
2264
156
    return;
2265
156
  }
2266
2267
  // if (Reg && Reg->Writeable && Reg->haveFeatures(STI.getFeatureBits()))
2268
5.44k
  if (Reg && Reg->Writeable) {
2269
339
    SStream_concat0(O, Reg->Name);
2270
2271
339
    if (MI->csh->detail) {
2272
339
#ifndef CAPSTONE_DIET
2273
339
      uint8_t access;
2274
2275
339
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2276
339
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2277
339
      MI->ac_idx++;
2278
339
#endif
2279
2280
339
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2281
339
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2282
339
      MI->flat_insn->detail->arm64.op_count++;
2283
339
    }
2284
5.10k
  } else {
2285
5.10k
    char result[128];
2286
2287
5.10k
    AArch64SysReg_genericRegisterString(Val, result);
2288
5.10k
    SStream_concat0(O, result);
2289
2290
5.10k
    if (MI->csh->detail) {
2291
5.10k
#ifndef CAPSTONE_DIET
2292
5.10k
      uint8_t access;
2293
5.10k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2294
5.10k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2295
5.10k
      MI->ac_idx++;
2296
5.10k
#endif
2297
5.10k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2298
5.10k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2299
5.10k
      MI->flat_insn->detail->arm64.op_count++;
2300
5.10k
    }
2301
5.10k
  }
2302
5.44k
}
2303
2304
static void printSystemPStateField(MCInst *MI, unsigned OpNum, SStream *O)
2305
877
{
2306
877
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2307
2308
877
  const PState *PState = lookupPStateByEncoding(Val);
2309
2310
877
  if (PState) {
2311
877
    SStream_concat0(O, PState->Name);
2312
2313
877
    if (MI->csh->detail) {
2314
877
#ifndef CAPSTONE_DIET
2315
877
      uint8_t access;
2316
877
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2317
877
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2318
877
      MI->ac_idx++;
2319
877
#endif
2320
877
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_PSTATE;
2321
877
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].pstate = Val;
2322
877
      MI->flat_insn->detail->arm64.op_count++;
2323
877
    }
2324
877
  } else {
2325
0
    printUInt32Bang(O, Val);
2326
2327
0
    if (MI->csh->detail) {
2328
0
#ifndef CAPSTONE_DIET
2329
0
      unsigned char access;
2330
2331
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2332
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2333
0
      MI->ac_idx++;
2334
0
#endif
2335
2336
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2337
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2338
0
      MI->flat_insn->detail->arm64.op_count++;
2339
0
    }
2340
0
  }
2341
877
}
2342
2343
static void printSIMDType10Operand(MCInst *MI, unsigned OpNum, SStream *O)
2344
3.44k
{
2345
3.44k
  uint8_t RawVal = (uint8_t)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2346
3.44k
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2347
2348
3.44k
  SStream_concat(O, "#%#016llx", Val);
2349
2350
3.44k
  if (MI->csh->detail) {
2351
3.44k
#ifndef CAPSTONE_DIET
2352
3.44k
    unsigned char access;
2353
2354
3.44k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2355
3.44k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2356
3.44k
    MI->ac_idx++;
2357
3.44k
#endif
2358
3.44k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2359
3.44k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2360
3.44k
    MI->flat_insn->detail->arm64.op_count++;
2361
3.44k
  }
2362
3.44k
}
2363
2364
static void printComplexRotationOp(MCInst *MI, unsigned OpNum, SStream *O, int64_t Angle, int64_t Remainder)
2365
4.88k
{
2366
4.88k
  unsigned int Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2367
4.88k
  printInt64Bang(O, (Val * Angle) + Remainder);
2368
4.88k
  op_addImm(MI, (Val * Angle) + Remainder);
2369
4.88k
}
2370
2371
static void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
2372
0
{
2373
0
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
2374
    // assert(MCOperand_isImm(MO) && "Unexpected operand type!");
2375
0
    unsigned svcrop = MCOperand_getImm(MO);
2376
0
  const SVCR *svcr = lookupSVCRByEncoding(svcrop);
2377
    // assert(svcr && "Unexpected SVCR operand!");
2378
0
  SStream_concat0(O, svcr->Name);
2379
2380
0
  if (MI->csh->detail) {
2381
0
#ifndef CAPSTONE_DIET
2382
0
    uint8_t access;
2383
2384
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2385
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2386
0
    MI->ac_idx++;
2387
0
#endif
2388
2389
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SVCR;
2390
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = (unsigned)ARM64_SYSREG_SVCR;
2391
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].svcr = svcr->Encoding;
2392
0
    MI->flat_insn->detail->arm64.op_count++;
2393
0
  }
2394
0
}
2395
2396
static void printMatrix(MCInst *MI, unsigned OpNum, SStream *O, int EltSize)
2397
427
{
2398
427
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2399
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2400
427
  unsigned Reg = MCOperand_getReg(RegOp);
2401
2402
427
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2403
427
  const char *sizeStr = "";
2404
427
    switch (EltSize) {
2405
427
    case 0:
2406
427
    sizeStr = "";
2407
427
      break;
2408
0
    case 8:
2409
0
      sizeStr = ".b";
2410
0
      break;
2411
0
    case 16:
2412
0
      sizeStr = ".h";
2413
0
      break;
2414
0
    case 32:
2415
0
      sizeStr = ".s";
2416
0
      break;
2417
0
    case 64:
2418
0
      sizeStr = ".d";
2419
0
      break;
2420
0
    case 128:
2421
0
      sizeStr = ".q";
2422
0
      break;
2423
0
    default:
2424
0
    break;
2425
    //   llvm_unreachable("Unsupported element size");
2426
427
    }
2427
427
  SStream_concat0(O, sizeStr);
2428
2429
427
  if (MI->csh->detail) {
2430
427
#ifndef CAPSTONE_DIET
2431
427
    uint8_t access;
2432
2433
427
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2434
427
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2435
427
    MI->ac_idx++;
2436
427
#endif
2437
2438
427
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2439
427
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2440
427
    MI->flat_insn->detail->arm64.op_count++;
2441
427
  }
2442
427
}
2443
2444
static void printMatrixIndex(MCInst *MI, unsigned OpNum, SStream *O)
2445
10.8k
{
2446
10.8k
  int64_t imm = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2447
10.8k
  printInt64(O, imm);
2448
2449
10.8k
  if (MI->csh->detail) {
2450
10.8k
    if (MI->csh->doing_SME_Index) {
2451
      // Access op_count-1 as We want to add info to previous operand, not create a new one
2452
10.8k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = imm;
2453
10.8k
    }
2454
10.8k
  }
2455
10.8k
}
2456
2457
static void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
2458
1.78k
{
2459
1.78k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2460
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2461
1.78k
  unsigned Reg = MCOperand_getReg(RegOp);
2462
1.78k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2463
2464
1.78k
  if (MI->csh->detail) {
2465
1.78k
#ifndef CAPSTONE_DIET
2466
1.78k
    uint8_t access;
2467
2468
1.78k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2469
1.78k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2470
1.78k
    MI->ac_idx++;
2471
1.78k
#endif
2472
2473
1.78k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2474
1.78k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2475
1.78k
    MI->flat_insn->detail->arm64.op_count++;
2476
1.78k
  }
2477
1.78k
}
2478
2479
static void printMatrixTileVector(MCInst *MI, unsigned OpNum, SStream *O, bool IsVertical)
2480
9.20k
{
2481
9.20k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2482
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2483
9.20k
  unsigned Reg = MCOperand_getReg(RegOp);
2484
9.20k
#ifndef CAPSTONE_DIET
2485
9.20k
  const char *RegName = getRegisterName(Reg, AArch64_NoRegAltName);
2486
2487
9.20k
  const size_t strLn = strlen(RegName);
2488
  // +2 for extra chars, + 1 for null char \0
2489
9.20k
  char *RegNameNew = cs_mem_malloc(sizeof(char) * (strLn + 2 + 1));
2490
9.20k
  int index = 0, i;
2491
74.6k
  for (i = 0; i < (strLn + 2); i++){
2492
65.4k
    if(RegName[i] != '.'){
2493
56.2k
      RegNameNew[index] = RegName[i];
2494
56.2k
      index++;
2495
56.2k
    }
2496
9.20k
    else{
2497
9.20k
      RegNameNew[index] = IsVertical ? 'v' : 'h';
2498
9.20k
      RegNameNew[index + 1] = '.';
2499
9.20k
      index += 2;
2500
9.20k
    }
2501
65.4k
  }
2502
9.20k
  SStream_concat0(O, RegNameNew);
2503
9.20k
#endif
2504
2505
9.20k
  if (MI->csh->detail) {
2506
9.20k
#ifndef CAPSTONE_DIET
2507
9.20k
    uint8_t access;
2508
2509
9.20k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2510
9.20k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2511
9.20k
    MI->ac_idx++;
2512
9.20k
#endif
2513
2514
9.20k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2515
9.20k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2516
9.20k
    MI->flat_insn->detail->arm64.op_count++;
2517
9.20k
  }
2518
9.20k
#ifndef CAPSTONE_DIET
2519
9.20k
  cs_mem_free(RegNameNew);
2520
9.20k
#endif
2521
9.20k
}
2522
2523
static const unsigned MatrixZADRegisterTable[] = {
2524
  AArch64_ZAD0, AArch64_ZAD1, AArch64_ZAD2, AArch64_ZAD3,
2525
  AArch64_ZAD4, AArch64_ZAD5, AArch64_ZAD6, AArch64_ZAD7
2526
};
2527
2528
573
static void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O){
2529
573
  unsigned MaxRegs = 8;
2530
573
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2531
2532
573
  unsigned NumRegs = 0, I;
2533
5.15k
  for (I = 0; I < MaxRegs; ++I)
2534
4.58k
    if ((RegMask & (1 << I)) != 0)
2535
1.29k
      ++NumRegs;
2536
2537
573
  SStream_concat0(O, "{");
2538
573
  unsigned Printed = 0, J;
2539
5.15k
  for (J = 0; J < MaxRegs; ++J) {
2540
4.58k
    unsigned Reg = RegMask & (1 << J);
2541
4.58k
    if (Reg == 0)
2542
3.28k
      continue;
2543
1.29k
    SStream_concat0(O, getRegisterName(MatrixZADRegisterTable[J], AArch64_NoRegAltName));
2544
2545
1.29k
    if (MI->csh->detail) {
2546
1.29k
#ifndef CAPSTONE_DIET
2547
1.29k
      uint8_t access;
2548
2549
1.29k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2550
1.29k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2551
1.29k
      MI->ac_idx++;
2552
1.29k
#endif
2553
2554
1.29k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2555
1.29k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MatrixZADRegisterTable[J];
2556
1.29k
      MI->flat_insn->detail->arm64.op_count++;
2557
1.29k
    }
2558
2559
1.29k
    if (Printed + 1 != NumRegs)
2560
726
      SStream_concat0(O, ", ");
2561
1.29k
    ++Printed;
2562
1.29k
  }
2563
573
  SStream_concat0(O, "}");
2564
573
}
2565
2566
static void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2567
3.46k
{
2568
3.46k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2569
2570
3.46k
  const SVEPREDPAT *Pat = lookupSVEPREDPATByEncoding(Val);
2571
3.46k
  if (Pat)
2572
2.00k
    SStream_concat0(O, Pat->Name);
2573
1.45k
  else
2574
1.45k
    printUInt32Bang(O, Val);
2575
3.46k
}
2576
2577
// default suffix = 0
2578
static void printSVERegOp(MCInst *MI, unsigned OpNum, SStream *O, char suffix)
2579
202k
{
2580
202k
  unsigned int Reg;
2581
2582
#if 0
2583
  switch (suffix) {
2584
    case 0:
2585
    case 'b':
2586
    case 'h':
2587
    case 's':
2588
    case 'd':
2589
    case 'q':
2590
      break;
2591
    default:
2592
      // llvm_unreachable("Invalid kind specifier.");
2593
  }
2594
#endif
2595
2596
202k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2597
2598
202k
  if (MI->csh->detail) {
2599
202k
#ifndef CAPSTONE_DIET
2600
202k
      uint8_t access;
2601
2602
202k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2603
202k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2604
202k
      MI->ac_idx++;
2605
202k
#endif
2606
202k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2607
202k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2608
202k
    MI->flat_insn->detail->arm64.op_count++;
2609
202k
  }
2610
2611
202k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2612
2613
202k
  if (suffix != '\0')
2614
129k
    SStream_concat(O, ".%c", suffix);
2615
202k
}
2616
2617
static void printImmSVE16(int16_t Val, SStream *O)
2618
851
{
2619
851
  printUInt32Bang(O, Val);
2620
851
}
2621
2622
static void printImmSVE32(int32_t Val, SStream *O)
2623
1.68k
{
2624
1.68k
  printUInt32Bang(O, Val);
2625
1.68k
}
2626
2627
static void printImmSVE64(int64_t Val, SStream *O)
2628
1.74k
{
2629
1.74k
  printUInt64Bang(O, Val);
2630
1.74k
}
2631
2632
static void printImm8OptLsl32(MCInst *MI, unsigned OpNum, SStream *O)
2633
2.02k
{
2634
2.02k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2635
2.02k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2636
2.02k
  uint32_t Val;
2637
2638
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2639
  //  "Unexepected shift type!");
2640
2641
  // #0 lsl #8 is never pretty printed
2642
2.02k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2643
337
    printUInt32Bang(O, UnscaledVal);
2644
337
    printShifter(MI, OpNum + 1, O);
2645
337
    return;
2646
337
  }
2647
2648
1.68k
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2649
1.68k
  printImmSVE32(Val, O);
2650
1.68k
}
2651
2652
static void printImm8OptLsl64(MCInst *MI, unsigned OpNum, SStream *O)
2653
797
{
2654
797
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2655
797
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2656
797
  uint64_t Val;
2657
2658
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2659
  //  "Unexepected shift type!");
2660
2661
  // #0 lsl #8 is never pretty printed
2662
797
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2663
171
    printUInt32Bang(O, UnscaledVal);
2664
171
    printShifter(MI, OpNum + 1, O);
2665
171
    return;
2666
171
  }
2667
2668
626
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2669
626
  printImmSVE64(Val, O);
2670
626
}
2671
2672
static void printSVELogicalImm16(MCInst *MI, unsigned OpNum, SStream *O)
2673
396
{
2674
396
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2675
396
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2676
2677
  // Prefer the default format for 16bit values, hex otherwise.
2678
396
  printImmSVE16(PrintVal, O);
2679
396
}
2680
2681
static void printSVELogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
2682
1.35k
{
2683
1.35k
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2684
1.35k
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2685
2686
  // Prefer the default format for 16bit values, hex otherwise.
2687
1.35k
  if ((uint16_t)PrintVal == (uint32_t)PrintVal)
2688
455
    printImmSVE16(PrintVal, O);
2689
903
  else
2690
903
    printUInt64Bang(O, PrintVal);
2691
1.35k
}
2692
2693
static void printSVELogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
2694
1.11k
{
2695
1.11k
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2696
1.11k
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2697
2698
1.11k
  printImmSVE64(PrintVal, O);
2699
1.11k
}
2700
2701
static void printZPRasFPR(MCInst *MI, unsigned OpNum, SStream *O, int Width)
2702
2.22k
{
2703
2.22k
  unsigned int Base, Reg;
2704
2705
2.22k
  switch (Width) {
2706
0
    default: // llvm_unreachable("Unsupported width");
2707
364
    case 8:   Base = AArch64_B0; break;
2708
269
    case 16:  Base = AArch64_H0; break;
2709
711
    case 32:  Base = AArch64_S0; break;
2710
812
    case 64:  Base = AArch64_D0; break;
2711
68
    case 128: Base = AArch64_Q0; break;
2712
2.22k
  }
2713
2714
2.22k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) - AArch64_Z0 + Base;
2715
2716
2.22k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2717
2718
2.22k
  if (MI->csh->detail) {
2719
2.22k
#ifndef CAPSTONE_DIET
2720
2.22k
    uint8_t access;
2721
2722
2.22k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2723
2.22k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2724
2.22k
    MI->ac_idx++;
2725
2.22k
#endif
2726
2.22k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2727
2.22k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2728
2.22k
    MI->flat_insn->detail->arm64.op_count++;
2729
2.22k
  }
2730
2.22k
}
2731
2732
static void printExactFPImm(MCInst *MI, unsigned OpNum, SStream *O, unsigned ImmIs0, unsigned ImmIs1)
2733
815
{
2734
815
  const ExactFPImm *Imm0Desc = lookupExactFPImmByEnum(ImmIs0);
2735
815
  const ExactFPImm *Imm1Desc = lookupExactFPImmByEnum(ImmIs1);
2736
815
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2737
2738
815
  SStream_concat0(O, Val ? Imm1Desc->Repr : Imm0Desc->Repr);
2739
815
}
2740
2741
static void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2742
5.05k
{
2743
5.05k
  unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2744
2745
5.05k
  SStream_concat0(O, getRegisterName(getWRegFromXReg(Reg), AArch64_NoRegAltName));
2746
5.05k
}
2747
2748
static void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O) 
2749
1.02k
{
2750
1.02k
    unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2751
2752
1.02k
    SStream_concat0(O, getRegisterName(MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0), AArch64_NoRegAltName));
2753
1.02k
}
2754
2755
#define PRINT_ALIAS_INSTR
2756
#include "AArch64GenAsmWriter.inc"
2757
#include "AArch64GenRegisterName.inc"
2758
2759
void AArch64_post_printer(csh handle, cs_insn *flat_insn, char *insn_asm, MCInst *mci)
2760
460k
{
2761
460k
  if (((cs_struct *)handle)->detail != CS_OPT_ON)
2762
0
    return;
2763
2764
460k
  if (mci->csh->detail) {
2765
460k
    unsigned opcode = MCInst_getOpcode(mci);
2766
2767
460k
    switch (opcode) {
2768
371k
      default:
2769
371k
        break;
2770
371k
      case AArch64_LD1Fourv16b_POST:
2771
843
      case AArch64_LD1Fourv1d_POST:
2772
1.10k
      case AArch64_LD1Fourv2d_POST:
2773
1.20k
      case AArch64_LD1Fourv2s_POST:
2774
1.52k
      case AArch64_LD1Fourv4h_POST:
2775
2.67k
      case AArch64_LD1Fourv4s_POST:
2776
2.85k
      case AArch64_LD1Fourv8b_POST:
2777
3.35k
      case AArch64_LD1Fourv8h_POST:
2778
3.46k
      case AArch64_LD1Onev16b_POST:
2779
3.52k
      case AArch64_LD1Onev1d_POST:
2780
3.87k
      case AArch64_LD1Onev2d_POST:
2781
4.22k
      case AArch64_LD1Onev2s_POST:
2782
4.36k
      case AArch64_LD1Onev4h_POST:
2783
4.52k
      case AArch64_LD1Onev4s_POST:
2784
4.79k
      case AArch64_LD1Onev8b_POST:
2785
5.19k
      case AArch64_LD1Onev8h_POST:
2786
5.70k
      case AArch64_LD1Rv16b_POST:
2787
5.90k
      case AArch64_LD1Rv1d_POST:
2788
6.14k
      case AArch64_LD1Rv2d_POST:
2789
6.32k
      case AArch64_LD1Rv2s_POST:
2790
6.80k
      case AArch64_LD1Rv4h_POST:
2791
7.11k
      case AArch64_LD1Rv4s_POST:
2792
7.18k
      case AArch64_LD1Rv8b_POST:
2793
7.25k
      case AArch64_LD1Rv8h_POST:
2794
7.85k
      case AArch64_LD1Threev16b_POST:
2795
8.20k
      case AArch64_LD1Threev1d_POST:
2796
8.52k
      case AArch64_LD1Threev2d_POST:
2797
8.71k
      case AArch64_LD1Threev2s_POST:
2798
8.82k
      case AArch64_LD1Threev4h_POST:
2799
9.36k
      case AArch64_LD1Threev4s_POST:
2800
9.47k
      case AArch64_LD1Threev8b_POST:
2801
10.2k
      case AArch64_LD1Threev8h_POST:
2802
10.3k
      case AArch64_LD1Twov16b_POST:
2803
10.4k
      case AArch64_LD1Twov1d_POST:
2804
10.6k
      case AArch64_LD1Twov2d_POST:
2805
10.7k
      case AArch64_LD1Twov2s_POST:
2806
11.0k
      case AArch64_LD1Twov4h_POST:
2807
11.3k
      case AArch64_LD1Twov4s_POST:
2808
12.2k
      case AArch64_LD1Twov8b_POST:
2809
12.3k
      case AArch64_LD1Twov8h_POST:
2810
12.8k
      case AArch64_LD1i16_POST:
2811
16.6k
      case AArch64_LD1i32_POST:
2812
17.3k
      case AArch64_LD1i64_POST:
2813
18.5k
      case AArch64_LD1i8_POST:
2814
18.7k
      case AArch64_LD2Rv16b_POST:
2815
19.0k
      case AArch64_LD2Rv1d_POST:
2816
19.1k
      case AArch64_LD2Rv2d_POST:
2817
19.2k
      case AArch64_LD2Rv2s_POST:
2818
19.2k
      case AArch64_LD2Rv4h_POST:
2819
19.7k
      case AArch64_LD2Rv4s_POST:
2820
19.8k
      case AArch64_LD2Rv8b_POST:
2821
19.8k
      case AArch64_LD2Rv8h_POST:
2822
20.5k
      case AArch64_LD2Twov16b_POST:
2823
20.7k
      case AArch64_LD2Twov2d_POST:
2824
21.0k
      case AArch64_LD2Twov2s_POST:
2825
21.3k
      case AArch64_LD2Twov4h_POST:
2826
21.4k
      case AArch64_LD2Twov4s_POST:
2827
21.5k
      case AArch64_LD2Twov8b_POST:
2828
21.7k
      case AArch64_LD2Twov8h_POST:
2829
22.2k
      case AArch64_LD2i16_POST:
2830
23.1k
      case AArch64_LD2i32_POST:
2831
24.6k
      case AArch64_LD2i64_POST:
2832
26.3k
      case AArch64_LD2i8_POST:
2833
26.4k
      case AArch64_LD3Rv16b_POST:
2834
26.6k
      case AArch64_LD3Rv1d_POST:
2835
27.1k
      case AArch64_LD3Rv2d_POST:
2836
27.2k
      case AArch64_LD3Rv2s_POST:
2837
27.3k
      case AArch64_LD3Rv4h_POST:
2838
27.8k
      case AArch64_LD3Rv4s_POST:
2839
27.9k
      case AArch64_LD3Rv8b_POST:
2840
28.7k
      case AArch64_LD3Rv8h_POST:
2841
28.8k
      case AArch64_LD3Threev16b_POST:
2842
29.5k
      case AArch64_LD3Threev2d_POST:
2843
29.6k
      case AArch64_LD3Threev2s_POST:
2844
30.1k
      case AArch64_LD3Threev4h_POST:
2845
30.4k
      case AArch64_LD3Threev4s_POST:
2846
30.5k
      case AArch64_LD3Threev8b_POST:
2847
31.2k
      case AArch64_LD3Threev8h_POST:
2848
31.8k
      case AArch64_LD3i16_POST:
2849
33.5k
      case AArch64_LD3i32_POST:
2850
35.1k
      case AArch64_LD3i64_POST:
2851
36.0k
      case AArch64_LD3i8_POST:
2852
36.1k
      case AArch64_LD4Fourv16b_POST:
2853
36.2k
      case AArch64_LD4Fourv2d_POST:
2854
36.3k
      case AArch64_LD4Fourv2s_POST:
2855
36.5k
      case AArch64_LD4Fourv4h_POST:
2856
37.1k
      case AArch64_LD4Fourv4s_POST:
2857
37.3k
      case AArch64_LD4Fourv8b_POST:
2858
37.4k
      case AArch64_LD4Fourv8h_POST:
2859
37.5k
      case AArch64_LD4Rv16b_POST:
2860
37.7k
      case AArch64_LD4Rv1d_POST:
2861
38.0k
      case AArch64_LD4Rv2d_POST:
2862
38.6k
      case AArch64_LD4Rv2s_POST:
2863
38.7k
      case AArch64_LD4Rv4h_POST:
2864
39.1k
      case AArch64_LD4Rv4s_POST:
2865
39.1k
      case AArch64_LD4Rv8b_POST:
2866
39.8k
      case AArch64_LD4Rv8h_POST:
2867
40.4k
      case AArch64_LD4i16_POST:
2868
41.3k
      case AArch64_LD4i32_POST:
2869
42.5k
      case AArch64_LD4i64_POST:
2870
43.4k
      case AArch64_LD4i8_POST:
2871
43.8k
      case AArch64_LDRBBpost:
2872
43.9k
      case AArch64_LDRBpost:
2873
44.0k
      case AArch64_LDRDpost:
2874
44.3k
      case AArch64_LDRHHpost:
2875
44.4k
      case AArch64_LDRHpost:
2876
44.6k
      case AArch64_LDRQpost:
2877
44.9k
      case AArch64_LDPDpost:
2878
45.1k
      case AArch64_LDPQpost:
2879
45.2k
      case AArch64_LDPSWpost:
2880
45.3k
      case AArch64_LDPSpost:
2881
46.3k
      case AArch64_LDPWpost:
2882
46.5k
      case AArch64_LDPXpost:
2883
46.6k
      case AArch64_ST1Fourv16b_POST:
2884
46.7k
      case AArch64_ST1Fourv1d_POST:
2885
47.2k
      case AArch64_ST1Fourv2d_POST:
2886
47.3k
      case AArch64_ST1Fourv2s_POST:
2887
47.5k
      case AArch64_ST1Fourv4h_POST:
2888
47.6k
      case AArch64_ST1Fourv4s_POST:
2889
47.8k
      case AArch64_ST1Fourv8b_POST:
2890
49.2k
      case AArch64_ST1Fourv8h_POST:
2891
49.3k
      case AArch64_ST1Onev16b_POST:
2892
49.4k
      case AArch64_ST1Onev1d_POST:
2893
49.5k
      case AArch64_ST1Onev2d_POST:
2894
49.8k
      case AArch64_ST1Onev2s_POST:
2895
49.9k
      case AArch64_ST1Onev4h_POST:
2896
50.0k
      case AArch64_ST1Onev4s_POST:
2897
50.4k
      case AArch64_ST1Onev8b_POST:
2898
50.4k
      case AArch64_ST1Onev8h_POST:
2899
50.5k
      case AArch64_ST1Threev16b_POST:
2900
50.6k
      case AArch64_ST1Threev1d_POST:
2901
50.6k
      case AArch64_ST1Threev2d_POST:
2902
50.8k
      case AArch64_ST1Threev2s_POST:
2903
51.4k
      case AArch64_ST1Threev4h_POST:
2904
51.6k
      case AArch64_ST1Threev4s_POST:
2905
52.4k
      case AArch64_ST1Threev8b_POST:
2906
52.6k
      case AArch64_ST1Threev8h_POST:
2907
52.8k
      case AArch64_ST1Twov16b_POST:
2908
52.8k
      case AArch64_ST1Twov1d_POST:
2909
52.9k
      case AArch64_ST1Twov2d_POST:
2910
53.0k
      case AArch64_ST1Twov2s_POST:
2911
53.1k
      case AArch64_ST1Twov4h_POST:
2912
53.1k
      case AArch64_ST1Twov4s_POST:
2913
53.2k
      case AArch64_ST1Twov8b_POST:
2914
53.3k
      case AArch64_ST1Twov8h_POST:
2915
54.0k
      case AArch64_ST1i16_POST:
2916
54.6k
      case AArch64_ST1i32_POST:
2917
55.6k
      case AArch64_ST1i64_POST:
2918
56.1k
      case AArch64_ST1i8_POST:
2919
56.2k
      case AArch64_ST2GPostIndex:
2920
56.7k
      case AArch64_ST2Twov16b_POST:
2921
56.8k
      case AArch64_ST2Twov2d_POST:
2922
56.9k
      case AArch64_ST2Twov2s_POST:
2923
57.7k
      case AArch64_ST2Twov4h_POST:
2924
58.2k
      case AArch64_ST2Twov4s_POST:
2925
58.2k
      case AArch64_ST2Twov8b_POST:
2926
58.8k
      case AArch64_ST2Twov8h_POST:
2927
59.1k
      case AArch64_ST2i16_POST:
2928
59.3k
      case AArch64_ST2i32_POST:
2929
59.7k
      case AArch64_ST2i64_POST:
2930
60.6k
      case AArch64_ST2i8_POST:
2931
60.9k
      case AArch64_ST3Threev16b_POST:
2932
61.2k
      case AArch64_ST3Threev2d_POST:
2933
61.5k
      case AArch64_ST3Threev2s_POST:
2934
61.6k
      case AArch64_ST3Threev4h_POST:
2935
62.2k
      case AArch64_ST3Threev4s_POST:
2936
62.5k
      case AArch64_ST3Threev8b_POST:
2937
62.5k
      case AArch64_ST3Threev8h_POST:
2938
63.5k
      case AArch64_ST3i16_POST:
2939
64.3k
      case AArch64_ST3i32_POST:
2940
64.5k
      case AArch64_ST3i64_POST:
2941
65.6k
      case AArch64_ST3i8_POST:
2942
66.7k
      case AArch64_ST4Fourv16b_POST:
2943
66.8k
      case AArch64_ST4Fourv2d_POST:
2944
66.8k
      case AArch64_ST4Fourv2s_POST:
2945
67.0k
      case AArch64_ST4Fourv4h_POST:
2946
67.1k
      case AArch64_ST4Fourv4s_POST:
2947
67.4k
      case AArch64_ST4Fourv8b_POST:
2948
67.6k
      case AArch64_ST4Fourv8h_POST:
2949
68.9k
      case AArch64_ST4i16_POST:
2950
70.3k
      case AArch64_ST4i32_POST:
2951
70.5k
      case AArch64_ST4i64_POST:
2952
70.6k
      case AArch64_ST4i8_POST:
2953
70.9k
      case AArch64_STPDpost:
2954
71.1k
      case AArch64_STPQpost:
2955
71.3k
      case AArch64_STPSpost:
2956
72.2k
      case AArch64_STPWpost:
2957
72.7k
      case AArch64_STPXpost:
2958
72.9k
      case AArch64_STRBBpost:
2959
73.2k
      case AArch64_STRBpost:
2960
73.2k
      case AArch64_STRDpost:
2961
74.0k
      case AArch64_STRHHpost:
2962
74.3k
      case AArch64_STRHpost:
2963
74.7k
      case AArch64_STRQpost:
2964
74.8k
      case AArch64_STRSpost:
2965
74.8k
      case AArch64_STRWpost:
2966
74.9k
      case AArch64_STRXpost:
2967
75.5k
      case AArch64_STZ2GPostIndex:
2968
75.5k
      case AArch64_STZGPostIndex:
2969
75.6k
      case AArch64_STGPostIndex:
2970
75.6k
      case AArch64_STGPpost:
2971
75.8k
      case AArch64_LDRSBWpost:
2972
75.9k
      case AArch64_LDRSBXpost:
2973
76.0k
      case AArch64_LDRSHWpost:
2974
76.4k
      case AArch64_LDRSHXpost:
2975
76.5k
      case AArch64_LDRSWpost:
2976
76.6k
      case AArch64_LDRSpost:
2977
76.7k
      case AArch64_LDRWpost:
2978
76.8k
      case AArch64_LDRXpost:
2979
76.8k
        flat_insn->detail->arm64.writeback = true;
2980
76.8k
          flat_insn->detail->arm64.post_index = true;
2981
76.8k
        break;
2982
463
      case AArch64_LDRAAwriteback:
2983
1.52k
      case AArch64_LDRABwriteback:
2984
1.84k
      case AArch64_ST2GPreIndex:
2985
2.28k
      case AArch64_LDPDpre:
2986
2.55k
      case AArch64_LDPQpre:
2987
2.79k
      case AArch64_LDPSWpre:
2988
3.08k
      case AArch64_LDPSpre:
2989
3.33k
      case AArch64_LDPWpre:
2990
3.76k
      case AArch64_LDPXpre:
2991
4.30k
      case AArch64_LDRBBpre:
2992
4.43k
      case AArch64_LDRBpre:
2993
4.50k
      case AArch64_LDRDpre:
2994
4.77k
      case AArch64_LDRHHpre:
2995
4.97k
      case AArch64_LDRHpre:
2996
5.05k
      case AArch64_LDRQpre:
2997
5.28k
      case AArch64_LDRSBWpre:
2998
5.35k
      case AArch64_LDRSBXpre:
2999
5.95k
      case AArch64_LDRSHWpre:
3000
6.02k
      case AArch64_LDRSHXpre:
3001
6.09k
      case AArch64_LDRSWpre:
3002
6.31k
      case AArch64_LDRSpre:
3003
6.38k
      case AArch64_LDRWpre:
3004
6.46k
      case AArch64_LDRXpre:
3005
6.70k
      case AArch64_STGPreIndex:
3006
7.03k
      case AArch64_STPDpre:
3007
7.54k
      case AArch64_STPQpre:
3008
7.75k
      case AArch64_STPSpre:
3009
7.84k
      case AArch64_STPWpre:
3010
8.25k
      case AArch64_STPXpre:
3011
8.46k
      case AArch64_STRBBpre:
3012
9.23k
      case AArch64_STRBpre:
3013
9.43k
      case AArch64_STRDpre:
3014
9.72k
      case AArch64_STRHHpre:
3015
10.2k
      case AArch64_STRHpre:
3016
10.3k
      case AArch64_STRQpre:
3017
10.5k
      case AArch64_STRSpre:
3018
10.8k
      case AArch64_STRWpre:
3019
11.1k
      case AArch64_STRXpre:
3020
11.7k
      case AArch64_STZ2GPreIndex:
3021
12.4k
      case AArch64_STZGPreIndex:
3022
12.4k
      case AArch64_STGPpre:
3023
        flat_insn->detail->arm64.writeback = true;
3024
12.4k
        break;
3025
460k
    }
3026
460k
  }
3027
460k
}
3028
3029
#endif