/src/capstonev5/arch/ARM/ARMInstPrinter.c
Line  | Count  | Source  | 
1  |  | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//  | 
2  |  | //  | 
3  |  | //                     The LLVM Compiler Infrastructure  | 
4  |  | //  | 
5  |  | // This file is distributed under the University of Illinois Open Source  | 
6  |  | // License. See LICENSE.TXT for details.  | 
7  |  | //  | 
8  |  | //===----------------------------------------------------------------------===//  | 
9  |  | //  | 
10  |  | // This class prints an ARM MCInst to a .s file.  | 
11  |  | //  | 
12  |  | //===----------------------------------------------------------------------===//  | 
13  |  |  | 
14  |  | /* Capstone Disassembly Engine */  | 
15  |  | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */  | 
16  |  |  | 
17  |  | #ifdef CAPSTONE_HAS_ARM  | 
18  |  |  | 
19  |  | #include <stdio.h>  // DEBUG  | 
20  |  | #include <stdlib.h>  | 
21  |  | #include <string.h>  | 
22  |  | #include <capstone/platform.h>  | 
23  |  |  | 
24  |  | #include "ARMInstPrinter.h"  | 
25  |  | #include "ARMAddressingModes.h"  | 
26  |  | #include "ARMBaseInfo.h"  | 
27  |  | #include "ARMDisassembler.h"  | 
28  |  | #include "../../MCInst.h"  | 
29  |  | #include "../../SStream.h"  | 
30  |  | #include "../../MCRegisterInfo.h"  | 
31  |  | #include "../../utils.h"  | 
32  |  | #include "ARMMapping.h"  | 
33  |  |  | 
34  |  | #define GET_SUBTARGETINFO_ENUM  | 
35  |  | #include "ARMGenSubtargetInfo.inc"  | 
36  |  |  | 
37  |  | #include "ARMGenSystemRegister.inc"  | 
38  |  |  | 
39  |  | static void printRegName(cs_struct *h, SStream *OS, unsigned RegNo);  | 
40  |  |  | 
41  |  | // Autogenerated by tblgen.  | 
42  |  | static void printInstruction(MCInst *MI, SStream *O);  | 
43  |  | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);  | 
44  |  | static void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
45  |  | static void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
46  |  |  | 
47  |  | static void printAddrModeTBB(MCInst *MI, unsigned OpNum, SStream *O);  | 
48  |  | static void printAddrModeTBH(MCInst *MI, unsigned OpNum, SStream *O);  | 
49  |  | static void printAddrMode2Operand(MCInst *MI, unsigned OpNum, SStream *O);  | 
50  |  | static void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned OpNum, SStream *O);  | 
51  |  | static void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
52  |  | static void printAddrMode3Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);  | 
53  |  | static void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
54  |  | static void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op, SStream *O, bool AlwaysPrintImm0);  | 
55  |  | static void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum, SStream *O);  | 
56  |  | static void printPostIdxRegOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
57  |  | static void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum, SStream *O);  | 
58  |  | static void printAddrMode5Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);  | 
59  |  | static void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O);  | 
60  |  | static void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O);  | 
61  |  | static void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
62  |  |  | 
63  |  | static void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
64  |  | static void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O);  | 
65  |  | static void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
66  |  | static void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O);  | 
67  |  | static void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O);  | 
68  |  | static void printAdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned);  | 
69  |  | static void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
70  |  | static void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O);  | 
71  |  | static void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O);  | 
72  |  | static void printThumbAddrModeRROperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
73  |  | static void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned Scale);  | 
74  |  | static void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned OpNum, SStream *O);  | 
75  |  | static void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned OpNum, SStream *O);  | 
76  |  | static void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned OpNum, SStream *O);  | 
77  |  | static void printThumbAddrModeSPOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
78  |  | static void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
79  |  | static void printAddrModeImm12Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);  | 
80  |  | static void printT2AddrModeImm8Operand(MCInst *MI, unsigned OpNum, SStream *O, bool);  | 
81  |  | static void printT2AddrModeImm8s4Operand(MCInst *MI, unsigned OpNum, SStream *O, bool);  | 
82  |  | static void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum, SStream *O);  | 
83  |  | static void printT2AddrModeImm8OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
84  |  | static void printT2AddrModeImm8s4OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
85  |  | static void printT2AddrModeSoRegOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
86  |  | static void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
87  |  | static void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O);  | 
88  |  | static void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O);  | 
89  |  | static void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
90  |  | static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
91  |  | static void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
92  |  | static void printSBitModifierOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
93  |  | static void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O);  | 
94  |  | static void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O);  | 
95  |  | static void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O);  | 
96  |  | static void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O);  | 
97  |  | static void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O);  | 
98  |  | static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
99  |  | static void printNEONModImmOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
100  |  | static void printImmPlusOneOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
101  |  | static void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
102  |  | static void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
103  |  | static void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
104  |  | static void printFBits16(MCInst *MI, unsigned OpNum, SStream *O);  | 
105  |  | static void printFBits32(MCInst *MI, unsigned OpNum, SStream *O);  | 
106  |  | static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O);  | 
107  |  | static void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O);  | 
108  |  | static void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O);  | 
109  |  | static void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum, SStream *O);  | 
110  |  | static void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O);  | 
111  |  | static void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O);  | 
112  |  | static void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum, SStream *O);  | 
113  |  | static void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum, SStream *O);  | 
114  |  | static void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum, SStream *O);  | 
115  |  | static void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum, SStream *O);  | 
116  |  | static void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O);  | 
117  |  | static void printVectorListThreeSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O);  | 
118  |  | static void printVectorListFourSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O);  | 
119  |  | static void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum, SStream *O);  | 
120  |  | static void printVectorListFourSpaced(MCInst *MI, unsigned OpNum, SStream *O);  | 
121  |  | static void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
122  |  | static void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O);  | 
123  |  |  | 
124  |  | static void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O);  | 
125  |  | static void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O);  | 
126  |  | static void printComplexRotationOp(MCInst *MI, unsigned OpNo, SStream *O, int64_t Angle, int64_t Remainder);  | 
127  |  | static void printAddrMode5FP16Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);  | 
128  |  |  | 
129  |  |  | 
130  |  | #ifndef CAPSTONE_DIET  | 
131  |  | // copy & normalize access info  | 
132  |  | static uint8_t get_op_access(cs_struct *h, unsigned int id, unsigned int index)  | 
133  | 1.30M  | { | 
134  | 1.30M  |   const uint8_t *arr = ARM_get_op_access(h, id);  | 
135  |  |  | 
136  | 1.30M  |   if (!arr || arr[index] == CS_AC_IGNORE)  | 
137  | 6.26k  |     return 0;  | 
138  |  |  | 
139  | 1.29M  |   return arr[index];  | 
140  | 1.30M  | }  | 
141  |  | #endif  | 
142  |  |  | 
143  |  | static void set_mem_access(MCInst *MI, bool status)  | 
144  | 550k  | { | 
145  | 550k  |   if (MI->csh->detail != CS_OPT_ON)  | 
146  | 0  |     return;  | 
147  |  |  | 
148  | 550k  |   MI->csh->doing_mem = status;  | 
149  | 550k  |   if (status) { | 
150  | 275k  | #ifndef CAPSTONE_DIET  | 
151  | 275k  |     uint8_t access;  | 
152  | 275k  | #endif  | 
153  |  |  | 
154  | 275k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;  | 
155  | 275k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = ARM_REG_INVALID;  | 
156  | 275k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;  | 
157  | 275k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;  | 
158  | 275k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = 0;  | 
159  |  |  | 
160  | 275k  | #ifndef CAPSTONE_DIET  | 
161  | 275k  |     access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
162  | 275k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
163  | 275k  |     MI->ac_idx++;  | 
164  | 275k  | #endif  | 
165  | 275k  |   } else { | 
166  |  |     // done, create the next operand slot  | 
167  | 275k  |     MI->flat_insn->detail->arm.op_count++;  | 
168  | 275k  |   }  | 
169  | 550k  | }  | 
170  |  |  | 
171  |  | static void op_addImm(MCInst *MI, int v)  | 
172  | 1.44k  | { | 
173  | 1.44k  |   if (MI->csh->detail) { | 
174  | 1.44k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
175  | 1.44k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = v;  | 
176  | 1.44k  |     MI->flat_insn->detail->arm.op_count++;  | 
177  | 1.44k  |   }  | 
178  | 1.44k  | }  | 
179  |  |  | 
180  |  | #define GET_INSTRINFO_ENUM  | 
181  |  | #include "ARMGenInstrInfo.inc"  | 
182  |  |  | 
183  |  | static void printCustomAliasOperand(MCInst *MI,  | 
184  |  |     unsigned OpIdx, unsigned PrintMethodIdx, SStream *OS);  | 
185  |  |  | 
186  |  | #define PRINT_ALIAS_INSTR  | 
187  |  | #include "ARMGenAsmWriter.inc"  | 
188  |  | #include "ARMGenRegisterName.inc"  | 
189  |  | #include "ARMGenRegisterName_digit.inc"  | 
190  |  |  | 
191  |  | void ARM_getRegName(cs_struct *handle, int value)  | 
192  | 13.3k  | { | 
193  | 13.3k  |   if (value == CS_OPT_SYNTAX_NOREGNAME) { | 
194  | 0  |     handle->get_regname = getRegisterName_digit;  | 
195  | 0  |     handle->reg_name = ARM_reg_name2;  | 
196  | 13.3k  |   } else { | 
197  | 13.3k  |     handle->get_regname = getRegisterName;  | 
198  | 13.3k  |     handle->reg_name = ARM_reg_name;  | 
199  | 13.3k  |   }  | 
200  | 13.3k  | }  | 
201  |  |  | 
202  |  | /// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.  | 
203  |  | ///  | 
204  |  | /// getSORegOffset returns an integer from 0-31, representing '32' as 0.  | 
205  |  | static unsigned translateShiftImm(unsigned imm)  | 
206  | 46.7k  | { | 
207  |  |   // lsr #32 and asr #32 exist, but should be encoded as a 0.  | 
208  |  |   //assert((imm & ~0x1f) == 0 && "Invalid shift encoding");  | 
209  | 46.7k  |   if (imm == 0)  | 
210  | 3.75k  |     return 32;  | 
211  | 43.0k  |   return imm;  | 
212  | 46.7k  | }  | 
213  |  |  | 
214  |  | /// Prints the shift value with an immediate value.  | 
215  |  | static void printRegImmShift(MCInst *MI, SStream *O, ARM_AM_ShiftOpc ShOpc, unsigned ShImm)  | 
216  | 24.6k  | { | 
217  | 24.6k  |   if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm))  | 
218  | 401  |     return;  | 
219  |  |  | 
220  | 24.2k  |   SStream_concat0(O, ", ");  | 
221  |  |  | 
222  |  |   //assert (!(ShOpc == ARM_AM_ror && !ShImm) && "Cannot have ror #0");  | 
223  | 24.2k  |   SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));  | 
224  |  |  | 
225  | 24.2k  |   if (MI->csh->detail) { | 
226  | 24.2k  |     if (MI->csh->doing_mem)  | 
227  | 6.88k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = (arm_shifter)ShOpc;  | 
228  | 17.3k  |     else  | 
229  | 17.3k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = (arm_shifter)ShOpc;  | 
230  | 24.2k  |   }  | 
231  |  |  | 
232  | 24.2k  |   if (ShOpc != ARM_AM_rrx) { | 
233  | 22.9k  |     SStream_concat0(O, " ");  | 
234  | 22.9k  |     SStream_concat(O, "#%u", translateShiftImm(ShImm));  | 
235  | 22.9k  |     if (MI->csh->detail) { | 
236  | 22.9k  |       if (MI->csh->doing_mem)  | 
237  | 6.43k  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = translateShiftImm(ShImm);  | 
238  | 16.5k  |       else  | 
239  | 16.5k  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = translateShiftImm(ShImm);  | 
240  | 22.9k  |     }  | 
241  | 22.9k  |   }  | 
242  | 24.2k  | }  | 
243  |  |  | 
244  |  | static void printRegName(cs_struct *h, SStream *OS, unsigned RegNo)  | 
245  | 3.70M  | { | 
246  | 3.70M  | #ifndef CAPSTONE_DIET  | 
247  | 3.70M  |   SStream_concat0(OS, h->get_regname(RegNo));  | 
248  | 3.70M  | #endif  | 
249  | 3.70M  | }  | 
250  |  |  | 
251  |  | // TODO  | 
252  |  | static const name_map insn_update_flgs[] = { | 
253  |  |   { ARM_INS_CMN, "cmn" }, | 
254  |  |   { ARM_INS_CMP, "cmp" }, | 
255  |  |   { ARM_INS_TEQ, "teq" }, | 
256  |  |   { ARM_INS_TST, "tst" }, | 
257  |  |  | 
258  |  |   { ARM_INS_ADC, "adcs" }, | 
259  |  |   { ARM_INS_ADD, "adds" }, | 
260  |  |   { ARM_INS_AND, "ands" }, | 
261  |  |   { ARM_INS_ASR, "asrs" }, | 
262  |  |   { ARM_INS_BIC, "bics" }, | 
263  |  |   { ARM_INS_EOR, "eors" }, | 
264  |  |   { ARM_INS_LSL, "lsls" }, | 
265  |  |   { ARM_INS_LSR, "lsrs" }, | 
266  |  |   { ARM_INS_MLA, "mlas" }, | 
267  |  |   { ARM_INS_MOV, "movs" }, | 
268  |  |   { ARM_INS_MUL, "muls" }, | 
269  |  |   { ARM_INS_MVN, "mvns" }, | 
270  |  |   { ARM_INS_ORN, "orns" }, | 
271  |  |   { ARM_INS_ORR, "orrs" }, | 
272  |  |   { ARM_INS_ROR, "rors" }, | 
273  |  |   { ARM_INS_RRX, "rrxs" }, | 
274  |  |   { ARM_INS_RSB, "rsbs" }, | 
275  |  |   { ARM_INS_RSC, "rscs" }, | 
276  |  |   { ARM_INS_SBC, "sbcs" }, | 
277  |  |   { ARM_INS_SMLAL, "smlals" }, | 
278  |  |   { ARM_INS_SMULL, "smulls" }, | 
279  |  |   { ARM_INS_SUB, "subs" }, | 
280  |  |   { ARM_INS_UMLAL, "umlals" }, | 
281  |  |   { ARM_INS_UMULL, "umulls" }, | 
282  |  |  | 
283  |  |   { ARM_INS_UADD8, "uadd8" }, | 
284  |  | };  | 
285  |  |  | 
286  |  | void ARM_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)  | 
287  | 719k  | { | 
288  | 719k  |   if (((cs_struct *)ud)->detail != CS_OPT_ON)  | 
289  | 0  |     return;  | 
290  |  |  | 
291  |  |   // check if this insn requests write-back  | 
292  | 719k  |   if (mci->writeback || (strrchr(insn_asm, '!')) != NULL) { | 
293  | 65.6k  |     insn->detail->arm.writeback = true;  | 
294  | 653k  |   } else if (mci->csh->mode & CS_MODE_THUMB) { | 
295  |  |     // handle some special instructions with writeback  | 
296  |  |         //printf(">> Opcode = %u\n", mci->Opcode); | 
297  | 517k  |     switch(mci->Opcode) { | 
298  | 509k  |       default:  | 
299  | 509k  |         break;  | 
300  | 509k  |       case ARM_t2LDC2L_PRE:  | 
301  | 0  |       case ARM_t2LDC2_PRE:  | 
302  | 0  |       case ARM_t2LDCL_PRE:  | 
303  | 0  |       case ARM_t2LDC_PRE:  | 
304  |  | 
  | 
305  | 0  |       case ARM_t2LDRB_PRE:  | 
306  | 0  |       case ARM_t2LDRD_PRE:  | 
307  | 0  |       case ARM_t2LDRH_PRE:  | 
308  | 0  |       case ARM_t2LDRSB_PRE:  | 
309  | 0  |       case ARM_t2LDRSH_PRE:  | 
310  | 0  |       case ARM_t2LDR_PRE:  | 
311  |  | 
  | 
312  | 0  |       case ARM_t2STC2L_PRE:  | 
313  | 0  |       case ARM_t2STC2_PRE:  | 
314  | 0  |       case ARM_t2STCL_PRE:  | 
315  | 0  |       case ARM_t2STC_PRE:  | 
316  |  | 
  | 
317  | 0  |       case ARM_t2STRB_PRE:  | 
318  | 0  |       case ARM_t2STRD_PRE:  | 
319  | 0  |       case ARM_t2STRH_PRE:  | 
320  | 0  |       case ARM_t2STR_PRE:  | 
321  | 0  |         insn->detail->arm.writeback = true;  | 
322  | 0  |         break;  | 
323  | 525  |       case ARM_t2LDC2L_POST:  | 
324  | 801  |       case ARM_t2LDC2_POST:  | 
325  | 1.14k  |       case ARM_t2LDCL_POST:  | 
326  | 1.68k  |       case ARM_t2LDC_POST:  | 
327  |  |  | 
328  | 1.79k  |       case ARM_t2LDRB_POST:  | 
329  | 2.68k  |       case ARM_t2LDRD_POST:  | 
330  | 2.78k  |       case ARM_t2LDRH_POST:  | 
331  | 2.95k  |       case ARM_t2LDRSB_POST:  | 
332  | 3.09k  |       case ARM_t2LDRSH_POST:  | 
333  | 3.35k  |       case ARM_t2LDR_POST:  | 
334  |  |  | 
335  | 4.05k  |       case ARM_t2STC2L_POST:  | 
336  | 4.80k  |       case ARM_t2STC2_POST:  | 
337  | 5.39k  |       case ARM_t2STCL_POST:  | 
338  | 5.65k  |       case ARM_t2STC_POST:  | 
339  |  |  | 
340  | 5.99k  |       case ARM_t2STRB_POST:  | 
341  | 7.25k  |       case ARM_t2STRD_POST:  | 
342  | 7.52k  |       case ARM_t2STRH_POST:  | 
343  | 7.65k  |       case ARM_t2STR_POST:  | 
344  | 7.65k  |         insn->detail->arm.writeback = true;  | 
345  | 7.65k  |         insn->detail->arm.post_index = true;  | 
346  | 7.65k  |         break;  | 
347  | 517k  |     }  | 
348  | 517k  |   } else { // ARM mode | 
349  |  |     // handle some special instructions with writeback  | 
350  |  |         //printf(">> Opcode = %u\n", mci->Opcode); | 
351  | 136k  |     switch(mci->Opcode) { | 
352  | 129k  |       default:  | 
353  | 129k  |         break;  | 
354  | 129k  |       case ARM_LDC2L_PRE:  | 
355  | 0  |       case ARM_LDC2_PRE:  | 
356  | 0  |       case ARM_LDCL_PRE:  | 
357  | 0  |       case ARM_LDC_PRE:  | 
358  |  | 
  | 
359  | 0  |       case ARM_LDRD_PRE:  | 
360  | 0  |       case ARM_LDRH_PRE:  | 
361  | 0  |       case ARM_LDRSB_PRE:  | 
362  | 0  |       case ARM_LDRSH_PRE:  | 
363  |  | 
  | 
364  | 0  |       case ARM_STC2L_PRE:  | 
365  | 0  |       case ARM_STC2_PRE:  | 
366  | 0  |       case ARM_STCL_PRE:  | 
367  | 0  |       case ARM_STC_PRE:  | 
368  |  | 
  | 
369  | 0  |       case ARM_STRD_PRE:  | 
370  | 0  |       case ARM_STRH_PRE:  | 
371  | 0  |         insn->detail->arm.writeback = true;  | 
372  | 0  |         break;  | 
373  | 316  |       case ARM_LDC2L_POST:  | 
374  | 658  |       case ARM_LDC2_POST:  | 
375  | 1.07k  |       case ARM_LDCL_POST:  | 
376  | 1.81k  |       case ARM_LDC_POST:  | 
377  |  |  | 
378  | 1.81k  |       case ARM_LDRBT_POST:  | 
379  | 1.81k  |       case ARM_LDRD_POST:  | 
380  | 1.81k  |       case ARM_LDRH_POST:  | 
381  | 1.81k  |       case ARM_LDRSB_POST:  | 
382  | 1.81k  |       case ARM_LDRSH_POST:  | 
383  |  |  | 
384  | 2.01k  |       case ARM_STC2L_POST:  | 
385  | 2.22k  |       case ARM_STC2_POST:  | 
386  | 2.55k  |       case ARM_STCL_POST:  | 
387  | 2.96k  |       case ARM_STC_POST:  | 
388  |  |  | 
389  | 2.96k  |       case ARM_STRBT_POST:  | 
390  | 2.96k  |       case ARM_STRD_POST:  | 
391  | 2.96k  |       case ARM_STRH_POST:  | 
392  |  |  | 
393  | 3.52k  |       case ARM_LDRB_POST_IMM:  | 
394  | 4.24k  |       case ARM_LDR_POST_IMM:  | 
395  | 4.48k  |       case ARM_LDR_POST_REG:  | 
396  | 4.88k  |       case ARM_STRB_POST_IMM:  | 
397  |  |  | 
398  | 5.99k  |       case ARM_STR_POST_IMM:  | 
399  | 6.80k  |       case ARM_STR_POST_REG:  | 
400  | 6.80k  |         insn->detail->arm.writeback = true;  | 
401  | 6.80k  |         insn->detail->arm.post_index = true;  | 
402  | 6.80k  |         break;  | 
403  | 136k  |     }  | 
404  | 136k  |   }  | 
405  |  |  | 
406  |  |   // check if this insn requests update flags  | 
407  | 719k  |   if (insn->detail->arm.update_flags == false) { | 
408  |  |     // some insn still update flags, regardless of tabgen info  | 
409  | 531k  |     unsigned int i, j;  | 
410  |  |  | 
411  | 15.9M  |     for (i = 0; i < ARR_SIZE(insn_update_flgs); i++) { | 
412  | 15.4M  |       if (insn->id == insn_update_flgs[i].id &&  | 
413  | 41.9k  |           !strncmp(insn_asm, insn_update_flgs[i].name,  | 
414  | 41.9k  |             strlen(insn_update_flgs[i].name))) { | 
415  | 92  |         insn->detail->arm.update_flags = true;  | 
416  |  |         // we have to update regs_write array as well  | 
417  | 92  |         for (j = 0; j < ARR_SIZE(insn->detail->regs_write); j++) { | 
418  | 92  |           if (insn->detail->regs_write[j] == 0) { | 
419  | 92  |             insn->detail->regs_write[j] = ARM_REG_CPSR;  | 
420  | 92  |             break;  | 
421  | 92  |           }  | 
422  | 92  |         }  | 
423  | 92  |         break;  | 
424  | 92  |       }  | 
425  | 15.4M  |     }  | 
426  | 531k  |   }  | 
427  |  |  | 
428  |  |   // instruction should not have invalid CC  | 
429  | 719k  |   if (insn->detail->arm.cc == ARM_CC_INVALID) { | 
430  | 66.6k  |     insn->detail->arm.cc = ARM_CC_AL;  | 
431  | 66.6k  |   }  | 
432  |  |  | 
433  |  |   // manual fix for some special instructions  | 
434  |  |   // printf(">>> id: %u, mcid: %u\n", insn->id, mci->Opcode); | 
435  | 719k  |   switch(mci->Opcode) { | 
436  | 719k  |     default:  | 
437  | 719k  |       break;  | 
438  | 719k  |     case ARM_MOVPCLR:  | 
439  | 66  |       insn->detail->arm.operands[0].type = ARM_OP_REG;  | 
440  | 66  |       insn->detail->arm.operands[0].reg = ARM_REG_PC;  | 
441  | 66  |       insn->detail->arm.operands[0].access = CS_AC_WRITE;  | 
442  | 66  |       insn->detail->arm.operands[1].type = ARM_OP_REG;  | 
443  | 66  |       insn->detail->arm.operands[1].reg = ARM_REG_LR;  | 
444  | 66  |       insn->detail->arm.operands[1].access = CS_AC_READ;  | 
445  | 66  |       insn->detail->arm.op_count = 2;  | 
446  | 66  |       break;  | 
447  | 719k  |   }  | 
448  | 719k  | }  | 
449  |  |  | 
450  |  | void ARM_printInst(MCInst *MI, SStream *O, void *Info)  | 
451  | 719k  | { | 
452  | 719k  |   MCRegisterInfo *MRI = (MCRegisterInfo *)Info;  | 
453  | 719k  |   unsigned Opcode = MCInst_getOpcode(MI), tmp, i;  | 
454  |  |  | 
455  |  |   //printf(">>> Opcode = %u\n", Opcode); | 
456  | 719k  |   switch (Opcode) { | 
457  |  |     // Check for MOVs and print canonical forms, instead.  | 
458  | 982  |     case ARM_MOVsr: { | 
459  |  |       // FIXME: Thumb variants?  | 
460  | 982  |       unsigned int opc;  | 
461  | 982  |       MCOperand *Dst = MCInst_getOperand(MI, 0);  | 
462  | 982  |       MCOperand *MO1 = MCInst_getOperand(MI, 1);  | 
463  | 982  |       MCOperand *MO2 = MCInst_getOperand(MI, 2);  | 
464  | 982  |       MCOperand *MO3 = MCInst_getOperand(MI, 3);  | 
465  |  |  | 
466  | 982  |       opc = ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO3));  | 
467  | 982  |       SStream_concat0(O, ARM_AM_getShiftOpcStr(opc));  | 
468  |  |  | 
469  | 982  |       switch (opc) { | 
470  | 0  |         default: break;  | 
471  | 87  |         case ARM_AM_asr:  | 
472  | 87  |            MCInst_setOpcodePub(MI, ARM_INS_ASR);  | 
473  | 87  |            break;  | 
474  | 182  |         case ARM_AM_lsl:  | 
475  | 182  |            MCInst_setOpcodePub(MI, ARM_INS_LSL);  | 
476  | 182  |            break;  | 
477  | 55  |         case ARM_AM_lsr:  | 
478  | 55  |            MCInst_setOpcodePub(MI, ARM_INS_LSR);  | 
479  | 55  |            break;  | 
480  | 658  |         case ARM_AM_ror:  | 
481  | 658  |            MCInst_setOpcodePub(MI, ARM_INS_ROR);  | 
482  | 658  |            break;  | 
483  | 0  |         case ARM_AM_rrx:  | 
484  | 0  |            MCInst_setOpcodePub(MI, ARM_INS_RRX);  | 
485  | 0  |            break;  | 
486  | 982  |       }  | 
487  |  |  | 
488  | 982  |       printSBitModifierOperand(MI, 6, O);  | 
489  | 982  |       printPredicateOperand(MI, 4, O);  | 
490  |  |  | 
491  | 982  |       SStream_concat0(O, "\t");  | 
492  | 982  |       printRegName(MI->csh, O, MCOperand_getReg(Dst));  | 
493  |  |  | 
494  | 982  |       if (MI->csh->detail) { | 
495  | 982  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
496  | 982  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(Dst);  | 
497  | 982  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_WRITE;  | 
498  | 982  |         MI->flat_insn->detail->arm.op_count++;  | 
499  | 982  |       }  | 
500  |  |  | 
501  | 982  |       SStream_concat0(O, ", ");  | 
502  | 982  |       printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
503  |  |  | 
504  | 982  |       if (MI->csh->detail) { | 
505  | 982  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
506  | 982  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);  | 
507  | 982  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
508  | 982  |         MI->flat_insn->detail->arm.op_count++;  | 
509  | 982  |       }  | 
510  |  |  | 
511  | 982  |       SStream_concat0(O, ", ");  | 
512  | 982  |       printRegName(MI->csh, O, MCOperand_getReg(MO2));  | 
513  |  |  | 
514  | 982  |       if (MI->csh->detail) { | 
515  | 982  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
516  | 982  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO2);  | 
517  | 982  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
518  | 982  |         MI->flat_insn->detail->arm.op_count++;  | 
519  | 982  |       }  | 
520  |  |  | 
521  | 982  |       return;  | 
522  | 982  |     }  | 
523  |  |  | 
524  | 904  |     case ARM_MOVsi: { | 
525  |  |       // FIXME: Thumb variants?  | 
526  | 904  |       unsigned int opc;  | 
527  | 904  |       MCOperand *Dst = MCInst_getOperand(MI, 0);  | 
528  | 904  |       MCOperand *MO1 = MCInst_getOperand(MI, 1);  | 
529  | 904  |       MCOperand *MO2 = MCInst_getOperand(MI, 2);  | 
530  |  |  | 
531  | 904  |       opc = ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO2));  | 
532  | 904  |       SStream_concat0(O, ARM_AM_getShiftOpcStr(opc));  | 
533  |  |  | 
534  | 904  |       switch(opc) { | 
535  | 0  |         default:  | 
536  | 0  |           break;  | 
537  | 384  |         case ARM_AM_asr:  | 
538  | 384  |           MCInst_setOpcodePub(MI, ARM_INS_ASR);  | 
539  | 384  |           break;  | 
540  | 326  |         case ARM_AM_lsl:  | 
541  | 326  |           MCInst_setOpcodePub(MI, ARM_INS_LSL);  | 
542  | 326  |           break;  | 
543  | 44  |         case ARM_AM_lsr:  | 
544  | 44  |           MCInst_setOpcodePub(MI, ARM_INS_LSR);  | 
545  | 44  |           break;  | 
546  | 70  |         case ARM_AM_ror:  | 
547  | 70  |           MCInst_setOpcodePub(MI, ARM_INS_ROR);  | 
548  | 70  |           break;  | 
549  | 80  |         case ARM_AM_rrx:  | 
550  | 80  |           MCInst_setOpcodePub(MI, ARM_INS_RRX);  | 
551  | 80  |           break;  | 
552  | 904  |       }  | 
553  |  |  | 
554  | 904  |       printSBitModifierOperand(MI, 5, O);  | 
555  | 904  |       printPredicateOperand(MI, 3, O);  | 
556  |  |  | 
557  | 904  |       SStream_concat0(O, "\t");  | 
558  | 904  |       printRegName(MI->csh, O, MCOperand_getReg(Dst));  | 
559  |  |  | 
560  | 904  |       if (MI->csh->detail) { | 
561  | 904  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
562  | 904  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(Dst);  | 
563  | 904  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_WRITE;  | 
564  | 904  |         MI->flat_insn->detail->arm.op_count++;  | 
565  | 904  |       }  | 
566  |  |  | 
567  | 904  |       SStream_concat0(O, ", ");  | 
568  | 904  |       printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
569  | 904  |       if (MI->csh->detail) { | 
570  | 904  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
571  | 904  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);  | 
572  | 904  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
573  | 904  |         MI->flat_insn->detail->arm.op_count++;  | 
574  | 904  |       }  | 
575  |  |  | 
576  | 904  |       if (opc == ARM_AM_rrx) { | 
577  |  |         //printAnnotation(O, Annot);  | 
578  | 80  |         return;  | 
579  | 80  |       }  | 
580  |  |  | 
581  | 824  |       SStream_concat0(O, ", ");  | 
582  | 824  |       tmp = translateShiftImm(getSORegOffset((unsigned int)MCOperand_getImm(MO2)));  | 
583  | 824  |       printUInt32Bang(O, tmp);  | 
584  | 824  |       if (MI->csh->detail) { | 
585  | 824  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type =  | 
586  | 824  |           (arm_shifter)opc;  | 
587  | 824  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = tmp;  | 
588  | 824  |       }  | 
589  |  |  | 
590  | 824  |       return;  | 
591  | 904  |     }  | 
592  |  |  | 
593  |  |     // A8.6.123 PUSH  | 
594  | 705  |     case ARM_STMDB_UPD:  | 
595  | 1.01k  |     case ARM_t2STMDB_UPD:  | 
596  | 1.01k  |       if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP &&  | 
597  | 510  |             MCInst_getNumOperands(MI) > 5) { | 
598  |  |         // Should only print PUSH if there are at least two registers in the list.  | 
599  | 444  |         SStream_concat0(O, "push");  | 
600  | 444  |         MCInst_setOpcodePub(MI, ARM_INS_PUSH);  | 
601  | 444  |         printPredicateOperand(MI, 2, O);  | 
602  |  |  | 
603  | 444  |         if (Opcode == ARM_t2STMDB_UPD)  | 
604  | 195  |           SStream_concat0(O, ".w");  | 
605  |  |  | 
606  | 444  |         SStream_concat0(O, "\t");  | 
607  |  |  | 
608  | 444  |         if (MI->csh->detail) { | 
609  | 444  |           MI->flat_insn->detail->regs_read[MI->flat_insn->detail->regs_read_count] = ARM_REG_SP;  | 
610  | 444  |           MI->flat_insn->detail->regs_read_count++;  | 
611  | 444  |           MI->flat_insn->detail->regs_write[MI->flat_insn->detail->regs_write_count] = ARM_REG_SP;  | 
612  | 444  |           MI->flat_insn->detail->regs_write_count++;  | 
613  | 444  |         }  | 
614  |  |  | 
615  | 444  |         printRegisterList(MI, 4, O);  | 
616  | 444  |         return;  | 
617  | 444  |       } else  | 
618  | 573  |         break;  | 
619  |  |  | 
620  | 1.25k  |     case ARM_STR_PRE_IMM:  | 
621  | 1.25k  |       if (MCOperand_getReg(MCInst_getOperand(MI, 2)) == ARM_SP &&  | 
622  | 224  |           MCOperand_getImm(MCInst_getOperand(MI, 3)) == -4) { | 
623  | 0  |         SStream_concat0(O, "push");  | 
624  | 0  |         MCInst_setOpcodePub(MI, ARM_INS_PUSH);  | 
625  |  | 
  | 
626  | 0  |         printPredicateOperand(MI, 4, O);  | 
627  |  | 
  | 
628  | 0  |         SStream_concat0(O, "\t{"); | 
629  |  | 
  | 
630  | 0  |         printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, 1)));  | 
631  |  | 
  | 
632  | 0  |         if (MI->csh->detail) { | 
633  | 0  | #ifndef CAPSTONE_DIET  | 
634  | 0  |           uint8_t access;  | 
635  | 0  | #endif  | 
636  | 0  |           MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
637  | 0  |           MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 1));  | 
638  | 0  | #ifndef CAPSTONE_DIET  | 
639  | 0  |           access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
640  | 0  |           MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
641  | 0  |           MI->ac_idx++;  | 
642  | 0  | #endif  | 
643  | 0  |           MI->flat_insn->detail->arm.op_count++;  | 
644  | 0  |         }  | 
645  |  | 
  | 
646  | 0  |         SStream_concat0(O, "}");  | 
647  |  | 
  | 
648  | 0  |         return;  | 
649  | 0  |       } else  | 
650  | 1.25k  |         break;  | 
651  |  |  | 
652  |  |     // A8.6.122 POP  | 
653  | 546  |     case ARM_LDMIA_UPD:  | 
654  | 1.10k  |     case ARM_t2LDMIA_UPD:  | 
655  | 1.10k  |       if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP &&  | 
656  | 664  |           MCInst_getNumOperands(MI) > 5) { | 
657  |  |         // Should only print POP if there are at least two registers in the list.  | 
658  | 467  |         SStream_concat0(O, "pop");  | 
659  | 467  |         MCInst_setOpcodePub(MI, ARM_INS_POP);  | 
660  |  |  | 
661  | 467  |         printPredicateOperand(MI, 2, O);  | 
662  | 467  |         if (Opcode == ARM_t2LDMIA_UPD)  | 
663  | 268  |           SStream_concat0(O, ".w");  | 
664  |  |  | 
665  | 467  |         SStream_concat0(O, "\t");  | 
666  |  |  | 
667  |  |         // unlike LDM, POP only write to registers, so skip the 1st access code  | 
668  | 467  |         MI->ac_idx = 1;  | 
669  | 467  |         if (MI->csh->detail) { | 
670  | 467  |           MI->flat_insn->detail->regs_read[MI->flat_insn->detail->regs_read_count] = ARM_REG_SP;  | 
671  | 467  |           MI->flat_insn->detail->regs_read_count++;  | 
672  | 467  |           MI->flat_insn->detail->regs_write[MI->flat_insn->detail->regs_write_count] = ARM_REG_SP;  | 
673  | 467  |           MI->flat_insn->detail->regs_write_count++;  | 
674  | 467  |         }  | 
675  |  |  | 
676  | 467  |         printRegisterList(MI, 4, O);  | 
677  |  |  | 
678  | 467  |         return;  | 
679  | 467  |       }  | 
680  | 640  |       break;  | 
681  |  |  | 
682  | 714  |     case ARM_LDR_POST_IMM:  | 
683  | 714  |       if (MCOperand_getReg(MCInst_getOperand(MI, 2)) == ARM_SP) { | 
684  | 281  |         MCOperand *MO2 = MCInst_getOperand(MI, 4);  | 
685  |  |  | 
686  | 281  |         if (getAM2Offset((unsigned int)MCOperand_getImm(MO2)) == 4) { | 
687  | 74  |           SStream_concat0(O, "pop");  | 
688  | 74  |           MCInst_setOpcodePub(MI, ARM_INS_POP);  | 
689  | 74  |           printPredicateOperand(MI, 5, O);  | 
690  | 74  |           SStream_concat0(O, "\t{"); | 
691  |  |  | 
692  | 74  |           printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, 0)));  | 
693  |  |  | 
694  | 74  |           if (MI->csh->detail) { | 
695  | 74  |             MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
696  | 74  |             MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));  | 
697  | 74  |             MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_WRITE;  | 
698  | 74  |             MI->flat_insn->detail->arm.op_count++;  | 
699  |  |                         // this instruction implicitly read/write SP register  | 
700  | 74  |                         MI->flat_insn->detail->regs_read[MI->flat_insn->detail->regs_read_count] = ARM_REG_SP;  | 
701  | 74  |                         MI->flat_insn->detail->regs_read_count++;  | 
702  | 74  |                         MI->flat_insn->detail->regs_write[MI->flat_insn->detail->regs_write_count] = ARM_REG_SP;  | 
703  | 74  |                         MI->flat_insn->detail->regs_write_count++;  | 
704  | 74  |           }  | 
705  | 74  |           SStream_concat0(O, "}");  | 
706  | 74  |           return;  | 
707  | 74  |         }  | 
708  | 281  |       }  | 
709  | 640  |       break;  | 
710  |  |  | 
711  |  |     // A8.6.355 VPUSH  | 
712  | 640  |     case ARM_VSTMSDB_UPD:  | 
713  | 889  |     case ARM_VSTMDDB_UPD:  | 
714  | 889  |       if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP) { | 
715  | 530  |         SStream_concat0(O, "vpush");  | 
716  | 530  |         MCInst_setOpcodePub(MI, ARM_INS_VPUSH);  | 
717  | 530  |         printPredicateOperand(MI, 2, O);  | 
718  | 530  |         SStream_concat0(O, "\t");  | 
719  | 530  |         printRegisterList(MI, 4, O);  | 
720  | 530  |         return;  | 
721  | 530  |       }  | 
722  | 359  |       break;  | 
723  |  |  | 
724  |  |     // A8.6.354 VPOP  | 
725  | 416  |     case ARM_VLDMSIA_UPD:  | 
726  | 680  |     case ARM_VLDMDIA_UPD:  | 
727  | 680  |       if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP) { | 
728  | 414  |         SStream_concat0(O, "vpop");  | 
729  | 414  |         MCInst_setOpcodePub(MI, ARM_INS_VPOP);  | 
730  | 414  |         printPredicateOperand(MI, 2, O);  | 
731  | 414  |         SStream_concat0(O, "\t");  | 
732  | 414  |         printRegisterList(MI, 4, O);  | 
733  | 414  |         return;  | 
734  | 414  |       }  | 
735  | 266  |       break;  | 
736  |  |  | 
737  | 7.19k  |     case ARM_tLDMIA: { | 
738  | 7.19k  |         bool Writeback = true;  | 
739  | 7.19k  |         unsigned BaseReg = MCOperand_getReg(MCInst_getOperand(MI, 0));  | 
740  | 7.19k  |         unsigned i;  | 
741  |  |  | 
742  | 41.5k  |         for (i = 3; i < MCInst_getNumOperands(MI); ++i) { | 
743  | 34.3k  |           if (MCOperand_getReg(MCInst_getOperand(MI, i)) == BaseReg)  | 
744  | 4.28k  |             Writeback = false;  | 
745  | 34.3k  |         }  | 
746  |  |  | 
747  | 7.19k  |         SStream_concat0(O, "ldm");  | 
748  | 7.19k  |         MCInst_setOpcodePub(MI, ARM_INS_LDM);  | 
749  |  |  | 
750  | 7.19k  |         printPredicateOperand(MI, 1, O);  | 
751  | 7.19k  |         SStream_concat0(O, "\t");  | 
752  | 7.19k  |         printRegName(MI->csh, O, BaseReg);  | 
753  | 7.19k  |         if (MI->csh->detail) { | 
754  | 7.19k  |           MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
755  | 7.19k  |           MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = BaseReg;  | 
756  | 7.19k  |           MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ | CS_AC_WRITE;  | 
757  | 7.19k  |           MI->flat_insn->detail->arm.op_count++;  | 
758  | 7.19k  |         }  | 
759  |  |  | 
760  | 7.19k  |         if (Writeback) { | 
761  | 2.91k  |           MI->writeback = true;  | 
762  | 2.91k  |           SStream_concat0(O, "!");  | 
763  | 2.91k  |         }  | 
764  |  |  | 
765  | 7.19k  |         SStream_concat0(O, ", ");  | 
766  | 7.19k  |         printRegisterList(MI, 3, O);  | 
767  | 7.19k  |         return;  | 
768  | 680  |       }  | 
769  |  |  | 
770  |  |     // Combine 2 GPRs from disassember into a GPRPair to match with instr def.  | 
771  |  |     // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,  | 
772  |  |     // a single GPRPair reg operand is used in the .td file to replace the two  | 
773  |  |     // GPRs. However, when decoding them, the two GRPs cannot be automatically  | 
774  |  |     // expressed as a GPRPair, so we have to manually merge them.  | 
775  |  |     // FIXME: We would really like to be able to tablegen'erate this.  | 
776  | 827  |     case ARM_LDREXD:  | 
777  | 1.44k  |     case ARM_STREXD:  | 
778  | 1.50k  |     case ARM_LDAEXD:  | 
779  | 2.01k  |     case ARM_STLEXD: { | 
780  | 2.01k  |       const MCRegisterClass *MRC = MCRegisterInfo_getRegClass(MRI, ARM_GPRRegClassID);  | 
781  | 2.01k  |       bool isStore = Opcode == ARM_STREXD || Opcode == ARM_STLEXD;  | 
782  | 2.01k  |       unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, isStore ? 1 : 0));  | 
783  |  |  | 
784  | 2.01k  |       if (MCRegisterClass_contains(MRC, Reg)) { | 
785  | 0  |           MCInst NewMI;  | 
786  |  | 
  | 
787  | 0  |           MCInst_Init(&NewMI);  | 
788  | 0  |           MCInst_setOpcode(&NewMI, Opcode);  | 
789  |  | 
  | 
790  | 0  |           if (isStore)  | 
791  | 0  |           MCInst_addOperand2(&NewMI, MCInst_getOperand(MI, 0));  | 
792  |  | 
  | 
793  | 0  |           MCOperand_CreateReg0(&NewMI, MCRegisterInfo_getMatchingSuperReg(MRI, Reg, ARM_gsub_0,  | 
794  | 0  |               MCRegisterInfo_getRegClass(MRI, ARM_GPRPairRegClassID)));  | 
795  |  |  | 
796  |  |           // Copy the rest operands into NewMI.  | 
797  | 0  |           for(i = isStore ? 3 : 2; i < MCInst_getNumOperands(MI); ++i)  | 
798  | 0  |           MCInst_addOperand2(&NewMI, MCInst_getOperand(MI, i));  | 
799  |  | 
  | 
800  | 0  |           printInstruction(&NewMI, O);  | 
801  | 0  |           return;  | 
802  | 0  |       }  | 
803  | 2.01k  |       break;  | 
804  | 2.01k  |     }  | 
805  |  |  | 
806  | 2.01k  |     case ARM_TSB:  | 
807  | 386  |     case ARM_t2TSB:  | 
808  | 386  |       SStream_concat0(O, "tsb\tcsync");  | 
809  | 386  |       MCInst_setOpcodePub(MI, ARM_INS_TSB);  | 
810  |  |       // TODO: add csync to operands[]?  | 
811  | 386  |       return;  | 
812  | 719k  |   }  | 
813  |  |  | 
814  | 708k  |   MI->MRI = MRI;  | 
815  |  |  | 
816  | 708k  |   if (!printAliasInstr(MI, O)) { | 
817  | 701k  |     printInstruction(MI, O);  | 
818  | 701k  |   }  | 
819  | 708k  | }  | 
820  |  |  | 
821  |  | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)  | 
822  | 1.14M  | { | 
823  | 1.14M  |   int32_t imm;  | 
824  | 1.14M  |   MCOperand *Op = MCInst_getOperand(MI, OpNo);  | 
825  |  |  | 
826  | 1.14M  |   if (MCOperand_isReg(Op)) { | 
827  | 964k  |     unsigned Reg = MCOperand_getReg(Op);  | 
828  |  |  | 
829  | 964k  |     printRegName(MI->csh, O, Reg);  | 
830  |  |  | 
831  | 964k  |     if (MI->csh->detail) { | 
832  | 964k  |       if (MI->csh->doing_mem) { | 
833  | 0  |         if (MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base == ARM_REG_INVALID)  | 
834  | 0  |           MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = Reg;  | 
835  | 0  |         else  | 
836  | 0  |           MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = Reg;  | 
837  | 964k  |       } else { | 
838  | 964k  | #ifndef CAPSTONE_DIET  | 
839  | 964k  |         uint8_t access;  | 
840  | 964k  | #endif  | 
841  |  |  | 
842  | 964k  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
843  | 964k  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg;  | 
844  | 964k  | #ifndef CAPSTONE_DIET  | 
845  | 964k  |         access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
846  | 964k  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
847  | 964k  |         MI->ac_idx++;  | 
848  | 964k  | #endif  | 
849  | 964k  |         MI->flat_insn->detail->arm.op_count++;  | 
850  | 964k  |       }  | 
851  | 964k  |     }  | 
852  | 964k  |   } else if (MCOperand_isImm(Op)) { | 
853  | 184k  |     unsigned int opc = MCInst_getOpcode(MI);  | 
854  |  |  | 
855  | 184k  |     imm = (int32_t)MCOperand_getImm(Op);  | 
856  |  |  | 
857  |  |     // relative branch only has relative offset, so we have to update it  | 
858  |  |     // to reflect absolute address.   | 
859  |  |     // Note: in ARM, PC is always 2 instructions ahead, so we have to  | 
860  |  |     // add 8 in ARM mode, or 4 in Thumb mode  | 
861  |  |     // printf(">> opcode: %u\n", MCInst_getOpcode(MI)); | 
862  | 184k  |     if (ARM_rel_branch(MI->csh, opc)) { | 
863  | 31.9k  |       uint32_t address;  | 
864  |  |  | 
865  |  |       // only do this for relative branch  | 
866  | 31.9k  |       if (MI->csh->mode & CS_MODE_THUMB) { | 
867  | 25.2k  |         address = (uint32_t)MI->address + 4;  | 
868  | 25.2k  |         if (ARM_blx_to_arm_mode(MI->csh, opc)) { | 
869  |  |           // here need to align down to the nearest 4-byte address  | 
870  | 424  | #define _ALIGN_DOWN(v, align_width) ((v/align_width)*align_width)  | 
871  | 424  |           address = _ALIGN_DOWN(address, 4);  | 
872  | 424  | #undef _ALIGN_DOWN  | 
873  | 424  |         }  | 
874  | 25.2k  |       } else { | 
875  | 6.64k  |         address = (uint32_t)MI->address + 8;  | 
876  | 6.64k  |       }  | 
877  |  |  | 
878  | 31.9k  |       imm += address;  | 
879  | 31.9k  |       printUInt32Bang(O, imm);  | 
880  | 152k  |     } else { | 
881  | 152k  |       switch(MI->flat_insn->id) { | 
882  | 150k  |         default:  | 
883  | 150k  |           if (MI->csh->imm_unsigned)  | 
884  | 0  |             printUInt32Bang(O, imm);  | 
885  | 150k  |           else  | 
886  | 150k  |             printInt32Bang(O, imm);  | 
887  | 150k  |           break;  | 
888  | 678  |         case ARM_INS_AND:  | 
889  | 1.00k  |         case ARM_INS_ORR:  | 
890  | 1.09k  |         case ARM_INS_EOR:  | 
891  | 1.46k  |         case ARM_INS_BIC:  | 
892  | 1.67k  |         case ARM_INS_MVN:  | 
893  |  |           // do not print number in negative form  | 
894  | 1.67k  |           printUInt32Bang(O, imm);  | 
895  | 1.67k  |           break;  | 
896  | 152k  |       }  | 
897  | 152k  |     }  | 
898  |  |  | 
899  | 184k  |     if (MI->csh->detail) { | 
900  | 184k  |       if (MI->csh->doing_mem)  | 
901  | 0  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = imm;  | 
902  | 184k  |       else { | 
903  | 184k  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
904  | 184k  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = imm;  | 
905  | 184k  |         MI->flat_insn->detail->arm.op_count++;  | 
906  | 184k  |       }  | 
907  | 184k  |     }  | 
908  | 184k  |   }  | 
909  | 1.14M  | }  | 
910  |  |  | 
911  |  | static void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
912  | 20.3k  | { | 
913  | 20.3k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
914  | 20.3k  |   int32_t OffImm;  | 
915  | 20.3k  |   bool isSub;  | 
916  | 20.3k  |   SStream_concat0(O, "[pc, ");  | 
917  |  |  | 
918  | 20.3k  |   OffImm = (int32_t)MCOperand_getImm(MO1);  | 
919  | 20.3k  |   isSub = OffImm < 0;  | 
920  |  |  | 
921  |  |   // Special value for #-0. All others are normal.  | 
922  | 20.3k  |   if (OffImm == INT32_MIN)  | 
923  | 473  |     OffImm = 0;  | 
924  |  |  | 
925  | 20.3k  |   if (isSub) { | 
926  | 7.09k  |     SStream_concat(O, "#-0x%x", -OffImm);  | 
927  | 13.2k  |   } else { | 
928  | 13.2k  |     printUInt32Bang(O, OffImm);  | 
929  | 13.2k  |   }  | 
930  |  |  | 
931  | 20.3k  |   SStream_concat0(O, "]");  | 
932  |  |  | 
933  | 20.3k  |   if (MI->csh->detail) { | 
934  | 20.3k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;  | 
935  | 20.3k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = ARM_REG_PC;  | 
936  | 20.3k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;  | 
937  | 20.3k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;  | 
938  | 20.3k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;  | 
939  | 20.3k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
940  | 20.3k  |     MI->flat_insn->detail->arm.op_count++;  | 
941  | 20.3k  |   }  | 
942  | 20.3k  | }  | 
943  |  |  | 
944  |  | // so_reg is a 4-operand unit corresponding to register forms of the A5.1  | 
945  |  | // "Addressing Mode 1 - Data-processing operands" forms.  This includes:  | 
946  |  | //    REG 0   0           - e.g. R5  | 
947  |  | //    REG REG 0,SH_OPC    - e.g. R5, ROR R3  | 
948  |  | //    REG 0   IMM,SH_OPC  - e.g. R5, LSL #3  | 
949  |  | static void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
950  | 6.22k  | { | 
951  | 6.22k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
952  | 6.22k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
953  | 6.22k  |   MCOperand *MO3 = MCInst_getOperand(MI, OpNum + 2);  | 
954  | 6.22k  |   ARM_AM_ShiftOpc ShOpc;  | 
955  |  |  | 
956  | 6.22k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
957  |  |  | 
958  | 6.22k  |   if (MI->csh->detail) { | 
959  | 6.22k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
960  | 6.22k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);  | 
961  | 6.22k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
962  |  |  | 
963  | 6.22k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = (MCOperand_getImm(MO3) & 7) + ARM_SFT_ASR_REG - 1;  | 
964  | 6.22k  |     MI->flat_insn->detail->arm.op_count++;  | 
965  | 6.22k  |   }  | 
966  |  |  | 
967  |  |   // Print the shift opc.  | 
968  | 6.22k  |   ShOpc = ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO3));  | 
969  | 6.22k  |   SStream_concat0(O, ", ");  | 
970  | 6.22k  |   SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));  | 
971  | 6.22k  |   if (ShOpc == ARM_AM_rrx)  | 
972  | 0  |     return;  | 
973  |  |  | 
974  | 6.22k  |   SStream_concat0(O, " ");  | 
975  |  |  | 
976  | 6.22k  |   printRegName(MI->csh, O, MCOperand_getReg(MO2));  | 
977  |  |  | 
978  | 6.22k  |   if (MI->csh->detail)  | 
979  | 6.22k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = MCOperand_getReg(MO2);  | 
980  | 6.22k  | }  | 
981  |  |  | 
982  |  | static void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
983  | 10.0k  | { | 
984  | 10.0k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
985  | 10.0k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
986  |  |  | 
987  | 10.0k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
988  |  |  | 
989  | 10.0k  |   if (MI->csh->detail) { | 
990  | 10.0k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
991  | 10.0k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);  | 
992  | 10.0k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
993  | 10.0k  |     MI->flat_insn->detail->arm.op_count++;  | 
994  | 10.0k  |   }  | 
995  |  |  | 
996  |  |   // Print the shift opc.  | 
997  | 10.0k  |   printRegImmShift(MI, O, ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO2)),  | 
998  | 10.0k  |       getSORegOffset((unsigned int)MCOperand_getImm(MO2)));  | 
999  | 10.0k  | }  | 
1000  |  |  | 
1001  |  | //===--------------------------------------------------------------------===//  | 
1002  |  | // Addressing Mode #2  | 
1003  |  | //===--------------------------------------------------------------------===//  | 
1004  |  |  | 
1005  |  | static void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned Op, SStream *O)  | 
1006  | 7.12k  | { | 
1007  | 7.12k  |   MCOperand *MO1 = MCInst_getOperand(MI, Op);  | 
1008  | 7.12k  |   MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);  | 
1009  | 7.12k  |   MCOperand *MO3 = MCInst_getOperand(MI, Op + 2);  | 
1010  | 7.12k  |   unsigned int imm3 = (unsigned int)MCOperand_getImm(MO3);  | 
1011  | 7.12k  |   ARM_AM_AddrOpc subtracted = getAM2Op((unsigned int)MCOperand_getImm(MO3));  | 
1012  |  |  | 
1013  | 7.12k  |   SStream_concat0(O, "[");  | 
1014  | 7.12k  |   set_mem_access(MI, true);  | 
1015  |  |  | 
1016  | 7.12k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
1017  | 7.12k  |   if (MI->csh->detail) { | 
1018  | 7.12k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
1019  | 7.12k  |   }  | 
1020  |  |  | 
1021  | 7.12k  |   if (!MCOperand_getReg(MO2)) { | 
1022  | 0  |     unsigned tmp = getAM2Offset(imm3);  | 
1023  | 0  |     if (tmp) { // Don't print +0. | 
1024  | 0  |       subtracted = getAM2Op(imm3);  | 
1025  |  | 
  | 
1026  | 0  |       SStream_concat0(O, ", ");  | 
1027  | 0  |       if (tmp > HEX_THRESHOLD)  | 
1028  | 0  |         SStream_concat(O, "#%s0x%x", ARM_AM_getAddrOpcStr(subtracted), tmp);  | 
1029  | 0  |       else  | 
1030  | 0  |         SStream_concat(O, "#%s%u", ARM_AM_getAddrOpcStr(subtracted), tmp);  | 
1031  | 0  |       if (MI->csh->detail) { | 
1032  | 0  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = (arm_shifter)getAM2Op(imm3);  | 
1033  | 0  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = tmp;  | 
1034  | 0  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;  | 
1035  | 0  |       }  | 
1036  | 0  |     }  | 
1037  |  | 
  | 
1038  | 0  |     SStream_concat0(O, "]");  | 
1039  | 0  |     set_mem_access(MI, false);  | 
1040  |  | 
  | 
1041  | 0  |     return;  | 
1042  | 0  |   }  | 
1043  |  |  | 
1044  | 7.12k  |   SStream_concat0(O, ", ");  | 
1045  | 7.12k  |   SStream_concat0(O, ARM_AM_getAddrOpcStr(subtracted));  | 
1046  | 7.12k  |   printRegName(MI->csh, O, MCOperand_getReg(MO2));  | 
1047  | 7.12k  |   if (MI->csh->detail) { | 
1048  | 7.12k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);  | 
1049  | 7.12k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;  | 
1050  | 7.12k  |   }  | 
1051  |  |  | 
1052  | 7.12k  |   printRegImmShift(MI, O, getAM2ShiftOpc(imm3), getAM2Offset(imm3));  | 
1053  | 7.12k  |   SStream_concat0(O, "]");  | 
1054  | 7.12k  |   set_mem_access(MI, false);  | 
1055  | 7.12k  | }  | 
1056  |  |  | 
1057  |  | static void printAddrModeTBB(MCInst *MI, unsigned Op, SStream *O)  | 
1058  | 414  | { | 
1059  | 414  |   MCOperand *MO1 = MCInst_getOperand(MI, Op);  | 
1060  | 414  |   MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);  | 
1061  |  |  | 
1062  | 414  |   SStream_concat0(O, "[");  | 
1063  | 414  |   set_mem_access(MI, true);  | 
1064  |  |  | 
1065  | 414  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
1066  |  |  | 
1067  | 414  |   if (MI->csh->detail)  | 
1068  | 414  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
1069  |  |  | 
1070  | 414  |   SStream_concat0(O, ", ");  | 
1071  | 414  |   printRegName(MI->csh, O, MCOperand_getReg(MO2));  | 
1072  |  |  | 
1073  | 414  |   if (MI->csh->detail)  | 
1074  | 414  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);  | 
1075  |  |  | 
1076  | 414  |   SStream_concat0(O, "]");  | 
1077  | 414  |   set_mem_access(MI, false);  | 
1078  | 414  | }  | 
1079  |  |  | 
1080  |  | static void printAddrModeTBH(MCInst *MI, unsigned Op, SStream *O)  | 
1081  | 554  | { | 
1082  | 554  |   MCOperand *MO1 = MCInst_getOperand(MI, Op);  | 
1083  | 554  |   MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);  | 
1084  |  |  | 
1085  | 554  |   SStream_concat0(O, "[");  | 
1086  | 554  |   set_mem_access(MI, true);  | 
1087  |  |  | 
1088  | 554  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
1089  |  |  | 
1090  | 554  |   if (MI->csh->detail)  | 
1091  | 554  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
1092  |  |  | 
1093  | 554  |   SStream_concat0(O, ", ");  | 
1094  | 554  |   printRegName(MI->csh, O, MCOperand_getReg(MO2));  | 
1095  |  |  | 
1096  | 554  |   if (MI->csh->detail)  | 
1097  | 554  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);  | 
1098  |  |  | 
1099  | 554  |   SStream_concat0(O, ", lsl #1]");  | 
1100  |  |  | 
1101  | 554  |   if (MI->csh->detail) { | 
1102  | 554  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = ARM_SFT_LSL;  | 
1103  | 554  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = 1;  | 
1104  | 554  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.lshift = 1;  | 
1105  | 554  |   }  | 
1106  |  |  | 
1107  | 554  |   set_mem_access(MI, false);  | 
1108  | 554  | }  | 
1109  |  |  | 
1110  |  | static void printAddrMode2Operand(MCInst *MI, unsigned Op, SStream *O)  | 
1111  | 12.8k  | { | 
1112  | 12.8k  |   MCOperand *MO1 = MCInst_getOperand(MI, Op);  | 
1113  |  |  | 
1114  | 12.8k  |   if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right. | 
1115  | 0  |     printOperand(MI, Op, O);  | 
1116  | 0  |     return;  | 
1117  | 0  |   }  | 
1118  |  |  | 
1119  |  | //#ifndef NDEBUG  | 
1120  |  | //  const MCOperand &MO3 = MI->getOperand(Op + 2);  | 
1121  |  | //  unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());  | 
1122  |  | //  assert(IdxMode != ARMII::IndexModePost && "Should be pre or offset index op");  | 
1123  |  | //#endif  | 
1124  |  |  | 
1125  | 12.8k  |   printAM2PreOrOffsetIndexOp(MI, Op, O);  | 
1126  | 12.8k  | }  | 
1127  |  |  | 
1128  |  | static void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1129  | 8.22k  | { | 
1130  | 8.22k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1131  | 8.22k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
1132  | 8.22k  |   ARM_AM_AddrOpc subtracted = getAM2Op((unsigned int)MCOperand_getImm(MO2));  | 
1133  |  |  | 
1134  | 8.22k  |   if (!MCOperand_getReg(MO1)) { | 
1135  | 5.06k  |     unsigned ImmOffs = getAM2Offset((unsigned int)MCOperand_getImm(MO2));  | 
1136  | 5.06k  |     if (ImmOffs > HEX_THRESHOLD)  | 
1137  | 4.65k  |       SStream_concat(O, "#%s0x%x",  | 
1138  | 4.65k  |           ARM_AM_getAddrOpcStr(subtracted), ImmOffs);  | 
1139  | 409  |     else  | 
1140  | 409  |       SStream_concat(O, "#%s%u",  | 
1141  | 409  |           ARM_AM_getAddrOpcStr(subtracted), ImmOffs);  | 
1142  |  |  | 
1143  | 5.06k  |     if (MI->csh->detail) { | 
1144  | 5.06k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
1145  | 5.06k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = ImmOffs;  | 
1146  | 5.06k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;  | 
1147  | 5.06k  |       MI->flat_insn->detail->arm.op_count++;  | 
1148  | 5.06k  |     }  | 
1149  | 5.06k  |     return;  | 
1150  | 5.06k  |   }  | 
1151  |  |  | 
1152  | 3.16k  |   SStream_concat0(O, ARM_AM_getAddrOpcStr(subtracted));  | 
1153  | 3.16k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
1154  |  |  | 
1155  | 3.16k  |   if (MI->csh->detail) { | 
1156  | 3.16k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
1157  | 3.16k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);  | 
1158  | 3.16k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
1159  | 3.16k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;  | 
1160  | 3.16k  |     MI->flat_insn->detail->arm.op_count++;  | 
1161  | 3.16k  |   }  | 
1162  |  |  | 
1163  | 3.16k  |   printRegImmShift(MI, O, getAM2ShiftOpc((unsigned int)MCOperand_getImm(MO2)),  | 
1164  | 3.16k  |       getAM2Offset((unsigned int)MCOperand_getImm(MO2)));  | 
1165  | 3.16k  | }  | 
1166  |  |  | 
1167  |  | //===--------------------------------------------------------------------===//  | 
1168  |  | // Addressing Mode #3  | 
1169  |  | //===--------------------------------------------------------------------===//  | 
1170  |  |  | 
1171  |  | static void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op, SStream *O,  | 
1172  |  |     bool AlwaysPrintImm0)  | 
1173  | 5.82k  | { | 
1174  | 5.82k  |   MCOperand *MO1 = MCInst_getOperand(MI, Op);  | 
1175  | 5.82k  |   MCOperand *MO2 = MCInst_getOperand(MI, Op+1);  | 
1176  | 5.82k  |   MCOperand *MO3 = MCInst_getOperand(MI, Op+2);  | 
1177  | 5.82k  |   ARM_AM_AddrOpc sign = getAM3Op((unsigned int)MCOperand_getImm(MO3));  | 
1178  | 5.82k  |   unsigned ImmOffs;  | 
1179  |  |  | 
1180  | 5.82k  |   SStream_concat0(O, "[");  | 
1181  | 5.82k  |   set_mem_access(MI, true);  | 
1182  |  |  | 
1183  | 5.82k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
1184  |  |  | 
1185  | 5.82k  |   if (MI->csh->detail)  | 
1186  | 5.82k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
1187  |  |  | 
1188  | 5.82k  |   if (MCOperand_getReg(MO2)) { | 
1189  | 2.92k  |     SStream_concat0(O, ", ");  | 
1190  | 2.92k  |     SStream_concat0(O, ARM_AM_getAddrOpcStr(sign));  | 
1191  |  |  | 
1192  | 2.92k  |     printRegName(MI->csh, O, MCOperand_getReg(MO2));  | 
1193  |  |  | 
1194  | 2.92k  |     if (MI->csh->detail) { | 
1195  | 2.92k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);  | 
1196  | 2.92k  |       if (sign == ARM_AM_sub) { | 
1197  | 1.04k  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = -1;  | 
1198  | 1.04k  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = true;  | 
1199  | 1.04k  |       }  | 
1200  | 2.92k  |     }  | 
1201  |  |  | 
1202  | 2.92k  |     SStream_concat0(O, "]");  | 
1203  | 2.92k  |     set_mem_access(MI, false);  | 
1204  |  |  | 
1205  | 2.92k  |     return;  | 
1206  | 2.92k  |   }  | 
1207  |  |  | 
1208  |  |   // If the op is sub we have to print the immediate even if it is 0  | 
1209  | 2.89k  |   ImmOffs = getAM3Offset((unsigned int)MCOperand_getImm(MO3));  | 
1210  |  |  | 
1211  | 2.89k  |   if (AlwaysPrintImm0 || ImmOffs || (sign == ARM_AM_sub)) { | 
1212  | 2.82k  |     if (ImmOffs > HEX_THRESHOLD)  | 
1213  | 2.56k  |       SStream_concat(O, ", #%s0x%x", ARM_AM_getAddrOpcStr(sign), ImmOffs);  | 
1214  | 266  |     else  | 
1215  | 266  |       SStream_concat(O, ", #%s%u", ARM_AM_getAddrOpcStr(sign), ImmOffs);  | 
1216  | 2.82k  |   }  | 
1217  |  |  | 
1218  | 2.89k  |   if (MI->csh->detail) { | 
1219  | 2.89k  |     if (sign == ARM_AM_sub) { | 
1220  | 1.29k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = -(int)ImmOffs;  | 
1221  | 1.29k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = true;  | 
1222  | 1.29k  |     } else  | 
1223  | 1.59k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = (int)ImmOffs;  | 
1224  | 2.89k  |   }  | 
1225  |  |  | 
1226  | 2.89k  |   SStream_concat0(O, "]");  | 
1227  | 2.89k  |   set_mem_access(MI, false);  | 
1228  | 2.89k  | }  | 
1229  |  |  | 
1230  |  | static void printAddrMode3Operand(MCInst *MI, unsigned Op, SStream *O,  | 
1231  |  |     bool AlwaysPrintImm0)  | 
1232  | 5.82k  | { | 
1233  | 5.82k  |   MCOperand *MO1 = MCInst_getOperand(MI, Op);  | 
1234  |  |  | 
1235  | 5.82k  |   if (!MCOperand_isReg(MO1)) {   // For label symbolic references. | 
1236  | 0  |     printOperand(MI, Op, O);  | 
1237  | 0  |     return;  | 
1238  | 0  |   }  | 
1239  |  |  | 
1240  | 5.82k  |   printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);  | 
1241  | 5.82k  | }  | 
1242  |  |  | 
1243  |  | static void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1244  | 5.90k  | { | 
1245  | 5.90k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1246  | 5.90k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
1247  | 5.90k  |   ARM_AM_AddrOpc subtracted = getAM3Op((unsigned int)MCOperand_getImm(MO2));  | 
1248  | 5.90k  |   unsigned ImmOffs;  | 
1249  |  |  | 
1250  | 5.90k  |   if (MCOperand_getReg(MO1)) { | 
1251  | 4.03k  |     SStream_concat0(O, ARM_AM_getAddrOpcStr(subtracted));  | 
1252  | 4.03k  |     printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
1253  |  |  | 
1254  | 4.03k  |     if (MI->csh->detail) { | 
1255  | 4.03k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
1256  | 4.03k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);  | 
1257  | 4.03k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
1258  | 4.03k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;  | 
1259  | 4.03k  |       MI->flat_insn->detail->arm.op_count++;  | 
1260  | 4.03k  |     }  | 
1261  |  |  | 
1262  | 4.03k  |     return;  | 
1263  | 4.03k  |   }  | 
1264  |  |  | 
1265  | 1.86k  |   ImmOffs = getAM3Offset((unsigned int)MCOperand_getImm(MO2));  | 
1266  | 1.86k  |   if (ImmOffs > HEX_THRESHOLD)  | 
1267  | 1.13k  |     SStream_concat(O, "#%s0x%x", ARM_AM_getAddrOpcStr(subtracted), ImmOffs);  | 
1268  | 730  |   else  | 
1269  | 730  |     SStream_concat(O, "#%s%u", ARM_AM_getAddrOpcStr(subtracted), ImmOffs);  | 
1270  |  |  | 
1271  | 1.86k  |   if (MI->csh->detail) { | 
1272  | 1.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
1273  | 1.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = ImmOffs;  | 
1274  | 1.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;  | 
1275  | 1.86k  |     MI->flat_insn->detail->arm.op_count++;  | 
1276  | 1.86k  |   }  | 
1277  | 1.86k  | }  | 
1278  |  |  | 
1279  |  | static void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1280  | 716  | { | 
1281  | 716  |   MCOperand *MO = MCInst_getOperand(MI, OpNum);  | 
1282  | 716  |   unsigned Imm = (unsigned int)MCOperand_getImm(MO);  | 
1283  |  |  | 
1284  | 716  |   if ((Imm & 0xff) > HEX_THRESHOLD)  | 
1285  | 464  |     SStream_concat(O, "#%s0x%x", ((Imm & 256) ? "" : "-"), (Imm & 0xff));  | 
1286  | 252  |   else  | 
1287  | 252  |     SStream_concat(O, "#%s%u", ((Imm & 256) ? "" : "-"), (Imm & 0xff));  | 
1288  |  |  | 
1289  | 716  |   if (MI->csh->detail) { | 
1290  | 716  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
1291  | 716  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Imm & 0xff;  | 
1292  | 716  |     MI->flat_insn->detail->arm.op_count++;  | 
1293  | 716  |   }  | 
1294  | 716  | }  | 
1295  |  |  | 
1296  |  | static void printPostIdxRegOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1297  | 1.27k  | { | 
1298  | 1.27k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1299  | 1.27k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
1300  |  |  | 
1301  | 1.27k  |   SStream_concat0(O, (MCOperand_getImm(MO2) ? "" : "-"));  | 
1302  | 1.27k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
1303  |  |  | 
1304  | 1.27k  |   if (MI->csh->detail) { | 
1305  | 1.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
1306  | 1.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);  | 
1307  | 1.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
1308  | 1.27k  |     MI->flat_insn->detail->arm.op_count++;  | 
1309  | 1.27k  |   }  | 
1310  | 1.27k  | }  | 
1311  |  |  | 
1312  |  | static void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1313  | 6.95k  | { | 
1314  | 6.95k  |   MCOperand *MO = MCInst_getOperand(MI, OpNum);  | 
1315  | 6.95k  |   int Imm = (int)MCOperand_getImm(MO);  | 
1316  |  |  | 
1317  | 6.95k  |   if (((Imm & 0xff) << 2) > HEX_THRESHOLD) { | 
1318  | 6.37k  |     SStream_concat(O, "#%s0x%x", ((Imm & 256) ? "" : "-"), ((Imm & 0xff) << 2));  | 
1319  | 6.37k  |   } else { | 
1320  | 585  |     SStream_concat(O, "#%s%u", ((Imm & 256) ? "" : "-"), ((Imm & 0xff) << 2));  | 
1321  | 585  |   }  | 
1322  |  |  | 
1323  | 6.95k  |   if (MI->csh->detail) { | 
1324  | 6.95k  |     int v = (Imm & 256) ? ((Imm & 0xff) << 2) : -((Imm & 0xff) << 2);  | 
1325  | 6.95k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
1326  | 6.95k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = v;  | 
1327  | 6.95k  |     MI->flat_insn->detail->arm.op_count++;  | 
1328  | 6.95k  |   }  | 
1329  | 6.95k  | }  | 
1330  |  |  | 
1331  |  | static void printAddrMode5Operand(MCInst *MI, unsigned OpNum, SStream *O,  | 
1332  |  |     bool AlwaysPrintImm0)  | 
1333  | 13.4k  | { | 
1334  | 13.4k  |   unsigned ImmOffs;  | 
1335  | 13.4k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1336  | 13.4k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
1337  | 13.4k  |   ARM_AM_AddrOpc Op = ARM_AM_getAM5Op((unsigned int)MCOperand_getImm(MO2));  | 
1338  |  |  | 
1339  | 13.4k  |   if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right. | 
1340  | 0  |     printOperand(MI, OpNum, O);  | 
1341  | 0  |     return;  | 
1342  | 0  |   }  | 
1343  |  |  | 
1344  | 13.4k  |   SStream_concat0(O, "[");  | 
1345  | 13.4k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
1346  |  |  | 
1347  | 13.4k  |   if (MI->csh->detail) { | 
1348  | 13.4k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;  | 
1349  | 13.4k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
1350  | 13.4k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;  | 
1351  | 13.4k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;  | 
1352  | 13.4k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = 0;  | 
1353  | 13.4k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
1354  | 13.4k  |   }  | 
1355  |  |  | 
1356  | 13.4k  |   ImmOffs = ARM_AM_getAM5Offset((unsigned int)MCOperand_getImm(MO2));  | 
1357  | 13.4k  |   if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { | 
1358  | 13.1k  |     if (ImmOffs * 4 > HEX_THRESHOLD)  | 
1359  | 11.6k  |       SStream_concat(O, ", #%s0x%x",  | 
1360  | 11.6k  |           ARM_AM_getAddrOpcStr(Op),  | 
1361  | 11.6k  |           ImmOffs * 4);  | 
1362  | 1.48k  |     else  | 
1363  | 1.48k  |       SStream_concat(O, ", #%s%u",  | 
1364  | 1.48k  |           ARM_AM_getAddrOpcStr(Op),  | 
1365  | 1.48k  |           ImmOffs * 4);  | 
1366  |  |  | 
1367  | 13.1k  |     if (MI->csh->detail) { | 
1368  | 13.1k  |       if (Op)  | 
1369  | 6.17k  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = ImmOffs * 4;  | 
1370  | 6.94k  |       else  | 
1371  | 6.94k  |         MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = -(int)ImmOffs * 4;  | 
1372  | 13.1k  |     }  | 
1373  | 13.1k  |   }  | 
1374  |  |  | 
1375  | 13.4k  |   SStream_concat0(O, "]");  | 
1376  |  |  | 
1377  | 13.4k  |   if (MI->csh->detail) { | 
1378  | 13.4k  |     MI->flat_insn->detail->arm.op_count++;  | 
1379  | 13.4k  |   }  | 
1380  | 13.4k  | }  | 
1381  |  |  | 
1382  |  | static void printAddrMode5FP16Operand(MCInst *MI, unsigned OpNum, SStream *O,  | 
1383  |  |     bool AlwaysPrintImm0)  | 
1384  | 776  | { | 
1385  | 776  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1386  | 776  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
1387  | 776  |   unsigned ImmOffs = getAM5FP16Offset((unsigned)MCOperand_getImm(MO2));  | 
1388  | 776  |   unsigned Op = getAM5FP16Op((unsigned)MCOperand_getImm(MO2));  | 
1389  |  |  | 
1390  | 776  |   if (!MCOperand_isReg(MO1)) {  // FIXME: This is for CP entries, but isn't right. | 
1391  | 0  |     printOperand(MI, OpNum, O);  | 
1392  | 0  |     return;  | 
1393  | 0  |   }  | 
1394  |  |  | 
1395  | 776  |   SStream_concat0(O, "[");  | 
1396  | 776  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
1397  |  |  | 
1398  | 776  |   if (MI->csh->detail) { | 
1399  | 776  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;  | 
1400  | 776  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
1401  | 776  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;  | 
1402  | 776  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;  | 
1403  | 776  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = 0;  | 
1404  | 776  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
1405  | 776  |   }  | 
1406  |  |  | 
1407  | 776  |   if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { | 
1408  | 707  |   if (ImmOffs * 2 > HEX_THRESHOLD)  | 
1409  | 280  |     SStream_concat(O, ", #%s0x%x", ARM_AM_getAddrOpcStr(Op), ImmOffs * 2);  | 
1410  | 427  |   else  | 
1411  | 427  |     SStream_concat(O, ", #%s%u", ARM_AM_getAddrOpcStr(Op), ImmOffs * 2);  | 
1412  |  |  | 
1413  | 707  |   if (MI->csh->detail) { | 
1414  | 707  |     if (Op)  | 
1415  | 223  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = ImmOffs * 2;  | 
1416  | 484  |     else  | 
1417  | 484  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = -(int)ImmOffs * 2;  | 
1418  | 707  |   }  | 
1419  | 707  |   }  | 
1420  |  |  | 
1421  | 776  |   SStream_concat0(O, "]");  | 
1422  |  |  | 
1423  | 776  |   if (MI->csh->detail) { | 
1424  | 776  |     MI->flat_insn->detail->arm.op_count++;  | 
1425  | 776  |   }  | 
1426  | 776  | }  | 
1427  |  |  | 
1428  |  | static void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1429  | 56.5k  | { | 
1430  | 56.5k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1431  | 56.5k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
1432  | 56.5k  |   unsigned tmp;  | 
1433  |  |  | 
1434  | 56.5k  |   SStream_concat0(O, "[");  | 
1435  | 56.5k  |   set_mem_access(MI, true);  | 
1436  |  |  | 
1437  | 56.5k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
1438  |  |  | 
1439  | 56.5k  |   if (MI->csh->detail)  | 
1440  | 56.5k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
1441  |  |  | 
1442  | 56.5k  |   tmp = (unsigned int)MCOperand_getImm(MO2);  | 
1443  | 56.5k  |   if (tmp) { | 
1444  | 19.7k  |     if (tmp << 3 > HEX_THRESHOLD)  | 
1445  | 19.7k  |       SStream_concat(O, ":0x%x", (tmp << 3));  | 
1446  | 0  |     else  | 
1447  | 0  |       SStream_concat(O, ":%u", (tmp << 3));  | 
1448  |  |  | 
1449  | 19.7k  |     if (MI->csh->detail)  | 
1450  | 19.7k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = tmp << 3;  | 
1451  | 19.7k  |   }  | 
1452  |  |  | 
1453  | 56.5k  |   SStream_concat0(O, "]");  | 
1454  | 56.5k  |   set_mem_access(MI, false);  | 
1455  | 56.5k  | }  | 
1456  |  |  | 
1457  |  | static void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1458  | 38.8k  | { | 
1459  | 38.8k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
1460  |  |  | 
1461  | 38.8k  |   SStream_concat0(O, "[");  | 
1462  | 38.8k  |   set_mem_access(MI, true);  | 
1463  |  |  | 
1464  | 38.8k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
1465  |  |  | 
1466  | 38.8k  |   if (MI->csh->detail)  | 
1467  | 38.8k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
1468  |  |  | 
1469  | 38.8k  |   SStream_concat0(O, "]");  | 
1470  | 38.8k  |   set_mem_access(MI, false);  | 
1471  | 38.8k  | }  | 
1472  |  |  | 
1473  |  | static void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1474  | 18.3k  | { | 
1475  | 18.3k  |   MCOperand *MO = MCInst_getOperand(MI, OpNum);  | 
1476  |  |  | 
1477  | 18.3k  |   if (MCOperand_getReg(MO) == 0) { | 
1478  | 7.16k  |     MI->writeback = true;  | 
1479  | 7.16k  |     SStream_concat0(O, "!");  | 
1480  | 11.2k  |   } else { | 
1481  | 11.2k  |     SStream_concat0(O, ", ");  | 
1482  | 11.2k  |     printRegName(MI->csh, O, MCOperand_getReg(MO));  | 
1483  |  |  | 
1484  | 11.2k  |     if (MI->csh->detail) { | 
1485  | 11.2k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
1486  | 11.2k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO);  | 
1487  | 11.2k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
1488  | 11.2k  |       MI->flat_insn->detail->arm.op_count++;  | 
1489  | 11.2k  |     }  | 
1490  | 11.2k  |   }  | 
1491  | 18.3k  | }  | 
1492  |  |  | 
1493  |  | static void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1494  | 2.94k  | { | 
1495  | 2.94k  |   MCOperand *MO = MCInst_getOperand(MI, OpNum);  | 
1496  | 2.94k  |   uint32_t v = ~(uint32_t)MCOperand_getImm(MO);  | 
1497  | 2.94k  |   int32_t lsb = CountTrailingZeros_32(v);  | 
1498  | 2.94k  |   int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;  | 
1499  |  |  | 
1500  |  |   //assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");  | 
1501  | 2.94k  |   printUInt32Bang(O, lsb);  | 
1502  |  |  | 
1503  | 2.94k  |   if (width > HEX_THRESHOLD)  | 
1504  | 815  |     SStream_concat(O, ", #0x%x", width);  | 
1505  | 2.12k  |   else  | 
1506  | 2.12k  |     SStream_concat(O, ", #%u", width);  | 
1507  |  |  | 
1508  | 2.94k  |   if (MI->csh->detail) { | 
1509  | 2.94k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
1510  | 2.94k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = lsb;  | 
1511  | 2.94k  |     MI->flat_insn->detail->arm.op_count++;  | 
1512  | 2.94k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
1513  | 2.94k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = width;  | 
1514  | 2.94k  |     MI->flat_insn->detail->arm.op_count++;  | 
1515  | 2.94k  |   }  | 
1516  | 2.94k  | }  | 
1517  |  |  | 
1518  |  | static void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O)  | 
1519  | 2.86k  | { | 
1520  | 2.86k  |   unsigned val = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1521  | 2.86k  |   SStream_concat0(O, ARM_MB_MemBOptToString(val,  | 
1522  | 2.86k  |         ARM_getFeatureBits(MI->csh->mode, ARM_HasV8Ops)));  | 
1523  |  |  | 
1524  | 2.86k  |   if (MI->csh->detail) { | 
1525  | 2.86k  |     MI->flat_insn->detail->arm.mem_barrier = (arm_mem_barrier)(val + 1);  | 
1526  | 2.86k  |   }  | 
1527  | 2.86k  | }  | 
1528  |  |  | 
1529  |  | static void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)  | 
1530  | 2.36k  | { | 
1531  | 2.36k  |   unsigned val = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1532  | 2.36k  |   SStream_concat0(O, ARM_ISB_InstSyncBOptToString(val));  | 
1533  | 2.36k  | }  | 
1534  |  |  | 
1535  |  | static void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)  | 
1536  | 0  | { | 
1537  | 0  |   unsigned val = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1538  | 0  |   SStream_concat0(O, ARM_TSB_TraceSyncBOptToString(val));  | 
1539  |  |   // TODO: add to detail?  | 
1540  | 0  | }  | 
1541  |  |  | 
1542  |  | static void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1543  | 2.45k  | { | 
1544  | 2.45k  |   unsigned ShiftOp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1545  | 2.45k  |   bool isASR = (ShiftOp & (1 << 5)) != 0;  | 
1546  | 2.45k  |   unsigned Amt = ShiftOp & 0x1f;  | 
1547  |  |  | 
1548  | 2.45k  |   if (isASR) { | 
1549  | 1.24k  |     unsigned tmp = Amt == 0 ? 32 : Amt;  | 
1550  | 1.24k  |     if (tmp > HEX_THRESHOLD)  | 
1551  | 435  |       SStream_concat(O, ", asr #0x%x", tmp);  | 
1552  | 805  |     else  | 
1553  | 805  |       SStream_concat(O, ", asr #%u", tmp);  | 
1554  |  |  | 
1555  | 1.24k  |     if (MI->csh->detail) { | 
1556  | 1.24k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_ASR;  | 
1557  | 1.24k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = tmp;  | 
1558  | 1.24k  |     }  | 
1559  | 1.24k  |   } else if (Amt) { | 
1560  | 875  |     if (Amt > HEX_THRESHOLD)  | 
1561  | 596  |       SStream_concat(O, ", lsl #0x%x", Amt);  | 
1562  | 279  |     else  | 
1563  | 279  |       SStream_concat(O, ", lsl #%u", Amt);  | 
1564  |  |  | 
1565  | 875  |     if (MI->csh->detail) { | 
1566  | 875  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_LSL;  | 
1567  | 875  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Amt;  | 
1568  | 875  |     }  | 
1569  | 875  |   }  | 
1570  | 2.45k  | }  | 
1571  |  |  | 
1572  |  | static void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O)  | 
1573  | 1.63k  | { | 
1574  | 1.63k  |   unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1575  |  |  | 
1576  | 1.63k  |   if (Imm == 0)  | 
1577  | 97  |     return;  | 
1578  |  |  | 
1579  |  |   //assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");  | 
1580  | 1.53k  |   if (Imm > HEX_THRESHOLD)  | 
1581  | 1.16k  |     SStream_concat(O, ", lsl #0x%x", Imm);  | 
1582  | 367  |   else  | 
1583  | 367  |     SStream_concat(O, ", lsl #%u", Imm);  | 
1584  |  |  | 
1585  | 1.53k  |   if (MI->csh->detail) { | 
1586  | 1.53k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_LSL;  | 
1587  | 1.53k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Imm;  | 
1588  | 1.53k  |   }  | 
1589  | 1.53k  | }  | 
1590  |  |  | 
1591  |  | static void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O)  | 
1592  | 799  | { | 
1593  | 799  |   unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1594  |  |  | 
1595  |  |   // A shift amount of 32 is encoded as 0.  | 
1596  | 799  |   if (Imm == 0)  | 
1597  | 199  |     Imm = 32;  | 
1598  |  |  | 
1599  |  |   //assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");  | 
1600  | 799  |   if (Imm > HEX_THRESHOLD)  | 
1601  | 428  |     SStream_concat(O, ", asr #0x%x", Imm);  | 
1602  | 371  |   else  | 
1603  | 371  |     SStream_concat(O, ", asr #%u", Imm);  | 
1604  |  |  | 
1605  | 799  |   if (MI->csh->detail) { | 
1606  | 799  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_ASR;  | 
1607  | 799  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Imm;  | 
1608  | 799  |   }  | 
1609  | 799  | }  | 
1610  |  |  | 
1611  |  | // FIXME: push {r1, r2, r3, ...} can exceed the number of operands in MCInst struct | 
1612  |  | static void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O)  | 
1613  | 30.2k  | { | 
1614  | 30.2k  |   unsigned i, e;  | 
1615  | 30.2k  | #ifndef CAPSTONE_DIET  | 
1616  | 30.2k  |   uint8_t access = 0;  | 
1617  | 30.2k  | #endif  | 
1618  |  |  | 
1619  | 30.2k  |   SStream_concat0(O, "{"); | 
1620  |  |  | 
1621  | 30.2k  | #ifndef CAPSTONE_DIET  | 
1622  | 30.2k  |   if (MI->csh->detail) { | 
1623  | 30.2k  |     access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
1624  | 30.2k  |   }  | 
1625  | 30.2k  | #endif  | 
1626  |  |  | 
1627  | 227k  |   for (i = OpNum, e = MCInst_getNumOperands(MI); i != e; ++i) { | 
1628  | 197k  |     if (i != OpNum)  | 
1629  | 167k  |       SStream_concat0(O, ", ");  | 
1630  |  |  | 
1631  | 197k  |     printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, i)));  | 
1632  |  |  | 
1633  | 197k  |     if (MI->csh->detail) { | 
1634  | 197k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
1635  | 197k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, i));  | 
1636  | 197k  | #ifndef CAPSTONE_DIET  | 
1637  | 197k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
1638  | 197k  | #endif  | 
1639  | 197k  |       MI->flat_insn->detail->arm.op_count++;  | 
1640  | 197k  |     }  | 
1641  | 197k  |   }  | 
1642  |  |  | 
1643  | 30.2k  |   SStream_concat0(O, "}");  | 
1644  |  |  | 
1645  | 30.2k  | #ifndef CAPSTONE_DIET  | 
1646  | 30.2k  |   if (MI->csh->detail) { | 
1647  | 30.2k  |     MI->ac_idx++;  | 
1648  | 30.2k  |   }  | 
1649  | 30.2k  | #endif  | 
1650  | 30.2k  | }  | 
1651  |  |  | 
1652  |  | static void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1653  | 2.01k  | { | 
1654  | 2.01k  |   unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
1655  |  |  | 
1656  | 2.01k  |   printRegName(MI->csh, O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0));  | 
1657  |  |  | 
1658  | 2.01k  |   if (MI->csh->detail) { | 
1659  | 2.01k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
1660  | 2.01k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0);  | 
1661  | 2.01k  |     MI->flat_insn->detail->arm.op_count++;  | 
1662  | 2.01k  |   }  | 
1663  |  |  | 
1664  | 2.01k  |   SStream_concat0(O, ", ");  | 
1665  |  |  | 
1666  | 2.01k  |   printRegName(MI->csh, O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1));  | 
1667  |  |  | 
1668  | 2.01k  |   if (MI->csh->detail) { | 
1669  | 2.01k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
1670  | 2.01k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1);  | 
1671  | 2.01k  |     MI->flat_insn->detail->arm.op_count++;  | 
1672  | 2.01k  |   }  | 
1673  | 2.01k  | }  | 
1674  |  |  | 
1675  |  | // SETEND BE/LE  | 
1676  |  | static void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1677  | 458  | { | 
1678  | 458  |   MCOperand *Op = MCInst_getOperand(MI, OpNum);  | 
1679  |  |  | 
1680  | 458  |   if (MCOperand_getImm(Op)) { | 
1681  | 197  |     SStream_concat0(O, "be");  | 
1682  |  |  | 
1683  | 197  |     if (MI->csh->detail) { | 
1684  | 197  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_SETEND;  | 
1685  | 197  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].setend = ARM_SETEND_BE;  | 
1686  | 197  |       MI->flat_insn->detail->arm.op_count++;  | 
1687  | 197  |     }  | 
1688  | 261  |   } else { | 
1689  | 261  |     SStream_concat0(O, "le");  | 
1690  |  |  | 
1691  | 261  |     if (MI->csh->detail) { | 
1692  | 261  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_SETEND;  | 
1693  | 261  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].setend = ARM_SETEND_LE;  | 
1694  | 261  |       MI->flat_insn->detail->arm.op_count++;  | 
1695  | 261  |     }  | 
1696  | 261  |   }  | 
1697  | 458  | }  | 
1698  |  |  | 
1699  |  | static void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O)  | 
1700  | 2.43k  | { | 
1701  | 2.43k  |   MCOperand *Op = MCInst_getOperand(MI, OpNum);  | 
1702  | 2.43k  |   unsigned int mode = (unsigned int)MCOperand_getImm(Op);  | 
1703  |  |  | 
1704  | 2.43k  |   SStream_concat0(O, ARM_PROC_IModToString(mode));  | 
1705  |  |  | 
1706  | 2.43k  |   if (MI->csh->detail) { | 
1707  | 2.43k  |     MI->flat_insn->detail->arm.cps_mode = mode;  | 
1708  | 2.43k  |   }  | 
1709  | 2.43k  | }  | 
1710  |  |  | 
1711  |  | static void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O)  | 
1712  | 2.43k  | { | 
1713  | 2.43k  |   MCOperand *Op = MCInst_getOperand(MI, OpNum);  | 
1714  | 2.43k  |   unsigned IFlags = (unsigned int)MCOperand_getImm(Op);  | 
1715  | 2.43k  |   int i;  | 
1716  |  |  | 
1717  | 9.73k  |   for (i = 2; i >= 0; --i)  | 
1718  | 7.30k  |     if (IFlags & (1 << i)) { | 
1719  | 4.25k  |       SStream_concat0(O, ARM_PROC_IFlagsToString(1 << i));  | 
1720  | 4.25k  |     }  | 
1721  |  |  | 
1722  | 2.43k  |   if (IFlags == 0) { | 
1723  | 549  |     SStream_concat0(O, "none");  | 
1724  | 549  |     IFlags = ARM_CPSFLAG_NONE;  | 
1725  | 549  |   }  | 
1726  |  |  | 
1727  | 2.43k  |   if (MI->csh->detail) { | 
1728  | 2.43k  |     MI->flat_insn->detail->arm.cps_flag = IFlags;  | 
1729  | 2.43k  |   }  | 
1730  | 2.43k  | }  | 
1731  |  |  | 
1732  |  | static void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1733  | 9.01k  | { | 
1734  | 9.01k  |   MCOperand *Op = MCInst_getOperand(MI, OpNum);  | 
1735  | 9.01k  |   unsigned SpecRegRBit = (unsigned)MCOperand_getImm(Op) >> 4;  | 
1736  | 9.01k  |   unsigned Mask = (unsigned)MCOperand_getImm(Op) & 0xf;  | 
1737  | 9.01k  |   unsigned reg;  | 
1738  |  |  | 
1739  | 9.01k  |   if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) { | 
1740  | 7.59k  |     const MClassSysReg *TheReg;  | 
1741  | 7.59k  |     unsigned SYSm = (unsigned)MCOperand_getImm(Op) & 0xFFF;  // 12-bit SYMm  | 
1742  | 7.59k  |     unsigned Opcode = MCInst_getOpcode(MI);  | 
1743  |  |  | 
1744  | 7.59k  |     if (Opcode == ARM_t2MSR_M && ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) { | 
1745  | 5.49k  |       TheReg = lookupMClassSysRegBy12bitSYSmValue(SYSm);  | 
1746  | 5.49k  |       if (TheReg && MClassSysReg_isInRequiredFeatures(TheReg, ARM_FeatureDSP)) { | 
1747  | 426  |         SStream_concat0(O, TheReg->Name);  | 
1748  | 426  |         ARM_addSysReg(MI, TheReg->sysreg);  | 
1749  | 426  |         return;  | 
1750  | 426  |       }  | 
1751  | 5.49k  |     }  | 
1752  |  |  | 
1753  |  |     // Handle the basic 8-bit mask.  | 
1754  | 7.16k  |     SYSm &= 0xff;  | 
1755  | 7.16k  |     if (Opcode == ARM_t2MSR_M && ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) { | 
1756  |  |       // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an  | 
1757  |  |       // alias for MSR APSR_nzcvq.  | 
1758  | 5.07k  |       TheReg = lookupMClassSysRegAPSRNonDeprecated(SYSm);  | 
1759  | 5.07k  |       if (TheReg) { | 
1760  | 434  |         SStream_concat0(O, TheReg->Name);  | 
1761  | 434  |         ARM_addSysReg(MI, TheReg->sysreg);  | 
1762  | 434  |         return;  | 
1763  | 434  |       }  | 
1764  | 5.07k  |     }  | 
1765  |  |  | 
1766  | 6.73k  |     TheReg = lookupMClassSysRegBy8bitSYSmValue(SYSm);  | 
1767  | 6.73k  |     if (TheReg) { | 
1768  | 5.69k  |       SStream_concat0(O, TheReg->Name);  | 
1769  | 5.69k  |       ARM_addSysReg(MI, TheReg->sysreg);  | 
1770  | 5.69k  |       return;  | 
1771  | 5.69k  |     }  | 
1772  |  |  | 
1773  | 1.03k  |     if (SYSm > HEX_THRESHOLD)  | 
1774  | 718  |       SStream_concat(O, "%x", SYSm);  | 
1775  | 319  |     else  | 
1776  | 319  |       SStream_concat(O, "%u", SYSm);  | 
1777  |  |  | 
1778  | 1.03k  |     if (MI->csh->detail)  | 
1779  | 1.03k  |       MCOperand_CreateImm0(MI, SYSm);  | 
1780  |  |  | 
1781  | 1.03k  |     return;  | 
1782  | 6.73k  |   }  | 
1783  |  |  | 
1784  |  |   // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as  | 
1785  |  |   // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.  | 
1786  | 1.42k  |   if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) { | 
1787  | 400  |     SStream_concat0(O, "apsr_");  | 
1788  | 400  |     switch (Mask) { | 
1789  | 0  |       default: // llvm_unreachable("Unexpected mask value!"); | 
1790  | 219  |       case 4:  SStream_concat0(O, "g"); ARM_addSysReg(MI, ARM_SYSREG_APSR_G); return;  | 
1791  | 105  |       case 8:  SStream_concat0(O, "nzcvq"); ARM_addSysReg(MI, ARM_SYSREG_APSR_NZCVQ); return;  | 
1792  | 76  |       case 12: SStream_concat0(O, "nzcvqg"); ARM_addSysReg(MI, ARM_SYSREG_APSR_NZCVQG); return;  | 
1793  | 400  |     }  | 
1794  | 400  |   }  | 
1795  |  |  | 
1796  | 1.02k  |   if (SpecRegRBit) { | 
1797  | 570  |     SStream_concat0(O, "spsr");  | 
1798  | 570  |   } else { | 
1799  | 450  |     SStream_concat0(O, "cpsr");  | 
1800  | 450  |   }  | 
1801  |  |  | 
1802  | 1.02k  |   reg = 0;  | 
1803  | 1.02k  |   if (Mask) { | 
1804  | 932  |     SStream_concat0(O, "_");  | 
1805  |  |  | 
1806  | 932  |     if (Mask & 8) { | 
1807  | 345  |       SStream_concat0(O, "f");  | 
1808  | 345  |       reg += SpecRegRBit ? ARM_SYSREG_SPSR_F : ARM_SYSREG_CPSR_F;  | 
1809  | 345  |     }  | 
1810  |  |  | 
1811  | 932  |     if (Mask & 4) { | 
1812  | 686  |       SStream_concat0(O, "s");  | 
1813  | 686  |       reg += SpecRegRBit ? ARM_SYSREG_SPSR_S : ARM_SYSREG_CPSR_S;  | 
1814  | 686  |     }  | 
1815  |  |  | 
1816  | 932  |     if (Mask & 2) { | 
1817  | 489  |       SStream_concat0(O, "x");  | 
1818  | 489  |       reg += SpecRegRBit ? ARM_SYSREG_SPSR_X : ARM_SYSREG_CPSR_X;  | 
1819  | 489  |     }  | 
1820  |  |  | 
1821  | 932  |     if (Mask & 1) { | 
1822  | 639  |       SStream_concat0(O, "c");  | 
1823  | 639  |       reg += SpecRegRBit ? ARM_SYSREG_SPSR_C : ARM_SYSREG_CPSR_C;  | 
1824  | 639  |     }  | 
1825  |  |  | 
1826  | 932  |     ARM_addSysReg(MI, reg);  | 
1827  | 932  |   }  | 
1828  | 1.02k  | }  | 
1829  |  |  | 
1830  |  | static void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1831  | 1.59k  | { | 
1832  | 1.59k  |   uint32_t Banked = (uint32_t)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1833  | 1.59k  |   const BankedReg *TheReg = lookupBankedRegByEncoding(Banked);  | 
1834  |  |  | 
1835  | 1.59k  |   SStream_concat0(O, TheReg->Name);  | 
1836  | 1.59k  |   ARM_addSysReg(MI, TheReg->sysreg);  | 
1837  | 1.59k  | }  | 
1838  |  |  | 
1839  |  | static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1840  | 643k  | { | 
1841  | 643k  |   ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1842  |  |   // Handle the undefined 15 CC value here for printing so we don't abort().  | 
1843  | 643k  |   if ((unsigned)CC == 15) { | 
1844  | 146  |     SStream_concat0(O, "<und>");  | 
1845  |  |  | 
1846  | 146  |     if (MI->csh->detail)  | 
1847  | 146  |       MI->flat_insn->detail->arm.cc = ARM_CC_INVALID;  | 
1848  | 643k  |   } else { | 
1849  | 643k  |     if (CC != ARMCC_AL) { | 
1850  | 151k  |       SStream_concat0(O, ARMCC_ARMCondCodeToString(CC));  | 
1851  | 151k  |     }  | 
1852  |  |  | 
1853  | 643k  |     if (MI->csh->detail)  | 
1854  | 643k  |       MI->flat_insn->detail->arm.cc = CC + 1;  | 
1855  | 643k  |   }  | 
1856  | 643k  | }  | 
1857  |  |  | 
1858  |  | static void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1859  | 9.10k  | { | 
1860  | 9.10k  |   ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1861  | 9.10k  |   SStream_concat0(O, ARMCC_ARMCondCodeToString(CC));  | 
1862  |  |  | 
1863  | 9.10k  |   if (MI->csh->detail)  | 
1864  | 9.10k  |     MI->flat_insn->detail->arm.cc = CC + 1;  | 
1865  | 9.10k  | }  | 
1866  |  |  | 
1867  |  | static void printSBitModifierOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1868  | 160k  | { | 
1869  | 160k  |   if (MCOperand_getReg(MCInst_getOperand(MI, OpNum))) { | 
1870  |  |     //assert(MCOperand_getReg(MCInst_getOperand(MI, OpNum)) == ARM_CPSR &&  | 
1871  |  |     //       "Expect ARM CPSR register!");  | 
1872  | 129k  |     SStream_concat0(O, "s");  | 
1873  |  |  | 
1874  | 129k  |     if (MI->csh->detail)  | 
1875  | 129k  |       MI->flat_insn->detail->arm.update_flags = true;  | 
1876  | 129k  |   }  | 
1877  | 160k  | }  | 
1878  |  |  | 
1879  |  | static void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O)  | 
1880  | 35.2k  | { | 
1881  | 35.2k  |   unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1882  |  |  | 
1883  | 35.2k  |   printUInt32(O, tmp);  | 
1884  |  |  | 
1885  | 35.2k  |   if (MI->csh->detail) { | 
1886  | 35.2k  |     if (MI->csh->doing_mem) { | 
1887  | 35.2k  |       MI->flat_insn->detail->arm.op_count--;  | 
1888  | 35.2k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].neon_lane = (int8_t)tmp;  | 
1889  | 35.2k  |       MI->ac_idx--; // consecutive operands share the same access right  | 
1890  | 35.2k  |     } else { | 
1891  | 0  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
1892  | 0  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;  | 
1893  | 0  |       MI->flat_insn->detail->arm.op_count++;  | 
1894  | 0  |     }  | 
1895  | 35.2k  |   }  | 
1896  | 35.2k  | }  | 
1897  |  |  | 
1898  |  | static void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O)  | 
1899  | 36.4k  | { | 
1900  | 36.4k  |   unsigned imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1901  |  |  | 
1902  | 36.4k  |   SStream_concat(O, "p%u", imm);  | 
1903  |  |  | 
1904  | 36.4k  |   if (MI->csh->detail) { | 
1905  | 36.4k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_PIMM;  | 
1906  | 36.4k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = imm;  | 
1907  | 36.4k  |     MI->flat_insn->detail->arm.op_count++;  | 
1908  | 36.4k  |   }  | 
1909  | 36.4k  | }  | 
1910  |  |  | 
1911  |  | static void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O)  | 
1912  | 51.7k  | { | 
1913  | 51.7k  |   unsigned imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1914  |  |  | 
1915  | 51.7k  |   SStream_concat(O, "c%u", imm);  | 
1916  |  |  | 
1917  | 51.7k  |   if (MI->csh->detail) { | 
1918  | 51.7k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_CIMM;  | 
1919  | 51.7k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = imm;  | 
1920  | 51.7k  |     MI->flat_insn->detail->arm.op_count++;  | 
1921  | 51.7k  |   }  | 
1922  | 51.7k  | }  | 
1923  |  |  | 
1924  |  | static void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O)  | 
1925  | 3.27k  | { | 
1926  | 3.27k  |   unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1927  | 3.27k  |   if (tmp > HEX_THRESHOLD)  | 
1928  | 2.96k  |     SStream_concat(O, "{0x%x}", tmp); | 
1929  | 315  |   else  | 
1930  | 315  |     SStream_concat(O, "{%u}", tmp); | 
1931  |  |  | 
1932  | 3.27k  |   if (MI->csh->detail) { | 
1933  | 3.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
1934  | 3.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;  | 
1935  | 3.27k  |     MI->flat_insn->detail->arm.op_count++;  | 
1936  | 3.27k  |   }  | 
1937  | 3.27k  | }  | 
1938  |  |  | 
1939  |  | static void printAdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned scale)  | 
1940  | 7.91k  | { | 
1941  | 7.91k  |   MCOperand *MO = MCInst_getOperand(MI, OpNum);  | 
1942  |  |  | 
1943  | 7.91k  |   int32_t OffImm = (int32_t)MCOperand_getImm(MO) << scale;  | 
1944  |  |  | 
1945  | 7.91k  |   if (OffImm == INT32_MIN) { | 
1946  | 0  |     SStream_concat0(O, "#-0");  | 
1947  |  | 
  | 
1948  | 0  |     if (MI->csh->detail) { | 
1949  | 0  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
1950  | 0  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = 0;  | 
1951  | 0  |       MI->flat_insn->detail->arm.op_count++;  | 
1952  | 0  |     }  | 
1953  | 7.91k  |   } else { | 
1954  | 7.91k  |     if (OffImm < 0)  | 
1955  | 0  |       SStream_concat(O, "#-0x%x", -OffImm);  | 
1956  | 7.91k  |     else { | 
1957  | 7.91k  |       if (OffImm > HEX_THRESHOLD)  | 
1958  | 7.30k  |         SStream_concat(O, "#0x%x", OffImm);  | 
1959  | 607  |       else  | 
1960  | 607  |         SStream_concat(O, "#%u", OffImm);  | 
1961  | 7.91k  |     }  | 
1962  |  |  | 
1963  | 7.91k  |     if (MI->csh->detail) { | 
1964  | 7.91k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
1965  | 7.91k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = OffImm;  | 
1966  | 7.91k  |       MI->flat_insn->detail->arm.op_count++;  | 
1967  | 7.91k  |     }  | 
1968  | 7.91k  |   }  | 
1969  | 7.91k  | }  | 
1970  |  |  | 
1971  |  | static void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
1972  | 8.66k  | { | 
1973  | 8.66k  |   unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum)) * 4;  | 
1974  |  |  | 
1975  | 8.66k  |   printUInt32Bang(O, tmp);  | 
1976  |  |  | 
1977  | 8.66k  |   if (MI->csh->detail) { | 
1978  | 8.66k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
1979  | 8.66k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;  | 
1980  | 8.66k  |     MI->flat_insn->detail->arm.op_count++;  | 
1981  | 8.66k  |   }  | 
1982  | 8.66k  | }  | 
1983  |  |  | 
1984  |  | static void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O)  | 
1985  | 26.5k  | { | 
1986  | 26.5k  |   unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
1987  | 26.5k  |   unsigned tmp = Imm == 0 ? 32 : Imm;  | 
1988  |  |  | 
1989  | 26.5k  |   printUInt32Bang(O, tmp);  | 
1990  |  |  | 
1991  | 26.5k  |   if (MI->csh->detail) { | 
1992  | 26.5k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
1993  | 26.5k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;  | 
1994  | 26.5k  |     MI->flat_insn->detail->arm.op_count++;  | 
1995  | 26.5k  |   }  | 
1996  | 26.5k  | }  | 
1997  |  |  | 
1998  |  | static void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O)  | 
1999  | 9.10k  | { | 
2000  |  |   // (3 - the number of trailing zeros) is the number of then / else.  | 
2001  | 9.10k  |   unsigned Mask = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
2002  | 9.10k  |   unsigned Firstcond = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum - 1));  | 
2003  | 9.10k  |   unsigned CondBit0 = Firstcond & 1;  | 
2004  | 9.10k  |   unsigned NumTZ = CountTrailingZeros_32(Mask);  | 
2005  |  |   //assert(NumTZ <= 3 && "Invalid IT mask!");  | 
2006  | 9.10k  |   unsigned Pos, e;  | 
2007  |  |  | 
2008  | 31.6k  |   for (Pos = 3, e = NumTZ; Pos > e; --Pos) { | 
2009  | 22.5k  |     bool T = ((Mask >> Pos) & 1) == CondBit0;  | 
2010  | 22.5k  |     if (T)  | 
2011  | 14.4k  |       SStream_concat0(O, "t");  | 
2012  | 8.08k  |     else  | 
2013  | 8.08k  |       SStream_concat0(O, "e");  | 
2014  |  |     // TODO: detail for this t/e  | 
2015  | 22.5k  |   }  | 
2016  | 9.10k  | }  | 
2017  |  |  | 
2018  |  | static void printThumbAddrModeRROperand(MCInst *MI, unsigned Op, SStream *O)  | 
2019  | 10.9k  | { | 
2020  | 10.9k  |   MCOperand *MO1 = MCInst_getOperand(MI, Op);  | 
2021  | 10.9k  |   MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);  | 
2022  | 10.9k  |   unsigned RegNum;  | 
2023  |  |  | 
2024  | 10.9k  |   if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right. | 
2025  | 0  |     printOperand(MI, Op, O);  | 
2026  | 0  |     return;  | 
2027  | 0  |   }  | 
2028  |  |  | 
2029  | 10.9k  |   SStream_concat0(O, "[");  | 
2030  | 10.9k  |   set_mem_access(MI, true);  | 
2031  |  |  | 
2032  | 10.9k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
2033  |  |  | 
2034  | 10.9k  |   if (MI->csh->detail)  | 
2035  | 10.9k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
2036  |  |  | 
2037  | 10.9k  |   RegNum = MCOperand_getReg(MO2);  | 
2038  | 10.9k  |   if (RegNum) { | 
2039  | 10.9k  |     SStream_concat0(O, ", ");  | 
2040  | 10.9k  |     printRegName(MI->csh, O, RegNum);  | 
2041  |  |  | 
2042  | 10.9k  |     if (MI->csh->detail)  | 
2043  | 10.9k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = RegNum;  | 
2044  | 10.9k  |   }  | 
2045  |  |  | 
2046  | 10.9k  |   SStream_concat0(O, "]");  | 
2047  | 10.9k  |   set_mem_access(MI, false);  | 
2048  | 10.9k  | }  | 
2049  |  |  | 
2050  |  | static void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned Op, SStream *O,  | 
2051  |  |     unsigned Scale)  | 
2052  | 89.4k  | { | 
2053  | 89.4k  |   MCOperand *MO1 = MCInst_getOperand(MI, Op);  | 
2054  | 89.4k  |   MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);  | 
2055  | 89.4k  |   unsigned ImmOffs, tmp;  | 
2056  |  |  | 
2057  | 89.4k  |   if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right. | 
2058  | 0  |     printOperand(MI, Op, O);  | 
2059  | 0  |     return;  | 
2060  | 0  |   }  | 
2061  |  |  | 
2062  | 89.4k  |   SStream_concat0(O, "[");  | 
2063  | 89.4k  |   set_mem_access(MI, true);  | 
2064  |  |  | 
2065  | 89.4k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
2066  |  |  | 
2067  | 89.4k  |   if (MI->csh->detail)  | 
2068  | 89.4k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
2069  |  |  | 
2070  | 89.4k  |   ImmOffs = (unsigned int)MCOperand_getImm(MO2);  | 
2071  | 89.4k  |   if (ImmOffs) { | 
2072  | 83.2k  |     tmp = ImmOffs * Scale;  | 
2073  | 83.2k  |     SStream_concat0(O, ", ");  | 
2074  | 83.2k  |     printUInt32Bang(O, tmp);  | 
2075  |  |  | 
2076  | 83.2k  |     if (MI->csh->detail)  | 
2077  | 83.2k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = tmp;  | 
2078  | 83.2k  |   }  | 
2079  |  |  | 
2080  | 89.4k  |   SStream_concat0(O, "]");  | 
2081  | 89.4k  |   set_mem_access(MI, false);  | 
2082  | 89.4k  | }  | 
2083  |  |  | 
2084  |  | static void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned Op, SStream *O)  | 
2085  | 57.1k  | { | 
2086  | 57.1k  |   printThumbAddrModeImm5SOperand(MI, Op, O, 1);  | 
2087  | 57.1k  | }  | 
2088  |  |  | 
2089  |  | static void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned Op, SStream *O)  | 
2090  | 66.0k  | { | 
2091  | 66.0k  |   printThumbAddrModeImm5SOperand(MI, Op, O, 2);  | 
2092  | 66.0k  | }  | 
2093  |  |  | 
2094  |  | static void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned Op, SStream *O)  | 
2095  | 65.4k  | { | 
2096  | 65.4k  |   printThumbAddrModeImm5SOperand(MI, Op, O, 4);  | 
2097  | 65.4k  | }  | 
2098  |  |  | 
2099  |  | static void printThumbAddrModeSPOperand(MCInst *MI, unsigned Op, SStream *O)  | 
2100  | 37.4k  | { | 
2101  | 37.4k  |   printThumbAddrModeImm5SOperand(MI, Op, O, 4);  | 
2102  | 37.4k  | }  | 
2103  |  |  | 
2104  |  | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2  | 
2105  |  | // register with shift forms.  | 
2106  |  | // REG 0   0           - e.g. R5  | 
2107  |  | // REG IMM, SH_OPC     - e.g. R5, LSL #3  | 
2108  |  | static void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
2109  | 4.29k  | { | 
2110  | 4.29k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
2111  | 4.29k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
2112  | 4.29k  |   unsigned Reg = MCOperand_getReg(MO1);  | 
2113  |  |  | 
2114  | 4.29k  |   printRegName(MI->csh, O, Reg);  | 
2115  |  |  | 
2116  | 4.29k  |   if (MI->csh->detail) { | 
2117  | 4.29k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2118  | 4.29k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg;  | 
2119  | 4.29k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;  | 
2120  | 4.29k  |     MI->flat_insn->detail->arm.op_count++;  | 
2121  | 4.29k  |   }  | 
2122  |  |  | 
2123  |  |   // Print the shift opc.  | 
2124  |  |   //assert(MO2.isImm() && "Not a valid t2_so_reg value!");  | 
2125  | 4.29k  |   printRegImmShift(MI, O, ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO2)),  | 
2126  | 4.29k  |       getSORegOffset((unsigned int)MCOperand_getImm(MO2)));  | 
2127  | 4.29k  | }  | 
2128  |  |  | 
2129  |  | static void printAddrModeImm12Operand(MCInst *MI, unsigned OpNum,  | 
2130  |  |     SStream *O, bool AlwaysPrintImm0)  | 
2131  | 12.0k  | { | 
2132  | 12.0k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
2133  | 12.0k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum+1);  | 
2134  | 12.0k  |   int32_t OffImm;  | 
2135  | 12.0k  |   bool isSub;  | 
2136  |  |  | 
2137  | 12.0k  |   if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right. | 
2138  | 0  |     printOperand(MI, OpNum, O);  | 
2139  | 0  |     return;  | 
2140  | 0  |   }  | 
2141  |  |  | 
2142  | 12.0k  |   SStream_concat0(O, "[");  | 
2143  | 12.0k  |   set_mem_access(MI, true);  | 
2144  |  |  | 
2145  | 12.0k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
2146  |  |  | 
2147  | 12.0k  |   if (MI->csh->detail)  | 
2148  | 12.0k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
2149  |  |  | 
2150  | 12.0k  |   OffImm = (int32_t)MCOperand_getImm(MO2);  | 
2151  | 12.0k  |   isSub = OffImm < 0;  | 
2152  |  |  | 
2153  |  |   // Special value for #-0. All others are normal.  | 
2154  | 12.0k  |   if (OffImm == INT32_MIN)  | 
2155  | 537  |     OffImm = 0;  | 
2156  |  |  | 
2157  | 12.0k  |   if (isSub) { | 
2158  | 4.73k  |     if (OffImm < -HEX_THRESHOLD)  | 
2159  | 4.18k  |       SStream_concat(O, ", #-0x%x", -OffImm);  | 
2160  | 555  |     else  | 
2161  | 555  |       SStream_concat(O, ", #-%u", -OffImm);  | 
2162  | 7.28k  |   } else if (AlwaysPrintImm0 || OffImm > 0) { | 
2163  | 6.99k  |     if (OffImm >= 0) { | 
2164  | 6.99k  |       if (OffImm > HEX_THRESHOLD)  | 
2165  | 6.29k  |         SStream_concat(O, ", #0x%x", OffImm);  | 
2166  | 700  |       else  | 
2167  | 700  |         SStream_concat(O, ", #%u", OffImm);  | 
2168  | 6.99k  |     } else { | 
2169  | 0  |       if (OffImm < -HEX_THRESHOLD)  | 
2170  | 0  |         SStream_concat(O, ", #-0x%x", -OffImm);  | 
2171  | 0  |       else  | 
2172  | 0  |         SStream_concat(O, ", #-%u", -OffImm);  | 
2173  | 0  |     }  | 
2174  | 6.99k  |   }  | 
2175  |  |  | 
2176  | 12.0k  |   if (MI->csh->detail)  | 
2177  | 12.0k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;  | 
2178  |  |  | 
2179  | 12.0k  |   SStream_concat0(O, "]");  | 
2180  | 12.0k  |   set_mem_access(MI, false);  | 
2181  | 12.0k  | }  | 
2182  |  |  | 
2183  |  | static void printT2AddrModeImm8Operand(MCInst *MI, unsigned OpNum, SStream *O,  | 
2184  |  |     bool AlwaysPrintImm0)  | 
2185  | 5.09k  | { | 
2186  | 5.09k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
2187  | 5.09k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum+1);  | 
2188  | 5.09k  |   int32_t OffImm;  | 
2189  | 5.09k  |   bool isSub;  | 
2190  |  |  | 
2191  | 5.09k  |   SStream_concat0(O, "[");  | 
2192  | 5.09k  |   set_mem_access(MI, true);  | 
2193  |  |  | 
2194  | 5.09k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
2195  |  |  | 
2196  | 5.09k  |   if (MI->csh->detail)  | 
2197  | 5.09k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
2198  |  |  | 
2199  | 5.09k  |   OffImm = (int32_t)MCOperand_getImm(MO2);  | 
2200  | 5.09k  |   isSub = OffImm < 0;  | 
2201  |  |  | 
2202  |  |   // Don't print +0.  | 
2203  | 5.09k  |   if (OffImm == INT32_MIN)  | 
2204  | 461  |     OffImm = 0;  | 
2205  |  |  | 
2206  | 5.09k  |   if (isSub)  | 
2207  | 1.95k  |     SStream_concat(O, ", #-0x%x", -OffImm);  | 
2208  | 3.13k  |   else if (AlwaysPrintImm0 || OffImm > 0) { | 
2209  | 2.99k  |     if (OffImm > HEX_THRESHOLD)  | 
2210  | 2.85k  |       SStream_concat(O, ", #0x%x", OffImm);  | 
2211  | 149  |     else  | 
2212  | 149  |       SStream_concat(O, ", #%u", OffImm);  | 
2213  | 2.99k  |   }  | 
2214  |  |  | 
2215  | 5.09k  |   if (MI->csh->detail)  | 
2216  | 5.09k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;  | 
2217  |  |  | 
2218  | 5.09k  |   SStream_concat0(O, "]");  | 
2219  | 5.09k  |   set_mem_access(MI, false);  | 
2220  | 5.09k  | }  | 
2221  |  |  | 
2222  |  | static void printT2AddrModeImm8s4Operand(MCInst *MI,  | 
2223  |  |     unsigned OpNum, SStream *O, bool AlwaysPrintImm0)  | 
2224  | 8.30k  | { | 
2225  | 8.30k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
2226  | 8.30k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
2227  | 8.30k  |   int32_t OffImm;  | 
2228  | 8.30k  |   bool isSub;  | 
2229  |  |  | 
2230  | 8.30k  |   if (!MCOperand_isReg(MO1)) {   //  For label symbolic references. | 
2231  | 0  |     printOperand(MI, OpNum, O);  | 
2232  | 0  |     return;  | 
2233  | 0  |   }  | 
2234  |  |  | 
2235  | 8.30k  |   SStream_concat0(O, "[");  | 
2236  | 8.30k  |   set_mem_access(MI, true);  | 
2237  |  |  | 
2238  | 8.30k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
2239  |  |  | 
2240  | 8.30k  |   if (MI->csh->detail)  | 
2241  | 8.30k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
2242  |  |  | 
2243  | 8.30k  |   OffImm = (int32_t)MCOperand_getImm(MO2);  | 
2244  | 8.30k  |   isSub = OffImm < 0;  | 
2245  |  |  | 
2246  |  |   //assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");  | 
2247  |  |  | 
2248  |  |   // Don't print +0.  | 
2249  | 8.30k  |   if (OffImm == INT32_MIN)  | 
2250  | 866  |     OffImm = 0;  | 
2251  |  |  | 
2252  | 8.30k  |   if (isSub) { | 
2253  | 3.26k  |     SStream_concat(O, ", #-0x%x", -OffImm);  | 
2254  | 5.04k  |   } else if (AlwaysPrintImm0 || OffImm > 0) { | 
2255  | 4.96k  |     if (OffImm > HEX_THRESHOLD)  | 
2256  | 4.56k  |       SStream_concat(O, ", #0x%x", OffImm);  | 
2257  | 399  |     else  | 
2258  | 399  |       SStream_concat(O, ", #%u", OffImm);  | 
2259  | 4.96k  |   }  | 
2260  |  |  | 
2261  | 8.30k  |   if (MI->csh->detail)  | 
2262  | 8.30k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;  | 
2263  |  |  | 
2264  | 8.30k  |   SStream_concat0(O, "]");  | 
2265  | 8.30k  |   set_mem_access(MI, false);  | 
2266  | 8.30k  | }  | 
2267  |  |  | 
2268  |  | static void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum, SStream *O)  | 
2269  | 2.11k  | { | 
2270  | 2.11k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
2271  | 2.11k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);  | 
2272  | 2.11k  |   unsigned tmp;  | 
2273  |  |  | 
2274  | 2.11k  |   SStream_concat0(O, "[");  | 
2275  | 2.11k  |   set_mem_access(MI, true);  | 
2276  |  |  | 
2277  | 2.11k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
2278  |  |  | 
2279  | 2.11k  |   if (MI->csh->detail)  | 
2280  | 2.11k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
2281  |  |  | 
2282  | 2.11k  |   if (MCOperand_getImm(MO2)) { | 
2283  | 1.46k  |     SStream_concat0(O, ", ");  | 
2284  | 1.46k  |     tmp = (unsigned int)MCOperand_getImm(MO2) * 4;  | 
2285  | 1.46k  |     printUInt32Bang(O, tmp);  | 
2286  |  |  | 
2287  | 1.46k  |     if (MI->csh->detail)  | 
2288  | 1.46k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = tmp;  | 
2289  | 1.46k  |   }  | 
2290  |  |  | 
2291  | 2.11k  |   SStream_concat0(O, "]");  | 
2292  | 2.11k  |   set_mem_access(MI, false);  | 
2293  | 2.11k  | }  | 
2294  |  |  | 
2295  |  | static void printT2AddrModeImm8OffsetOperand(MCInst *MI,  | 
2296  |  |     unsigned OpNum, SStream *O)  | 
2297  | 1.51k  | { | 
2298  | 1.51k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
2299  | 1.51k  |   int32_t OffImm = (int32_t)MCOperand_getImm(MO1);  | 
2300  |  |  | 
2301  | 1.51k  |   SStream_concat0(O, ", ");  | 
2302  | 1.51k  |   if (OffImm == INT32_MIN) { | 
2303  | 80  |     SStream_concat0(O, "#-0");  | 
2304  |  |  | 
2305  | 80  |     if (MI->csh->detail) { | 
2306  | 80  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
2307  | 80  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = 0;  | 
2308  | 80  |       MI->flat_insn->detail->arm.op_count++;  | 
2309  | 80  |     }  | 
2310  | 1.43k  |   } else { | 
2311  | 1.43k  |     printInt32Bang(O, OffImm);  | 
2312  |  |  | 
2313  | 1.43k  |     if (MI->csh->detail) { | 
2314  | 1.43k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
2315  | 1.43k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = OffImm;  | 
2316  | 1.43k  |       MI->flat_insn->detail->arm.op_count++;  | 
2317  | 1.43k  |     }  | 
2318  | 1.43k  |   }  | 
2319  | 1.51k  | }  | 
2320  |  |  | 
2321  |  | static void printT2AddrModeImm8s4OffsetOperand(MCInst *MI,  | 
2322  |  |     unsigned OpNum, SStream *O)  | 
2323  | 2.14k  | { | 
2324  | 2.14k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
2325  | 2.14k  |   int32_t OffImm = (int32_t)MCOperand_getImm(MO1);  | 
2326  |  |  | 
2327  |  |   //assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");  | 
2328  |  |  | 
2329  | 2.14k  |   SStream_concat0(O, ", ");  | 
2330  |  |  | 
2331  | 2.14k  |   if (OffImm == INT32_MIN) { | 
2332  | 68  |     SStream_concat0(O, "#-0");  | 
2333  |  |  | 
2334  | 68  |     if (MI->csh->detail) { | 
2335  | 68  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
2336  | 68  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = 0;  | 
2337  | 68  |       MI->flat_insn->detail->arm.op_count++;  | 
2338  | 68  |     }  | 
2339  | 2.08k  |   } else { | 
2340  | 2.08k  |     printInt32Bang(O, OffImm);  | 
2341  |  |  | 
2342  | 2.08k  |     if (MI->csh->detail) { | 
2343  | 2.08k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
2344  | 2.08k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = OffImm;  | 
2345  | 2.08k  |       MI->flat_insn->detail->arm.op_count++;  | 
2346  | 2.08k  |     }  | 
2347  | 2.08k  |   }  | 
2348  | 2.14k  | }  | 
2349  |  |  | 
2350  |  | static void printT2AddrModeSoRegOperand(MCInst *MI,  | 
2351  |  |     unsigned OpNum, SStream *O)  | 
2352  | 2.80k  | { | 
2353  | 2.80k  |   MCOperand *MO1 = MCInst_getOperand(MI, OpNum);  | 
2354  | 2.80k  |   MCOperand *MO2 = MCInst_getOperand(MI, OpNum+1);  | 
2355  | 2.80k  |   MCOperand *MO3 = MCInst_getOperand(MI, OpNum+2);  | 
2356  | 2.80k  |   unsigned ShAmt;  | 
2357  |  |  | 
2358  | 2.80k  |   SStream_concat0(O, "[");  | 
2359  | 2.80k  |   set_mem_access(MI, true);  | 
2360  |  |  | 
2361  | 2.80k  |   printRegName(MI->csh, O, MCOperand_getReg(MO1));  | 
2362  |  |  | 
2363  | 2.80k  |   if (MI->csh->detail)  | 
2364  | 2.80k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);  | 
2365  |  |  | 
2366  |  |   //assert(MCOperand_getReg(MO2.getReg() && "Invalid so_reg load / store address!");  | 
2367  | 2.80k  |   SStream_concat0(O, ", ");  | 
2368  | 2.80k  |   printRegName(MI->csh, O, MCOperand_getReg(MO2));  | 
2369  |  |  | 
2370  | 2.80k  |   if (MI->csh->detail)  | 
2371  | 2.80k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);  | 
2372  |  |  | 
2373  | 2.80k  |   ShAmt = (unsigned int)MCOperand_getImm(MO3);  | 
2374  | 2.80k  |   if (ShAmt) { | 
2375  |  |     //assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");  | 
2376  | 1.55k  |     SStream_concat0(O, ", lsl ");  | 
2377  | 1.55k  |     SStream_concat(O, "#%u", ShAmt);  | 
2378  |  |  | 
2379  | 1.55k  |     if (MI->csh->detail) { | 
2380  | 1.55k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = ARM_SFT_LSL;  | 
2381  | 1.55k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = ShAmt;  | 
2382  | 1.55k  |     }  | 
2383  | 1.55k  |   }  | 
2384  |  |  | 
2385  | 2.80k  |   SStream_concat0(O, "]");  | 
2386  | 2.80k  |   set_mem_access(MI, false);  | 
2387  | 2.80k  | }  | 
2388  |  |  | 
2389  |  | static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
2390  | 621  | { | 
2391  | 621  |   MCOperand *MO = MCInst_getOperand(MI, OpNum);  | 
2392  |  |  | 
2393  |  | #if defined(_KERNEL_MODE)  | 
2394  |  |   // Issue #681: Windows kernel does not support formatting float point  | 
2395  |  |   SStream_concat(O, "#<float_point_unsupported>");  | 
2396  |  | #else  | 
2397  | 621  |   SStream_concat(O, "#%e", getFPImmFloat((unsigned int)MCOperand_getImm(MO)));  | 
2398  | 621  | #endif  | 
2399  |  |  | 
2400  | 621  |   if (MI->csh->detail) { | 
2401  | 621  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_FP;  | 
2402  | 621  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].fp = getFPImmFloat((unsigned int)MCOperand_getImm(MO));  | 
2403  | 621  |     MI->flat_insn->detail->arm.op_count++;  | 
2404  | 621  |   }  | 
2405  | 621  | }  | 
2406  |  |  | 
2407  |  | static void printNEONModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
2408  | 4.62k  | { | 
2409  | 4.62k  |   unsigned EncodedImm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
2410  | 4.62k  |   unsigned EltBits;  | 
2411  | 4.62k  |   uint64_t Val = ARM_AM_decodeNEONModImm(EncodedImm, &EltBits);  | 
2412  |  |  | 
2413  | 4.62k  |   if (Val > HEX_THRESHOLD)  | 
2414  | 3.87k  |     SStream_concat(O, "#0x%"PRIx64, Val);  | 
2415  | 742  |   else  | 
2416  | 742  |     SStream_concat(O, "#%"PRIu64, Val);  | 
2417  |  |  | 
2418  | 4.62k  |   if (MI->csh->detail) { | 
2419  | 4.62k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
2420  | 4.62k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = (unsigned int)Val;  | 
2421  | 4.62k  |     MI->flat_insn->detail->arm.op_count++;  | 
2422  | 4.62k  |   }  | 
2423  | 4.62k  | }  | 
2424  |  |  | 
2425  |  | static void printImmPlusOneOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
2426  | 3.35k  | { | 
2427  | 3.35k  |   unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
2428  |  |  | 
2429  | 3.35k  |   printUInt32Bang(O, Imm + 1);  | 
2430  |  |  | 
2431  | 3.35k  |   if (MI->csh->detail) { | 
2432  | 3.35k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
2433  | 3.35k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Imm + 1;  | 
2434  | 3.35k  |     MI->flat_insn->detail->arm.op_count++;  | 
2435  | 3.35k  |   }  | 
2436  | 3.35k  | }  | 
2437  |  |  | 
2438  |  | static void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
2439  | 4.08k  | { | 
2440  | 4.08k  |   unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
2441  |  |  | 
2442  | 4.08k  |   if (Imm == 0)  | 
2443  | 919  |     return;  | 
2444  |  |  | 
2445  | 3.16k  |   SStream_concat0(O, ", ror #");  | 
2446  |  |  | 
2447  | 3.16k  |   switch (Imm) { | 
2448  | 0  |     default: //assert (0 && "illegal ror immediate!");  | 
2449  | 1.00k  |     case 1: SStream_concat0(O, "8"); break;  | 
2450  | 676  |     case 2: SStream_concat0(O, "16"); break;  | 
2451  | 1.48k  |     case 3: SStream_concat0(O, "24"); break;  | 
2452  | 3.16k  |   }  | 
2453  |  |  | 
2454  | 3.16k  |   if (MI->csh->detail) { | 
2455  | 3.16k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_ROR;  | 
2456  | 3.16k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Imm * 8;  | 
2457  | 3.16k  |   }  | 
2458  | 3.16k  | }  | 
2459  |  |  | 
2460  |  | static void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)  | 
2461  | 7.10k  | { | 
2462  | 7.10k  |   MCOperand *Op = MCInst_getOperand(MI, OpNum);  | 
2463  | 7.10k  |   unsigned Bits = MCOperand_getImm(Op) & 0xFF;  | 
2464  | 7.10k  |   unsigned Rot = (MCOperand_getImm(Op) & 0xF00) >> 7;  | 
2465  | 7.10k  |   int32_t Rotated;  | 
2466  | 7.10k  |   bool  PrintUnsigned = false;  | 
2467  |  |  | 
2468  | 7.10k  |   switch (MCInst_getOpcode(MI)) { | 
2469  | 334  |     case ARM_MOVi:  | 
2470  |  |       // Movs to PC should be treated unsigned  | 
2471  | 334  |       PrintUnsigned = (MCOperand_getReg(MCInst_getOperand(MI, OpNum - 1)) == ARM_PC);  | 
2472  | 334  |       break;  | 
2473  | 855  |     case ARM_MSRi:  | 
2474  |  |       // Movs to special registers should be treated unsigned  | 
2475  | 855  |       PrintUnsigned = true;  | 
2476  | 855  |       break;  | 
2477  | 7.10k  |   }  | 
2478  |  |  | 
2479  | 7.10k  |   Rotated = rotr32(Bits, Rot);  | 
2480  | 7.10k  |   if (getSOImmVal(Rotated) == MCOperand_getImm(Op)) { | 
2481  |  |     // #rot has the least possible value  | 
2482  | 5.34k  |     if (PrintUnsigned) { | 
2483  | 651  |       if (Rotated > HEX_THRESHOLD || Rotated < -HEX_THRESHOLD)  | 
2484  | 552  |         SStream_concat(O, "#0x%x", Rotated);  | 
2485  | 99  |       else  | 
2486  | 99  |         SStream_concat(O, "#%u", Rotated);  | 
2487  | 4.69k  |     } else if (Rotated >= 0) { | 
2488  | 4.02k  |       if (Rotated > HEX_THRESHOLD)  | 
2489  | 3.38k  |         SStream_concat(O, "#0x%x", Rotated);  | 
2490  | 637  |       else  | 
2491  | 637  |         SStream_concat(O, "#%u", Rotated);  | 
2492  | 4.02k  |     } else { | 
2493  | 675  |       SStream_concat(O, "#0x%x", Rotated);  | 
2494  | 675  |     }  | 
2495  |  |  | 
2496  | 5.34k  |     if (MI->csh->detail) { | 
2497  | 5.34k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
2498  | 5.34k  |       MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Rotated;  | 
2499  | 5.34k  |       MI->flat_insn->detail->arm.op_count++;  | 
2500  | 5.34k  |     }  | 
2501  |  |  | 
2502  | 5.34k  |     return;  | 
2503  | 5.34k  |   }  | 
2504  |  |  | 
2505  |  |   // Explicit #bits, #rot implied  | 
2506  | 1.75k  |   SStream_concat(O, "#%u, #%u", Bits, Rot);  | 
2507  |  |  | 
2508  | 1.75k  |   if (MI->csh->detail) { | 
2509  | 1.75k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
2510  | 1.75k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Bits;  | 
2511  | 1.75k  |     MI->flat_insn->detail->arm.op_count++;  | 
2512  | 1.75k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
2513  | 1.75k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Rot;  | 
2514  | 1.75k  |     MI->flat_insn->detail->arm.op_count++;  | 
2515  | 1.75k  |   }  | 
2516  | 1.75k  | }  | 
2517  |  |  | 
2518  |  | static void printFBits16(MCInst *MI, unsigned OpNum, SStream *O)  | 
2519  | 1.42k  | { | 
2520  | 1.42k  |   unsigned tmp;  | 
2521  |  |  | 
2522  | 1.42k  |   tmp = 16 - (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
2523  |  |  | 
2524  | 1.42k  |   printUInt32Bang(O, tmp);  | 
2525  |  |  | 
2526  | 1.42k  |   if (MI->csh->detail) { | 
2527  | 1.42k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
2528  | 1.42k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;  | 
2529  | 1.42k  |     MI->flat_insn->detail->arm.op_count++;  | 
2530  | 1.42k  |   }  | 
2531  | 1.42k  | }  | 
2532  |  |  | 
2533  |  | static void printFBits32(MCInst *MI, unsigned OpNum, SStream *O)  | 
2534  | 666  | { | 
2535  | 666  |   unsigned tmp;  | 
2536  |  |  | 
2537  | 666  |   tmp = 32 - (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
2538  |  |  | 
2539  | 666  |   printUInt32Bang(O, tmp);  | 
2540  |  |  | 
2541  | 666  |   if (MI->csh->detail) { | 
2542  | 666  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
2543  | 666  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;  | 
2544  | 666  |     MI->flat_insn->detail->arm.op_count++;  | 
2545  | 666  |   }  | 
2546  | 666  | }  | 
2547  |  |  | 
2548  |  | static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)  | 
2549  | 6.74k  | { | 
2550  | 6.74k  |   unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));  | 
2551  |  |  | 
2552  | 6.74k  |   if (tmp > HEX_THRESHOLD)  | 
2553  | 0  |     SStream_concat(O, "[0x%x]", tmp);  | 
2554  | 6.74k  |   else  | 
2555  | 6.74k  |     SStream_concat(O, "[%u]", tmp);  | 
2556  |  |  | 
2557  | 6.74k  |   if (MI->csh->detail) { | 
2558  | 6.74k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].vector_index = tmp;  | 
2559  | 6.74k  |   }  | 
2560  | 6.74k  | }  | 
2561  |  |  | 
2562  |  | static void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O)  | 
2563  | 3.16k  | { | 
2564  | 3.16k  |   SStream_concat0(O, "{"); | 
2565  |  |  | 
2566  | 3.16k  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));  | 
2567  |  |  | 
2568  | 3.16k  |   if (MI->csh->detail) { | 
2569  | 3.16k  | #ifndef CAPSTONE_DIET  | 
2570  | 3.16k  |     uint8_t access;  | 
2571  |  |  | 
2572  | 3.16k  |     access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
2573  | 3.16k  | #endif  | 
2574  |  |  | 
2575  | 3.16k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2576  | 3.16k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
2577  | 3.16k  | #ifndef CAPSTONE_DIET  | 
2578  | 3.16k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2579  | 3.16k  | #endif  | 
2580  | 3.16k  |     MI->flat_insn->detail->arm.op_count++;  | 
2581  |  |  | 
2582  | 3.16k  | #ifndef CAPSTONE_DIET  | 
2583  | 3.16k  |   MI->ac_idx++;  | 
2584  | 3.16k  | #endif  | 
2585  | 3.16k  |   }  | 
2586  |  |  | 
2587  | 3.16k  |   SStream_concat0(O, "}");  | 
2588  | 3.16k  | }  | 
2589  |  |  | 
2590  |  | static void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O)  | 
2591  | 9.15k  | { | 
2592  | 9.15k  | #ifndef CAPSTONE_DIET  | 
2593  | 9.15k  |   uint8_t access;  | 
2594  | 9.15k  | #endif  | 
2595  | 9.15k  |   unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
2596  | 9.15k  |   unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);  | 
2597  | 9.15k  |   unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);  | 
2598  |  |  | 
2599  | 9.15k  | #ifndef CAPSTONE_DIET  | 
2600  | 9.15k  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
2601  | 9.15k  | #endif  | 
2602  |  |  | 
2603  | 9.15k  |   SStream_concat0(O, "{"); | 
2604  |  |  | 
2605  | 9.15k  |   printRegName(MI->csh, O, Reg0);  | 
2606  |  |  | 
2607  | 9.15k  |   if (MI->csh->detail) { | 
2608  | 9.15k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2609  | 9.15k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;  | 
2610  | 9.15k  | #ifndef CAPSTONE_DIET  | 
2611  | 9.15k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2612  | 9.15k  | #endif  | 
2613  | 9.15k  |     MI->flat_insn->detail->arm.op_count++;  | 
2614  | 9.15k  |   }  | 
2615  |  |  | 
2616  | 9.15k  |   SStream_concat0(O, ", ");  | 
2617  |  |  | 
2618  | 9.15k  |   printRegName(MI->csh, O, Reg1);  | 
2619  |  |  | 
2620  | 9.15k  |   if (MI->csh->detail) { | 
2621  | 9.15k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2622  | 9.15k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;  | 
2623  | 9.15k  | #ifndef CAPSTONE_DIET  | 
2624  | 9.15k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2625  | 9.15k  | #endif  | 
2626  | 9.15k  |     MI->flat_insn->detail->arm.op_count++;  | 
2627  | 9.15k  |   }  | 
2628  |  |  | 
2629  | 9.15k  |   SStream_concat0(O, "}");  | 
2630  |  |  | 
2631  | 9.15k  | #ifndef CAPSTONE_DIET  | 
2632  | 9.15k  |   MI->ac_idx++;  | 
2633  | 9.15k  | #endif  | 
2634  | 9.15k  | }  | 
2635  |  |  | 
2636  |  | static void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum, SStream *O)  | 
2637  | 4.05k  | { | 
2638  | 4.05k  | #ifndef CAPSTONE_DIET  | 
2639  | 4.05k  |   uint8_t access;  | 
2640  | 4.05k  | #endif  | 
2641  | 4.05k  |   unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
2642  | 4.05k  |   unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);  | 
2643  | 4.05k  |   unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);  | 
2644  |  |  | 
2645  | 4.05k  | #ifndef CAPSTONE_DIET  | 
2646  | 4.05k  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
2647  | 4.05k  | #endif  | 
2648  |  |  | 
2649  | 4.05k  |   SStream_concat0(O, "{"); | 
2650  |  |  | 
2651  | 4.05k  |   printRegName(MI->csh, O, Reg0);  | 
2652  |  |  | 
2653  | 4.05k  |   if (MI->csh->detail) { | 
2654  | 4.05k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2655  | 4.05k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;  | 
2656  | 4.05k  | #ifndef CAPSTONE_DIET  | 
2657  | 4.05k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2658  | 4.05k  | #endif  | 
2659  | 4.05k  |     MI->flat_insn->detail->arm.op_count++;  | 
2660  | 4.05k  |   }  | 
2661  |  |  | 
2662  | 4.05k  |   SStream_concat0(O, ", ");  | 
2663  |  |  | 
2664  | 4.05k  |   printRegName(MI->csh, O, Reg1);  | 
2665  |  |  | 
2666  | 4.05k  |   if (MI->csh->detail) { | 
2667  | 4.05k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2668  | 4.05k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;  | 
2669  | 4.05k  | #ifndef CAPSTONE_DIET  | 
2670  | 4.05k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2671  | 4.05k  | #endif  | 
2672  | 4.05k  |     MI->flat_insn->detail->arm.op_count++;  | 
2673  | 4.05k  |   }  | 
2674  |  |  | 
2675  | 4.05k  |   SStream_concat0(O, "}");  | 
2676  |  |  | 
2677  | 4.05k  | #ifndef CAPSTONE_DIET  | 
2678  | 4.05k  |   MI->ac_idx++;  | 
2679  | 4.05k  | #endif  | 
2680  | 4.05k  | }  | 
2681  |  |  | 
2682  |  | static void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O)  | 
2683  | 3.98k  | { | 
2684  | 3.98k  | #ifndef CAPSTONE_DIET  | 
2685  | 3.98k  |   uint8_t access;  | 
2686  |  |  | 
2687  | 3.98k  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
2688  | 3.98k  | #endif  | 
2689  |  |  | 
2690  |  |   // Normally, it's not safe to use register enum values directly with  | 
2691  |  |   // addition to get the next register, but for VFP registers, the  | 
2692  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
2693  | 3.98k  |   SStream_concat0(O, "{"); | 
2694  |  |  | 
2695  | 3.98k  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));  | 
2696  |  |  | 
2697  | 3.98k  |   if (MI->csh->detail) { | 
2698  | 3.98k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2699  | 3.98k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
2700  | 3.98k  | #ifndef CAPSTONE_DIET  | 
2701  | 3.98k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2702  | 3.98k  | #endif  | 
2703  | 3.98k  |     MI->flat_insn->detail->arm.op_count++;  | 
2704  | 3.98k  |   }  | 
2705  |  |  | 
2706  | 3.98k  |   SStream_concat0(O, ", ");  | 
2707  |  |  | 
2708  | 3.98k  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);  | 
2709  |  |  | 
2710  | 3.98k  |   if (MI->csh->detail) { | 
2711  | 3.98k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2712  | 3.98k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;  | 
2713  | 3.98k  | #ifndef CAPSTONE_DIET  | 
2714  | 3.98k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2715  | 3.98k  | #endif  | 
2716  | 3.98k  |     MI->flat_insn->detail->arm.op_count++;  | 
2717  | 3.98k  |   }  | 
2718  |  |  | 
2719  | 3.98k  |   SStream_concat0(O, ", ");  | 
2720  |  |  | 
2721  | 3.98k  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);  | 
2722  |  |  | 
2723  | 3.98k  |   if (MI->csh->detail) { | 
2724  | 3.98k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2725  | 3.98k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;  | 
2726  | 3.98k  | #ifndef CAPSTONE_DIET  | 
2727  | 3.98k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2728  | 3.98k  | #endif  | 
2729  | 3.98k  |     MI->flat_insn->detail->arm.op_count++;  | 
2730  | 3.98k  |   }  | 
2731  |  |  | 
2732  | 3.98k  |   SStream_concat0(O, "}");  | 
2733  |  |  | 
2734  | 3.98k  | #ifndef CAPSTONE_DIET  | 
2735  | 3.98k  |   MI->ac_idx++;  | 
2736  | 3.98k  | #endif  | 
2737  | 3.98k  | }  | 
2738  |  |  | 
2739  |  | static void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O)  | 
2740  | 7.27k  | { | 
2741  | 7.27k  | #ifndef CAPSTONE_DIET  | 
2742  | 7.27k  |   uint8_t access;  | 
2743  |  |  | 
2744  | 7.27k  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
2745  | 7.27k  | #endif  | 
2746  |  |  | 
2747  |  |   // Normally, it's not safe to use register enum values directly with  | 
2748  |  |   // addition to get the next register, but for VFP registers, the  | 
2749  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
2750  | 7.27k  |   SStream_concat0(O, "{"); | 
2751  |  |  | 
2752  | 7.27k  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));  | 
2753  |  |  | 
2754  | 7.27k  |   if (MI->csh->detail) { | 
2755  | 7.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2756  | 7.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
2757  | 7.27k  | #ifndef CAPSTONE_DIET  | 
2758  | 7.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2759  | 7.27k  | #endif  | 
2760  | 7.27k  |     MI->flat_insn->detail->arm.op_count++;  | 
2761  | 7.27k  |   }  | 
2762  |  |  | 
2763  | 7.27k  |   SStream_concat0(O, ", ");  | 
2764  |  |  | 
2765  | 7.27k  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);  | 
2766  |  |  | 
2767  | 7.27k  |   if (MI->csh->detail) { | 
2768  | 7.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2769  | 7.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;  | 
2770  | 7.27k  | #ifndef CAPSTONE_DIET  | 
2771  | 7.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2772  | 7.27k  | #endif  | 
2773  | 7.27k  |     MI->flat_insn->detail->arm.op_count++;  | 
2774  | 7.27k  |   }  | 
2775  |  |  | 
2776  | 7.27k  |   SStream_concat0(O, ", ");  | 
2777  |  |  | 
2778  | 7.27k  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);  | 
2779  |  |  | 
2780  | 7.27k  |   if (MI->csh->detail) { | 
2781  | 7.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2782  | 7.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;  | 
2783  | 7.27k  | #ifndef CAPSTONE_DIET  | 
2784  | 7.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2785  | 7.27k  | #endif  | 
2786  | 7.27k  |     MI->flat_insn->detail->arm.op_count++;  | 
2787  | 7.27k  |   }  | 
2788  |  |  | 
2789  | 7.27k  |   SStream_concat0(O, ", ");  | 
2790  |  |  | 
2791  | 7.27k  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3);  | 
2792  |  |  | 
2793  | 7.27k  |   if (MI->csh->detail) { | 
2794  | 7.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2795  | 7.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3;  | 
2796  | 7.27k  | #ifndef CAPSTONE_DIET  | 
2797  | 7.27k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2798  | 7.27k  | #endif  | 
2799  | 7.27k  |     MI->flat_insn->detail->arm.op_count++;  | 
2800  | 7.27k  |   }  | 
2801  |  |  | 
2802  | 7.27k  |   SStream_concat0(O, "}");  | 
2803  |  |  | 
2804  | 7.27k  | #ifndef CAPSTONE_DIET  | 
2805  | 7.27k  |   MI->ac_idx++;  | 
2806  | 7.27k  | #endif  | 
2807  | 7.27k  | }  | 
2808  |  |  | 
2809  |  | static void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum, SStream *O)  | 
2810  | 267  | { | 
2811  | 267  | #ifndef CAPSTONE_DIET  | 
2812  | 267  |   uint8_t access;  | 
2813  |  |  | 
2814  | 267  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
2815  | 267  | #endif  | 
2816  |  |  | 
2817  | 267  |   SStream_concat0(O, "{"); | 
2818  |  |  | 
2819  | 267  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));  | 
2820  |  |  | 
2821  | 267  |   if (MI->csh->detail) { | 
2822  | 267  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2823  | 267  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
2824  | 267  | #ifndef CAPSTONE_DIET  | 
2825  | 267  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2826  | 267  | #endif  | 
2827  | 267  |     MI->flat_insn->detail->arm.op_count++;  | 
2828  | 267  |   }  | 
2829  |  |  | 
2830  | 267  |   SStream_concat0(O, "[]}");  | 
2831  |  |  | 
2832  | 267  | #ifndef CAPSTONE_DIET  | 
2833  | 267  |   MI->ac_idx++;  | 
2834  | 267  | #endif  | 
2835  | 267  | }  | 
2836  |  |  | 
2837  |  | static void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum, SStream *O)  | 
2838  | 1.86k  | { | 
2839  | 1.86k  | #ifndef CAPSTONE_DIET  | 
2840  | 1.86k  |   uint8_t access;  | 
2841  | 1.86k  | #endif  | 
2842  | 1.86k  |   unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
2843  | 1.86k  |   unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);  | 
2844  | 1.86k  |   unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);  | 
2845  |  |  | 
2846  | 1.86k  | #ifndef CAPSTONE_DIET  | 
2847  | 1.86k  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
2848  | 1.86k  | #endif  | 
2849  |  |  | 
2850  | 1.86k  |   SStream_concat0(O, "{"); | 
2851  |  |  | 
2852  | 1.86k  |   printRegName(MI->csh, O, Reg0);  | 
2853  |  |  | 
2854  | 1.86k  |   if (MI->csh->detail) { | 
2855  | 1.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2856  | 1.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;  | 
2857  | 1.86k  | #ifndef CAPSTONE_DIET  | 
2858  | 1.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2859  | 1.86k  | #endif  | 
2860  | 1.86k  |     MI->flat_insn->detail->arm.op_count++;  | 
2861  | 1.86k  |   }  | 
2862  |  |  | 
2863  | 1.86k  |   SStream_concat0(O, "[], ");  | 
2864  |  |  | 
2865  | 1.86k  |   printRegName(MI->csh, O, Reg1);  | 
2866  |  |  | 
2867  | 1.86k  |   if (MI->csh->detail) { | 
2868  | 1.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2869  | 1.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;  | 
2870  | 1.86k  | #ifndef CAPSTONE_DIET  | 
2871  | 1.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2872  | 1.86k  | #endif  | 
2873  | 1.86k  |     MI->flat_insn->detail->arm.op_count++;  | 
2874  | 1.86k  |   }  | 
2875  |  |  | 
2876  | 1.86k  |   SStream_concat0(O, "[]}");  | 
2877  |  |  | 
2878  | 1.86k  | #ifndef CAPSTONE_DIET  | 
2879  | 1.86k  |   MI->ac_idx++;  | 
2880  | 1.86k  | #endif  | 
2881  | 1.86k  | }  | 
2882  |  |  | 
2883  |  | static void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum, SStream *O)  | 
2884  | 0  | { | 
2885  | 0  | #ifndef CAPSTONE_DIET  | 
2886  | 0  |   uint8_t access;  | 
2887  |  | 
  | 
2888  | 0  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
2889  | 0  | #endif  | 
2890  |  |  | 
2891  |  |   // Normally, it's not safe to use register enum values directly with  | 
2892  |  |   // addition to get the next register, but for VFP registers, the  | 
2893  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
2894  | 0  |   SStream_concat0(O, "{"); | 
2895  |  | 
  | 
2896  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));  | 
2897  |  | 
  | 
2898  | 0  |   if (MI->csh->detail) { | 
2899  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2900  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
2901  | 0  | #ifndef CAPSTONE_DIET  | 
2902  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2903  | 0  | #endif  | 
2904  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
2905  | 0  |   }  | 
2906  |  | 
  | 
2907  | 0  |   SStream_concat0(O, "[], ");  | 
2908  |  | 
  | 
2909  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);  | 
2910  |  | 
  | 
2911  | 0  |   if (MI->csh->detail) { | 
2912  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2913  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;  | 
2914  | 0  | #ifndef CAPSTONE_DIET  | 
2915  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2916  | 0  | #endif  | 
2917  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
2918  | 0  |   }  | 
2919  |  | 
  | 
2920  | 0  |   SStream_concat0(O, "[], ");  | 
2921  |  | 
  | 
2922  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);  | 
2923  |  | 
  | 
2924  | 0  |   if (MI->csh->detail) { | 
2925  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2926  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;  | 
2927  | 0  | #ifndef CAPSTONE_DIET  | 
2928  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2929  | 0  | #endif  | 
2930  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
2931  | 0  |   }  | 
2932  |  | 
  | 
2933  | 0  |   SStream_concat0(O, "[]}");  | 
2934  |  | 
  | 
2935  | 0  | #ifndef CAPSTONE_DIET  | 
2936  | 0  |   MI->ac_idx++;  | 
2937  | 0  | #endif  | 
2938  | 0  | }  | 
2939  |  |  | 
2940  |  | static void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum, SStream *O)  | 
2941  | 0  | { | 
2942  | 0  | #ifndef CAPSTONE_DIET  | 
2943  | 0  |   uint8_t access;  | 
2944  |  | 
  | 
2945  | 0  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
2946  | 0  | #endif  | 
2947  |  |  | 
2948  |  |   // Normally, it's not safe to use register enum values directly with  | 
2949  |  |   // addition to get the next register, but for VFP registers, the  | 
2950  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
2951  | 0  |   SStream_concat0(O, "{"); | 
2952  |  | 
  | 
2953  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));  | 
2954  |  | 
  | 
2955  | 0  |   if (MI->csh->detail) { | 
2956  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2957  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
2958  | 0  | #ifndef CAPSTONE_DIET  | 
2959  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2960  | 0  | #endif  | 
2961  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
2962  | 0  |   }  | 
2963  |  | 
  | 
2964  | 0  |   SStream_concat0(O, "[], ");  | 
2965  |  | 
  | 
2966  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);  | 
2967  |  | 
  | 
2968  | 0  |   if (MI->csh->detail) { | 
2969  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2970  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;  | 
2971  | 0  | #ifndef CAPSTONE_DIET  | 
2972  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2973  | 0  | #endif  | 
2974  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
2975  | 0  |   }  | 
2976  |  | 
  | 
2977  | 0  |   SStream_concat0(O, "[], ");  | 
2978  |  | 
  | 
2979  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);  | 
2980  |  | 
  | 
2981  | 0  |   if (MI->csh->detail) { | 
2982  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2983  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;  | 
2984  | 0  | #ifndef CAPSTONE_DIET  | 
2985  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2986  | 0  | #endif  | 
2987  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
2988  | 0  |   }  | 
2989  |  | 
  | 
2990  | 0  |   SStream_concat0(O, "[], ");  | 
2991  |  | 
  | 
2992  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3);  | 
2993  |  | 
  | 
2994  | 0  |   if (MI->csh->detail) { | 
2995  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
2996  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3;  | 
2997  | 0  | #ifndef CAPSTONE_DIET  | 
2998  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
2999  | 0  | #endif  | 
3000  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3001  | 0  |   }  | 
3002  |  | 
  | 
3003  | 0  |   SStream_concat0(O, "[]}");  | 
3004  |  | 
  | 
3005  | 0  | #ifndef CAPSTONE_DIET  | 
3006  | 0  |   MI->ac_idx++;  | 
3007  | 0  | #endif  | 
3008  | 0  | }  | 
3009  |  |  | 
3010  |  | static void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O)  | 
3011  | 1.63k  | { | 
3012  | 1.63k  | #ifndef CAPSTONE_DIET  | 
3013  | 1.63k  |   uint8_t access;  | 
3014  | 1.63k  | #endif  | 
3015  | 1.63k  |   unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
3016  | 1.63k  |   unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);  | 
3017  | 1.63k  |   unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);  | 
3018  |  |  | 
3019  | 1.63k  | #ifndef CAPSTONE_DIET  | 
3020  | 1.63k  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
3021  | 1.63k  | #endif  | 
3022  |  |  | 
3023  | 1.63k  |   SStream_concat0(O, "{"); | 
3024  |  |  | 
3025  | 1.63k  |   printRegName(MI->csh, O, Reg0);  | 
3026  |  |  | 
3027  | 1.63k  |   if (MI->csh->detail) { | 
3028  | 1.63k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3029  | 1.63k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;  | 
3030  | 1.63k  | #ifndef CAPSTONE_DIET  | 
3031  | 1.63k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3032  | 1.63k  | #endif  | 
3033  | 1.63k  |     MI->flat_insn->detail->arm.op_count++;  | 
3034  | 1.63k  |   }  | 
3035  |  |  | 
3036  | 1.63k  |   SStream_concat0(O, "[], ");  | 
3037  |  |  | 
3038  | 1.63k  |   printRegName(MI->csh, O, Reg1);  | 
3039  |  |  | 
3040  | 1.63k  |   if (MI->csh->detail) { | 
3041  | 1.63k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3042  | 1.63k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;  | 
3043  | 1.63k  | #ifndef CAPSTONE_DIET  | 
3044  | 1.63k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3045  | 1.63k  | #endif  | 
3046  | 1.63k  |     MI->flat_insn->detail->arm.op_count++;  | 
3047  | 1.63k  |   }  | 
3048  |  |  | 
3049  | 1.63k  |   SStream_concat0(O, "[]}");  | 
3050  |  |  | 
3051  | 1.63k  | #ifndef CAPSTONE_DIET  | 
3052  | 1.63k  |   MI->ac_idx++;  | 
3053  | 1.63k  | #endif  | 
3054  | 1.63k  | }  | 
3055  |  |  | 
3056  |  | static void printVectorListThreeSpacedAllLanes(MCInst *MI,  | 
3057  |  |     unsigned OpNum, SStream *O)  | 
3058  | 0  | { | 
3059  | 0  | #ifndef CAPSTONE_DIET  | 
3060  | 0  |   uint8_t access;  | 
3061  |  | 
  | 
3062  | 0  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
3063  | 0  | #endif  | 
3064  |  |  | 
3065  |  |   // Normally, it's not safe to use register enum values directly with  | 
3066  |  |   // addition to get the next register, but for VFP registers, the  | 
3067  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
3068  | 0  |   SStream_concat0(O, "{"); | 
3069  |  | 
  | 
3070  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));  | 
3071  |  | 
  | 
3072  | 0  |   if (MI->csh->detail) { | 
3073  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3074  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
3075  | 0  | #ifndef CAPSTONE_DIET  | 
3076  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3077  | 0  | #endif  | 
3078  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3079  | 0  |   }  | 
3080  |  | 
  | 
3081  | 0  |   SStream_concat0(O, "[], ");  | 
3082  |  | 
  | 
3083  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);  | 
3084  |  | 
  | 
3085  | 0  |   if (MI->csh->detail) { | 
3086  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3087  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;  | 
3088  | 0  | #ifndef CAPSTONE_DIET  | 
3089  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3090  | 0  | #endif  | 
3091  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3092  | 0  |   }  | 
3093  |  | 
  | 
3094  | 0  |   SStream_concat0(O, "[], ");  | 
3095  |  | 
  | 
3096  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);  | 
3097  |  | 
  | 
3098  | 0  |   if (MI->csh->detail) { | 
3099  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3100  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;  | 
3101  | 0  | #ifndef CAPSTONE_DIET  | 
3102  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3103  | 0  | #endif  | 
3104  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3105  | 0  |   }  | 
3106  |  | 
  | 
3107  | 0  |   SStream_concat0(O, "[]}");  | 
3108  |  | 
  | 
3109  | 0  | #ifndef CAPSTONE_DIET  | 
3110  | 0  |   MI->ac_idx++;  | 
3111  | 0  | #endif  | 
3112  | 0  | }  | 
3113  |  |  | 
3114  |  | static void printVectorListFourSpacedAllLanes(MCInst *MI,  | 
3115  |  |     unsigned OpNum, SStream *O)  | 
3116  | 0  | { | 
3117  | 0  | #ifndef CAPSTONE_DIET  | 
3118  | 0  |   uint8_t access;  | 
3119  |  | 
  | 
3120  | 0  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
3121  | 0  | #endif  | 
3122  |  |  | 
3123  |  |   // Normally, it's not safe to use register enum values directly with  | 
3124  |  |   // addition to get the next register, but for VFP registers, the  | 
3125  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
3126  | 0  |   SStream_concat0(O, "{"); | 
3127  |  | 
  | 
3128  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));  | 
3129  |  | 
  | 
3130  | 0  |   if (MI->csh->detail) { | 
3131  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3132  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
3133  | 0  | #ifndef CAPSTONE_DIET  | 
3134  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3135  | 0  | #endif  | 
3136  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3137  | 0  |   }  | 
3138  |  | 
  | 
3139  | 0  |   SStream_concat0(O, "[], ");  | 
3140  |  | 
  | 
3141  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);  | 
3142  |  | 
  | 
3143  | 0  |   if (MI->csh->detail) { | 
3144  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3145  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;  | 
3146  | 0  | #ifndef CAPSTONE_DIET  | 
3147  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3148  | 0  | #endif  | 
3149  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3150  | 0  |   }  | 
3151  |  | 
  | 
3152  | 0  |   SStream_concat0(O, "[], ");  | 
3153  |  | 
  | 
3154  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);  | 
3155  |  | 
  | 
3156  | 0  |   if (MI->csh->detail) { | 
3157  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3158  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;  | 
3159  | 0  | #ifndef CAPSTONE_DIET  | 
3160  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3161  | 0  | #endif  | 
3162  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3163  | 0  |   }  | 
3164  |  | 
  | 
3165  | 0  |   SStream_concat0(O, "[], ");  | 
3166  |  | 
  | 
3167  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6);  | 
3168  |  | 
  | 
3169  | 0  |   if (MI->csh->detail) { | 
3170  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3171  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6;  | 
3172  | 0  | #ifndef CAPSTONE_DIET  | 
3173  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3174  | 0  | #endif  | 
3175  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3176  | 0  |   }  | 
3177  |  | 
  | 
3178  | 0  |   SStream_concat0(O, "[]}");  | 
3179  |  | 
  | 
3180  | 0  | #ifndef CAPSTONE_DIET  | 
3181  | 0  |   MI->ac_idx++;  | 
3182  | 0  | #endif  | 
3183  | 0  | }  | 
3184  |  |  | 
3185  |  | static void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum, SStream *O)  | 
3186  | 0  | { | 
3187  | 0  | #ifndef CAPSTONE_DIET  | 
3188  | 0  |   uint8_t access;  | 
3189  |  | 
  | 
3190  | 0  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
3191  | 0  | #endif  | 
3192  |  |  | 
3193  |  |   // Normally, it's not safe to use register enum values directly with  | 
3194  |  |   // addition to get the next register, but for VFP registers, the  | 
3195  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
3196  | 0  |   SStream_concat0(O, "{"); | 
3197  |  | 
  | 
3198  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));  | 
3199  |  | 
  | 
3200  | 0  |   if (MI->csh->detail) { | 
3201  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3202  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
3203  | 0  | #ifndef CAPSTONE_DIET  | 
3204  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3205  | 0  | #endif  | 
3206  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3207  | 0  |   }  | 
3208  |  | 
  | 
3209  | 0  |   SStream_concat0(O, ", ");  | 
3210  |  | 
  | 
3211  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);  | 
3212  |  | 
  | 
3213  | 0  |   if (MI->csh->detail) { | 
3214  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3215  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;  | 
3216  | 0  | #ifndef CAPSTONE_DIET  | 
3217  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3218  | 0  | #endif  | 
3219  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3220  | 0  |   }  | 
3221  |  | 
  | 
3222  | 0  |   SStream_concat0(O, ", ");  | 
3223  |  | 
  | 
3224  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);  | 
3225  |  | 
  | 
3226  | 0  |   if (MI->csh->detail) { | 
3227  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3228  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;  | 
3229  | 0  | #ifndef CAPSTONE_DIET  | 
3230  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3231  | 0  | #endif  | 
3232  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3233  | 0  |   }  | 
3234  |  | 
  | 
3235  | 0  |   SStream_concat0(O, "}");  | 
3236  |  | 
  | 
3237  | 0  | #ifndef CAPSTONE_DIET  | 
3238  | 0  |   MI->ac_idx++;  | 
3239  | 0  | #endif  | 
3240  | 0  | }  | 
3241  |  |  | 
3242  |  | static void printVectorListFourSpaced(MCInst *MI, unsigned OpNum, SStream *O)  | 
3243  | 0  | { | 
3244  | 0  | #ifndef CAPSTONE_DIET  | 
3245  | 0  |   uint8_t access;  | 
3246  |  | 
  | 
3247  | 0  |   access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);  | 
3248  | 0  | #endif  | 
3249  |  |  | 
3250  |  |   // Normally, it's not safe to use register enum values directly with  | 
3251  |  |   // addition to get the next register, but for VFP registers, the  | 
3252  |  |   // sort order is guaranteed because they're all of the form D<n>.  | 
3253  | 0  |   SStream_concat0(O, "{"); | 
3254  |  | 
  | 
3255  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));  | 
3256  |  | 
  | 
3257  | 0  |   if (MI->csh->detail) { | 
3258  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3259  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));  | 
3260  | 0  | #ifndef CAPSTONE_DIET  | 
3261  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3262  | 0  | #endif  | 
3263  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3264  | 0  |   }  | 
3265  |  | 
  | 
3266  | 0  |   SStream_concat0(O, ", ");  | 
3267  |  | 
  | 
3268  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);  | 
3269  |  | 
  | 
3270  | 0  |   if (MI->csh->detail) { | 
3271  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3272  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;  | 
3273  | 0  | #ifndef CAPSTONE_DIET  | 
3274  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3275  | 0  | #endif  | 
3276  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3277  | 0  |   }  | 
3278  |  | 
  | 
3279  | 0  |   SStream_concat0(O, ", ");  | 
3280  |  | 
  | 
3281  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);  | 
3282  |  | 
  | 
3283  | 0  |   if (MI->csh->detail) { | 
3284  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3285  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;  | 
3286  | 0  | #ifndef CAPSTONE_DIET  | 
3287  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3288  | 0  | #endif  | 
3289  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3290  | 0  |   }  | 
3291  |  | 
  | 
3292  | 0  |   SStream_concat0(O, ", ");  | 
3293  |  | 
  | 
3294  | 0  |   printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6);  | 
3295  |  | 
  | 
3296  | 0  |   if (MI->csh->detail) { | 
3297  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3298  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6;  | 
3299  | 0  | #ifndef CAPSTONE_DIET  | 
3300  | 0  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;  | 
3301  | 0  | #endif  | 
3302  | 0  |     MI->flat_insn->detail->arm.op_count++;  | 
3303  | 0  |   }  | 
3304  |  | 
  | 
3305  | 0  |   SStream_concat0(O, "}");  | 
3306  |  | 
  | 
3307  | 0  | #ifndef CAPSTONE_DIET  | 
3308  | 0  |   MI->ac_idx++;  | 
3309  | 0  | #endif  | 
3310  | 0  | }  | 
3311  |  |  | 
3312  |  | static void printComplexRotationOp(MCInst *MI, unsigned OpNo, SStream *O, int64_t Angle, int64_t Remainder)  | 
3313  | 1.43k  | { | 
3314  | 1.43k  |   unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNo));  | 
3315  | 1.43k  |   unsigned tmp = (unsigned)((Val * Angle) + Remainder);  | 
3316  |  |  | 
3317  | 1.43k  |   printUInt32Bang(O, tmp);  | 
3318  | 1.43k  |   if (MI->csh->detail) { | 
3319  | 1.43k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;  | 
3320  | 1.43k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;  | 
3321  | 1.43k  |     MI->flat_insn->detail->arm.op_count++;  | 
3322  | 1.43k  |   }  | 
3323  | 1.43k  | }  | 
3324  |  |  | 
3325  |  | void ARM_addVectorDataType(MCInst *MI, arm_vectordata_type vd)  | 
3326  | 28.7k  | { | 
3327  | 28.7k  |   if (MI->csh->detail) { | 
3328  | 28.7k  |     MI->flat_insn->detail->arm.vector_data = vd;  | 
3329  | 28.7k  |   }  | 
3330  | 28.7k  | }  | 
3331  |  |  | 
3332  |  | void ARM_addVectorDataSize(MCInst *MI, int size)  | 
3333  | 64.6k  | { | 
3334  | 64.6k  |   if (MI->csh->detail) { | 
3335  | 64.6k  |     MI->flat_insn->detail->arm.vector_size = size;  | 
3336  | 64.6k  |   }  | 
3337  | 64.6k  | }  | 
3338  |  |  | 
3339  |  | void ARM_addReg(MCInst *MI, int reg)  | 
3340  | 5.86k  | { | 
3341  | 5.86k  |   if (MI->csh->detail) { | 
3342  | 5.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;  | 
3343  | 5.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = reg;  | 
3344  | 5.86k  |     MI->flat_insn->detail->arm.op_count++;  | 
3345  | 5.86k  |   }  | 
3346  | 5.86k  | }  | 
3347  |  |  | 
3348  |  | void ARM_addUserMode(MCInst *MI)  | 
3349  | 3.40k  | { | 
3350  | 3.40k  |   if (MI->csh->detail) { | 
3351  | 3.40k  |     MI->flat_insn->detail->arm.usermode = true;  | 
3352  | 3.40k  |   }  | 
3353  | 3.40k  | }  | 
3354  |  |  | 
3355  |  | void ARM_addSysReg(MCInst *MI, arm_sysreg reg)  | 
3356  | 8.86k  | { | 
3357  | 8.86k  |   if (MI->csh->detail) { | 
3358  | 8.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_SYSREG;  | 
3359  | 8.86k  |     MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = reg;  | 
3360  | 8.86k  |     MI->flat_insn->detail->arm.op_count++;  | 
3361  | 8.86k  |   }  | 
3362  | 8.86k  | }  | 
3363  |  |  | 
3364  |  | #endif  |