/src/capstonev5/arch/TMS320C64x/TMS320C64xDisassembler.c
Line  | Count  | Source  | 
1  |  | /* Capstone Disassembly Engine */  | 
2  |  | /* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */  | 
3  |  |  | 
4  |  | #ifdef CAPSTONE_HAS_TMS320C64X  | 
5  |  |  | 
6  |  | #include <string.h>  | 
7  |  |  | 
8  |  | #include "../../cs_priv.h"  | 
9  |  | #include "../../utils.h"  | 
10  |  |  | 
11  |  | #include "TMS320C64xDisassembler.h"  | 
12  |  |  | 
13  |  | #include "../../MCInst.h"  | 
14  |  | #include "../../MCInstrDesc.h"  | 
15  |  | #include "../../MCFixedLenDisassembler.h"  | 
16  |  | #include "../../MCRegisterInfo.h"  | 
17  |  | #include "../../MCDisassembler.h"  | 
18  |  | #include "../../MathExtras.h"  | 
19  |  |  | 
20  |  | static uint64_t getFeatureBits(int mode);  | 
21  |  |  | 
22  |  | static DecodeStatus DecodeGPRegsRegisterClass(MCInst *Inst, unsigned RegNo,  | 
23  |  |     uint64_t Address, void *Decoder);  | 
24  |  |  | 
25  |  | static DecodeStatus DecodeControlRegsRegisterClass(MCInst *Inst, unsigned RegNo,  | 
26  |  |     uint64_t Address, void *Decoder);  | 
27  |  |  | 
28  |  | static DecodeStatus DecodeScst5(MCInst *Inst, unsigned Val,  | 
29  |  |     uint64_t Address, void *Decoder);  | 
30  |  |  | 
31  |  | static DecodeStatus DecodeScst16(MCInst *Inst, unsigned Val,  | 
32  |  |     uint64_t Address, void *Decoder);  | 
33  |  |  | 
34  |  | static DecodeStatus DecodePCRelScst7(MCInst *Inst, unsigned Val,  | 
35  |  |     uint64_t Address, void *Decoder);  | 
36  |  |  | 
37  |  | static DecodeStatus DecodePCRelScst10(MCInst *Inst, unsigned Val,  | 
38  |  |     uint64_t Address, void *Decoder);  | 
39  |  |  | 
40  |  | static DecodeStatus DecodePCRelScst12(MCInst *Inst, unsigned Val,  | 
41  |  |     uint64_t Address, void *Decoder);  | 
42  |  |  | 
43  |  | static DecodeStatus DecodePCRelScst21(MCInst *Inst, unsigned Val,  | 
44  |  |     uint64_t Address, void *Decoder);  | 
45  |  |  | 
46  |  | static DecodeStatus DecodeMemOperand(MCInst *Inst, unsigned Val,  | 
47  |  |     uint64_t Address, void *Decoder);  | 
48  |  |  | 
49  |  | static DecodeStatus DecodeMemOperandSc(MCInst *Inst, unsigned Val,  | 
50  |  |     uint64_t Address, void *Decoder);  | 
51  |  |  | 
52  |  | static DecodeStatus DecodeMemOperand2(MCInst *Inst, unsigned Val,  | 
53  |  |     uint64_t Address, void *Decoder);  | 
54  |  |  | 
55  |  | static DecodeStatus DecodeRegPair5(MCInst *Inst, unsigned RegNo,  | 
56  |  |     uint64_t Address, void *Decoder);  | 
57  |  |  | 
58  |  | static DecodeStatus DecodeRegPair4(MCInst *Inst, unsigned RegNo,  | 
59  |  |     uint64_t Address, void *Decoder);  | 
60  |  |  | 
61  |  | static DecodeStatus DecodeCondRegister(MCInst *Inst, unsigned Val,  | 
62  |  |     uint64_t Address, void *Decoder);  | 
63  |  |  | 
64  |  | static DecodeStatus DecodeCondRegisterZero(MCInst *Inst, unsigned Val,  | 
65  |  |     uint64_t Address, void *Decoder);  | 
66  |  |  | 
67  |  | static DecodeStatus DecodeSide(MCInst *Inst, unsigned Val,  | 
68  |  |     uint64_t Address, void *Decoder);  | 
69  |  |  | 
70  |  | static DecodeStatus DecodeParallel(MCInst *Inst, unsigned Val,  | 
71  |  |     uint64_t Address, void *Decoder);  | 
72  |  |  | 
73  |  | static DecodeStatus DecodeCrosspathX1(MCInst *Inst, unsigned Val,  | 
74  |  |     uint64_t Address, void *Decoder);  | 
75  |  |  | 
76  |  | static DecodeStatus DecodeCrosspathX2(MCInst *Inst, unsigned Val,  | 
77  |  |     uint64_t Address, void *Decoder);  | 
78  |  |  | 
79  |  | static DecodeStatus DecodeCrosspathX3(MCInst *Inst, unsigned Val,  | 
80  |  |     uint64_t Address, void *Decoder);  | 
81  |  |  | 
82  |  | static DecodeStatus DecodeNop(MCInst *Inst, unsigned Val,  | 
83  |  |     uint64_t Address, void *Decoder);  | 
84  |  |  | 
85  |  | #include "TMS320C64xGenDisassemblerTables.inc"  | 
86  |  |  | 
87  |  | #define GET_REGINFO_ENUM  | 
88  |  | #define GET_REGINFO_MC_DESC  | 
89  |  | #include "TMS320C64xGenRegisterInfo.inc"  | 
90  |  |  | 
91  |  | static const unsigned GPRegsDecoderTable[] = { | 
92  |  |   TMS320C64x_A0,  TMS320C64x_A1,  TMS320C64x_A2,  TMS320C64x_A3,  | 
93  |  |   TMS320C64x_A4,  TMS320C64x_A5,  TMS320C64x_A6,  TMS320C64x_A7,  | 
94  |  |   TMS320C64x_A8,  TMS320C64x_A9,  TMS320C64x_A10, TMS320C64x_A11,  | 
95  |  |   TMS320C64x_A12, TMS320C64x_A13, TMS320C64x_A14, TMS320C64x_A15,  | 
96  |  |   TMS320C64x_A16, TMS320C64x_A17, TMS320C64x_A18, TMS320C64x_A19,  | 
97  |  |   TMS320C64x_A20, TMS320C64x_A21, TMS320C64x_A22, TMS320C64x_A23,  | 
98  |  |   TMS320C64x_A24, TMS320C64x_A25, TMS320C64x_A26, TMS320C64x_A27,  | 
99  |  |   TMS320C64x_A28, TMS320C64x_A29, TMS320C64x_A30, TMS320C64x_A31  | 
100  |  | };  | 
101  |  |  | 
102  |  | static const unsigned ControlRegsDecoderTable[] = { | 
103  |  |   TMS320C64x_AMR,    TMS320C64x_CSR,  TMS320C64x_ISR,   TMS320C64x_ICR,  | 
104  |  |   TMS320C64x_IER,    TMS320C64x_ISTP, TMS320C64x_IRP,   TMS320C64x_NRP,  | 
105  |  |   ~0U,               ~0U,             TMS320C64x_TSCL,  TMS320C64x_TSCH,  | 
106  |  |   ~0U,               TMS320C64x_ILC,  TMS320C64x_RILC,  TMS320C64x_REP,  | 
107  |  |   TMS320C64x_PCE1,   TMS320C64x_DNUM, ~0U,              ~0U,  | 
108  |  |   ~0U,               TMS320C64x_SSR,  TMS320C64x_GPLYA, TMS320C64x_GPLYB,  | 
109  |  |   TMS320C64x_GFPGFR, TMS320C64x_DIER, TMS320C64x_TSR,   TMS320C64x_ITSR,  | 
110  |  |   TMS320C64x_NTSR,   TMS320C64x_ECR,  ~0U,              TMS320C64x_IERR  | 
111  |  | };  | 
112  |  |  | 
113  |  | static uint64_t getFeatureBits(int mode)  | 
114  | 78.5k  | { | 
115  |  |   // support everything  | 
116  | 78.5k  |   return (uint64_t)-1;  | 
117  | 78.5k  | }  | 
118  |  |  | 
119  |  | static unsigned getReg(const unsigned *RegTable, unsigned RegNo)  | 
120  | 139k  | { | 
121  | 139k  |   if(RegNo > 31)  | 
122  | 29  |     return ~0U;  | 
123  | 139k  |   return RegTable[RegNo];  | 
124  | 139k  | }  | 
125  |  |  | 
126  |  | static DecodeStatus DecodeGPRegsRegisterClass(MCInst *Inst, unsigned RegNo,  | 
127  |  |     uint64_t Address, void *Decoder)  | 
128  | 94.6k  | { | 
129  | 94.6k  |   unsigned Reg;  | 
130  |  |  | 
131  | 94.6k  |   if(RegNo > 31)  | 
132  | 0  |     return MCDisassembler_Fail;  | 
133  |  |  | 
134  | 94.6k  |   Reg = getReg(GPRegsDecoderTable, RegNo);  | 
135  | 94.6k  |   if(Reg == ~0U)  | 
136  | 0  |     return MCDisassembler_Fail;  | 
137  | 94.6k  |   MCOperand_CreateReg0(Inst, Reg);  | 
138  |  |  | 
139  | 94.6k  |   return MCDisassembler_Success;  | 
140  | 94.6k  | }  | 
141  |  |  | 
142  |  | static DecodeStatus DecodeControlRegsRegisterClass(MCInst *Inst, unsigned RegNo,  | 
143  |  |     uint64_t Address, void *Decoder)  | 
144  | 5.30k  | { | 
145  | 5.30k  |   unsigned Reg;  | 
146  |  |  | 
147  | 5.30k  |   if(RegNo > 31)  | 
148  | 0  |     return MCDisassembler_Fail;  | 
149  |  |  | 
150  | 5.30k  |   Reg = getReg(ControlRegsDecoderTable, RegNo);  | 
151  | 5.30k  |   if(Reg == ~0U)  | 
152  | 4  |     return MCDisassembler_Fail;  | 
153  | 5.30k  |   MCOperand_CreateReg0(Inst, Reg);  | 
154  |  |  | 
155  | 5.30k  |   return MCDisassembler_Success;  | 
156  | 5.30k  | }  | 
157  |  |  | 
158  |  | static DecodeStatus DecodeScst5(MCInst *Inst, unsigned Val,  | 
159  |  |     uint64_t Address, void *Decoder)  | 
160  | 11.7k  | { | 
161  | 11.7k  |   int32_t imm;  | 
162  |  |  | 
163  | 11.7k  |   imm = Val;  | 
164  |  |   /* Sign extend 5 bit value */  | 
165  | 11.7k  |   if(imm & (1 << (5 - 1)))  | 
166  | 5.15k  |     imm |= ~((1 << 5) - 1);  | 
167  |  |  | 
168  | 11.7k  |   MCOperand_CreateImm0(Inst, imm);  | 
169  |  |  | 
170  | 11.7k  |   return MCDisassembler_Success;  | 
171  | 11.7k  | }  | 
172  |  |  | 
173  |  | static DecodeStatus DecodeScst16(MCInst *Inst, unsigned Val,  | 
174  |  |     uint64_t Address, void *Decoder)  | 
175  | 2.19k  | { | 
176  | 2.19k  |   int32_t imm;  | 
177  |  |  | 
178  | 2.19k  |   imm = Val;  | 
179  |  |   /* Sign extend 16 bit value */  | 
180  | 2.19k  |   if(imm & (1 << (16 - 1)))  | 
181  | 1.26k  |     imm |= ~((1 << 16) - 1);  | 
182  |  |  | 
183  | 2.19k  |   MCOperand_CreateImm0(Inst, imm);  | 
184  |  |  | 
185  | 2.19k  |   return MCDisassembler_Success;  | 
186  | 2.19k  | }  | 
187  |  |  | 
188  |  | static DecodeStatus DecodePCRelScst7(MCInst *Inst, unsigned Val,  | 
189  |  |     uint64_t Address, void *Decoder)  | 
190  | 1.17k  | { | 
191  | 1.17k  |   int32_t imm;  | 
192  |  |  | 
193  | 1.17k  |   imm = Val;  | 
194  |  |   /* Sign extend 7 bit value */  | 
195  | 1.17k  |   if(imm & (1 << (7 - 1)))  | 
196  | 843  |     imm |= ~((1 << 7) - 1);  | 
197  |  |  | 
198  |  |   /* Address is relative to the address of the first instruction in the fetch packet */  | 
199  | 1.17k  |   MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4));  | 
200  |  |  | 
201  | 1.17k  |   return MCDisassembler_Success;  | 
202  | 1.17k  | }  | 
203  |  |  | 
204  |  | static DecodeStatus DecodePCRelScst10(MCInst *Inst, unsigned Val,  | 
205  |  |     uint64_t Address, void *Decoder)  | 
206  | 1.50k  | { | 
207  | 1.50k  |   int32_t imm;  | 
208  |  |  | 
209  | 1.50k  |   imm = Val;  | 
210  |  |   /* Sign extend 10 bit value */  | 
211  | 1.50k  |   if(imm & (1 << (10 - 1)))  | 
212  | 448  |     imm |= ~((1 << 10) - 1);  | 
213  |  |  | 
214  |  |   /* Address is relative to the address of the first instruction in the fetch packet */  | 
215  | 1.50k  |   MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4));  | 
216  |  |  | 
217  | 1.50k  |   return MCDisassembler_Success;  | 
218  | 1.50k  | }  | 
219  |  |  | 
220  |  | static DecodeStatus DecodePCRelScst12(MCInst *Inst, unsigned Val,  | 
221  |  |     uint64_t Address, void *Decoder)  | 
222  | 1.78k  | { | 
223  | 1.78k  |   int32_t imm;  | 
224  |  |  | 
225  | 1.78k  |   imm = Val;  | 
226  |  |   /* Sign extend 12 bit value */  | 
227  | 1.78k  |   if(imm & (1 << (12 - 1)))  | 
228  | 830  |     imm |= ~((1 << 12) - 1);  | 
229  |  |  | 
230  |  |   /* Address is relative to the address of the first instruction in the fetch packet */  | 
231  | 1.78k  |   MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4));  | 
232  |  |  | 
233  | 1.78k  |   return MCDisassembler_Success;  | 
234  | 1.78k  | }  | 
235  |  |  | 
236  |  | static DecodeStatus DecodePCRelScst21(MCInst *Inst, unsigned Val,  | 
237  |  |     uint64_t Address, void *Decoder)  | 
238  | 3.81k  | { | 
239  | 3.81k  |   int32_t imm;  | 
240  |  |  | 
241  | 3.81k  |   imm = Val;  | 
242  |  |   /* Sign extend 21 bit value */  | 
243  | 3.81k  |   if(imm & (1 << (21 - 1)))  | 
244  | 1.12k  |     imm |= ~((1 << 21) - 1);  | 
245  |  |  | 
246  |  |   /* Address is relative to the address of the first instruction in the fetch packet */  | 
247  | 3.81k  |   MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4));  | 
248  |  |  | 
249  | 3.81k  |   return MCDisassembler_Success;  | 
250  | 3.81k  | }  | 
251  |  |  | 
252  |  | static DecodeStatus DecodeMemOperand(MCInst *Inst, unsigned Val,  | 
253  |  |     uint64_t Address, void *Decoder)  | 
254  | 7.41k  | { | 
255  | 7.41k  |   return DecodeMemOperandSc(Inst, Val | (1 << 15), Address, Decoder);  | 
256  | 7.41k  | }  | 
257  |  |  | 
258  |  | static DecodeStatus DecodeMemOperandSc(MCInst *Inst, unsigned Val,  | 
259  |  |     uint64_t Address, void *Decoder)  | 
260  | 4.32k  | { | 
261  | 4.32k  |   uint8_t scaled, base, offset, mode, unit;  | 
262  | 4.32k  |   unsigned basereg, offsetreg;  | 
263  |  |  | 
264  | 4.32k  |   scaled = (Val >> 15) & 1;  | 
265  | 4.32k  |   base = (Val >> 10) & 0x1f;  | 
266  | 4.32k  |   offset = (Val >> 5) & 0x1f;  | 
267  | 4.32k  |   mode = (Val >> 1) & 0xf;  | 
268  | 4.32k  |   unit = Val & 1;  | 
269  |  |  | 
270  | 4.32k  |   if((base >= TMS320C64X_REG_A0) && (base <= TMS320C64X_REG_A31))  | 
271  | 11  |     base = (base - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);  | 
272  | 4.31k  |   else if((base >= TMS320C64X_REG_B0) && (base <= TMS320C64X_REG_B31))  | 
273  | 0  |     base = (base - TMS320C64X_REG_B0 + TMS320C64X_REG_A0);  | 
274  | 4.32k  |   basereg = getReg(GPRegsDecoderTable, base);  | 
275  | 4.32k  |   if (basereg ==  ~0U)  | 
276  | 11  |     return MCDisassembler_Fail;  | 
277  |  |  | 
278  | 4.31k  |   switch(mode) { | 
279  | 289  |     case 0:  | 
280  | 556  |     case 1:  | 
281  | 788  |     case 8:  | 
282  | 1.79k  |     case 9:  | 
283  | 2.14k  |     case 10:  | 
284  | 2.60k  |     case 11:  | 
285  | 2.60k  |       MCOperand_CreateImm0(Inst, (scaled << 19) | (basereg << 12) | (offset << 5) | (mode << 1) | unit);  | 
286  | 2.60k  |       break;  | 
287  | 220  |     case 4:  | 
288  | 477  |     case 5:  | 
289  | 830  |     case 12:  | 
290  | 1.09k  |     case 13:  | 
291  | 1.34k  |     case 14:  | 
292  | 1.69k  |     case 15:  | 
293  | 1.69k  |       if((offset >= TMS320C64X_REG_A0) && (offset <= TMS320C64X_REG_A31))  | 
294  | 2  |         offset = (offset - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);  | 
295  | 1.69k  |       else if((offset >= TMS320C64X_REG_B0) && (offset <= TMS320C64X_REG_B31))  | 
296  | 0  |         offset = (offset - TMS320C64X_REG_B0 + TMS320C64X_REG_A0);  | 
297  | 1.69k  |       offsetreg = getReg(GPRegsDecoderTable, offset);  | 
298  | 1.69k  |       if (offsetreg ==  ~0U)  | 
299  | 2  |         return MCDisassembler_Fail;  | 
300  | 1.69k  |       MCOperand_CreateImm0(Inst, (scaled << 19) | (basereg << 12) | (offsetreg << 5) | (mode << 1) | unit);  | 
301  | 1.69k  |       break;  | 
302  | 11  |     default:  | 
303  | 11  |       return MCDisassembler_Fail;  | 
304  | 4.31k  |   }  | 
305  |  |  | 
306  | 4.30k  |   return MCDisassembler_Success;  | 
307  | 4.31k  | }  | 
308  |  |  | 
309  |  | static DecodeStatus DecodeMemOperand2(MCInst *Inst, unsigned Val,  | 
310  |  |     uint64_t Address, void *Decoder)  | 
311  | 5.20k  | { | 
312  | 5.20k  |   uint16_t offset;  | 
313  | 5.20k  |   unsigned basereg;  | 
314  |  |  | 
315  | 5.20k  |   if(Val & 1)  | 
316  | 2.81k  |     basereg = TMS320C64X_REG_B15;  | 
317  | 2.39k  |   else  | 
318  | 2.39k  |     basereg = TMS320C64X_REG_B14;  | 
319  |  |  | 
320  | 5.20k  |   offset = (Val >> 1) & 0x7fff;  | 
321  | 5.20k  |   MCOperand_CreateImm0(Inst, (offset << 7) | basereg);  | 
322  |  |  | 
323  | 5.20k  |   return MCDisassembler_Success;  | 
324  | 5.20k  | }  | 
325  |  |  | 
326  |  | static DecodeStatus DecodeRegPair5(MCInst *Inst, unsigned RegNo,  | 
327  |  |     uint64_t Address, void *Decoder)  | 
328  | 25.7k  | { | 
329  | 25.7k  |   unsigned Reg;  | 
330  |  |  | 
331  | 25.7k  |   if(RegNo > 31)  | 
332  | 0  |     return MCDisassembler_Fail;  | 
333  |  |  | 
334  | 25.7k  |   Reg = getReg(GPRegsDecoderTable, RegNo);  | 
335  | 25.7k  |   MCOperand_CreateReg0(Inst, Reg);  | 
336  |  |  | 
337  | 25.7k  |   return MCDisassembler_Success;  | 
338  | 25.7k  | }  | 
339  |  |  | 
340  |  | static DecodeStatus DecodeRegPair4(MCInst *Inst, unsigned RegNo,  | 
341  |  |     uint64_t Address, void *Decoder)  | 
342  | 1.48k  | { | 
343  | 1.48k  |   unsigned Reg;  | 
344  |  |  | 
345  | 1.48k  |   if(RegNo > 15)  | 
346  | 0  |     return MCDisassembler_Fail;  | 
347  |  |  | 
348  | 1.48k  |   Reg = getReg(GPRegsDecoderTable, RegNo << 1);  | 
349  | 1.48k  |   MCOperand_CreateReg0(Inst, Reg);  | 
350  |  |  | 
351  | 1.48k  |   return MCDisassembler_Success;  | 
352  | 1.48k  | }  | 
353  |  |  | 
354  |  | static DecodeStatus DecodeCondRegister(MCInst *Inst, unsigned Val,  | 
355  |  |     uint64_t Address, void *Decoder)  | 
356  | 78.3k  | { | 
357  | 78.3k  |   DecodeStatus ret = MCDisassembler_Success;  | 
358  |  |  | 
359  | 78.3k  |   if(!Inst->flat_insn->detail)  | 
360  | 0  |     return MCDisassembler_Success;  | 
361  |  |  | 
362  | 78.3k  |   switch(Val) { | 
363  | 18.1k  |     case 0:  | 
364  | 27.0k  |     case 7:  | 
365  | 27.0k  |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_INVALID;  | 
366  | 27.0k  |       break;  | 
367  | 12.0k  |     case 1:  | 
368  | 12.0k  |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_B0;  | 
369  | 12.0k  |       break;  | 
370  | 8.16k  |     case 2:  | 
371  | 8.16k  |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_B1;  | 
372  | 8.16k  |       break;  | 
373  | 7.91k  |     case 3:  | 
374  | 7.91k  |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_B2;  | 
375  | 7.91k  |       break;  | 
376  | 8.62k  |     case 4:  | 
377  | 8.62k  |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_A1;  | 
378  | 8.62k  |       break;  | 
379  | 8.36k  |     case 5:  | 
380  | 8.36k  |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_A2;  | 
381  | 8.36k  |       break;  | 
382  | 6.18k  |     case 6:  | 
383  | 6.18k  |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_A0;  | 
384  | 6.18k  |       break;  | 
385  | 0  |     default:  | 
386  | 0  |       Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_INVALID;  | 
387  | 0  |       ret = MCDisassembler_Fail;  | 
388  | 0  |       break;  | 
389  | 78.3k  |   }  | 
390  |  |  | 
391  | 78.3k  |   return ret;  | 
392  | 78.3k  | }  | 
393  |  |  | 
394  |  | static DecodeStatus DecodeCondRegisterZero(MCInst *Inst, unsigned Val,  | 
395  |  |     uint64_t Address, void *Decoder)  | 
396  | 78.3k  | { | 
397  | 78.3k  |   DecodeStatus ret = MCDisassembler_Success;  | 
398  |  |  | 
399  | 78.3k  |   if(!Inst->flat_insn->detail)  | 
400  | 0  |     return MCDisassembler_Success;  | 
401  |  |  | 
402  | 78.3k  |   switch(Val) { | 
403  | 41.0k  |     case 0:  | 
404  | 41.0k  |       Inst->flat_insn->detail->tms320c64x.condition.zero = 0;  | 
405  | 41.0k  |       break;  | 
406  | 37.2k  |     case 1:  | 
407  | 37.2k  |       Inst->flat_insn->detail->tms320c64x.condition.zero = 1;  | 
408  | 37.2k  |       break;  | 
409  | 0  |     default:  | 
410  | 0  |       Inst->flat_insn->detail->tms320c64x.condition.zero = 0;  | 
411  | 0  |       ret = MCDisassembler_Fail;  | 
412  | 0  |       break;  | 
413  | 78.3k  |   }  | 
414  |  |  | 
415  | 78.3k  |   return ret;  | 
416  | 78.3k  | }  | 
417  |  |  | 
418  |  | static DecodeStatus DecodeSide(MCInst *Inst, unsigned Val,  | 
419  |  |     uint64_t Address, void *Decoder)  | 
420  | 78.3k  | { | 
421  | 78.3k  |   DecodeStatus ret = MCDisassembler_Success;  | 
422  | 78.3k  |   MCOperand *op;  | 
423  | 78.3k  |   int i;  | 
424  |  |  | 
425  |  |   /* This is pretty messy, probably we should find a better way */  | 
426  | 78.3k  |   if(Val == 1) { | 
427  | 119k  |     for(i = 0; i < Inst->size; i++) { | 
428  | 82.8k  |       op = &Inst->Operands[i];  | 
429  | 82.8k  |       if(op->Kind == kRegister) { | 
430  | 59.7k  |         if((op->RegVal >= TMS320C64X_REG_A0) && (op->RegVal <= TMS320C64X_REG_A31))  | 
431  | 48.6k  |           op->RegVal = (op->RegVal - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);  | 
432  | 11.1k  |         else if((op->RegVal >= TMS320C64X_REG_B0) && (op->RegVal <= TMS320C64X_REG_B31))  | 
433  | 6.21k  |           op->RegVal = (op->RegVal - TMS320C64X_REG_B0 + TMS320C64X_REG_A0);  | 
434  | 59.7k  |       }  | 
435  | 82.8k  |     }  | 
436  | 36.4k  |   }  | 
437  |  |  | 
438  | 78.3k  |   if(!Inst->flat_insn->detail)  | 
439  | 0  |     return MCDisassembler_Success;  | 
440  |  |  | 
441  | 78.3k  |   switch(Val) { | 
442  | 41.8k  |     case 0:  | 
443  | 41.8k  |       Inst->flat_insn->detail->tms320c64x.funit.side = 1;  | 
444  | 41.8k  |       break;  | 
445  | 36.4k  |     case 1:  | 
446  | 36.4k  |       Inst->flat_insn->detail->tms320c64x.funit.side = 2;  | 
447  | 36.4k  |       break;  | 
448  | 0  |     default:  | 
449  | 0  |       Inst->flat_insn->detail->tms320c64x.funit.side = 0;  | 
450  | 0  |       ret = MCDisassembler_Fail;  | 
451  | 0  |       break;  | 
452  | 78.3k  |   }  | 
453  |  |  | 
454  | 78.3k  |   return ret;  | 
455  | 78.3k  | }  | 
456  |  |  | 
457  |  | static DecodeStatus DecodeParallel(MCInst *Inst, unsigned Val,  | 
458  |  |     uint64_t Address, void *Decoder)  | 
459  | 78.3k  | { | 
460  | 78.3k  |   DecodeStatus ret = MCDisassembler_Success;  | 
461  |  |  | 
462  | 78.3k  |   if(!Inst->flat_insn->detail)  | 
463  | 0  |     return MCDisassembler_Success;  | 
464  |  |  | 
465  | 78.3k  |   switch(Val) { | 
466  | 39.4k  |     case 0:  | 
467  | 39.4k  |       Inst->flat_insn->detail->tms320c64x.parallel = 0;  | 
468  | 39.4k  |       break;  | 
469  | 38.8k  |     case 1:  | 
470  | 38.8k  |       Inst->flat_insn->detail->tms320c64x.parallel = 1;  | 
471  | 38.8k  |       break;  | 
472  | 0  |     default:  | 
473  | 0  |       Inst->flat_insn->detail->tms320c64x.parallel = -1;  | 
474  | 0  |       ret = MCDisassembler_Fail;  | 
475  | 0  |       break;  | 
476  | 78.3k  |   }  | 
477  |  |  | 
478  | 78.3k  |   return ret;  | 
479  | 78.3k  | }  | 
480  |  |  | 
481  |  | static DecodeStatus DecodeCrosspathX1(MCInst *Inst, unsigned Val,  | 
482  |  |     uint64_t Address, void *Decoder)  | 
483  | 3.41k  | { | 
484  | 3.41k  |   DecodeStatus ret = MCDisassembler_Success;  | 
485  | 3.41k  |   MCOperand *op;  | 
486  |  |  | 
487  | 3.41k  |   if(!Inst->flat_insn->detail)  | 
488  | 0  |     return MCDisassembler_Success;  | 
489  |  |  | 
490  | 3.41k  |   switch(Val) { | 
491  | 670  |     case 0:  | 
492  | 670  |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = 0;  | 
493  | 670  |       break;  | 
494  | 2.74k  |     case 1:  | 
495  | 2.74k  |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = 1;  | 
496  | 2.74k  |       op = &Inst->Operands[0];  | 
497  | 2.74k  |       if(op->Kind == kRegister) { | 
498  | 2.74k  |         if((op->RegVal >= TMS320C64X_REG_A0) && (op->RegVal <= TMS320C64X_REG_A31))  | 
499  | 2.74k  |           op->RegVal = (op->RegVal - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);  | 
500  | 0  |         else if((op->RegVal >= TMS320C64X_REG_B0) && (op->RegVal <= TMS320C64X_REG_B31))  | 
501  | 0  |           op->RegVal = (op->RegVal - TMS320C64X_REG_B0 + TMS320C64X_REG_A0);  | 
502  | 2.74k  |       }  | 
503  | 2.74k  |       break;  | 
504  | 0  |     default:  | 
505  | 0  |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = -1;  | 
506  | 0  |       ret = MCDisassembler_Fail;  | 
507  | 0  |       break;  | 
508  | 3.41k  |   }  | 
509  |  |  | 
510  | 3.41k  |   return ret;  | 
511  | 3.41k  | }  | 
512  |  |  | 
513  |  | static DecodeStatus DecodeCrosspathX2(MCInst *Inst, unsigned Val,  | 
514  |  |     uint64_t Address, void *Decoder)  | 
515  | 25.9k  | { | 
516  | 25.9k  |   DecodeStatus ret = MCDisassembler_Success;  | 
517  | 25.9k  |   MCOperand *op;  | 
518  |  |  | 
519  | 25.9k  |   if(!Inst->flat_insn->detail)  | 
520  | 0  |     return MCDisassembler_Success;  | 
521  |  |  | 
522  | 25.9k  |   switch(Val) { | 
523  | 10.7k  |     case 0:  | 
524  | 10.7k  |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = 0;  | 
525  | 10.7k  |       break;  | 
526  | 15.1k  |     case 1:  | 
527  | 15.1k  |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = 1;  | 
528  | 15.1k  |       op = &Inst->Operands[1];  | 
529  | 15.1k  |       if(op->Kind == kRegister) { | 
530  | 13.1k  |         if((op->RegVal >= TMS320C64X_REG_A0) && (op->RegVal <= TMS320C64X_REG_A31))  | 
531  | 8.39k  |           op->RegVal = (op->RegVal - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);  | 
532  | 4.76k  |         else if((op->RegVal >= TMS320C64X_REG_B0) && (op->RegVal <= TMS320C64X_REG_B31))  | 
533  | 0  |           op->RegVal = (op->RegVal - TMS320C64X_REG_B0 + TMS320C64X_REG_A0);  | 
534  | 13.1k  |       }  | 
535  | 15.1k  |       break;  | 
536  | 0  |     default:  | 
537  | 0  |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = -1;  | 
538  | 0  |       ret = MCDisassembler_Fail;  | 
539  | 0  |       break;  | 
540  | 25.9k  |   }  | 
541  |  |  | 
542  | 25.9k  |   return ret;  | 
543  | 25.9k  | }  | 
544  |  |  | 
545  |  | static DecodeStatus DecodeCrosspathX3(MCInst *Inst, unsigned Val,  | 
546  |  |     uint64_t Address, void *Decoder)  | 
547  | 13.4k  | { | 
548  | 13.4k  |   DecodeStatus ret = MCDisassembler_Success;  | 
549  | 13.4k  |   MCOperand *op;  | 
550  |  |  | 
551  | 13.4k  |   if(!Inst->flat_insn->detail)  | 
552  | 0  |     return MCDisassembler_Success;  | 
553  |  |  | 
554  | 13.4k  |   switch(Val) { | 
555  | 5.82k  |     case 0:  | 
556  | 5.82k  |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = 0;  | 
557  | 5.82k  |       break;  | 
558  | 7.66k  |     case 1:  | 
559  | 7.66k  |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = 2;  | 
560  | 7.66k  |       op = &Inst->Operands[2];  | 
561  | 7.66k  |       if(op->Kind == kRegister) { | 
562  | 2.76k  |         if((op->RegVal >= TMS320C64X_REG_A0) && (op->RegVal <= TMS320C64X_REG_A31))  | 
563  | 2.64k  |           op->RegVal = (op->RegVal - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);  | 
564  | 122  |         else if((op->RegVal >= TMS320C64X_REG_B0) && (op->RegVal <= TMS320C64X_REG_B31))  | 
565  | 87  |           op->RegVal = (op->RegVal - TMS320C64X_REG_B0 + TMS320C64X_REG_A0);  | 
566  | 2.76k  |       }  | 
567  | 7.66k  |       break;  | 
568  | 0  |     default:  | 
569  | 0  |       Inst->flat_insn->detail->tms320c64x.funit.crosspath = -1;  | 
570  | 0  |       ret = MCDisassembler_Fail;  | 
571  | 0  |       break;  | 
572  | 13.4k  |   }  | 
573  |  |  | 
574  | 13.4k  |   return ret;  | 
575  | 13.4k  | }  | 
576  |  |  | 
577  |  |  | 
578  |  | static DecodeStatus DecodeNop(MCInst *Inst, unsigned Val,  | 
579  |  |     uint64_t Address, void *Decoder)  | 
580  | 1.79k  | { | 
581  | 1.79k  |   MCOperand_CreateImm0(Inst, Val + 1);  | 
582  |  |  | 
583  | 1.79k  |   return MCDisassembler_Success;  | 
584  | 1.79k  | }  | 
585  |  |  | 
586  |  | #define GET_INSTRINFO_ENUM  | 
587  |  | #include "TMS320C64xGenInstrInfo.inc"  | 
588  |  |  | 
589  |  | bool TMS320C64x_getInstruction(csh ud, const uint8_t *code, size_t code_len,  | 
590  |  |     MCInst *MI, uint16_t *size, uint64_t address, void *info)  | 
591  | 79.4k  | { | 
592  | 79.4k  |   uint32_t insn;  | 
593  | 79.4k  |   DecodeStatus result;  | 
594  |  |  | 
595  | 79.4k  |   if(code_len < 4) { | 
596  | 869  |     *size = 0;  | 
597  | 869  |     return MCDisassembler_Fail;  | 
598  | 869  |   }  | 
599  |  |  | 
600  | 78.5k  |   if(MI->flat_insn->detail)  | 
601  | 78.5k  |     memset(MI->flat_insn->detail, 0, offsetof(cs_detail, tms320c64x)+sizeof(cs_tms320c64x));  | 
602  |  |  | 
603  | 78.5k  |   insn = readBytes32(MI, code);  | 
604  | 78.5k  |   result = decodeInstruction_4(DecoderTable32, MI, insn, address, info, 0);  | 
605  |  |  | 
606  | 78.5k  |   if(result == MCDisassembler_Success) { | 
607  | 78.3k  |     *size = 4;  | 
608  | 78.3k  |     return true;  | 
609  | 78.3k  |   }  | 
610  |  |  | 
611  | 269  |   MCInst_clear(MI);  | 
612  | 269  |   *size = 0;  | 
613  | 269  |   return false;  | 
614  | 78.5k  | }  | 
615  |  |  | 
616  |  | void TMS320C64x_init(MCRegisterInfo *MRI)  | 
617  | 2.42k  | { | 
618  | 2.42k  |   MCRegisterInfo_InitMCRegisterInfo(MRI, TMS320C64xRegDesc, 90,  | 
619  | 2.42k  |       0, 0,  | 
620  | 2.42k  |       TMS320C64xMCRegisterClasses, 7,  | 
621  | 2.42k  |       0, 0,  | 
622  | 2.42k  |       TMS320C64xRegDiffLists,  | 
623  | 2.42k  |       0,  | 
624  | 2.42k  |       TMS320C64xSubRegIdxLists, 1,  | 
625  | 2.42k  |       0);  | 
626  | 2.42k  | }  | 
627  |  |  | 
628  |  | #endif  |