/src/capstonev5/arch/X86/X86ATTInstPrinter.c
Line  | Count  | Source  | 
1  |  | //===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//  | 
2  |  | //  | 
3  |  | //                     The LLVM Compiler Infrastructure  | 
4  |  | //  | 
5  |  | // This file is distributed under the University of Illinois Open Source  | 
6  |  | // License. See LICENSE.TXT for details.  | 
7  |  | //  | 
8  |  | //===----------------------------------------------------------------------===//  | 
9  |  | //  | 
10  |  | // This file includes code for rendering MCInst instances as AT&T-style  | 
11  |  | // assembly.  | 
12  |  | //  | 
13  |  | //===----------------------------------------------------------------------===//  | 
14  |  |  | 
15  |  | /* Capstone Disassembly Engine */  | 
16  |  | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */  | 
17  |  |  | 
18  |  | // this code is only relevant when DIET mode is disable  | 
19  |  | #if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && !defined(CAPSTONE_X86_ATT_DISABLE)  | 
20  |  |  | 
21  |  | #if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)  | 
22  |  | #pragma warning(disable:4996)     // disable MSVC's warning on strncpy()  | 
23  |  | #pragma warning(disable:28719)    // disable MSVC's warning on strncpy()  | 
24  |  | #endif  | 
25  |  |  | 
26  |  | #if !defined(CAPSTONE_HAS_OSXKERNEL)  | 
27  |  | #include <ctype.h>  | 
28  |  | #endif  | 
29  |  | #include <capstone/platform.h>  | 
30  |  |  | 
31  |  | #if defined(CAPSTONE_HAS_OSXKERNEL)  | 
32  |  | #include <Availability.h>  | 
33  |  | #include <libkern/libkern.h>  | 
34  |  | #else  | 
35  |  | #include <stdio.h>  | 
36  |  | #include <stdlib.h>  | 
37  |  | #endif  | 
38  |  |  | 
39  |  | #include <string.h>  | 
40  |  |  | 
41  |  | #include "../../utils.h"  | 
42  |  | #include "../../MCInst.h"  | 
43  |  | #include "../../SStream.h"  | 
44  |  | #include "../../MCRegisterInfo.h"  | 
45  |  | #include "X86Mapping.h"  | 
46  |  | #include "X86BaseInfo.h"  | 
47  |  | #include "X86InstPrinterCommon.h"  | 
48  |  |  | 
49  |  | #define GET_INSTRINFO_ENUM  | 
50  |  | #ifdef CAPSTONE_X86_REDUCE  | 
51  |  | #include "X86GenInstrInfo_reduce.inc"  | 
52  |  | #else  | 
53  |  | #include "X86GenInstrInfo.inc"  | 
54  |  | #endif  | 
55  |  |  | 
56  |  | #define GET_REGINFO_ENUM  | 
57  |  | #include "X86GenRegisterInfo.inc"  | 
58  |  |  | 
59  |  | static void printMemReference(MCInst *MI, unsigned Op, SStream *O);  | 
60  |  | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);  | 
61  |  |  | 
62  |  |  | 
63  |  | static void set_mem_access(MCInst *MI, bool status)  | 
64  | 127k  | { | 
65  | 127k  |   if (MI->csh->detail != CS_OPT_ON)  | 
66  | 0  |     return;  | 
67  |  |  | 
68  | 127k  |   MI->csh->doing_mem = status;  | 
69  | 127k  |   if (!status)  | 
70  |  |     // done, create the next operand slot  | 
71  | 63.8k  |     MI->flat_insn->detail->x86.op_count++;  | 
72  | 127k  | }  | 
73  |  |  | 
74  |  | static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)  | 
75  | 12.8k  | { | 
76  | 12.8k  |   switch(MI->csh->mode) { | 
77  | 4.81k  |     case CS_MODE_16:  | 
78  | 4.81k  |       switch(MI->flat_insn->id) { | 
79  | 1.94k  |         default:  | 
80  | 1.94k  |           MI->x86opsize = 2;  | 
81  | 1.94k  |           break;  | 
82  | 634  |         case X86_INS_LJMP:  | 
83  | 1.13k  |         case X86_INS_LCALL:  | 
84  | 1.13k  |           MI->x86opsize = 4;  | 
85  | 1.13k  |           break;  | 
86  | 464  |         case X86_INS_SGDT:  | 
87  | 896  |         case X86_INS_SIDT:  | 
88  | 1.34k  |         case X86_INS_LGDT:  | 
89  | 1.72k  |         case X86_INS_LIDT:  | 
90  | 1.72k  |           MI->x86opsize = 6;  | 
91  | 1.72k  |           break;  | 
92  | 4.81k  |       }  | 
93  | 4.81k  |       break;  | 
94  | 4.81k  |     case CS_MODE_32:  | 
95  | 4.22k  |       switch(MI->flat_insn->id) { | 
96  | 966  |         default:  | 
97  | 966  |           MI->x86opsize = 4;  | 
98  | 966  |           break;  | 
99  | 418  |         case X86_INS_LJMP:  | 
100  | 991  |         case X86_INS_JMP:  | 
101  | 1.38k  |         case X86_INS_LCALL:  | 
102  | 2.01k  |         case X86_INS_SGDT:  | 
103  | 2.45k  |         case X86_INS_SIDT:  | 
104  | 2.85k  |         case X86_INS_LGDT:  | 
105  | 3.26k  |         case X86_INS_LIDT:  | 
106  | 3.26k  |           MI->x86opsize = 6;  | 
107  | 3.26k  |           break;  | 
108  | 4.22k  |       }  | 
109  | 4.22k  |       break;  | 
110  | 4.22k  |     case CS_MODE_64:  | 
111  | 3.78k  |       switch(MI->flat_insn->id) { | 
112  | 839  |         default:  | 
113  | 839  |           MI->x86opsize = 8;  | 
114  | 839  |           break;  | 
115  | 685  |         case X86_INS_LJMP:  | 
116  | 1.22k  |         case X86_INS_LCALL:  | 
117  | 1.68k  |         case X86_INS_SGDT:  | 
118  | 2.11k  |         case X86_INS_SIDT:  | 
119  | 2.54k  |         case X86_INS_LGDT:  | 
120  | 2.94k  |         case X86_INS_LIDT:  | 
121  | 2.94k  |           MI->x86opsize = 10;  | 
122  | 2.94k  |           break;  | 
123  | 3.78k  |       }  | 
124  | 3.78k  |       break;  | 
125  | 3.78k  |     default:  // never reach  | 
126  | 0  |       break;  | 
127  | 12.8k  |   }  | 
128  |  |  | 
129  | 12.8k  |   printMemReference(MI, OpNo, O);  | 
130  | 12.8k  | }  | 
131  |  |  | 
132  |  | static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
133  | 81.6k  | { | 
134  | 81.6k  |   MI->x86opsize = 1;  | 
135  | 81.6k  |   printMemReference(MI, OpNo, O);  | 
136  | 81.6k  | }  | 
137  |  |  | 
138  |  | static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
139  | 39.0k  | { | 
140  | 39.0k  |   MI->x86opsize = 2;  | 
141  |  |  | 
142  | 39.0k  |   printMemReference(MI, OpNo, O);  | 
143  | 39.0k  | }  | 
144  |  |  | 
145  |  | static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
146  | 43.4k  | { | 
147  | 43.4k  |   MI->x86opsize = 4;  | 
148  |  |  | 
149  | 43.4k  |   printMemReference(MI, OpNo, O);  | 
150  | 43.4k  | }  | 
151  |  |  | 
152  |  | static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
153  | 21.2k  | { | 
154  | 21.2k  |   MI->x86opsize = 8;  | 
155  | 21.2k  |   printMemReference(MI, OpNo, O);  | 
156  | 21.2k  | }  | 
157  |  |  | 
158  |  | static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
159  | 8.59k  | { | 
160  | 8.59k  |   MI->x86opsize = 16;  | 
161  | 8.59k  |   printMemReference(MI, OpNo, O);  | 
162  | 8.59k  | }  | 
163  |  |  | 
164  |  | static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
165  | 5.29k  | { | 
166  | 5.29k  |   MI->x86opsize = 64;  | 
167  | 5.29k  |   printMemReference(MI, OpNo, O);  | 
168  | 5.29k  | }  | 
169  |  |  | 
170  |  | #ifndef CAPSTONE_X86_REDUCE  | 
171  |  | static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
172  | 5.75k  | { | 
173  | 5.75k  |   MI->x86opsize = 32;  | 
174  | 5.75k  |   printMemReference(MI, OpNo, O);  | 
175  | 5.75k  | }  | 
176  |  |  | 
177  |  | static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
178  | 9.93k  | { | 
179  | 9.93k  |   switch(MCInst_getOpcode(MI)) { | 
180  | 8.09k  |     default:  | 
181  | 8.09k  |       MI->x86opsize = 4;  | 
182  | 8.09k  |       break;  | 
183  | 848  |     case X86_FSTENVm:  | 
184  | 1.84k  |     case X86_FLDENVm:  | 
185  |  |       // TODO: fix this in tablegen instead  | 
186  | 1.84k  |       switch(MI->csh->mode) { | 
187  | 0  |         default:    // never reach  | 
188  | 0  |           break;  | 
189  | 651  |         case CS_MODE_16:  | 
190  | 651  |           MI->x86opsize = 14;  | 
191  | 651  |           break;  | 
192  | 400  |         case CS_MODE_32:  | 
193  | 1.19k  |         case CS_MODE_64:  | 
194  | 1.19k  |           MI->x86opsize = 28;  | 
195  | 1.19k  |           break;  | 
196  | 1.84k  |       }  | 
197  | 1.84k  |       break;  | 
198  | 9.93k  |   }  | 
199  |  |  | 
200  | 9.93k  |   printMemReference(MI, OpNo, O);  | 
201  | 9.93k  | }  | 
202  |  |  | 
203  |  | static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
204  | 8.55k  | { | 
205  | 8.55k  |   MI->x86opsize = 8;  | 
206  | 8.55k  |   printMemReference(MI, OpNo, O);  | 
207  | 8.55k  | }  | 
208  |  |  | 
209  |  | static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
210  | 628  | { | 
211  | 628  |   MI->x86opsize = 10;  | 
212  | 628  |   printMemReference(MI, OpNo, O);  | 
213  | 628  | }  | 
214  |  |  | 
215  |  | static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
216  | 6.70k  | { | 
217  | 6.70k  |   MI->x86opsize = 16;  | 
218  | 6.70k  |   printMemReference(MI, OpNo, O);  | 
219  | 6.70k  | }  | 
220  |  |  | 
221  |  | static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
222  | 6.27k  | { | 
223  | 6.27k  |   MI->x86opsize = 32;  | 
224  | 6.27k  |   printMemReference(MI, OpNo, O);  | 
225  | 6.27k  | }  | 
226  |  |  | 
227  |  | static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)  | 
228  | 4.85k  | { | 
229  | 4.85k  |   MI->x86opsize = 64;  | 
230  | 4.85k  |   printMemReference(MI, OpNo, O);  | 
231  | 4.85k  | }  | 
232  |  |  | 
233  |  | #endif  | 
234  |  |  | 
235  |  | static void printRegName(SStream *OS, unsigned RegNo);  | 
236  |  |  | 
237  |  | // local printOperand, without updating public operands  | 
238  |  | static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)  | 
239  | 356k  | { | 
240  | 356k  |   MCOperand *Op  = MCInst_getOperand(MI, OpNo);  | 
241  | 356k  |   if (MCOperand_isReg(Op)) { | 
242  | 356k  |     printRegName(O, MCOperand_getReg(Op));  | 
243  | 356k  |   } else if (MCOperand_isImm(Op)) { | 
244  | 0  |     uint8_t encsize;  | 
245  | 0  |     uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);  | 
246  |  |  | 
247  |  |     // Print X86 immediates as signed values.  | 
248  | 0  |     int64_t imm = MCOperand_getImm(Op);  | 
249  | 0  |     if (imm < 0) { | 
250  | 0  |       if (MI->csh->imm_unsigned) { | 
251  | 0  |         if (opsize) { | 
252  | 0  |           switch(opsize) { | 
253  | 0  |             default:  | 
254  | 0  |               break;  | 
255  | 0  |             case 1:  | 
256  | 0  |               imm &= 0xff;  | 
257  | 0  |               break;  | 
258  | 0  |             case 2:  | 
259  | 0  |               imm &= 0xffff;  | 
260  | 0  |               break;  | 
261  | 0  |             case 4:  | 
262  | 0  |               imm &= 0xffffffff;  | 
263  | 0  |               break;  | 
264  | 0  |           }  | 
265  | 0  |         }  | 
266  |  |  | 
267  | 0  |         SStream_concat(O, "$0x%"PRIx64, imm);  | 
268  | 0  |       } else { | 
269  | 0  |         if (imm < -HEX_THRESHOLD)  | 
270  | 0  |           SStream_concat(O, "$-0x%"PRIx64, -imm);  | 
271  | 0  |         else  | 
272  | 0  |           SStream_concat(O, "$-%"PRIu64, -imm);  | 
273  | 0  |       }  | 
274  | 0  |     } else { | 
275  | 0  |       if (imm > HEX_THRESHOLD)  | 
276  | 0  |         SStream_concat(O, "$0x%"PRIx64, imm);  | 
277  | 0  |       else  | 
278  | 0  |         SStream_concat(O, "$%"PRIu64, imm);  | 
279  | 0  |     }  | 
280  | 0  |   }  | 
281  | 356k  | }  | 
282  |  |  | 
283  |  | // convert Intel access info to AT&T access info  | 
284  |  | static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)  | 
285  | 677k  | { | 
286  | 677k  |   uint8_t count, i;  | 
287  | 677k  |   const uint8_t *arr = X86_get_op_access(h, id, eflags);  | 
288  |  |  | 
289  | 677k  |   if (!arr) { | 
290  | 0  |     access[0] = 0;  | 
291  | 0  |     return;  | 
292  | 0  |   }  | 
293  |  |  | 
294  |  |   // find the non-zero last entry  | 
295  | 2.01M  |   for(count = 0; arr[count]; count++);  | 
296  |  |  | 
297  | 677k  |   if (count == 0)  | 
298  | 55.3k  |     return;  | 
299  |  |  | 
300  |  |   // copy in reverse order this access array from Intel syntax -> AT&T syntax  | 
301  | 622k  |   count--;  | 
302  | 1.96M  |   for(i = 0; i <= count; i++) { | 
303  | 1.34M  |     if (arr[count - i] != CS_AC_IGNORE)  | 
304  | 1.14M  |       access[i] = arr[count - i];  | 
305  | 199k  |     else  | 
306  | 199k  |       access[i] = 0;  | 
307  | 1.34M  |   }  | 
308  | 622k  | }  | 
309  |  |  | 
310  |  | static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)  | 
311  | 27.4k  | { | 
312  | 27.4k  |   MCOperand *SegReg;  | 
313  | 27.4k  |   int reg;  | 
314  |  |  | 
315  | 27.4k  |   if (MI->csh->detail) { | 
316  | 27.4k  |     uint8_t access[6];  | 
317  |  |  | 
318  | 27.4k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;  | 
319  | 27.4k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;  | 
320  | 27.4k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;  | 
321  | 27.4k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;  | 
322  | 27.4k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;  | 
323  | 27.4k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;  | 
324  | 27.4k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;  | 
325  |  |  | 
326  | 27.4k  |     get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);  | 
327  | 27.4k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];  | 
328  | 27.4k  |   }  | 
329  |  |  | 
330  | 27.4k  |   SegReg = MCInst_getOperand(MI, Op+1);  | 
331  | 27.4k  |   reg = MCOperand_getReg(SegReg);  | 
332  |  |   // If this has a segment register, print it.  | 
333  | 27.4k  |   if (reg) { | 
334  | 886  |     _printOperand(MI, Op + 1, O);  | 
335  | 886  |     SStream_concat0(O, ":");  | 
336  |  |  | 
337  | 886  |     if (MI->csh->detail) { | 
338  | 886  |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);  | 
339  | 886  |     }  | 
340  | 886  |   }  | 
341  |  |  | 
342  | 27.4k  |   SStream_concat0(O, "("); | 
343  | 27.4k  |   set_mem_access(MI, true);  | 
344  |  |  | 
345  | 27.4k  |   printOperand(MI, Op, O);  | 
346  |  |  | 
347  | 27.4k  |   SStream_concat0(O, ")");  | 
348  | 27.4k  |   set_mem_access(MI, false);  | 
349  | 27.4k  | }  | 
350  |  |  | 
351  |  | static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)  | 
352  | 36.3k  | { | 
353  | 36.3k  |   if (MI->csh->detail) { | 
354  | 36.3k  |     uint8_t access[6];  | 
355  |  |  | 
356  | 36.3k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;  | 
357  | 36.3k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;  | 
358  | 36.3k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;  | 
359  | 36.3k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;  | 
360  | 36.3k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;  | 
361  | 36.3k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;  | 
362  | 36.3k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;  | 
363  |  |  | 
364  | 36.3k  |     get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);  | 
365  | 36.3k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];  | 
366  | 36.3k  |   }  | 
367  |  |  | 
368  |  |   // DI accesses are always ES-based on non-64bit mode  | 
369  | 36.3k  |   if (MI->csh->mode != CS_MODE_64) { | 
370  | 20.9k  |     SStream_concat0(O, "%es:("); | 
371  | 20.9k  |     if (MI->csh->detail) { | 
372  | 20.9k  |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;  | 
373  | 20.9k  |     }  | 
374  | 20.9k  |   } else  | 
375  | 15.4k  |     SStream_concat0(O, "("); | 
376  |  |  | 
377  | 36.3k  |   set_mem_access(MI, true);  | 
378  |  |  | 
379  | 36.3k  |   printOperand(MI, Op, O);  | 
380  |  |  | 
381  | 36.3k  |   SStream_concat0(O, ")");  | 
382  | 36.3k  |   set_mem_access(MI, false);  | 
383  | 36.3k  | }  | 
384  |  |  | 
385  |  | static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)  | 
386  | 10.7k  | { | 
387  | 10.7k  |   MI->x86opsize = 1;  | 
388  | 10.7k  |   printSrcIdx(MI, OpNo, O);  | 
389  | 10.7k  | }  | 
390  |  |  | 
391  |  | static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)  | 
392  | 6.25k  | { | 
393  | 6.25k  |   MI->x86opsize = 2;  | 
394  | 6.25k  |   printSrcIdx(MI, OpNo, O);  | 
395  | 6.25k  | }  | 
396  |  |  | 
397  |  | static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)  | 
398  | 7.11k  | { | 
399  | 7.11k  |   MI->x86opsize = 4;  | 
400  | 7.11k  |   printSrcIdx(MI, OpNo, O);  | 
401  | 7.11k  | }  | 
402  |  |  | 
403  |  | static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)  | 
404  | 3.35k  | { | 
405  | 3.35k  |   MI->x86opsize = 8;  | 
406  | 3.35k  |   printSrcIdx(MI, OpNo, O);  | 
407  | 3.35k  | }  | 
408  |  |  | 
409  |  | static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)  | 
410  | 14.2k  | { | 
411  | 14.2k  |   MI->x86opsize = 1;  | 
412  | 14.2k  |   printDstIdx(MI, OpNo, O);  | 
413  | 14.2k  | }  | 
414  |  |  | 
415  |  | static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)  | 
416  | 8.76k  | { | 
417  | 8.76k  |   MI->x86opsize = 2;  | 
418  | 8.76k  |   printDstIdx(MI, OpNo, O);  | 
419  | 8.76k  | }  | 
420  |  |  | 
421  |  | static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)  | 
422  | 9.08k  | { | 
423  | 9.08k  |   MI->x86opsize = 4;  | 
424  | 9.08k  |   printDstIdx(MI, OpNo, O);  | 
425  | 9.08k  | }  | 
426  |  |  | 
427  |  | static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)  | 
428  | 4.23k  | { | 
429  | 4.23k  |   MI->x86opsize = 8;  | 
430  | 4.23k  |   printDstIdx(MI, OpNo, O);  | 
431  | 4.23k  | }  | 
432  |  |  | 
433  |  | static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)  | 
434  | 8.03k  | { | 
435  | 8.03k  |   MCOperand *DispSpec = MCInst_getOperand(MI, Op);  | 
436  | 8.03k  |   MCOperand *SegReg = MCInst_getOperand(MI, Op+1);  | 
437  | 8.03k  |   int reg;  | 
438  |  |  | 
439  | 8.03k  |   if (MI->csh->detail) { | 
440  | 8.03k  |     uint8_t access[6];  | 
441  |  |  | 
442  | 8.03k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;  | 
443  | 8.03k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;  | 
444  | 8.03k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;  | 
445  | 8.03k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;  | 
446  | 8.03k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;  | 
447  | 8.03k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;  | 
448  | 8.03k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;  | 
449  |  |  | 
450  | 8.03k  |     get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);  | 
451  | 8.03k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];  | 
452  | 8.03k  |   }  | 
453  |  |  | 
454  |  |   // If this has a segment register, print it.  | 
455  | 8.03k  |   reg = MCOperand_getReg(SegReg);  | 
456  | 8.03k  |   if (reg) { | 
457  | 496  |     _printOperand(MI, Op + 1, O);  | 
458  | 496  |     SStream_concat0(O, ":");  | 
459  |  |  | 
460  | 496  |     if (MI->csh->detail) { | 
461  | 496  |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);  | 
462  | 496  |     }  | 
463  | 496  |   }  | 
464  |  |  | 
465  | 8.03k  |   if (MCOperand_isImm(DispSpec)) { | 
466  | 8.03k  |     int64_t imm = MCOperand_getImm(DispSpec);  | 
467  | 8.03k  |     if (MI->csh->detail)  | 
468  | 8.03k  |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;  | 
469  | 8.03k  |     if (imm < 0) { | 
470  | 1.29k  |       SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & imm);  | 
471  | 6.74k  |     } else { | 
472  | 6.74k  |       if (imm > HEX_THRESHOLD)  | 
473  | 6.25k  |         SStream_concat(O, "0x%"PRIx64, imm);  | 
474  | 486  |       else  | 
475  | 486  |         SStream_concat(O, "%"PRIu64, imm);  | 
476  | 6.74k  |     }  | 
477  | 8.03k  |   }  | 
478  |  |  | 
479  | 8.03k  |   if (MI->csh->detail)  | 
480  | 8.03k  |     MI->flat_insn->detail->x86.op_count++;  | 
481  | 8.03k  | }  | 
482  |  |  | 
483  |  | static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)  | 
484  | 56.1k  | { | 
485  | 56.1k  |   uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;  | 
486  |  |  | 
487  | 56.1k  |   if (val > HEX_THRESHOLD)  | 
488  | 51.0k  |     SStream_concat(O, "$0x%x", val);  | 
489  | 5.05k  |   else  | 
490  | 5.05k  |     SStream_concat(O, "$%u", val);  | 
491  |  |  | 
492  | 56.1k  |   if (MI->csh->detail) { | 
493  | 56.1k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;  | 
494  | 56.1k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;  | 
495  | 56.1k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;  | 
496  | 56.1k  |     MI->flat_insn->detail->x86.op_count++;  | 
497  | 56.1k  |   }  | 
498  | 56.1k  | }  | 
499  |  |  | 
500  |  | static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)  | 
501  | 4.91k  | { | 
502  | 4.91k  |   MI->x86opsize = 1;  | 
503  | 4.91k  |   printMemOffset(MI, OpNo, O);  | 
504  | 4.91k  | }  | 
505  |  |  | 
506  |  | static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)  | 
507  | 923  | { | 
508  | 923  |   MI->x86opsize = 2;  | 
509  | 923  |   printMemOffset(MI, OpNo, O);  | 
510  | 923  | }  | 
511  |  |  | 
512  |  | static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)  | 
513  | 1.77k  | { | 
514  | 1.77k  |   MI->x86opsize = 4;  | 
515  | 1.77k  |   printMemOffset(MI, OpNo, O);  | 
516  | 1.77k  | }  | 
517  |  |  | 
518  |  | static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)  | 
519  | 420  | { | 
520  | 420  |   MI->x86opsize = 8;  | 
521  | 420  |   printMemOffset(MI, OpNo, O);  | 
522  | 420  | }  | 
523  |  |  | 
524  |  | /// printPCRelImm - This is used to print an immediate value that ends up  | 
525  |  | /// being encoded as a pc-relative value (e.g. for jumps and calls).  These  | 
526  |  | /// print slightly differently than normal immediates.  For example, a $ is not  | 
527  |  | /// emitted.  | 
528  |  | static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)  | 
529  | 37.2k  | { | 
530  | 37.2k  |   MCOperand *Op = MCInst_getOperand(MI, OpNo);  | 
531  | 37.2k  |   if (MCOperand_isImm(Op)) { | 
532  | 37.2k  |     int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;  | 
533  |  |  | 
534  |  |     // truncat imm for non-64bit  | 
535  | 37.2k  |     if (MI->csh->mode != CS_MODE_64) { | 
536  | 24.5k  |       imm = imm & 0xffffffff;  | 
537  | 24.5k  |     }  | 
538  |  |  | 
539  | 37.2k  |     if (imm < 0) { | 
540  | 1.13k  |       SStream_concat(O, "0x%"PRIx64, imm);  | 
541  | 36.1k  |     } else { | 
542  | 36.1k  |       if (imm > HEX_THRESHOLD)  | 
543  | 36.1k  |         SStream_concat(O, "0x%"PRIx64, imm);  | 
544  | 21  |       else  | 
545  | 21  |         SStream_concat(O, "%"PRIu64, imm);  | 
546  | 36.1k  |     }  | 
547  | 37.2k  |     if (MI->csh->detail) { | 
548  | 37.2k  |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;  | 
549  | 37.2k  |       MI->has_imm = true;  | 
550  | 37.2k  |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;  | 
551  | 37.2k  |       MI->flat_insn->detail->x86.op_count++;  | 
552  | 37.2k  |     }  | 
553  | 37.2k  |   }  | 
554  | 37.2k  | }  | 
555  |  |  | 
556  |  | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)  | 
557  | 302k  | { | 
558  | 302k  |   MCOperand *Op  = MCInst_getOperand(MI, OpNo);  | 
559  | 302k  |   if (MCOperand_isReg(Op)) { | 
560  | 271k  |     unsigned int reg = MCOperand_getReg(Op);  | 
561  | 271k  |     printRegName(O, reg);  | 
562  | 271k  |     if (MI->csh->detail) { | 
563  | 271k  |       if (MI->csh->doing_mem) { | 
564  | 29.7k  |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);  | 
565  | 241k  |       } else { | 
566  | 241k  |         uint8_t access[6];  | 
567  |  |  | 
568  | 241k  |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;  | 
569  | 241k  |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);  | 
570  | 241k  |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];  | 
571  |  |  | 
572  | 241k  |         get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);  | 
573  | 241k  |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];  | 
574  |  |  | 
575  | 241k  |         MI->flat_insn->detail->x86.op_count++;  | 
576  | 241k  |       }  | 
577  | 271k  |     }  | 
578  | 271k  |   } else if (MCOperand_isImm(Op)) { | 
579  |  |     // Print X86 immediates as signed values.  | 
580  | 30.9k  |     uint8_t encsize;  | 
581  | 30.9k  |     int64_t imm = MCOperand_getImm(Op);  | 
582  | 30.9k  |     uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);  | 
583  |  |  | 
584  | 30.9k  |     if (opsize == 1)    // print 1 byte immediate in positive form  | 
585  | 12.4k  |       imm = imm & 0xff;  | 
586  |  |  | 
587  | 30.9k  |     switch(MI->flat_insn->id) { | 
588  | 14.3k  |       default:  | 
589  | 14.3k  |         if (imm >= 0) { | 
590  | 12.6k  |           if (imm > HEX_THRESHOLD)  | 
591  | 11.0k  |             SStream_concat(O, "$0x%"PRIx64, imm);  | 
592  | 1.54k  |           else  | 
593  | 1.54k  |             SStream_concat(O, "$%"PRIu64, imm);  | 
594  | 12.6k  |         } else { | 
595  | 1.75k  |           if (MI->csh->imm_unsigned) { | 
596  | 0  |             if (opsize) { | 
597  | 0  |               switch(opsize) { | 
598  | 0  |                 default:  | 
599  | 0  |                   break;  | 
600  | 0  |                 case 1:  | 
601  | 0  |                   imm &= 0xff;  | 
602  | 0  |                   break;  | 
603  | 0  |                 case 2:  | 
604  | 0  |                   imm &= 0xffff;  | 
605  | 0  |                   break;  | 
606  | 0  |                 case 4:  | 
607  | 0  |                   imm &= 0xffffffff;  | 
608  | 0  |                   break;  | 
609  | 0  |               }  | 
610  | 0  |             }  | 
611  |  |  | 
612  | 0  |             SStream_concat(O, "$0x%"PRIx64, imm);  | 
613  | 1.75k  |           } else { | 
614  | 1.75k  |             if (imm == 0x8000000000000000LL)  // imm == -imm  | 
615  | 0  |               SStream_concat0(O, "$0x8000000000000000");  | 
616  | 1.75k  |             else if (imm < -HEX_THRESHOLD)  | 
617  | 1.38k  |               SStream_concat(O, "$-0x%"PRIx64, -imm);  | 
618  | 366  |             else  | 
619  | 366  |               SStream_concat(O, "$-%"PRIu64, -imm);  | 
620  | 1.75k  |           }  | 
621  | 1.75k  |         }  | 
622  | 14.3k  |         break;  | 
623  |  |  | 
624  | 14.3k  |       case X86_INS_MOVABS:  | 
625  | 4.10k  |       case X86_INS_MOV:  | 
626  |  |         // do not print number in negative form  | 
627  | 4.10k  |         if (imm > HEX_THRESHOLD)  | 
628  | 3.37k  |           SStream_concat(O, "$0x%"PRIx64, imm);  | 
629  | 738  |         else  | 
630  | 738  |           SStream_concat(O, "$%"PRIu64, imm);  | 
631  | 4.10k  |         break;  | 
632  |  |  | 
633  | 0  |       case X86_INS_IN:  | 
634  | 0  |       case X86_INS_OUT:  | 
635  | 0  |       case X86_INS_INT:  | 
636  |  |         // do not print number in negative form  | 
637  | 0  |         imm = imm & 0xff;  | 
638  | 0  |         if (imm >= 0 && imm <= HEX_THRESHOLD)  | 
639  | 0  |           SStream_concat(O, "$%u", imm);  | 
640  | 0  |         else { | 
641  | 0  |           SStream_concat(O, "$0x%x", imm);  | 
642  | 0  |         }  | 
643  | 0  |         break;  | 
644  |  |  | 
645  | 1.04k  |       case X86_INS_LCALL:  | 
646  | 1.82k  |       case X86_INS_LJMP:  | 
647  | 1.82k  |       case X86_INS_JMP:  | 
648  |  |         // always print address in positive form  | 
649  | 1.82k  |         if (OpNo == 1) { // selector is ptr16 | 
650  | 912  |           imm = imm & 0xffff;  | 
651  | 912  |           opsize = 2;  | 
652  | 912  |         } else  | 
653  | 912  |           opsize = 4;  | 
654  | 1.82k  |         SStream_concat(O, "$0x%"PRIx64, imm);  | 
655  | 1.82k  |         break;  | 
656  |  |  | 
657  | 2.60k  |       case X86_INS_AND:  | 
658  | 5.03k  |       case X86_INS_OR:  | 
659  | 6.81k  |       case X86_INS_XOR:  | 
660  |  |         // do not print number in negative form  | 
661  | 6.81k  |         if (imm >= 0 && imm <= HEX_THRESHOLD)  | 
662  | 773  |           SStream_concat(O, "$%u", imm);  | 
663  | 6.04k  |         else { | 
664  | 6.04k  |           imm = arch_masks[opsize? opsize : MI->imm_size] & imm;  | 
665  | 6.04k  |           SStream_concat(O, "$0x%"PRIx64, imm);  | 
666  | 6.04k  |         }  | 
667  | 6.81k  |         break;  | 
668  |  |  | 
669  | 3.35k  |       case X86_INS_RET:  | 
670  | 3.79k  |       case X86_INS_RETF:  | 
671  |  |         // RET imm16  | 
672  | 3.79k  |         if (imm >= 0 && imm <= HEX_THRESHOLD)  | 
673  | 315  |           SStream_concat(O, "$%u", imm);  | 
674  | 3.48k  |         else { | 
675  | 3.48k  |           imm = 0xffff & imm;  | 
676  | 3.48k  |           SStream_concat(O, "$0x%x", imm);  | 
677  | 3.48k  |         }  | 
678  | 3.79k  |         break;  | 
679  | 30.9k  |     }  | 
680  |  |  | 
681  | 30.9k  |     if (MI->csh->detail) { | 
682  | 30.9k  |       if (MI->csh->doing_mem) { | 
683  | 0  |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;  | 
684  | 0  |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;  | 
685  | 30.9k  |       } else { | 
686  | 30.9k  |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;  | 
687  | 30.9k  |         MI->has_imm = true;  | 
688  | 30.9k  |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;  | 
689  |  |  | 
690  | 30.9k  |         if (opsize > 0) { | 
691  | 25.4k  |           MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;  | 
692  | 25.4k  |           MI->flat_insn->detail->x86.encoding.imm_size = encsize;  | 
693  | 25.4k  |         } else if (MI->op1_size > 0)  | 
694  | 0  |           MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->op1_size;  | 
695  | 5.41k  |         else  | 
696  | 5.41k  |           MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;  | 
697  |  |  | 
698  | 30.9k  |         MI->flat_insn->detail->x86.op_count++;  | 
699  | 30.9k  |       }  | 
700  | 30.9k  |     }  | 
701  | 30.9k  |   }  | 
702  | 302k  | }  | 
703  |  |  | 
704  |  | static void printMemReference(MCInst *MI, unsigned Op, SStream *O)  | 
705  | 261k  | { | 
706  | 261k  |   MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);  | 
707  | 261k  |   MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);  | 
708  | 261k  |   MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);  | 
709  | 261k  |   MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);  | 
710  | 261k  |   uint64_t ScaleVal;  | 
711  | 261k  |   int segreg;  | 
712  | 261k  |   int64_t DispVal = 1;  | 
713  |  |  | 
714  | 261k  |   if (MI->csh->detail) { | 
715  | 261k  |     uint8_t access[6];  | 
716  |  |  | 
717  | 261k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;  | 
718  | 261k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;  | 
719  | 261k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;  | 
720  | 261k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));  | 
721  | 261k  |         if (MCOperand_getReg(IndexReg) != X86_EIZ) { | 
722  | 261k  |             MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));  | 
723  | 261k  |         }  | 
724  | 261k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;  | 
725  | 261k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;  | 
726  |  |  | 
727  | 261k  |     get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);  | 
728  | 261k  |     MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];  | 
729  | 261k  |   }  | 
730  |  |  | 
731  |  |   // If this has a segment register, print it.  | 
732  | 261k  |   segreg = MCOperand_getReg(SegReg);  | 
733  | 261k  |   if (segreg) { | 
734  | 7.57k  |     _printOperand(MI, Op + X86_AddrSegmentReg, O);  | 
735  | 7.57k  |     SStream_concat0(O, ":");  | 
736  |  |  | 
737  | 7.57k  |     if (MI->csh->detail) { | 
738  | 7.57k  |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(segreg);  | 
739  | 7.57k  |     }  | 
740  | 7.57k  |   }  | 
741  |  |  | 
742  | 261k  |   if (MCOperand_isImm(DispSpec)) { | 
743  | 261k  |     DispVal = MCOperand_getImm(DispSpec);  | 
744  | 261k  |     if (MI->csh->detail)  | 
745  | 261k  |       MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;  | 
746  | 261k  |     if (DispVal) { | 
747  | 84.0k  |       if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) { | 
748  | 79.2k  |         printInt64(O, DispVal);  | 
749  | 79.2k  |       } else { | 
750  |  |         // only immediate as address of memory  | 
751  | 4.78k  |         if (DispVal < 0) { | 
752  | 1.48k  |           SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & DispVal);  | 
753  | 3.30k  |         } else { | 
754  | 3.30k  |           if (DispVal > HEX_THRESHOLD)  | 
755  | 2.87k  |             SStream_concat(O, "0x%"PRIx64, DispVal);  | 
756  | 433  |           else  | 
757  | 433  |             SStream_concat(O, "%"PRIu64, DispVal);  | 
758  | 3.30k  |         }  | 
759  | 4.78k  |       }  | 
760  | 84.0k  |     }  | 
761  | 261k  |   }  | 
762  |  |  | 
763  | 261k  |   if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) { | 
764  | 256k  |     SStream_concat0(O, "("); | 
765  |  |  | 
766  | 256k  |     if (MCOperand_getReg(BaseReg))  | 
767  | 255k  |       _printOperand(MI, Op + X86_AddrBaseReg, O);  | 
768  |  |  | 
769  | 256k  |         if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) { | 
770  | 91.3k  |       SStream_concat0(O, ", ");  | 
771  | 91.3k  |       _printOperand(MI, Op + X86_AddrIndexReg, O);  | 
772  | 91.3k  |       ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));  | 
773  | 91.3k  |       if (MI->csh->detail)  | 
774  | 91.3k  |         MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;  | 
775  | 91.3k  |       if (ScaleVal != 1) { | 
776  | 9.96k  |         SStream_concat(O, ", %u", ScaleVal);  | 
777  | 9.96k  |       }  | 
778  | 91.3k  |     }  | 
779  |  |  | 
780  | 256k  |     SStream_concat0(O, ")");  | 
781  | 256k  |   } else { | 
782  | 5.38k  |     if (!DispVal)  | 
783  | 593  |       SStream_concat0(O, "0");  | 
784  | 5.38k  |   }  | 
785  |  |  | 
786  | 261k  |   if (MI->csh->detail)  | 
787  | 261k  |     MI->flat_insn->detail->x86.op_count++;  | 
788  | 261k  | }  | 
789  |  |  | 
790  |  | static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)  | 
791  | 6.93k  | { | 
792  | 6.93k  |   switch(MI->Opcode) { | 
793  | 404  |     default: break;  | 
794  | 915  |     case X86_LEA16r:  | 
795  | 915  |          MI->x86opsize = 2;  | 
796  | 915  |          break;  | 
797  | 632  |     case X86_LEA32r:  | 
798  | 1.36k  |     case X86_LEA64_32r:  | 
799  | 1.36k  |          MI->x86opsize = 4;  | 
800  | 1.36k  |          break;  | 
801  | 408  |     case X86_LEA64r:  | 
802  | 408  |          MI->x86opsize = 8;  | 
803  | 408  |          break;  | 
804  | 410  |     case X86_BNDCL32rm:  | 
805  | 830  |     case X86_BNDCN32rm:  | 
806  | 1.25k  |     case X86_BNDCU32rm:  | 
807  | 1.88k  |     case X86_BNDSTXmr:  | 
808  | 2.52k  |     case X86_BNDLDXrm:  | 
809  | 2.91k  |     case X86_BNDCL64rm:  | 
810  | 3.38k  |     case X86_BNDCN64rm:  | 
811  | 3.85k  |     case X86_BNDCU64rm:  | 
812  | 3.85k  |          MI->x86opsize = 16;  | 
813  | 3.85k  |          break;  | 
814  | 6.93k  |   }  | 
815  |  |  | 
816  | 6.93k  |   printMemReference(MI, OpNo, O);  | 
817  | 6.93k  | }  | 
818  |  |  | 
819  |  | #include "X86InstPrinter.h"  | 
820  |  |  | 
821  |  | // Include the auto-generated portion of the assembly writer.  | 
822  |  | #ifdef CAPSTONE_X86_REDUCE  | 
823  |  | #include "X86GenAsmWriter_reduce.inc"  | 
824  |  | #else  | 
825  |  | #include "X86GenAsmWriter.inc"  | 
826  |  | #endif  | 
827  |  |  | 
828  |  | #include "X86GenRegisterName.inc"  | 
829  |  |  | 
830  |  | static void printRegName(SStream *OS, unsigned RegNo)  | 
831  | 962k  | { | 
832  | 962k  |   SStream_concat(OS, "%%%s", getRegisterName(RegNo));  | 
833  | 962k  | }  | 
834  |  |  | 
835  |  | void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)  | 
836  | 660k  | { | 
837  | 660k  |   x86_reg reg, reg2;  | 
838  | 660k  |   enum cs_ac_type access1, access2;  | 
839  | 660k  |   int i;  | 
840  |  |  | 
841  |  |   // perhaps this instruction does not need printer  | 
842  | 660k  |   if (MI->assembly[0]) { | 
843  | 0  |     strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));  | 
844  | 0  |     return;  | 
845  | 0  |   }  | 
846  |  |  | 
847  |  |   // Output CALLpcrel32 as "callq" in 64-bit mode.  | 
848  |  |   // In Intel annotation it's always emitted as "call".  | 
849  |  |   //  | 
850  |  |   // TODO: Probably this hack should be redesigned via InstAlias in  | 
851  |  |   // InstrInfo.td as soon as Requires clause is supported properly  | 
852  |  |   // for InstAlias.  | 
853  | 660k  |   if (MI->csh->mode == CS_MODE_64 && MCInst_getOpcode(MI) == X86_CALLpcrel32) { | 
854  | 0  |     SStream_concat0(OS, "callq\t");  | 
855  | 0  |     MCInst_setOpcodePub(MI, X86_INS_CALL);  | 
856  | 0  |     printPCRelImm(MI, 0, OS);  | 
857  | 0  |     return;  | 
858  | 0  |   }  | 
859  |  |  | 
860  | 660k  |   X86_lockrep(MI, OS);  | 
861  | 660k  |   printInstruction(MI, OS);  | 
862  |  |  | 
863  | 660k  |   if (MI->has_imm) { | 
864  |  |     // if op_count > 1, then this operand's size is taken from the destination op  | 
865  | 109k  |     if (MI->flat_insn->detail->x86.op_count > 1) { | 
866  | 59.7k  |       if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP && MI->flat_insn->id != X86_INS_JMP) { | 
867  | 176k  |         for (i = 0; i < MI->flat_insn->detail->x86.op_count; i++) { | 
868  | 118k  |           if (MI->flat_insn->detail->x86.operands[i].type == X86_OP_IMM)  | 
869  | 59.0k  |             MI->flat_insn->detail->x86.operands[i].size =  | 
870  | 59.0k  |               MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count - 1].size;  | 
871  | 118k  |         }  | 
872  | 57.9k  |       }  | 
873  | 59.7k  |     } else  | 
874  | 49.3k  |       MI->flat_insn->detail->x86.operands[0].size = MI->imm_size;  | 
875  | 109k  |   }  | 
876  |  |  | 
877  | 660k  |   if (MI->csh->detail) { | 
878  | 660k  |     uint8_t access[6] = {0}; | 
879  |  |  | 
880  |  |     // some instructions need to supply immediate 1 in the first op  | 
881  | 660k  |     switch(MCInst_getOpcode(MI)) { | 
882  | 619k  |       default:  | 
883  | 619k  |         break;  | 
884  | 619k  |       case X86_SHL8r1:  | 
885  | 998  |       case X86_SHL16r1:  | 
886  | 1.50k  |       case X86_SHL32r1:  | 
887  | 1.97k  |       case X86_SHL64r1:  | 
888  | 2.63k  |       case X86_SAL8r1:  | 
889  | 3.21k  |       case X86_SAL16r1:  | 
890  | 3.93k  |       case X86_SAL32r1:  | 
891  | 4.55k  |       case X86_SAL64r1:  | 
892  | 5.20k  |       case X86_SHR8r1:  | 
893  | 5.81k  |       case X86_SHR16r1:  | 
894  | 6.61k  |       case X86_SHR32r1:  | 
895  | 7.28k  |       case X86_SHR64r1:  | 
896  | 7.91k  |       case X86_SAR8r1:  | 
897  | 8.45k  |       case X86_SAR16r1:  | 
898  | 9.03k  |       case X86_SAR32r1:  | 
899  | 9.50k  |       case X86_SAR64r1:  | 
900  | 10.4k  |       case X86_RCL8r1:  | 
901  | 11.8k  |       case X86_RCL16r1:  | 
902  | 13.0k  |       case X86_RCL32r1:  | 
903  | 13.9k  |       case X86_RCL64r1:  | 
904  | 14.3k  |       case X86_RCR8r1:  | 
905  | 15.2k  |       case X86_RCR16r1:  | 
906  | 16.4k  |       case X86_RCR32r1:  | 
907  | 16.9k  |       case X86_RCR64r1:  | 
908  | 17.5k  |       case X86_ROL8r1:  | 
909  | 18.0k  |       case X86_ROL16r1:  | 
910  | 18.7k  |       case X86_ROL32r1:  | 
911  | 19.4k  |       case X86_ROL64r1:  | 
912  | 20.1k  |       case X86_ROR8r1:  | 
913  | 20.7k  |       case X86_ROR16r1:  | 
914  | 21.4k  |       case X86_ROR32r1:  | 
915  | 22.0k  |       case X86_ROR64r1:  | 
916  | 22.7k  |       case X86_SHL8m1:  | 
917  | 23.4k  |       case X86_SHL16m1:  | 
918  | 24.5k  |       case X86_SHL32m1:  | 
919  | 25.3k  |       case X86_SHL64m1:  | 
920  | 25.8k  |       case X86_SAL8m1:  | 
921  | 26.3k  |       case X86_SAL16m1:  | 
922  | 26.9k  |       case X86_SAL32m1:  | 
923  | 27.3k  |       case X86_SAL64m1:  | 
924  | 27.9k  |       case X86_SHR8m1:  | 
925  | 28.5k  |       case X86_SHR16m1:  | 
926  | 29.2k  |       case X86_SHR32m1:  | 
927  | 29.6k  |       case X86_SHR64m1:  | 
928  | 30.3k  |       case X86_SAR8m1:  | 
929  | 30.7k  |       case X86_SAR16m1:  | 
930  | 31.4k  |       case X86_SAR32m1:  | 
931  | 32.0k  |       case X86_SAR64m1:  | 
932  | 32.4k  |       case X86_RCL8m1:  | 
933  | 32.9k  |       case X86_RCL16m1:  | 
934  | 33.4k  |       case X86_RCL32m1:  | 
935  | 33.8k  |       case X86_RCL64m1:  | 
936  | 34.4k  |       case X86_RCR8m1:  | 
937  | 34.8k  |       case X86_RCR16m1:  | 
938  | 35.3k  |       case X86_RCR32m1:  | 
939  | 36.0k  |       case X86_RCR64m1:  | 
940  | 36.7k  |       case X86_ROL8m1:  | 
941  | 37.2k  |       case X86_ROL16m1:  | 
942  | 38.0k  |       case X86_ROL32m1:  | 
943  | 38.4k  |       case X86_ROL64m1:  | 
944  | 38.9k  |       case X86_ROR8m1:  | 
945  | 39.4k  |       case X86_ROR16m1:  | 
946  | 40.3k  |       case X86_ROR32m1:  | 
947  | 40.9k  |       case X86_ROR64m1:  | 
948  |  |         // shift all the ops right to leave 1st slot for this new register op  | 
949  | 40.9k  |         memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),  | 
950  | 40.9k  |             sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));  | 
951  | 40.9k  |         MI->flat_insn->detail->x86.operands[0].type = X86_OP_IMM;  | 
952  | 40.9k  |         MI->flat_insn->detail->x86.operands[0].imm = 1;  | 
953  | 40.9k  |         MI->flat_insn->detail->x86.operands[0].size = 1;  | 
954  | 40.9k  |         MI->flat_insn->detail->x86.op_count++;  | 
955  | 660k  |     }  | 
956  |  |  | 
957  |  |     // special instruction needs to supply register op  | 
958  |  |     // first op can be embedded in the asm by llvm.  | 
959  |  |     // so we have to add the missing register as the first operand  | 
960  |  |  | 
961  |  |     //printf(">>> opcode = %u\n", MCInst_getOpcode(MI)); | 
962  |  |  | 
963  | 660k  |     reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);  | 
964  | 660k  |     if (reg) { | 
965  |  |       // shift all the ops right to leave 1st slot for this new register op  | 
966  | 38.8k  |       memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),  | 
967  | 38.8k  |           sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));  | 
968  | 38.8k  |       MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;  | 
969  | 38.8k  |       MI->flat_insn->detail->x86.operands[0].reg = reg;  | 
970  | 38.8k  |       MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];  | 
971  | 38.8k  |       MI->flat_insn->detail->x86.operands[0].access = access1;  | 
972  |  |  | 
973  | 38.8k  |       MI->flat_insn->detail->x86.op_count++;  | 
974  | 621k  |     } else { | 
975  | 621k  |       if (X86_insn_reg_att2(MCInst_getOpcode(MI), ®, &access1, ®2, &access2)) { | 
976  |  |  | 
977  | 17.0k  |         MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;  | 
978  | 17.0k  |         MI->flat_insn->detail->x86.operands[0].reg = reg;  | 
979  | 17.0k  |         MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];  | 
980  | 17.0k  |         MI->flat_insn->detail->x86.operands[0].access = access1;  | 
981  | 17.0k  |         MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;  | 
982  | 17.0k  |         MI->flat_insn->detail->x86.operands[1].reg = reg2;  | 
983  | 17.0k  |         MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];  | 
984  | 17.0k  |         MI->flat_insn->detail->x86.operands[0].access = access2;  | 
985  | 17.0k  |         MI->flat_insn->detail->x86.op_count = 2;  | 
986  | 17.0k  |       }  | 
987  | 621k  |     }  | 
988  |  |  | 
989  | 660k  | #ifndef CAPSTONE_DIET  | 
990  | 660k  |     get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);  | 
991  | 660k  |     MI->flat_insn->detail->x86.operands[0].access = access[0];  | 
992  | 660k  |     MI->flat_insn->detail->x86.operands[1].access = access[1];  | 
993  | 660k  | #endif  | 
994  | 660k  |   }  | 
995  | 660k  | }  | 
996  |  |  | 
997  |  | #endif  |