Coverage Report

Created: 2025-11-09 07:00

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/AArch64/AArch64Mapping.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
3
4
#ifdef CAPSTONE_HAS_AARCH64
5
6
#include <stdio.h> // debug
7
#include <string.h>
8
9
#include "capstone/aarch64.h"
10
11
#include "../../cs_simple_types.h"
12
#include "../../Mapping.h"
13
#include "../../MathExtras.h"
14
#include "../../utils.h"
15
16
#include "AArch64AddressingModes.h"
17
#include "AArch64BaseInfo.h"
18
#include "AArch64DisassemblerExtension.h"
19
#include "AArch64Linkage.h"
20
#include "AArch64Mapping.h"
21
22
304
#define CHAR(c) #c[0]
23
24
static float aarch64_exact_fp_to_fp(aarch64_exactfpimm exact)
25
1.32k
{
26
1.32k
  switch (exact) {
27
0
  default:
28
0
    CS_ASSERT(0 && "Not handled.");
29
0
    return 999.0;
30
11
  case AARCH64_EXACTFPIMM_HALF:
31
11
    return 0.5;
32
149
  case AARCH64_EXACTFPIMM_ONE:
33
149
    return 1.0;
34
65
  case AARCH64_EXACTFPIMM_TWO:
35
65
    return 2.0;
36
1.10k
  case AARCH64_EXACTFPIMM_ZERO:
37
1.10k
    return 0.0;
38
1.32k
  }
39
1.32k
}
40
41
#ifndef CAPSTONE_DIET
42
static const aarch64_reg aarch64_flag_regs[] = {
43
  AARCH64_REG_NZCV,
44
};
45
46
static const aarch64_sysreg aarch64_flag_sys_regs[] = {
47
  AARCH64_SYSREG_NZCV, AARCH64_SYSREG_PMOVSCLR_EL0,
48
  AARCH64_SYSREG_PMOVSSET_EL0, AARCH64_SYSREG_SPMOVSCLR_EL0,
49
  AARCH64_SYSREG_SPMOVSSET_EL0
50
};
51
#endif // CAPSTONE_DIET
52
53
static AArch64Layout_VectorLayout sme_reg_to_vas(aarch64_reg reg)
54
0
{
55
0
  switch (reg) {
56
0
  default:
57
0
    return AARCH64LAYOUT_INVALID;
58
0
  case AARCH64_REG_ZAB0:
59
0
    return AARCH64LAYOUT_VL_B;
60
0
  case AARCH64_REG_ZAH0:
61
0
  case AARCH64_REG_ZAH1:
62
0
    return AARCH64LAYOUT_VL_H;
63
0
  case AARCH64_REG_ZAS0:
64
0
  case AARCH64_REG_ZAS1:
65
0
  case AARCH64_REG_ZAS2:
66
0
  case AARCH64_REG_ZAS3:
67
0
    return AARCH64LAYOUT_VL_S;
68
0
  case AARCH64_REG_ZAD0:
69
0
  case AARCH64_REG_ZAD1:
70
0
  case AARCH64_REG_ZAD2:
71
0
  case AARCH64_REG_ZAD3:
72
0
  case AARCH64_REG_ZAD4:
73
0
  case AARCH64_REG_ZAD5:
74
0
  case AARCH64_REG_ZAD6:
75
0
  case AARCH64_REG_ZAD7:
76
0
    return AARCH64LAYOUT_VL_D;
77
0
  case AARCH64_REG_ZAQ0:
78
0
  case AARCH64_REG_ZAQ1:
79
0
  case AARCH64_REG_ZAQ2:
80
0
  case AARCH64_REG_ZAQ3:
81
0
  case AARCH64_REG_ZAQ4:
82
0
  case AARCH64_REG_ZAQ5:
83
0
  case AARCH64_REG_ZAQ6:
84
0
  case AARCH64_REG_ZAQ7:
85
0
  case AARCH64_REG_ZAQ8:
86
0
  case AARCH64_REG_ZAQ9:
87
0
  case AARCH64_REG_ZAQ10:
88
0
  case AARCH64_REG_ZAQ11:
89
0
  case AARCH64_REG_ZAQ12:
90
0
  case AARCH64_REG_ZAQ13:
91
0
  case AARCH64_REG_ZAQ14:
92
0
  case AARCH64_REG_ZAQ15:
93
0
    return AARCH64LAYOUT_VL_Q;
94
0
  case AARCH64_REG_ZA:
95
0
    return AARCH64LAYOUT_VL_COMPLETE;
96
0
  }
97
0
}
98
99
void AArch64_init_mri(MCRegisterInfo *MRI)
100
1.53k
{
101
1.53k
  MCRegisterInfo_InitMCRegisterInfo(
102
1.53k
    MRI, AArch64RegDesc, AARCH64_REG_ENDING, 0, 0,
103
1.53k
    AArch64MCRegisterClasses, ARR_SIZE(AArch64MCRegisterClasses), 0,
104
1.53k
    0, AArch64RegDiffLists, 0, AArch64SubRegIdxLists,
105
1.53k
    ARR_SIZE(AArch64SubRegIdxLists), 0);
106
1.53k
}
107
108
/// Sets up a new SME matrix operand at the currently active detail operand.
109
static void setup_sme_operand(MCInst *MI)
110
6.19k
{
111
6.19k
  if (!detail_is_set(MI))
112
0
    return;
113
114
6.19k
  AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SME;
115
6.19k
  AArch64_get_detail_op(MI, 0)->sme.type = AARCH64_SME_OP_INVALID;
116
6.19k
  AArch64_get_detail_op(MI, 0)->sme.tile = AARCH64_REG_INVALID;
117
6.19k
  AArch64_get_detail_op(MI, 0)->sme.slice_reg = AARCH64_REG_INVALID;
118
6.19k
  AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm =
119
6.19k
    AARCH64_SLICE_IMM_INVALID;
120
6.19k
  AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm_range.first =
121
6.19k
    AARCH64_SLICE_IMM_RANGE_INVALID;
122
6.19k
  AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm_range.offset =
123
6.19k
    AARCH64_SLICE_IMM_RANGE_INVALID;
124
6.19k
}
125
126
static void setup_pred_operand(MCInst *MI)
127
15.2k
{
128
15.2k
  if (!detail_is_set(MI))
129
0
    return;
130
131
15.2k
  AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_PRED;
132
15.2k
  AArch64_get_detail_op(MI, 0)->pred.imm_index = -1;
133
15.2k
}
134
135
const insn_map aarch64_insns[] = {
136
#include "AArch64GenCSMappingInsn.inc"
137
};
138
139
static const name_map insn_alias_mnem_map[] = {
140
#include "AArch64GenCSAliasMnemMap.inc"
141
  { AARCH64_INS_ALIAS_CFP, "cfp" },
142
  { AARCH64_INS_ALIAS_DVP, "dvp" },
143
  { AARCH64_INS_ALIAS_COSP, "cosp" },
144
  { AARCH64_INS_ALIAS_CPP, "cpp" },
145
  { AARCH64_INS_ALIAS_IC, "ic" },
146
  { AARCH64_INS_ALIAS_DC, "dc" },
147
  { AARCH64_INS_ALIAS_AT, "at" },
148
  { AARCH64_INS_ALIAS_TLBI, "tlbi" },
149
  { AARCH64_INS_ALIAS_TLBIP, "tlbip" },
150
  { AARCH64_INS_ALIAS_RPRFM, "rprfm" },
151
  { AARCH64_INS_ALIAS_LSL, "lsl" },
152
  { AARCH64_INS_ALIAS_SBFX, "sbfx" },
153
  { AARCH64_INS_ALIAS_UBFX, "ubfx" },
154
  { AARCH64_INS_ALIAS_SBFIZ, "sbfiz" },
155
  { AARCH64_INS_ALIAS_UBFIZ, "ubfiz" },
156
  { AARCH64_INS_ALIAS_BFC, "bfc" },
157
  { AARCH64_INS_ALIAS_BFI, "bfi" },
158
  { AARCH64_INS_ALIAS_BFXIL, "bfxil" },
159
  { AARCH64_INS_ALIAS_END, NULL },
160
};
161
162
static const char *get_custom_reg_alias(unsigned reg)
163
11.0k
{
164
11.0k
  switch (reg) {
165
18
  case AARCH64_REG_X29:
166
18
    return "fp";
167
258
  case AARCH64_REG_X30:
168
258
    return "lr";
169
11.0k
  }
170
10.7k
  return NULL;
171
11.0k
}
172
173
/// Very annoyingly LLVM hard codes the vector layout post-fixes into the asm string.
174
/// In this function we check for these cases and add the vectorlayout/arrangement
175
/// specifier.
176
void AArch64_add_vas(MCInst *MI, const SStream *OS)
177
58.8k
{
178
58.8k
  if (!detail_is_set(MI)) {
179
0
    return;
180
0
  }
181
182
58.8k
  if (AArch64_get_detail(MI)->op_count == 0) {
183
90
    return;
184
90
  }
185
58.7k
  if (MCInst_getOpcode(MI) == AArch64_MUL53HI ||
186
58.7k
      MCInst_getOpcode(MI) == AArch64_MUL53LO) {
187
    // Proprietary Apple instrucions.
188
0
    AArch64_get_detail(MI)->operands[0].vas = AARCH64LAYOUT_VL_2D;
189
0
    AArch64_get_detail(MI)->operands[1].vas = AARCH64LAYOUT_VL_2D;
190
0
    return;
191
0
  }
192
193
  // Search for r".[0-9]{1,2}[bhsdq]\W"
194
  // with poor mans regex
195
58.7k
  const char *vl_ptr = strchr(OS->buffer, '.');
196
130k
  while (vl_ptr) {
197
    // Number after dot?
198
72.2k
    unsigned num = 0;
199
72.2k
    if (strchr("1248", vl_ptr[1])) {
200
13.9k
      num = atoi(vl_ptr + 1);
201
13.9k
      vl_ptr = num > 9 ? vl_ptr + 3 : vl_ptr + 2;
202
58.2k
    } else {
203
58.2k
      vl_ptr++;
204
58.2k
    }
205
206
    // Layout letter
207
72.2k
    char letter = '\0';
208
72.2k
    if (strchr("bhsdq", vl_ptr[0])) {
209
70.4k
      letter = vl_ptr[0];
210
70.4k
    }
211
72.2k
    if (!letter) {
212
1.79k
      goto next_dot_continue;
213
1.79k
    }
214
215
70.4k
    AArch64Layout_VectorLayout vl = AARCH64LAYOUT_INVALID;
216
70.4k
    switch (letter) {
217
0
    default:
218
0
      CS_ASSERT_RET(0 && "Unhandled vector layout letter.");
219
0
      return;
220
18.3k
    case 'b':
221
18.3k
      vl = AARCH64LAYOUT_VL_B;
222
18.3k
      break;
223
18.1k
    case 'h':
224
18.1k
      vl = AARCH64LAYOUT_VL_H;
225
18.1k
      break;
226
16.9k
    case 's':
227
16.9k
      vl = AARCH64LAYOUT_VL_S;
228
16.9k
      break;
229
15.8k
    case 'd':
230
15.8k
      vl = AARCH64LAYOUT_VL_D;
231
15.8k
      break;
232
1.12k
    case 'q':
233
1.12k
      vl = AARCH64LAYOUT_VL_Q;
234
1.12k
      break;
235
70.4k
    }
236
70.4k
    vl |= (num << 8);
237
238
    // Determine op index by searching for trailing commata after op string
239
70.4k
    uint32_t op_idx = 0;
240
70.4k
    const char *comma_ptr = strchr(OS->buffer, ',');
241
70.4k
    ;
242
153k
    while (comma_ptr && comma_ptr < vl_ptr) {
243
83.3k
      ++op_idx;
244
83.3k
      comma_ptr = strchr(comma_ptr + 1, ',');
245
83.3k
    }
246
70.4k
    if (!comma_ptr) {
247
      // Last op doesn't have a trailing commata.
248
8.56k
      op_idx = AArch64_get_detail(MI)->op_count - 1;
249
8.56k
    }
250
70.4k
    if (op_idx >= AArch64_get_detail(MI)->op_count) {
251
      // A memory operand with a commata in [base, dist]
252
2.83k
      op_idx = AArch64_get_detail(MI)->op_count - 1;
253
2.83k
    }
254
255
    // Search for the operand this one belongs to.
256
70.4k
    cs_aarch64_op *op = &AArch64_get_detail(MI)->operands[op_idx];
257
70.4k
    if ((op->type != AARCH64_OP_REG &&
258
10.7k
         op->type != AARCH64_OP_SME) ||
259
63.7k
        op->vas != AARCH64LAYOUT_INVALID) {
260
59.6k
      goto next_dot_continue;
261
59.6k
    }
262
10.7k
    op->vas = vl;
263
264
72.2k
next_dot_continue:
265
72.2k
    vl_ptr = strchr(vl_ptr + 1, '.');
266
72.2k
  }
267
58.7k
}
268
269
const char *AArch64_reg_name(csh handle, unsigned int reg)
270
11.0k
{
271
11.0k
  int syntax_opt = ((cs_struct *)(uintptr_t)handle)->syntax;
272
11.0k
  const char *alias = get_custom_reg_alias(reg);
273
11.0k
  if ((syntax_opt & CS_OPT_SYNTAX_CS_REG_ALIAS) && alias)
274
0
    return alias;
275
276
11.0k
  if (((cs_struct *)(uintptr_t)handle)->syntax &
277
11.0k
      CS_OPT_SYNTAX_NOREGNAME) {
278
0
    return AArch64_LLVM_getRegisterName(reg, AArch64_NoRegAltName);
279
0
  }
280
  // TODO Add options for the other register names
281
11.0k
  return AArch64_LLVM_getRegisterName(reg, AArch64_NoRegAltName);
282
11.0k
}
283
284
void AArch64_setup_op(cs_aarch64_op *op)
285
955k
{
286
955k
  memset(op, 0, sizeof(cs_aarch64_op));
287
955k
  op->type = AARCH64_OP_INVALID;
288
955k
  op->vector_index = -1;
289
955k
}
290
291
void AArch64_init_cs_detail(MCInst *MI)
292
59.5k
{
293
59.5k
  if (detail_is_set(MI)) {
294
59.5k
    memset(get_detail(MI), 0,
295
59.5k
           offsetof(cs_detail, aarch64) + sizeof(cs_aarch64));
296
1.01M
    for (int i = 0; i < ARR_SIZE(AArch64_get_detail(MI)->operands);
297
952k
         i++)
298
952k
      AArch64_setup_op(&AArch64_get_detail(MI)->operands[i]);
299
59.5k
    AArch64_get_detail(MI)->cc = AArch64CC_Invalid;
300
59.5k
  }
301
59.5k
}
302
303
/// Unfortunately, the AARCH64 definitions do not indicate in any way
304
/// (exception are the instruction identifiers), if memory accesses
305
/// is post- or pre-indexed.
306
/// So the only generic way to determine, if the memory access is in
307
/// post-indexed addressing mode, is by search for "<membase>], #<memdisp>" in
308
/// @p OS.
309
/// Searching the asm string to determine such a property is enormously ugly
310
/// and wastes resources.
311
/// Sorry, I know and do feel bad about it. But for now it works.
312
static bool AArch64_check_post_index_am(const MCInst *MI, const SStream *OS)
313
58.8k
{
314
58.8k
  if (AArch64_get_detail(MI)->post_index) {
315
0
    return true;
316
0
  }
317
58.8k
  cs_aarch64_op *memop = NULL;
318
209k
  for (int i = 0; i < AArch64_get_detail(MI)->op_count; ++i) {
319
174k
    if (AArch64_get_detail(MI)->operands[i].type & CS_OP_MEM) {
320
23.9k
      memop = &AArch64_get_detail(MI)->operands[i];
321
23.9k
      break;
322
23.9k
    }
323
174k
  }
324
58.8k
  if (!memop)
325
34.8k
    return false;
326
23.9k
  if (memop->mem.base == AARCH64_REG_INVALID) {
327
    // Load/Store from/to label. Has no register base.
328
819
    return false;
329
819
  }
330
23.1k
  const char *membase = AArch64_LLVM_getRegisterName(
331
23.1k
    memop->mem.base, AArch64_NoRegAltName);
332
23.1k
  int64_t memdisp = memop->mem.disp;
333
23.1k
  SStream pattern = { 0 };
334
23.1k
  SStream_concat(&pattern, membase);
335
23.1k
  SStream_concat(&pattern, "], ");
336
23.1k
  printInt32Bang(&pattern, memdisp);
337
23.1k
  return strstr(OS->buffer, pattern.buffer) != NULL;
338
23.9k
}
339
340
static void AArch64_check_updates_flags(MCInst *MI)
341
58.8k
{
342
58.8k
#ifndef CAPSTONE_DIET
343
58.8k
  if (!detail_is_set(MI))
344
0
    return;
345
58.8k
  cs_detail *detail = get_detail(MI);
346
  // Implicitly written registers
347
64.2k
  for (int i = 0; i < detail->regs_write_count; ++i) {
348
8.05k
    if (detail->regs_write[i] == 0)
349
0
      break;
350
13.4k
    for (int j = 0; j < ARR_SIZE(aarch64_flag_regs); ++j) {
351
8.05k
      if (detail->regs_write[i] == aarch64_flag_regs[j]) {
352
2.66k
        detail->aarch64.update_flags = true;
353
2.66k
        return;
354
2.66k
      }
355
8.05k
    }
356
8.05k
  }
357
226k
  for (int i = 0; i < detail->aarch64.op_count; ++i) {
358
170k
    if (detail->aarch64.operands[i].type == AARCH64_OP_SYSREG &&
359
1.14k
        detail->aarch64.operands[i].sysop.sub_type ==
360
1.14k
          AARCH64_OP_REG_MSR) {
361
3.35k
      for (int j = 0; j < ARR_SIZE(aarch64_flag_sys_regs);
362
2.75k
           ++j)
363
2.80k
        if (detail->aarch64.operands[i]
364
2.80k
              .sysop.reg.sysreg ==
365
2.80k
            aarch64_flag_sys_regs[j]) {
366
45
          detail->aarch64.update_flags = true;
367
45
          return;
368
45
        }
369
169k
    } else if (detail->aarch64.operands[i].type == AARCH64_OP_REG &&
370
103k
         detail->aarch64.operands[i].access & CS_AC_WRITE) {
371
101k
      for (int j = 0; j < ARR_SIZE(aarch64_flag_regs); ++j)
372
50.7k
        if (detail->aarch64.operands[i].reg ==
373
50.7k
            aarch64_flag_regs[j]) {
374
0
          detail->aarch64.update_flags = true;
375
0
          return;
376
0
        }
377
50.7k
    }
378
170k
  }
379
56.1k
#endif // CAPSTONE_DIET
380
56.1k
}
381
382
static aarch64_shifter id_to_shifter(unsigned Opcode)
383
35
{
384
35
  switch (Opcode) {
385
0
  default:
386
0
    return AARCH64_SFT_INVALID;
387
0
  case AArch64_RORVXr:
388
2
  case AArch64_RORVWr:
389
2
    return AARCH64_SFT_ROR_REG;
390
8
  case AArch64_LSRVXr:
391
12
  case AArch64_LSRVWr:
392
12
    return AARCH64_SFT_LSR_REG;
393
0
  case AArch64_LSLVXr:
394
9
  case AArch64_LSLVWr:
395
9
    return AARCH64_SFT_LSL_REG;
396
12
  case AArch64_ASRVXr:
397
12
  case AArch64_ASRVWr:
398
12
    return AARCH64_SFT_ASR_REG;
399
35
  }
400
35
}
401
402
static void add_non_alias_details(MCInst *MI)
403
49.6k
{
404
49.6k
  unsigned Opcode = MCInst_getOpcode(MI);
405
49.6k
  switch (Opcode) {
406
47.1k
  default:
407
47.1k
    break;
408
47.1k
  case AArch64_RORVXr:
409
2
  case AArch64_RORVWr:
410
10
  case AArch64_LSRVXr:
411
14
  case AArch64_LSRVWr:
412
14
  case AArch64_LSLVXr:
413
23
  case AArch64_LSLVWr:
414
35
  case AArch64_ASRVXr:
415
35
  case AArch64_ASRVWr:
416
35
    if (AArch64_get_detail(MI)->op_count != 3) {
417
0
      return;
418
0
    }
419
35
    CS_ASSERT_RET(AArch64_get_detail_op(MI, -1)->type ==
420
35
            AARCH64_OP_REG);
421
422
    // The shift by register instructions don't set the shift value properly.
423
    // Correct it here.
424
35
    uint64_t shift = AArch64_get_detail_op(MI, -1)->reg;
425
35
    cs_aarch64_op *op1 = AArch64_get_detail_op(MI, -2);
426
35
    op1->shift.type = id_to_shifter(Opcode);
427
35
    op1->shift.value = shift;
428
35
    AArch64_dec_op_count(MI);
429
35
    break;
430
42
  case AArch64_FCMPDri:
431
92
  case AArch64_FCMPEDri:
432
162
  case AArch64_FCMPEHri:
433
194
  case AArch64_FCMPESri:
434
382
  case AArch64_FCMPHri:
435
392
  case AArch64_FCMPSri:
436
392
    AArch64_insert_detail_op_reg_at(MI, -1, AARCH64_REG_XZR,
437
392
            CS_AC_READ);
438
392
    break;
439
44
  case AArch64_CMEQv16i8rz:
440
44
  case AArch64_CMEQv1i64rz:
441
44
  case AArch64_CMEQv2i32rz:
442
45
  case AArch64_CMEQv2i64rz:
443
53
  case AArch64_CMEQv4i16rz:
444
58
  case AArch64_CMEQv4i32rz:
445
59
  case AArch64_CMEQv8i16rz:
446
59
  case AArch64_CMEQv8i8rz:
447
59
  case AArch64_CMGEv16i8rz:
448
67
  case AArch64_CMGEv1i64rz:
449
162
  case AArch64_CMGEv2i32rz:
450
162
  case AArch64_CMGEv2i64rz:
451
171
  case AArch64_CMGEv4i16rz:
452
171
  case AArch64_CMGEv4i32rz:
453
171
  case AArch64_CMGEv8i16rz:
454
171
  case AArch64_CMGEv8i8rz:
455
171
  case AArch64_CMGTv16i8rz:
456
219
  case AArch64_CMGTv1i64rz:
457
253
  case AArch64_CMGTv2i32rz:
458
553
  case AArch64_CMGTv2i64rz:
459
553
  case AArch64_CMGTv4i16rz:
460
553
  case AArch64_CMGTv4i32rz:
461
626
  case AArch64_CMGTv8i16rz:
462
628
  case AArch64_CMGTv8i8rz:
463
628
  case AArch64_CMLEv16i8rz:
464
631
  case AArch64_CMLEv1i64rz:
465
640
  case AArch64_CMLEv2i32rz:
466
648
  case AArch64_CMLEv2i64rz:
467
650
  case AArch64_CMLEv4i16rz:
468
650
  case AArch64_CMLEv4i32rz:
469
650
  case AArch64_CMLEv8i16rz:
470
650
  case AArch64_CMLEv8i8rz:
471
682
  case AArch64_CMLTv16i8rz:
472
684
  case AArch64_CMLTv1i64rz:
473
684
  case AArch64_CMLTv2i32rz:
474
1.04k
  case AArch64_CMLTv2i64rz:
475
1.04k
  case AArch64_CMLTv4i16rz:
476
1.04k
  case AArch64_CMLTv4i32rz:
477
1.05k
  case AArch64_CMLTv8i16rz:
478
1.06k
  case AArch64_CMLTv8i8rz:
479
1.06k
    AArch64_insert_detail_op_imm_at(MI, -1, 0);
480
1.06k
    break;
481
0
  case AArch64_FCMEQ_PPzZ0_D:
482
75
  case AArch64_FCMEQ_PPzZ0_H:
483
91
  case AArch64_FCMEQ_PPzZ0_S:
484
93
  case AArch64_FCMEQv1i16rz:
485
145
  case AArch64_FCMEQv1i32rz:
486
381
  case AArch64_FCMEQv1i64rz:
487
523
  case AArch64_FCMEQv2i32rz:
488
539
  case AArch64_FCMEQv2i64rz:
489
543
  case AArch64_FCMEQv4i16rz:
490
543
  case AArch64_FCMEQv4i32rz:
491
544
  case AArch64_FCMEQv8i16rz:
492
544
  case AArch64_FCMGE_PPzZ0_D:
493
553
  case AArch64_FCMGE_PPzZ0_H:
494
553
  case AArch64_FCMGE_PPzZ0_S:
495
561
  case AArch64_FCMGEv1i16rz:
496
561
  case AArch64_FCMGEv1i32rz:
497
594
  case AArch64_FCMGEv1i64rz:
498
603
  case AArch64_FCMGEv2i32rz:
499
603
  case AArch64_FCMGEv2i64rz:
500
603
  case AArch64_FCMGEv4i16rz:
501
611
  case AArch64_FCMGEv4i32rz:
502
753
  case AArch64_FCMGEv8i16rz:
503
756
  case AArch64_FCMGT_PPzZ0_D:
504
757
  case AArch64_FCMGT_PPzZ0_H:
505
767
  case AArch64_FCMGT_PPzZ0_S:
506
775
  case AArch64_FCMGTv1i16rz:
507
777
  case AArch64_FCMGTv1i32rz:
508
777
  case AArch64_FCMGTv1i64rz:
509
792
  case AArch64_FCMGTv2i32rz:
510
792
  case AArch64_FCMGTv2i64rz:
511
921
  case AArch64_FCMGTv4i16rz:
512
930
  case AArch64_FCMGTv4i32rz:
513
930
  case AArch64_FCMGTv8i16rz:
514
930
  case AArch64_FCMLE_PPzZ0_D:
515
933
  case AArch64_FCMLE_PPzZ0_H:
516
936
  case AArch64_FCMLE_PPzZ0_S:
517
936
  case AArch64_FCMLEv1i16rz:
518
936
  case AArch64_FCMLEv1i32rz:
519
964
  case AArch64_FCMLEv1i64rz:
520
977
  case AArch64_FCMLEv2i32rz:
521
986
  case AArch64_FCMLEv2i64rz:
522
990
  case AArch64_FCMLEv4i16rz:
523
994
  case AArch64_FCMLEv4i32rz:
524
1.01k
  case AArch64_FCMLEv8i16rz:
525
1.01k
  case AArch64_FCMLT_PPzZ0_D:
526
1.01k
  case AArch64_FCMLT_PPzZ0_H:
527
1.01k
  case AArch64_FCMLT_PPzZ0_S:
528
1.01k
  case AArch64_FCMLTv1i16rz:
529
1.01k
  case AArch64_FCMLTv1i32rz:
530
1.01k
  case AArch64_FCMLTv1i64rz:
531
1.02k
  case AArch64_FCMLTv2i32rz:
532
1.02k
  case AArch64_FCMLTv2i64rz:
533
1.03k
  case AArch64_FCMLTv4i16rz:
534
1.03k
  case AArch64_FCMLTv4i32rz:
535
1.03k
  case AArch64_FCMLTv8i16rz:
536
1.03k
  case AArch64_FCMNE_PPzZ0_D:
537
1.03k
  case AArch64_FCMNE_PPzZ0_H:
538
1.03k
  case AArch64_FCMNE_PPzZ0_S: {
539
1.03k
    aarch64_sysop sysop = { 0 };
540
1.03k
    sysop.imm.exactfpimm = AARCH64_EXACTFPIMM_ZERO;
541
1.03k
    sysop.sub_type = AARCH64_OP_EXACTFPIMM;
542
1.03k
    AArch64_insert_detail_op_sys(MI, -1, sysop, AARCH64_OP_SYSIMM);
543
1.03k
    break;
544
1.03k
  }
545
49.6k
  }
546
49.6k
}
547
548
#define ADD_ZA0_S \
549
14
  { \
550
14
    aarch64_op_sme za0_op = { \
551
14
      .type = AARCH64_SME_OP_TILE, \
552
14
      .tile = AARCH64_REG_ZAS0, \
553
14
      .slice_reg = AARCH64_REG_INVALID, \
554
14
      .slice_offset = { -1 }, \
555
14
      .has_range_offset = false, \
556
14
      .is_vertical = false, \
557
14
    }; \
558
14
    AArch64_insert_detail_op_sme(MI, -1, za0_op); \
559
14
    AArch64_get_detail_op(MI, -1)->vas = AARCH64LAYOUT_VL_S; \
560
14
    AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE; \
561
14
  }
562
#define ADD_ZA1_S \
563
96
  { \
564
96
    aarch64_op_sme za1_op = { \
565
96
      .type = AARCH64_SME_OP_TILE, \
566
96
      .tile = AARCH64_REG_ZAS1, \
567
96
      .slice_reg = AARCH64_REG_INVALID, \
568
96
      .slice_offset = { -1 }, \
569
96
      .has_range_offset = false, \
570
96
      .is_vertical = false, \
571
96
    }; \
572
96
    AArch64_insert_detail_op_sme(MI, -1, za1_op); \
573
96
    AArch64_get_detail_op(MI, -1)->vas = AARCH64LAYOUT_VL_S; \
574
96
    AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE; \
575
96
  }
576
#define ADD_ZA2_S \
577
68
  { \
578
68
    aarch64_op_sme za2_op = { \
579
68
      .type = AARCH64_SME_OP_TILE, \
580
68
      .tile = AARCH64_REG_ZAS2, \
581
68
      .slice_reg = AARCH64_REG_INVALID, \
582
68
      .slice_offset = { -1 }, \
583
68
      .has_range_offset = false, \
584
68
      .is_vertical = false, \
585
68
    }; \
586
68
    AArch64_insert_detail_op_sme(MI, -1, za2_op); \
587
68
    AArch64_get_detail_op(MI, -1)->vas = AARCH64LAYOUT_VL_S; \
588
68
    AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE; \
589
68
  }
590
#define ADD_ZA3_S \
591
77
  { \
592
77
    aarch64_op_sme za3_op = { \
593
77
      .type = AARCH64_SME_OP_TILE, \
594
77
      .tile = AARCH64_REG_ZAS3, \
595
77
      .slice_reg = AARCH64_REG_INVALID, \
596
77
      .slice_offset = { -1 }, \
597
77
      .has_range_offset = false, \
598
77
      .is_vertical = false, \
599
77
    }; \
600
77
    AArch64_insert_detail_op_sme(MI, -1, za3_op); \
601
77
    AArch64_get_detail_op(MI, -1)->vas = AARCH64LAYOUT_VL_S; \
602
77
    AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE; \
603
77
  }
604
#define ADD_ZA \
605
4
  { \
606
4
    aarch64_op_sme za_op = { \
607
4
      .type = AARCH64_SME_OP_TILE, \
608
4
      .tile = AARCH64_REG_ZA, \
609
4
      .slice_reg = AARCH64_REG_INVALID, \
610
4
      .slice_offset = { -1 }, \
611
4
      .has_range_offset = false, \
612
4
      .is_vertical = false, \
613
4
    }; \
614
4
    AArch64_insert_detail_op_sme(MI, -1, za_op); \
615
4
    AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE; \
616
4
  }
617
618
static void AArch64_add_not_defined_ops(MCInst *MI, const SStream *OS)
619
58.8k
{
620
58.8k
  if (!detail_is_set(MI))
621
0
    return;
622
623
58.8k
  if (!MI->flat_insn->is_alias || !MI->flat_insn->usesAliasDetails) {
624
49.6k
    add_non_alias_details(MI);
625
49.6k
    return;
626
49.6k
  }
627
628
  // Alias details
629
9.15k
  switch (MI->flat_insn->alias_id) {
630
7.98k
  default:
631
7.98k
    return;
632
7.98k
  case AARCH64_INS_ALIAS_ROR:
633
228
    if (AArch64_get_detail(MI)->op_count != 3) {
634
0
      return;
635
0
    }
636
    // The ROR alias doesn't set the shift value properly.
637
    // Correct it here.
638
228
    bool reg_shift = AArch64_get_detail_op(MI, -1)->type ==
639
228
         AARCH64_OP_REG;
640
228
    uint64_t shift = reg_shift ?
641
0
           AArch64_get_detail_op(MI, -1)->reg :
642
228
           AArch64_get_detail_op(MI, -1)->imm;
643
228
    cs_aarch64_op *op1 = AArch64_get_detail_op(MI, -2);
644
228
    op1->shift.type = reg_shift ? AARCH64_SFT_ROR_REG :
645
228
                AARCH64_SFT_ROR;
646
228
    op1->shift.value = shift;
647
228
    AArch64_dec_op_count(MI);
648
228
    break;
649
2
  case AARCH64_INS_ALIAS_FMOV:
650
2
    if (AArch64_get_detail_op(MI, -1)->type == AARCH64_OP_FP) {
651
2
      break;
652
2
    }
653
0
    AArch64_insert_detail_op_float_at(MI, -1, 0.0f, CS_AC_READ);
654
0
    break;
655
0
  case AARCH64_INS_ALIAS_LD1:
656
1
  case AARCH64_INS_ALIAS_LD1R:
657
23
  case AARCH64_INS_ALIAS_LD2:
658
51
  case AARCH64_INS_ALIAS_LD2R:
659
86
  case AARCH64_INS_ALIAS_LD3:
660
119
  case AARCH64_INS_ALIAS_LD3R:
661
150
  case AARCH64_INS_ALIAS_LD4:
662
162
  case AARCH64_INS_ALIAS_LD4R:
663
428
  case AARCH64_INS_ALIAS_ST1:
664
458
  case AARCH64_INS_ALIAS_ST2:
665
462
  case AARCH64_INS_ALIAS_ST3:
666
722
  case AARCH64_INS_ALIAS_ST4: {
667
    // Add post-index disp
668
722
    const char *disp_off = strrchr(OS->buffer, '#');
669
722
    if (!disp_off)
670
0
      return;
671
722
    unsigned disp = atoi(disp_off + 1);
672
722
    AArch64_get_detail_op(MI, -1)->type = AARCH64_OP_MEM;
673
722
    AArch64_get_detail_op(MI, -1)->mem.base =
674
722
      AArch64_get_detail_op(MI, -1)->reg;
675
722
    AArch64_get_detail_op(MI, -1)->mem.disp = disp;
676
722
    AArch64_get_detail(MI)->post_index = true;
677
722
    break;
678
722
  }
679
3
  case AARCH64_INS_ALIAS_GCSB:
680
    // TODO
681
    // Only CSYNC is defined in LLVM. So we need to add it.
682
    //     /* 2825 */ "gcsb dsync\0"
683
3
    break;
684
55
  case AARCH64_INS_ALIAS_SMSTART:
685
68
  case AARCH64_INS_ALIAS_SMSTOP: {
686
68
    const char *disp_off = NULL;
687
68
    disp_off = strstr(OS->buffer, "smstart\tza");
688
68
    if (disp_off) {
689
16
      aarch64_sysop sysop = { 0 };
690
16
      sysop.alias.svcr = AARCH64_SVCR_SVCRZA;
691
16
      sysop.sub_type = AARCH64_OP_SVCR;
692
16
      AArch64_insert_detail_op_sys(MI, -1, sysop,
693
16
                 AARCH64_OP_SYSALIAS);
694
16
      return;
695
16
    }
696
52
    disp_off = strstr(OS->buffer, "smstart\tsm");
697
52
    if (disp_off) {
698
39
      aarch64_sysop sysop = { 0 };
699
39
      sysop.alias.svcr = AARCH64_SVCR_SVCRSM;
700
39
      sysop.sub_type = AARCH64_OP_SVCR;
701
39
      AArch64_insert_detail_op_sys(MI, -1, sysop,
702
39
                 AARCH64_OP_SYSALIAS);
703
39
      return;
704
39
    }
705
13
    break;
706
52
  }
707
154
  case AARCH64_INS_ALIAS_ZERO: {
708
    // It is ugly, but the hard coded search patterns do it for now.
709
154
    const char *disp_off = NULL;
710
711
154
    disp_off = strstr(OS->buffer, "{za}");
712
154
    if (disp_off) {
713
4
      ADD_ZA;
714
4
      return;
715
4
    }
716
150
    disp_off = strstr(OS->buffer, "{za1.h}");
717
150
    if (disp_off) {
718
48
      aarch64_op_sme op = {
719
48
        .type = AARCH64_SME_OP_TILE,
720
48
        .tile = AARCH64_REG_ZAH1,
721
48
        .slice_reg = AARCH64_REG_INVALID,
722
48
        .slice_offset = { -1 },
723
48
        .has_range_offset = false,
724
48
        .is_vertical = false,
725
48
      };
726
48
      AArch64_insert_detail_op_sme(MI, -1, op);
727
48
      AArch64_get_detail_op(MI, -1)->vas = AARCH64LAYOUT_VL_H;
728
48
      AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE;
729
48
      return;
730
48
    }
731
102
    disp_off = strstr(OS->buffer, "{za0.h}");
732
102
    if (disp_off) {
733
0
      aarch64_op_sme op = {
734
0
        .type = AARCH64_SME_OP_TILE,
735
0
        .tile = AARCH64_REG_ZAH0,
736
0
        .slice_reg = AARCH64_REG_INVALID,
737
0
        .slice_offset = { -1 },
738
0
        .has_range_offset = false,
739
0
        .is_vertical = false,
740
0
      };
741
0
      AArch64_insert_detail_op_sme(MI, -1, op);
742
0
      AArch64_get_detail_op(MI, -1)->vas = AARCH64LAYOUT_VL_H;
743
0
      AArch64_get_detail_op(MI, -1)->access = CS_AC_WRITE;
744
0
      return;
745
0
    }
746
102
    disp_off = strstr(OS->buffer, "{za0.s}");
747
102
    if (disp_off) {
748
0
      ADD_ZA0_S;
749
0
      return;
750
0
    }
751
102
    disp_off = strstr(OS->buffer, "{za1.s}");
752
102
    if (disp_off) {
753
16
      ADD_ZA1_S;
754
16
      return;
755
16
    }
756
86
    disp_off = strstr(OS->buffer, "{za2.s}");
757
86
    if (disp_off) {
758
2
      ADD_ZA2_S;
759
2
      return;
760
2
    }
761
84
    disp_off = strstr(OS->buffer, "{za3.s}");
762
84
    if (disp_off) {
763
4
      ADD_ZA3_S;
764
4
      return;
765
4
    }
766
80
    disp_off = strstr(OS->buffer, "{za0.s,za1.s}");
767
80
    if (disp_off) {
768
7
      ADD_ZA0_S;
769
7
      ADD_ZA1_S;
770
7
      return;
771
7
    }
772
73
    disp_off = strstr(OS->buffer, "{za0.s,za3.s}");
773
73
    if (disp_off) {
774
0
      ADD_ZA0_S;
775
0
      ADD_ZA3_S;
776
0
      return;
777
0
    }
778
73
    disp_off = strstr(OS->buffer, "{za1.s,za2.s}");
779
73
    if (disp_off) {
780
0
      ADD_ZA1_S;
781
0
      ADD_ZA2_S;
782
0
      return;
783
0
    }
784
73
    disp_off = strstr(OS->buffer, "{za2.s,za3.s}");
785
73
    if (disp_off) {
786
0
      ADD_ZA2_S;
787
0
      ADD_ZA3_S;
788
0
      return;
789
0
    }
790
73
    disp_off = strstr(OS->buffer, "{za0.s,za1.s,za2.s}");
791
73
    if (disp_off) {
792
0
      ADD_ZA0_S;
793
0
      ADD_ZA1_S;
794
0
      ADD_ZA2_S;
795
0
      return;
796
0
    }
797
73
    disp_off = strstr(OS->buffer, "{za0.s,za1.s,za3.s}");
798
73
    if (disp_off) {
799
7
      ADD_ZA0_S;
800
7
      ADD_ZA1_S;
801
7
      ADD_ZA3_S;
802
7
      return;
803
7
    }
804
66
    disp_off = strstr(OS->buffer, "{za0.s,za2.s,za3.s}");
805
66
    if (disp_off) {
806
0
      ADD_ZA0_S;
807
0
      ADD_ZA2_S;
808
0
      ADD_ZA3_S;
809
0
      return;
810
0
    }
811
66
    disp_off = strstr(OS->buffer, "{za1.s,za2.s,za3.s}");
812
66
    if (disp_off) {
813
66
      ADD_ZA1_S;
814
66
      ADD_ZA2_S;
815
66
      ADD_ZA3_S;
816
66
      return;
817
66
    }
818
0
    break;
819
66
  }
820
9.15k
  }
821
9.15k
}
822
823
void AArch64_set_instr_map_data(MCInst *MI)
824
59.5k
{
825
59.5k
  map_cs_id(MI, aarch64_insns, ARR_SIZE(aarch64_insns));
826
59.5k
  map_implicit_reads(MI, aarch64_insns);
827
59.5k
  map_implicit_writes(MI, aarch64_insns);
828
59.5k
  map_groups(MI, aarch64_insns);
829
59.5k
}
830
831
bool AArch64_getInstruction(csh handle, const uint8_t *code, size_t code_len,
832
          MCInst *MI, uint16_t *size, uint64_t address,
833
          void *info)
834
59.5k
{
835
59.5k
  AArch64_init_cs_detail(MI);
836
59.5k
  DecodeStatus Result = AArch64_LLVM_getInstruction(
837
59.5k
    handle, code, code_len, MI, size, address, info);
838
59.5k
  AArch64_set_instr_map_data(MI);
839
59.5k
  if (Result == MCDisassembler_SoftFail) {
840
1.00k
    MCInst_setSoftFail(MI);
841
1.00k
  }
842
59.5k
  return Result != MCDisassembler_Fail;
843
59.5k
}
844
845
/// Patches the register names with Capstone specific alias.
846
/// Those are common alias for registers (e.g. r15 = pc)
847
/// which are not set in LLVM.
848
static void patch_cs_reg_alias(char *asm_str)
849
0
{
850
0
  bool skip_sub = false;
851
0
  char *x29 = strstr(asm_str, "x29");
852
0
  if (x29 > asm_str && strstr(asm_str, "0x29") == (x29 - 1)) {
853
    // Check for hex prefix
854
0
    skip_sub = true;
855
0
  }
856
0
  while (x29 && !skip_sub) {
857
0
    x29[0] = 'f';
858
0
    x29[1] = 'p';
859
0
    memmove(x29 + 2, x29 + 3, strlen(x29 + 3));
860
0
    asm_str[strlen(asm_str) - 1] = '\0';
861
0
    x29 = strstr(asm_str, "x29");
862
0
  }
863
0
  skip_sub = false;
864
0
  char *x30 = strstr(asm_str, "x30");
865
0
  if (x30 > asm_str && strstr(asm_str, "0x30") == (x30 - 1)) {
866
    // Check for hex prefix
867
0
    skip_sub = true;
868
0
  }
869
0
  while (x30 && !skip_sub) {
870
0
    x30[0] = 'l';
871
0
    x30[1] = 'r';
872
0
    memmove(x30 + 2, x30 + 3, strlen(x30 + 3));
873
0
    asm_str[strlen(asm_str) - 1] = '\0';
874
0
    x30 = strstr(asm_str, "x30");
875
0
  }
876
0
}
877
878
/// Adds group to the instruction which are not defined in LLVM.
879
static void AArch64_add_cs_groups(MCInst *MI)
880
58.8k
{
881
58.8k
  unsigned Opcode = MI->flat_insn->id;
882
58.8k
  switch (Opcode) {
883
57.8k
  default:
884
57.8k
    return;
885
57.8k
  case AARCH64_INS_SVC:
886
183
    add_group(MI, AARCH64_GRP_INT);
887
183
    break;
888
115
  case AARCH64_INS_SMC:
889
730
  case AARCH64_INS_MSR:
890
821
  case AARCH64_INS_MRS:
891
821
    add_group(MI, AARCH64_GRP_PRIVILEGE);
892
821
    break;
893
4
  case AARCH64_INS_RET:
894
12
  case AARCH64_INS_RETAA:
895
12
  case AARCH64_INS_RETAB:
896
12
    add_group(MI, AARCH64_GRP_RET);
897
12
    break;
898
58.8k
  }
899
58.8k
}
900
901
static void AArch64_correct_mem_access(MCInst *MI)
902
58.8k
{
903
58.8k
#ifndef CAPSTONE_DIET
904
58.8k
  if (!detail_is_set(MI))
905
0
    return;
906
58.8k
  cs_ac_type access =
907
58.8k
    aarch64_insns[MI->Opcode].suppl_info.aarch64.mem_acc;
908
58.8k
  if (access == CS_AC_INVALID) {
909
37.7k
    return;
910
37.7k
  }
911
44.3k
  for (int i = 0; i < AArch64_get_detail(MI)->op_count; ++i) {
912
44.0k
    if (AArch64_get_detail_op(MI, -i)->type == AARCH64_OP_MEM) {
913
20.7k
      AArch64_get_detail_op(MI, -i)->access = access;
914
20.7k
      return;
915
20.7k
    }
916
44.0k
  }
917
21.0k
#endif
918
21.0k
}
919
920
void AArch64_printer(MCInst *MI, SStream *O, void * /* MCRegisterInfo* */ info)
921
58.8k
{
922
58.8k
  MCRegisterInfo *MRI = (MCRegisterInfo *)info;
923
58.8k
  MI->MRI = MRI;
924
58.8k
  MI->fillDetailOps = detail_is_set(MI);
925
58.8k
  MI->flat_insn->usesAliasDetails = map_use_alias_details(MI);
926
58.8k
  AArch64_LLVM_printInstruction(MI, O, info);
927
58.8k
  if (detail_is_set(MI)) {
928
58.8k
    if (AArch64_get_detail(MI)->is_doing_sme) {
929
      // Last operand still needs to be closed.
930
1.36k
      AArch64_get_detail(MI)->is_doing_sme = false;
931
1.36k
      AArch64_inc_op_count(MI);
932
1.36k
    }
933
58.8k
    AArch64_get_detail(MI)->post_index =
934
58.8k
      AArch64_check_post_index_am(MI, O);
935
58.8k
  }
936
58.8k
  AArch64_check_updates_flags(MI);
937
58.8k
  map_set_alias_id(MI, O, insn_alias_mnem_map,
938
58.8k
       ARR_SIZE(insn_alias_mnem_map) - 1);
939
58.8k
  int syntax_opt = MI->csh->syntax;
940
58.8k
  if (syntax_opt & CS_OPT_SYNTAX_CS_REG_ALIAS)
941
0
    patch_cs_reg_alias(O->buffer);
942
58.8k
  AArch64_add_not_defined_ops(MI, O);
943
58.8k
  AArch64_add_cs_groups(MI);
944
58.8k
  AArch64_add_vas(MI, O);
945
58.8k
  AArch64_correct_mem_access(MI);
946
58.8k
}
947
948
// given internal insn id, return public instruction info
949
void AArch64_get_insn_id(cs_struct *h, cs_insn *insn, unsigned int id)
950
58.8k
{
951
  // Done after disassembly
952
58.8k
  return;
953
58.8k
}
954
955
static const char *const insn_name_maps[] = {
956
#include "AArch64GenCSMappingInsnName.inc"
957
};
958
959
const char *AArch64_insn_name(csh handle, unsigned int id)
960
58.8k
{
961
58.8k
#ifndef CAPSTONE_DIET
962
58.8k
  if (id < AARCH64_INS_ALIAS_END && id > AARCH64_INS_ALIAS_BEGIN) {
963
0
    if (id - AARCH64_INS_ALIAS_BEGIN >=
964
0
        ARR_SIZE(insn_alias_mnem_map))
965
0
      return NULL;
966
967
0
    return insn_alias_mnem_map[id - AARCH64_INS_ALIAS_BEGIN - 1]
968
0
      .name;
969
0
  }
970
58.8k
  if (id >= AARCH64_INS_ENDING)
971
0
    return NULL;
972
973
58.8k
  if (id < ARR_SIZE(insn_name_maps))
974
58.8k
    return insn_name_maps[id];
975
976
  // not found
977
0
  return NULL;
978
#else
979
  return NULL;
980
#endif
981
58.8k
}
982
983
#ifndef CAPSTONE_DIET
984
static const name_map group_name_maps[] = {
985
  // generic groups
986
  { AARCH64_GRP_INVALID, NULL },
987
  { AARCH64_GRP_JUMP, "jump" },
988
  { AARCH64_GRP_CALL, "call" },
989
  { AARCH64_GRP_RET, "return" },
990
  { AARCH64_GRP_PRIVILEGE, "privilege" },
991
  { AARCH64_GRP_INT, "int" },
992
  { AARCH64_GRP_BRANCH_RELATIVE, "branch_relative" },
993
994
// architecture-specific groups
995
#include "AArch64GenCSFeatureName.inc"
996
};
997
#endif
998
999
const char *AArch64_group_name(csh handle, unsigned int id)
1000
221k
{
1001
221k
#ifndef CAPSTONE_DIET
1002
221k
  return id2name(group_name_maps, ARR_SIZE(group_name_maps), id);
1003
#else
1004
  return NULL;
1005
#endif
1006
221k
}
1007
1008
// map instruction name to public instruction ID
1009
aarch64_insn AArch64_map_insn(const char *name)
1010
75.2k
{
1011
75.2k
  unsigned int i;
1012
1013
49.4M
  for (i = 1; i < ARR_SIZE(insn_name_maps); i++) {
1014
49.4M
    if (!strcmp(name, insn_name_maps[i]))
1015
74.7k
      return i;
1016
49.4M
  }
1017
1018
  // not found
1019
544
  return AARCH64_INS_INVALID;
1020
75.2k
}
1021
1022
#ifndef CAPSTONE_DIET
1023
1024
static const map_insn_ops insn_operands[] = {
1025
#include "AArch64GenCSMappingInsnOp.inc"
1026
};
1027
1028
void AArch64_reg_access(const cs_insn *insn, cs_regs regs_read,
1029
      uint8_t *regs_read_count, cs_regs regs_write,
1030
      uint8_t *regs_write_count)
1031
0
{
1032
0
  uint8_t i;
1033
0
  uint8_t read_count, write_count;
1034
0
  cs_aarch64 *aarch64 = &(insn->detail->aarch64);
1035
1036
0
  read_count = insn->detail->regs_read_count;
1037
0
  write_count = insn->detail->regs_write_count;
1038
1039
  // implicit registers
1040
0
  memcpy(regs_read, insn->detail->regs_read,
1041
0
         read_count * sizeof(insn->detail->regs_read[0]));
1042
0
  memcpy(regs_write, insn->detail->regs_write,
1043
0
         write_count * sizeof(insn->detail->regs_write[0]));
1044
1045
  // explicit registers
1046
0
  for (i = 0; i < aarch64->op_count; i++) {
1047
0
    cs_aarch64_op *op = &(aarch64->operands[i]);
1048
0
    switch ((int)op->type) {
1049
0
    case AARCH64_OP_REG:
1050
0
      if ((op->access & CS_AC_READ) &&
1051
0
          !arr_exist(regs_read, read_count, op->reg)) {
1052
0
        regs_read[read_count] = (uint16_t)op->reg;
1053
0
        read_count++;
1054
0
      }
1055
0
      if ((op->access & CS_AC_WRITE) &&
1056
0
          !arr_exist(regs_write, write_count, op->reg)) {
1057
0
        regs_write[write_count] = (uint16_t)op->reg;
1058
0
        write_count++;
1059
0
      }
1060
0
      break;
1061
0
    case AARCH64_OP_MEM:
1062
      // registers appeared in memory references always being read
1063
0
      if ((op->mem.base != AARCH64_REG_INVALID) &&
1064
0
          !arr_exist(regs_read, read_count, op->mem.base)) {
1065
0
        regs_read[read_count] = (uint16_t)op->mem.base;
1066
0
        read_count++;
1067
0
      }
1068
0
      if ((op->mem.index != AARCH64_REG_INVALID) &&
1069
0
          !arr_exist(regs_read, read_count, op->mem.index)) {
1070
0
        regs_read[read_count] = (uint16_t)op->mem.index;
1071
0
        read_count++;
1072
0
      }
1073
0
      if ((insn->detail->writeback) &&
1074
0
          (op->mem.base != AARCH64_REG_INVALID) &&
1075
0
          !arr_exist(regs_write, write_count, op->mem.base)) {
1076
0
        regs_write[write_count] =
1077
0
          (uint16_t)op->mem.base;
1078
0
        write_count++;
1079
0
      }
1080
0
      break;
1081
0
    case AARCH64_OP_SME:
1082
0
      if ((op->access & CS_AC_READ) &&
1083
0
          (op->sme.tile != AARCH64_REG_INVALID) &&
1084
0
          !arr_exist(regs_read, read_count, op->sme.tile)) {
1085
0
        regs_read[read_count] = (uint16_t)op->sme.tile;
1086
0
        read_count++;
1087
0
      }
1088
0
      if ((op->access & CS_AC_WRITE) &&
1089
0
          (op->sme.tile != AARCH64_REG_INVALID) &&
1090
0
          !arr_exist(regs_write, write_count, op->sme.tile)) {
1091
0
        regs_write[write_count] =
1092
0
          (uint16_t)op->sme.tile;
1093
0
        write_count++;
1094
0
      }
1095
0
      if ((op->sme.slice_reg != AARCH64_REG_INVALID) &&
1096
0
          !arr_exist(regs_read, read_count,
1097
0
               op->sme.slice_reg)) {
1098
0
        regs_read[read_count] =
1099
0
          (uint16_t)op->sme.slice_reg;
1100
0
        read_count++;
1101
0
      }
1102
0
      break;
1103
0
    case AARCH64_OP_PRED:
1104
0
      if ((op->access & CS_AC_READ) &&
1105
0
          (op->pred.reg != AARCH64_REG_INVALID) &&
1106
0
          !arr_exist(regs_read, read_count, op->pred.reg)) {
1107
0
        regs_read[read_count] = (uint16_t)op->pred.reg;
1108
0
        read_count++;
1109
0
      }
1110
0
      if ((op->access & CS_AC_WRITE) &&
1111
0
          (op->pred.reg != AARCH64_REG_INVALID) &&
1112
0
          !arr_exist(regs_write, write_count, op->pred.reg)) {
1113
0
        regs_write[write_count] =
1114
0
          (uint16_t)op->pred.reg;
1115
0
        write_count++;
1116
0
      }
1117
0
      if ((op->pred.vec_select != AARCH64_REG_INVALID) &&
1118
0
          !arr_exist(regs_read, read_count,
1119
0
               op->pred.vec_select)) {
1120
0
        regs_read[read_count] =
1121
0
          (uint16_t)op->pred.vec_select;
1122
0
        read_count++;
1123
0
      }
1124
0
      break;
1125
0
    default:
1126
0
      break;
1127
0
    }
1128
0
    if (op->shift.type >= AARCH64_SFT_LSL_REG) {
1129
0
      if (!arr_exist(regs_read, read_count,
1130
0
               op->shift.value)) {
1131
0
        regs_read[read_count] =
1132
0
          (uint16_t)op->shift.value;
1133
0
        read_count++;
1134
0
      }
1135
0
    }
1136
0
  }
1137
1138
0
  switch (insn->alias_id) {
1139
0
  default:
1140
0
    break;
1141
0
  case AARCH64_INS_ALIAS_RET:
1142
0
    regs_read[read_count] = AARCH64_REG_X30;
1143
0
    read_count++;
1144
0
    break;
1145
0
  }
1146
1147
0
  *regs_read_count = read_count;
1148
0
  *regs_write_count = write_count;
1149
0
}
1150
#endif
1151
1152
static AArch64Layout_VectorLayout get_vl_by_suffix(const char suffix)
1153
35.4k
{
1154
35.4k
  switch (suffix) {
1155
11.8k
  default:
1156
11.8k
    return AARCH64LAYOUT_INVALID;
1157
6.21k
  case 'b':
1158
6.21k
  case 'B':
1159
6.21k
    return AARCH64LAYOUT_VL_B;
1160
5.83k
  case 'h':
1161
5.83k
  case 'H':
1162
5.83k
    return AARCH64LAYOUT_VL_H;
1163
4.26k
  case 's':
1164
4.26k
  case 'S':
1165
4.26k
    return AARCH64LAYOUT_VL_S;
1166
6.98k
  case 'd':
1167
6.98k
  case 'D':
1168
6.98k
    return AARCH64LAYOUT_VL_D;
1169
304
  case 'q':
1170
304
  case 'Q':
1171
304
    return AARCH64LAYOUT_VL_Q;
1172
35.4k
  }
1173
35.4k
}
1174
1175
static unsigned get_vec_list_num_regs(MCInst *MI, unsigned Reg)
1176
14.8k
{
1177
  // Work out how many registers there are in the list (if there is an actual
1178
  // list).
1179
14.8k
  unsigned NumRegs = 1;
1180
14.8k
  if (MCRegisterClass_contains(
1181
14.8k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_DDRegClassID),
1182
14.8k
        Reg) ||
1183
14.6k
      MCRegisterClass_contains(
1184
14.6k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPR2RegClassID),
1185
14.6k
        Reg) ||
1186
12.5k
      MCRegisterClass_contains(
1187
12.5k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_QQRegClassID),
1188
12.5k
        Reg) ||
1189
12.1k
      MCRegisterClass_contains(
1190
12.1k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPR2RegClassID),
1191
12.1k
        Reg) ||
1192
11.3k
      MCRegisterClass_contains(
1193
11.3k
        MCRegisterInfo_getRegClass(MI->MRI,
1194
11.3k
                 AArch64_ZPR2StridedRegClassID),
1195
11.3k
        Reg))
1196
4.89k
    NumRegs = 2;
1197
9.97k
  else if (MCRegisterClass_contains(
1198
9.97k
       MCRegisterInfo_getRegClass(MI->MRI,
1199
9.97k
                AArch64_DDDRegClassID),
1200
9.97k
       Reg) ||
1201
9.77k
     MCRegisterClass_contains(
1202
9.77k
       MCRegisterInfo_getRegClass(MI->MRI,
1203
9.77k
                AArch64_ZPR3RegClassID),
1204
9.77k
       Reg) ||
1205
9.74k
     MCRegisterClass_contains(
1206
9.74k
       MCRegisterInfo_getRegClass(MI->MRI,
1207
9.74k
                AArch64_QQQRegClassID),
1208
9.74k
       Reg))
1209
1.55k
    NumRegs = 3;
1210
8.41k
  else if (MCRegisterClass_contains(
1211
8.41k
       MCRegisterInfo_getRegClass(MI->MRI,
1212
8.41k
                AArch64_DDDDRegClassID),
1213
8.41k
       Reg) ||
1214
8.30k
     MCRegisterClass_contains(
1215
8.30k
       MCRegisterInfo_getRegClass(MI->MRI,
1216
8.30k
                AArch64_ZPR4RegClassID),
1217
8.30k
       Reg) ||
1218
6.23k
     MCRegisterClass_contains(
1219
6.23k
       MCRegisterInfo_getRegClass(MI->MRI,
1220
6.23k
                AArch64_QQQQRegClassID),
1221
6.23k
       Reg) ||
1222
4.98k
     MCRegisterClass_contains(
1223
4.98k
       MCRegisterInfo_getRegClass(
1224
4.98k
         MI->MRI, AArch64_ZPR4StridedRegClassID),
1225
4.98k
       Reg))
1226
5.09k
    NumRegs = 4;
1227
14.8k
  return NumRegs;
1228
14.8k
}
1229
1230
static unsigned get_vec_list_stride(MCInst *MI, unsigned Reg)
1231
14.8k
{
1232
14.8k
  unsigned Stride = 1;
1233
14.8k
  if (MCRegisterClass_contains(
1234
14.8k
        MCRegisterInfo_getRegClass(MI->MRI,
1235
14.8k
                 AArch64_ZPR2StridedRegClassID),
1236
14.8k
        Reg))
1237
1.38k
    Stride = 8;
1238
13.4k
  else if (MCRegisterClass_contains(
1239
13.4k
       MCRegisterInfo_getRegClass(
1240
13.4k
         MI->MRI, AArch64_ZPR4StridedRegClassID),
1241
13.4k
       Reg))
1242
1.66k
    Stride = 4;
1243
14.8k
  return Stride;
1244
14.8k
}
1245
1246
static unsigned get_vec_list_first_reg(MCInst *MI, unsigned RegL)
1247
14.8k
{
1248
14.8k
  unsigned Reg = RegL;
1249
  // Now forget about the list and find out what the first register is.
1250
14.8k
  if (MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_dsub0))
1251
514
    Reg = MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_dsub0);
1252
14.3k
  else if (MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_qsub0))
1253
2.96k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_qsub0);
1254
11.3k
  else if (MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_zsub0))
1255
7.28k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_zsub0);
1256
4.09k
  else if (MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_psub0))
1257
783
    Reg = MCRegisterInfo_getSubReg(MI->MRI, RegL, AArch64_psub0);
1258
1259
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1260
  // printing (otherwise getRegisterName fails).
1261
14.8k
  if (MCRegisterClass_contains(MCRegisterInfo_getRegClass(
1262
14.8k
               MI->MRI, AArch64_FPR64RegClassID),
1263
14.8k
             Reg)) {
1264
793
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(
1265
793
      MI->MRI, AArch64_FPR128RegClassID);
1266
793
    Reg = MCRegisterInfo_getMatchingSuperReg(
1267
793
      MI->MRI, Reg, AArch64_dsub, FPR128RC);
1268
793
  }
1269
14.8k
  return Reg;
1270
14.8k
}
1271
1272
static bool is_vector_reg(unsigned Reg)
1273
81.6k
{
1274
81.6k
  if ((Reg >= AArch64_Q0) && (Reg <= AArch64_Q31))
1275
13.0k
    return true;
1276
68.6k
  else if ((Reg >= AArch64_Z0) && (Reg <= AArch64_Z31))
1277
67.1k
    return true;
1278
1.57k
  else if ((Reg >= AArch64_P0) && (Reg <= AArch64_P15))
1279
1.57k
    return true;
1280
0
  return false;
1281
81.6k
}
1282
1283
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride /* = 1 */)
1284
38.1k
{
1285
119k
  while (Stride--) {
1286
81.6k
    if (!is_vector_reg(Reg)) {
1287
0
      CS_ASSERT(0 && "Vector register expected!");
1288
0
      return 0;
1289
0
    }
1290
    // Vector lists can wrap around.
1291
81.6k
    else if (Reg == AArch64_Q31)
1292
117
      Reg = AArch64_Q0;
1293
    // Vector lists can wrap around.
1294
81.5k
    else if (Reg == AArch64_Z31)
1295
724
      Reg = AArch64_Z0;
1296
    // Vector lists can wrap around.
1297
80.8k
    else if (Reg == AArch64_P15)
1298
8
      Reg = AArch64_P0;
1299
80.8k
    else
1300
      // Assume ordered registers
1301
80.8k
      ++Reg;
1302
81.6k
  }
1303
38.1k
  return Reg;
1304
38.1k
}
1305
1306
static aarch64_extender llvm_to_cs_ext(AArch64_AM_ShiftExtendType ExtType)
1307
3.52k
{
1308
3.52k
  switch (ExtType) {
1309
2.37k
  default:
1310
2.37k
    return AARCH64_EXT_INVALID;
1311
263
  case AArch64_AM_UXTB:
1312
263
    return AARCH64_EXT_UXTB;
1313
100
  case AArch64_AM_UXTH:
1314
100
    return AARCH64_EXT_UXTH;
1315
216
  case AArch64_AM_UXTW:
1316
216
    return AARCH64_EXT_UXTW;
1317
286
  case AArch64_AM_UXTX:
1318
286
    return AARCH64_EXT_UXTX;
1319
85
  case AArch64_AM_SXTB:
1320
85
    return AARCH64_EXT_SXTB;
1321
0
  case AArch64_AM_SXTH:
1322
0
    return AARCH64_EXT_SXTH;
1323
21
  case AArch64_AM_SXTW:
1324
21
    return AARCH64_EXT_SXTW;
1325
171
  case AArch64_AM_SXTX:
1326
171
    return AARCH64_EXT_SXTX;
1327
3.52k
  }
1328
3.52k
}
1329
1330
static aarch64_shifter llvm_to_cs_shift(AArch64_AM_ShiftExtendType ShiftExtType)
1331
2.37k
{
1332
2.37k
  switch (ShiftExtType) {
1333
0
  default:
1334
0
    return AARCH64_SFT_INVALID;
1335
1.36k
  case AArch64_AM_LSL:
1336
1.36k
    return AARCH64_SFT_LSL;
1337
348
  case AArch64_AM_LSR:
1338
348
    return AARCH64_SFT_LSR;
1339
261
  case AArch64_AM_ASR:
1340
261
    return AARCH64_SFT_ASR;
1341
214
  case AArch64_AM_ROR:
1342
214
    return AARCH64_SFT_ROR;
1343
189
  case AArch64_AM_MSL:
1344
189
    return AARCH64_SFT_MSL;
1345
2.37k
  }
1346
2.37k
}
1347
1348
/// Initializes or finishes a memory operand of Capstone (depending on \p
1349
/// status). A memory operand in Capstone can be assembled by two LLVM operands.
1350
/// E.g. the base register and the immediate disponent.
1351
void AArch64_set_mem_access(MCInst *MI, bool status)
1352
78.7k
{
1353
78.7k
  if (!detail_is_set(MI))
1354
0
    return;
1355
78.7k
  set_doing_mem(MI, status);
1356
78.7k
  if (status) {
1357
39.3k
    if (AArch64_get_detail(MI)->op_count > 0 &&
1358
39.2k
        AArch64_get_detail_op(MI, -1)->type == AARCH64_OP_MEM &&
1359
15.3k
        AArch64_get_detail_op(MI, -1)->mem.index ==
1360
15.3k
          AARCH64_REG_INVALID &&
1361
15.2k
        AArch64_get_detail_op(MI, -1)->mem.disp == 0) {
1362
      // Previous memory operand not done yet. Select it.
1363
15.2k
      AArch64_dec_op_count(MI);
1364
15.2k
      return;
1365
15.2k
    }
1366
1367
    // Init a new one.
1368
24.1k
    AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_MEM;
1369
24.1k
    AArch64_get_detail_op(MI, 0)->mem.base = AARCH64_REG_INVALID;
1370
24.1k
    AArch64_get_detail_op(MI, 0)->mem.index = AARCH64_REG_INVALID;
1371
24.1k
    AArch64_get_detail_op(MI, 0)->mem.disp = 0;
1372
1373
24.1k
#ifndef CAPSTONE_DIET
1374
24.1k
    uint8_t access =
1375
24.1k
      map_get_op_access(MI, AArch64_get_detail(MI)->op_count);
1376
24.1k
    AArch64_get_detail_op(MI, 0)->access = access;
1377
24.1k
#endif
1378
39.3k
  } else {
1379
    // done, select the next operand slot
1380
39.3k
    AArch64_inc_op_count(MI);
1381
39.3k
  }
1382
78.7k
}
1383
1384
/// Common prefix for all AArch64_add_cs_detail_* functions
1385
static bool add_cs_detail_begin(MCInst *MI, unsigned op_num)
1386
188k
{
1387
188k
  if (!detail_is_set(MI) || !map_fill_detail_ops(MI))
1388
0
    return false;
1389
1390
188k
  if (AArch64_get_detail(MI)->is_doing_sme) {
1391
    // Unset the flag if there is no bound operand anymore.
1392
25.6k
    if (!(map_get_op_type(MI, op_num) & CS_OP_BOUND)) {
1393
18.0k
      AArch64_get_detail(MI)->is_doing_sme = false;
1394
18.0k
      AArch64_inc_op_count(MI);
1395
18.0k
    }
1396
25.6k
  }
1397
188k
  return true;
1398
188k
}
1399
1400
/// Fills cs_detail with the data of the operand.
1401
/// This function handles operands which's original printer function has no
1402
/// specialities.
1403
void AArch64_add_cs_detail_0(MCInst *MI, aarch64_op_group op_group,
1404
           unsigned OpNum)
1405
109k
{
1406
109k
  if (!add_cs_detail_begin(MI, OpNum))
1407
0
    return;
1408
1409
  // Fill cs_detail
1410
109k
  switch (op_group) {
1411
0
  default:
1412
0
    printf("ERROR: Operand group %d not handled!\n", op_group);
1413
0
    CS_ASSERT_RET(0);
1414
80.3k
  case AArch64_OP_GROUP_Operand: {
1415
80.3k
    cs_op_type primary_op_type = map_get_op_type(MI, OpNum) &
1416
80.3k
               ~(CS_OP_MEM | CS_OP_BOUND);
1417
80.3k
    switch (primary_op_type) {
1418
0
    default:
1419
0
      printf("Unhandled operand type 0x%x\n",
1420
0
             primary_op_type);
1421
0
      CS_ASSERT_RET(0);
1422
67.3k
    case AARCH64_OP_REG:
1423
67.3k
      AArch64_set_detail_op_reg(MI, OpNum,
1424
67.3k
              MCInst_getOpVal(MI, OpNum));
1425
67.3k
      break;
1426
12.9k
    case AARCH64_OP_IMM:
1427
12.9k
      AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
1428
12.9k
              MCInst_getOpVal(MI, OpNum));
1429
12.9k
      break;
1430
92
    case AARCH64_OP_FP: {
1431
      // printOperand does not handle FP operands. But sometimes
1432
      // is used to print FP operands as normal immediate.
1433
92
      AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_IMM;
1434
92
      AArch64_get_detail_op(MI, 0)->imm =
1435
92
        MCInst_getOpVal(MI, OpNum);
1436
92
      AArch64_get_detail_op(MI, 0)->access =
1437
92
        map_get_op_access(MI, OpNum);
1438
92
      AArch64_inc_op_count(MI);
1439
92
      break;
1440
0
    }
1441
80.3k
    }
1442
80.3k
    break;
1443
80.3k
  }
1444
80.3k
  case AArch64_OP_GROUP_AddSubImm: {
1445
190
    unsigned Val = (MCInst_getOpVal(MI, OpNum) & 0xfff);
1446
190
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, Val);
1447
    // Shift is added in printShifter()
1448
190
    break;
1449
80.3k
  }
1450
0
  case AArch64_OP_GROUP_AdrLabel: {
1451
0
    if (MCOperand_isImm(MCInst_getOperand(MI, OpNum))) {
1452
0
      int64_t Offset = MCInst_getOpVal(MI, OpNum);
1453
0
      AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
1454
0
              (MI->address & -4) + Offset);
1455
0
    } else {
1456
      // Expression
1457
0
      AArch64_set_detail_op_imm(
1458
0
        MI, OpNum, AARCH64_OP_IMM,
1459
0
        MCOperand_isImm(MCInst_getOperand(MI, OpNum)));
1460
0
    }
1461
0
    break;
1462
80.3k
  }
1463
0
  case AArch64_OP_GROUP_AdrpLabel: {
1464
0
    if (MCOperand_isImm(MCInst_getOperand(MI, OpNum))) {
1465
0
      int64_t Offset = MCInst_getOpVal(MI, OpNum) * 4096;
1466
0
      AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
1467
0
              (MI->address & -4096) +
1468
0
                Offset);
1469
0
    } else {
1470
      // Expression
1471
0
      AArch64_set_detail_op_imm(
1472
0
        MI, OpNum, AARCH64_OP_IMM,
1473
0
        MCOperand_isImm(MCInst_getOperand(MI, OpNum)));
1474
0
    }
1475
0
    break;
1476
80.3k
  }
1477
830
  case AArch64_OP_GROUP_AdrAdrpLabel: {
1478
830
    if (!MCOperand_isImm(MCInst_getOperand(MI, OpNum))) {
1479
      // Expression
1480
0
      AArch64_set_detail_op_imm(
1481
0
        MI, OpNum, AARCH64_OP_IMM,
1482
0
        MCOperand_isImm(MCInst_getOperand(MI, OpNum)));
1483
0
      break;
1484
0
    }
1485
830
    int64_t Offset = MCInst_getOpVal(MI, OpNum);
1486
830
    uint64_t Address = MI->address;
1487
830
    if (MCInst_getOpcode(MI) == AArch64_ADRP) {
1488
394
      Offset = Offset * 4096;
1489
394
      Address = Address & -4096;
1490
394
    }
1491
830
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
1492
830
            Address + Offset);
1493
830
    break;
1494
830
  }
1495
1.86k
  case AArch64_OP_GROUP_AlignedLabel: {
1496
1.86k
    if (MCOperand_isImm(MCInst_getOperand(MI, OpNum))) {
1497
1.85k
      int64_t Offset = MCInst_getOpVal(MI, OpNum) * 4;
1498
1.85k
      AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
1499
1.85k
              MI->address + Offset);
1500
1.85k
    } else {
1501
      // Expression
1502
1
      AArch64_set_detail_op_imm(
1503
1
        MI, OpNum, AARCH64_OP_IMM,
1504
1
        MCOperand_isImm(MCInst_getOperand(MI, OpNum)));
1505
1
    }
1506
1.86k
    break;
1507
830
  }
1508
0
  case AArch64_OP_GROUP_AMNoIndex: {
1509
0
    AArch64_set_detail_op_mem(MI, OpNum,
1510
0
            MCInst_getOpVal(MI, OpNum));
1511
0
    break;
1512
830
  }
1513
1.14k
  case AArch64_OP_GROUP_ArithExtend: {
1514
1.14k
    unsigned Val = MCInst_getOpVal(MI, OpNum);
1515
1.14k
    AArch64_AM_ShiftExtendType ExtType =
1516
1.14k
      AArch64_AM_getArithExtendType(Val);
1517
1.14k
    unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1518
1519
1.14k
    AArch64_get_detail_op(MI, -1)->ext = llvm_to_cs_ext(ExtType);
1520
1.14k
    AArch64_get_detail_op(MI, -1)->shift.value = ShiftVal;
1521
1.14k
    AArch64_get_detail_op(MI, -1)->shift.type = AARCH64_SFT_LSL;
1522
1.14k
    break;
1523
830
  }
1524
0
  case AArch64_OP_GROUP_BarriernXSOption: {
1525
0
    unsigned Val = MCInst_getOpVal(MI, OpNum);
1526
0
    aarch64_sysop sysop = { 0 };
1527
0
    const AArch64DBnXS_DBnXS *DB =
1528
0
      AArch64DBnXS_lookupDBnXSByEncoding(Val);
1529
0
    if (DB)
1530
0
      sysop.imm.dbnxs = (aarch64_dbnxs)DB->SysImm.dbnxs;
1531
0
    else
1532
0
      sysop.imm.raw_val = Val;
1533
0
    sysop.sub_type = AARCH64_OP_DBNXS;
1534
0
    AArch64_set_detail_op_sys(MI, OpNum, sysop, AARCH64_OP_SYSIMM);
1535
0
    break;
1536
830
  }
1537
0
  case AArch64_OP_GROUP_AppleSysBarrierOption: {
1538
    // Proprietary stuff. We just add the
1539
    // immediate here.
1540
0
    unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1541
0
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, Val);
1542
0
    break;
1543
830
  }
1544
22
  case AArch64_OP_GROUP_BarrierOption: {
1545
22
    unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1546
22
    unsigned Opcode = MCInst_getOpcode(MI);
1547
22
    aarch64_sysop sysop = { 0 };
1548
1549
22
    if (Opcode == AArch64_ISB) {
1550
1
      const AArch64ISB_ISB *ISB =
1551
1
        AArch64ISB_lookupISBByEncoding(Val);
1552
1
      if (ISB)
1553
0
        sysop.alias.isb =
1554
0
          (aarch64_isb)ISB->SysAlias.isb;
1555
1
      else
1556
1
        sysop.alias.raw_val = Val;
1557
1
      sysop.sub_type = AARCH64_OP_ISB;
1558
1
      AArch64_set_detail_op_sys(MI, OpNum, sysop,
1559
1
              AARCH64_OP_SYSALIAS);
1560
21
    } else if (Opcode == AArch64_TSB) {
1561
8
      const AArch64TSB_TSB *TSB =
1562
8
        AArch64TSB_lookupTSBByEncoding(Val);
1563
8
      if (TSB)
1564
8
        sysop.alias.tsb =
1565
8
          (aarch64_tsb)TSB->SysAlias.tsb;
1566
0
      else
1567
0
        sysop.alias.raw_val = Val;
1568
8
      sysop.sub_type = AARCH64_OP_TSB;
1569
8
      AArch64_set_detail_op_sys(MI, OpNum, sysop,
1570
8
              AARCH64_OP_SYSALIAS);
1571
13
    } else {
1572
13
      const AArch64DB_DB *DB =
1573
13
        AArch64DB_lookupDBByEncoding(Val);
1574
13
      if (DB)
1575
3
        sysop.alias.db = (aarch64_db)DB->SysAlias.db;
1576
10
      else
1577
10
        sysop.alias.raw_val = Val;
1578
13
      sysop.sub_type = AARCH64_OP_DB;
1579
13
      AArch64_set_detail_op_sys(MI, OpNum, sysop,
1580
13
              AARCH64_OP_SYSALIAS);
1581
13
    }
1582
22
    break;
1583
830
  }
1584
2
  case AArch64_OP_GROUP_BTIHintOp: {
1585
2
    aarch64_sysop sysop = { 0 };
1586
2
    unsigned btihintop = MCInst_getOpVal(MI, OpNum) ^ 32;
1587
2
    const AArch64BTIHint_BTI *BTI =
1588
2
      AArch64BTIHint_lookupBTIByEncoding(btihintop);
1589
2
    if (BTI)
1590
2
      sysop.alias.bti = (aarch64_bti)BTI->SysAlias.bti;
1591
0
    else
1592
0
      sysop.alias.raw_val = btihintop;
1593
2
    sysop.sub_type = AARCH64_OP_BTI;
1594
2
    AArch64_set_detail_op_sys(MI, OpNum, sysop,
1595
2
            AARCH64_OP_SYSALIAS);
1596
2
    break;
1597
830
  }
1598
165
  case AArch64_OP_GROUP_CondCode: {
1599
165
    AArch64_get_detail(MI)->cc = MCInst_getOpVal(MI, OpNum);
1600
165
    break;
1601
830
  }
1602
659
  case AArch64_OP_GROUP_ExtendedRegister: {
1603
659
    AArch64_set_detail_op_reg(MI, OpNum,
1604
659
            MCInst_getOpVal(MI, OpNum));
1605
659
    break;
1606
830
  }
1607
9
  case AArch64_OP_GROUP_FPImmOperand: {
1608
9
    MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1609
9
    float FPImm =
1610
9
      MCOperand_isDFPImm(MO) ?
1611
0
        BitsToDouble(MCOperand_getImm(MO)) :
1612
9
        AArch64_AM_getFPImmFloat(MCOperand_getImm(MO));
1613
9
    AArch64_set_detail_op_float(MI, OpNum, FPImm);
1614
9
    break;
1615
830
  }
1616
2.09k
  case AArch64_OP_GROUP_GPR64as32: {
1617
2.09k
    unsigned Reg = MCInst_getOpVal(MI, OpNum);
1618
2.09k
    AArch64_set_detail_op_reg(MI, OpNum, getWRegFromXReg(Reg));
1619
2.09k
    break;
1620
830
  }
1621
3
  case AArch64_OP_GROUP_GPR64x8: {
1622
3
    unsigned Reg = MCInst_getOpVal(MI, (OpNum));
1623
3
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0);
1624
3
    AArch64_set_detail_op_reg(MI, OpNum, Reg);
1625
3
    break;
1626
830
  }
1627
1.27k
  case AArch64_OP_GROUP_Imm:
1628
1.58k
  case AArch64_OP_GROUP_ImmHex:
1629
1.58k
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
1630
1.58k
            MCInst_getOpVal(MI, OpNum));
1631
1.58k
    break;
1632
0
  case AArch64_OP_GROUP_ImplicitlyTypedVectorList:
1633
    // The TypedVectorList implements the logic of implicitly typed operand.
1634
0
    AArch64_add_cs_detail_2(
1635
0
      MI, AArch64_OP_GROUP_TypedVectorList_0_b, OpNum, 0, 0);
1636
0
    break;
1637
35
  case AArch64_OP_GROUP_InverseCondCode: {
1638
35
    AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(
1639
35
      MCInst_getOperand(MI, (OpNum)));
1640
35
    AArch64_get_detail(MI)->cc = AArch64CC_getInvertedCondCode(CC);
1641
35
    break;
1642
1.27k
  }
1643
438
  case AArch64_OP_GROUP_MatrixTile: {
1644
438
    const char *RegName = AArch64_LLVM_getRegisterName(
1645
438
      MCInst_getOpVal(MI, OpNum), AArch64_NoRegAltName);
1646
438
    const char *Dot = strstr(RegName, ".");
1647
438
    AArch64Layout_VectorLayout vas = AARCH64LAYOUT_INVALID;
1648
438
    if (!Dot) {
1649
      // The matrix dimensions are machine dependent.
1650
      // Currently we do not support differentiation of machines.
1651
      // So we just indicate the use of the complete matrix.
1652
0
      vas = sme_reg_to_vas(MCInst_getOpVal(MI, OpNum));
1653
0
    } else
1654
438
      vas = get_vl_by_suffix(Dot[1]);
1655
438
    AArch64_set_detail_op_sme(MI, OpNum, AARCH64_SME_MATRIX_TILE,
1656
438
            vas);
1657
438
    break;
1658
1.27k
  }
1659
77
  case AArch64_OP_GROUP_MatrixTileList: {
1660
77
    unsigned MaxRegs = 8;
1661
77
    unsigned RegMask = MCInst_getOpVal(MI, (OpNum));
1662
1663
693
    for (unsigned I = 0; I < MaxRegs; ++I) {
1664
616
      unsigned Reg = RegMask & (1 << I);
1665
616
      if (Reg == 0)
1666
253
        continue;
1667
363
      AArch64_get_detail_op(MI, 0)->is_list_member = true;
1668
363
      AArch64_set_detail_op_sme(MI, OpNum,
1669
363
              AARCH64_SME_MATRIX_TILE_LIST,
1670
363
              AARCH64LAYOUT_VL_D,
1671
363
              (int)(AARCH64_REG_ZAD0 + I));
1672
363
      AArch64_inc_op_count(MI);
1673
363
    }
1674
77
    AArch64_get_detail(MI)->is_doing_sme = false;
1675
77
    break;
1676
1.27k
  }
1677
99
  case AArch64_OP_GROUP_MRSSystemRegister:
1678
693
  case AArch64_OP_GROUP_MSRSystemRegister: {
1679
693
    unsigned Val = MCInst_getOpVal(MI, OpNum);
1680
693
    const AArch64SysReg_SysReg *Reg =
1681
693
      AArch64SysReg_lookupSysRegByEncoding(Val);
1682
693
    bool Read = (op_group == AArch64_OP_GROUP_MRSSystemRegister) ?
1683
693
            true :
1684
693
            false;
1685
1686
693
    bool isValidSysReg =
1687
693
      (Reg && (Read ? Reg->Readable : Reg->Writeable) &&
1688
90
       AArch64_testFeatureList(MI->csh->mode,
1689
90
             Reg->FeaturesRequired));
1690
1691
693
    if (Reg && !isValidSysReg)
1692
105
      Reg = AArch64SysReg_lookupSysRegByName(Reg->AltName);
1693
693
    aarch64_sysop sysop = { 0 };
1694
    // If Reg is NULL it is a generic system register.
1695
693
    if (Reg)
1696
195
      sysop.reg.sysreg = (aarch64_sysreg)Reg->SysReg.sysreg;
1697
498
    else {
1698
498
      sysop.reg.raw_val = Val;
1699
498
    }
1700
693
    aarch64_op_type type =
1701
693
      (op_group == AArch64_OP_GROUP_MRSSystemRegister) ?
1702
99
        AARCH64_OP_REG_MRS :
1703
693
        AARCH64_OP_REG_MSR;
1704
693
    sysop.sub_type = type;
1705
693
    AArch64_set_detail_op_sys(MI, OpNum, sysop, AARCH64_OP_SYSREG);
1706
693
    break;
1707
99
  }
1708
260
  case AArch64_OP_GROUP_PSBHintOp: {
1709
260
    unsigned psbhintop = MCInst_getOpVal(MI, OpNum);
1710
260
    const AArch64PSBHint_PSB *PSB =
1711
260
      AArch64PSBHint_lookupPSBByEncoding(psbhintop);
1712
260
    aarch64_sysop sysop = { 0 };
1713
260
    if (PSB)
1714
260
      sysop.alias.psb = (aarch64_psb)PSB->SysAlias.psb;
1715
0
    else
1716
0
      sysop.alias.raw_val = psbhintop;
1717
260
    sysop.sub_type = AARCH64_OP_PSB;
1718
260
    AArch64_set_detail_op_sys(MI, OpNum, sysop,
1719
260
            AARCH64_OP_SYSALIAS);
1720
260
    break;
1721
99
  }
1722
576
  case AArch64_OP_GROUP_RPRFMOperand: {
1723
576
    unsigned prfop = MCInst_getOpVal(MI, OpNum);
1724
576
    const AArch64PRFM_PRFM *PRFM =
1725
576
      AArch64PRFM_lookupPRFMByEncoding(prfop);
1726
576
    aarch64_sysop sysop = { 0 };
1727
576
    if (PRFM)
1728
576
      sysop.alias.prfm = (aarch64_prfm)PRFM->SysAlias.prfm;
1729
0
    else
1730
0
      sysop.alias.raw_val = prfop;
1731
576
    sysop.sub_type = AARCH64_OP_PRFM;
1732
576
    AArch64_set_detail_op_sys(MI, OpNum, sysop,
1733
576
            AARCH64_OP_SYSALIAS);
1734
576
    break;
1735
99
  }
1736
1.03k
  case AArch64_OP_GROUP_ShiftedRegister: {
1737
1.03k
    AArch64_set_detail_op_reg(MI, OpNum,
1738
1.03k
            MCInst_getOpVal(MI, OpNum));
1739
    // Shift part is handled in printShifter()
1740
1.03k
    break;
1741
99
  }
1742
2.37k
  case AArch64_OP_GROUP_Shifter: {
1743
2.37k
    unsigned Val = MCInst_getOpVal(MI, OpNum);
1744
2.37k
    AArch64_AM_ShiftExtendType ShExtType =
1745
2.37k
      AArch64_AM_getShiftType(Val);
1746
2.37k
    AArch64_get_detail_op(MI, -1)->ext = llvm_to_cs_ext(ShExtType);
1747
2.37k
    AArch64_get_detail_op(MI, -1)->shift.type =
1748
2.37k
      llvm_to_cs_shift(ShExtType);
1749
2.37k
    AArch64_get_detail_op(MI, -1)->shift.value =
1750
2.37k
      AArch64_AM_getShiftValue(Val);
1751
2.37k
    break;
1752
99
  }
1753
3
  case AArch64_OP_GROUP_SIMDType10Operand: {
1754
3
    unsigned RawVal = MCInst_getOpVal(MI, OpNum);
1755
3
    uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
1756
3
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, Val);
1757
3
    break;
1758
99
  }
1759
0
  case AArch64_OP_GROUP_SVCROp: {
1760
0
    unsigned svcrop = MCInst_getOpVal(MI, OpNum);
1761
0
    const AArch64SVCR_SVCR *SVCR =
1762
0
      AArch64SVCR_lookupSVCRByEncoding(svcrop);
1763
0
    aarch64_sysop sysop = { 0 };
1764
0
    if (SVCR)
1765
0
      sysop.alias.svcr = (aarch64_svcr)SVCR->SysAlias.svcr;
1766
0
    else
1767
0
      sysop.alias.raw_val = svcrop;
1768
0
    sysop.sub_type = AARCH64_OP_SVCR;
1769
0
    AArch64_set_detail_op_sys(MI, OpNum, sysop,
1770
0
            AARCH64_OP_SYSALIAS);
1771
0
    break;
1772
99
  }
1773
2.24k
  case AArch64_OP_GROUP_SVEPattern: {
1774
2.24k
    unsigned Val = MCInst_getOpVal(MI, OpNum);
1775
2.24k
    const AArch64SVEPredPattern_SVEPREDPAT *Pat =
1776
2.24k
      AArch64SVEPredPattern_lookupSVEPREDPATByEncoding(Val);
1777
2.24k
    if (!Pat) {
1778
402
      AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
1779
402
              Val);
1780
402
      break;
1781
402
    }
1782
1.84k
    aarch64_sysop sysop = { 0 };
1783
1.84k
    sysop.alias = Pat->SysAlias;
1784
1.84k
    sysop.sub_type = AARCH64_OP_SVEPREDPAT;
1785
1.84k
    AArch64_set_detail_op_sys(MI, OpNum, sysop,
1786
1.84k
            AARCH64_OP_SYSALIAS);
1787
1.84k
    break;
1788
2.24k
  }
1789
81
  case AArch64_OP_GROUP_SVEVecLenSpecifier: {
1790
81
    unsigned Val = MCInst_getOpVal(MI, OpNum);
1791
    // Pattern has only 1 bit
1792
81
    if (Val > 1)
1793
0
      CS_ASSERT_RET(0 && "Invalid vector length specifier");
1794
81
    const AArch64SVEVecLenSpecifier_SVEVECLENSPECIFIER *Pat =
1795
81
      AArch64SVEVecLenSpecifier_lookupSVEVECLENSPECIFIERByEncoding(
1796
81
        Val);
1797
81
    if (!Pat)
1798
0
      break;
1799
81
    aarch64_sysop sysop = { 0 };
1800
81
    sysop.alias = Pat->SysAlias;
1801
81
    sysop.sub_type = AARCH64_OP_SVEVECLENSPECIFIER;
1802
81
    AArch64_set_detail_op_sys(MI, OpNum, sysop,
1803
81
            AARCH64_OP_SYSALIAS);
1804
81
    break;
1805
81
  }
1806
1.68k
  case AArch64_OP_GROUP_SysCROperand: {
1807
1.68k
    uint64_t cimm = MCInst_getOpVal(MI, OpNum);
1808
1.68k
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_CIMM, cimm);
1809
1.68k
    break;
1810
81
  }
1811
289
  case AArch64_OP_GROUP_SyspXzrPair: {
1812
289
    unsigned Reg = MCInst_getOpVal(MI, OpNum);
1813
289
    AArch64_set_detail_op_reg(MI, OpNum, Reg);
1814
289
    AArch64_set_detail_op_reg(MI, OpNum, Reg);
1815
289
    break;
1816
81
  }
1817
35
  case AArch64_OP_GROUP_SystemPStateField: {
1818
35
    unsigned Val = MCInst_getOpVal(MI, OpNum);
1819
1820
35
    aarch64_sysop sysop = { 0 };
1821
35
    const AArch64PState_PStateImm0_15 *PStateImm15 =
1822
35
      AArch64PState_lookupPStateImm0_15ByEncoding(Val);
1823
35
    const AArch64PState_PStateImm0_1 *PStateImm1 =
1824
35
      AArch64PState_lookupPStateImm0_1ByEncoding(Val);
1825
35
    if (PStateImm15 &&
1826
35
        AArch64_testFeatureList(MI->csh->mode,
1827
35
              PStateImm15->FeaturesRequired)) {
1828
35
      sysop.alias = PStateImm15->SysAlias;
1829
35
      sysop.sub_type = AARCH64_OP_PSTATEIMM0_15;
1830
35
      AArch64_set_detail_op_sys(MI, OpNum, sysop,
1831
35
              AARCH64_OP_SYSALIAS);
1832
35
    } else if (PStateImm1 &&
1833
0
         AArch64_testFeatureList(
1834
0
           MI->csh->mode,
1835
0
           PStateImm1->FeaturesRequired)) {
1836
0
      sysop.alias = PStateImm1->SysAlias;
1837
0
      sysop.sub_type = AARCH64_OP_PSTATEIMM0_1;
1838
0
      AArch64_set_detail_op_sys(MI, OpNum, sysop,
1839
0
              AARCH64_OP_SYSALIAS);
1840
0
    } else {
1841
0
      AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
1842
0
              Val);
1843
0
    }
1844
35
    break;
1845
81
  }
1846
10.5k
  case AArch64_OP_GROUP_VRegOperand: {
1847
10.5k
    unsigned Reg = MCInst_getOpVal(MI, OpNum);
1848
10.5k
    AArch64_get_detail_op(MI, 0)->is_vreg = true;
1849
10.5k
    AArch64_set_detail_op_reg(MI, OpNum, Reg);
1850
10.5k
    break;
1851
81
  }
1852
109k
  }
1853
109k
}
1854
1855
/// Fills cs_detail with the data of the operand.
1856
/// This function handles operands which original printer function is a template
1857
/// with one argument.
1858
void AArch64_add_cs_detail_1(MCInst *MI, aarch64_op_group op_group,
1859
           unsigned OpNum, uint64_t temp_arg_0)
1860
56.3k
{
1861
56.3k
  if (!add_cs_detail_begin(MI, OpNum))
1862
0
    return;
1863
56.3k
  switch (op_group) {
1864
0
  default:
1865
0
    printf("ERROR: Operand group %d not handled!\n", op_group);
1866
0
    CS_ASSERT_RET(0);
1867
4
  case AArch64_OP_GROUP_GPRSeqPairsClassOperand_32:
1868
321
  case AArch64_OP_GROUP_GPRSeqPairsClassOperand_64: {
1869
321
    unsigned size = temp_arg_0;
1870
321
    unsigned Reg = MCInst_getOpVal(MI, (OpNum));
1871
1872
321
    unsigned Sube = (size == 32) ? AArch64_sube32 : AArch64_sube64;
1873
321
    unsigned Subo = (size == 32) ? AArch64_subo32 : AArch64_subo64;
1874
1875
321
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube);
1876
321
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo);
1877
321
    AArch64_set_detail_op_reg(MI, OpNum, Even);
1878
321
    AArch64_set_detail_op_reg(MI, OpNum, Odd);
1879
321
    break;
1880
4
  }
1881
33
  case AArch64_OP_GROUP_Imm8OptLsl_int16_t:
1882
43
  case AArch64_OP_GROUP_Imm8OptLsl_int32_t:
1883
66
  case AArch64_OP_GROUP_Imm8OptLsl_int64_t:
1884
201
  case AArch64_OP_GROUP_Imm8OptLsl_int8_t:
1885
271
  case AArch64_OP_GROUP_Imm8OptLsl_uint16_t:
1886
306
  case AArch64_OP_GROUP_Imm8OptLsl_uint32_t:
1887
421
  case AArch64_OP_GROUP_Imm8OptLsl_uint64_t:
1888
426
  case AArch64_OP_GROUP_Imm8OptLsl_uint8_t: {
1889
426
    unsigned UnscaledVal = MCInst_getOpVal(MI, (OpNum));
1890
426
    unsigned Shift = MCInst_getOpVal(MI, (OpNum + 1));
1891
1892
426
    if ((UnscaledVal == 0) &&
1893
334
        (AArch64_AM_getShiftValue(Shift) != 0)) {
1894
122
      AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
1895
122
              UnscaledVal);
1896
      // Shift is handled in printShifter()
1897
122
      break;
1898
122
    }
1899
1900
304
#define SCALE_SET(T) \
1901
304
  do { \
1902
304
    T Val; \
1903
304
    if (CHAR(T) == 'i') /* Signed */ \
1904
304
      Val = (int8_t)UnscaledVal * \
1905
187
            (1 << AArch64_AM_getShiftValue(Shift)); \
1906
304
    else \
1907
304
      Val = (uint8_t)UnscaledVal * \
1908
117
            (1 << AArch64_AM_getShiftValue(Shift)); \
1909
304
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, Val); \
1910
304
  } while (0)
1911
1912
304
    switch (op_group) {
1913
0
    default:
1914
0
      CS_ASSERT_RET(
1915
0
        0 &&
1916
0
        "Operand group for Imm8OptLsl not handled.");
1917
20
    case AArch64_OP_GROUP_Imm8OptLsl_int16_t: {
1918
20
      SCALE_SET(int16_t);
1919
20
      break;
1920
0
    }
1921
10
    case AArch64_OP_GROUP_Imm8OptLsl_int32_t: {
1922
10
      SCALE_SET(int32_t);
1923
10
      break;
1924
0
    }
1925
22
    case AArch64_OP_GROUP_Imm8OptLsl_int64_t: {
1926
22
      SCALE_SET(int64_t);
1927
22
      break;
1928
0
    }
1929
135
    case AArch64_OP_GROUP_Imm8OptLsl_int8_t: {
1930
135
      SCALE_SET(int8_t);
1931
135
      break;
1932
0
    }
1933
47
    case AArch64_OP_GROUP_Imm8OptLsl_uint16_t: {
1934
47
      SCALE_SET(uint16_t);
1935
47
      break;
1936
0
    }
1937
32
    case AArch64_OP_GROUP_Imm8OptLsl_uint32_t: {
1938
32
      SCALE_SET(uint32_t);
1939
32
      break;
1940
0
    }
1941
33
    case AArch64_OP_GROUP_Imm8OptLsl_uint64_t: {
1942
33
      SCALE_SET(uint64_t);
1943
33
      break;
1944
0
    }
1945
5
    case AArch64_OP_GROUP_Imm8OptLsl_uint8_t: {
1946
5
      SCALE_SET(uint8_t);
1947
5
      break;
1948
0
    }
1949
304
    }
1950
304
    break;
1951
304
  }
1952
688
  case AArch64_OP_GROUP_ImmScale_16:
1953
1.22k
  case AArch64_OP_GROUP_ImmScale_2:
1954
1.23k
  case AArch64_OP_GROUP_ImmScale_3:
1955
1.24k
  case AArch64_OP_GROUP_ImmScale_32:
1956
3.15k
  case AArch64_OP_GROUP_ImmScale_4:
1957
3.74k
  case AArch64_OP_GROUP_ImmScale_8: {
1958
3.74k
    unsigned Scale = temp_arg_0;
1959
3.74k
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
1960
3.74k
            Scale * MCInst_getOpVal(MI, OpNum));
1961
3.74k
    break;
1962
3.15k
  }
1963
220
  case AArch64_OP_GROUP_LogicalImm_int16_t:
1964
540
  case AArch64_OP_GROUP_LogicalImm_int32_t:
1965
1.23k
  case AArch64_OP_GROUP_LogicalImm_int64_t:
1966
1.24k
  case AArch64_OP_GROUP_LogicalImm_int8_t: {
1967
1.24k
    unsigned TypeSize = temp_arg_0;
1968
1.24k
    uint64_t Val = AArch64_AM_decodeLogicalImmediate(
1969
1.24k
      MCInst_getOpVal(MI, OpNum), 8 * TypeSize);
1970
1.24k
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, Val);
1971
1.24k
    break;
1972
1.23k
  }
1973
422
  case AArch64_OP_GROUP_Matrix_0:
1974
454
  case AArch64_OP_GROUP_Matrix_16:
1975
1.41k
  case AArch64_OP_GROUP_Matrix_32:
1976
2.03k
  case AArch64_OP_GROUP_Matrix_64: {
1977
2.03k
    unsigned EltSize = temp_arg_0;
1978
2.03k
    AArch64_set_detail_op_sme(MI, OpNum, AARCH64_SME_MATRIX_TILE,
1979
2.03k
            (AArch64Layout_VectorLayout)EltSize);
1980
2.03k
    break;
1981
1.41k
  }
1982
0
  case AArch64_OP_GROUP_MatrixIndex_0:
1983
2.51k
  case AArch64_OP_GROUP_MatrixIndex_1:
1984
2.53k
  case AArch64_OP_GROUP_MatrixIndex_8: {
1985
2.53k
    unsigned scale = temp_arg_0;
1986
2.53k
    if (AArch64_get_detail_op(MI, 0)->type == AARCH64_OP_SME) {
1987
      // The index is part of an SME matrix
1988
2.39k
      AArch64_set_detail_op_sme(
1989
2.39k
        MI, OpNum, AARCH64_SME_MATRIX_SLICE_OFF,
1990
2.39k
        AARCH64LAYOUT_INVALID,
1991
2.39k
        (uint32_t)(MCInst_getOpVal(MI, OpNum) * scale));
1992
2.39k
    } else if (AArch64_get_detail_op(MI, 0)->type ==
1993
140
         AARCH64_OP_PRED) {
1994
      // The index is part of a predicate
1995
100
      AArch64_set_detail_op_pred(MI, OpNum);
1996
100
    } else {
1997
      // The index is used for an SVE2 instruction.
1998
40
      AArch64_set_detail_op_imm(
1999
40
        MI, OpNum, AARCH64_OP_IMM,
2000
40
        scale * MCInst_getOpVal(MI, OpNum));
2001
40
    }
2002
2.53k
    break;
2003
2.51k
  }
2004
1.20k
  case AArch64_OP_GROUP_MatrixTileVector_0:
2005
1.68k
  case AArch64_OP_GROUP_MatrixTileVector_1: {
2006
1.68k
    bool isVertical = temp_arg_0;
2007
1.68k
    const char *RegName = AArch64_LLVM_getRegisterName(
2008
1.68k
      MCInst_getOpVal(MI, OpNum), AArch64_NoRegAltName);
2009
1.68k
    const char *Dot = strstr(RegName, ".");
2010
1.68k
    AArch64Layout_VectorLayout vas = AARCH64LAYOUT_INVALID;
2011
1.68k
    if (!Dot) {
2012
      // The matrix dimensions are machine dependent.
2013
      // Currently we do not support differentiation of machines.
2014
      // So we just indicate the use of the complete matrix.
2015
0
      vas = sme_reg_to_vas(MCInst_getOpVal(MI, OpNum));
2016
0
    } else
2017
1.68k
      vas = get_vl_by_suffix(Dot[1]);
2018
1.68k
    setup_sme_operand(MI);
2019
1.68k
    AArch64_set_detail_op_sme(MI, OpNum, AARCH64_SME_MATRIX_TILE,
2020
1.68k
            vas);
2021
1.68k
    AArch64_get_detail_op(MI, 0)->sme.is_vertical = isVertical;
2022
1.68k
    break;
2023
1.20k
  }
2024
286
  case AArch64_OP_GROUP_PostIncOperand_1:
2025
357
  case AArch64_OP_GROUP_PostIncOperand_12:
2026
425
  case AArch64_OP_GROUP_PostIncOperand_16:
2027
539
  case AArch64_OP_GROUP_PostIncOperand_2:
2028
716
  case AArch64_OP_GROUP_PostIncOperand_24:
2029
890
  case AArch64_OP_GROUP_PostIncOperand_3:
2030
951
  case AArch64_OP_GROUP_PostIncOperand_32:
2031
1.11k
  case AArch64_OP_GROUP_PostIncOperand_4:
2032
1.12k
  case AArch64_OP_GROUP_PostIncOperand_48:
2033
1.46k
  case AArch64_OP_GROUP_PostIncOperand_6:
2034
1.47k
  case AArch64_OP_GROUP_PostIncOperand_64:
2035
2.30k
  case AArch64_OP_GROUP_PostIncOperand_8: {
2036
2.30k
    uint64_t Imm = temp_arg_0;
2037
2.30k
    unsigned Reg = MCInst_getOpVal(MI, OpNum);
2038
2.30k
    if (Reg == AArch64_XZR) {
2039
0
      AArch64_get_detail_op(MI, -1)->mem.disp = Imm;
2040
0
      AArch64_get_detail(MI)->post_index = true;
2041
0
      AArch64_inc_op_count(MI);
2042
0
    } else
2043
2.30k
      AArch64_set_detail_op_reg(MI, OpNum, Reg);
2044
2.30k
    break;
2045
1.47k
  }
2046
4.03k
  case AArch64_OP_GROUP_PredicateAsCounter_0:
2047
4.08k
  case AArch64_OP_GROUP_PredicateAsCounter_16:
2048
4.10k
  case AArch64_OP_GROUP_PredicateAsCounter_32:
2049
4.12k
  case AArch64_OP_GROUP_PredicateAsCounter_64:
2050
4.13k
  case AArch64_OP_GROUP_PredicateAsCounter_8: {
2051
4.13k
    unsigned EltSize = temp_arg_0;
2052
4.13k
    AArch64_get_detail_op(MI, 0)->vas = EltSize;
2053
4.13k
    AArch64_set_detail_op_reg(MI, OpNum,
2054
4.13k
            MCInst_getOpVal(MI, OpNum));
2055
4.13k
    break;
2056
4.12k
  }
2057
385
  case AArch64_OP_GROUP_PrefetchOp_0:
2058
1.95k
  case AArch64_OP_GROUP_PrefetchOp_1: {
2059
1.95k
    bool IsSVEPrefetch = (bool)temp_arg_0;
2060
1.95k
    unsigned prfop = MCInst_getOpVal(MI, (OpNum));
2061
1.95k
    aarch64_sysop sysop = { 0 };
2062
1.95k
    if (IsSVEPrefetch) {
2063
1.57k
      const AArch64SVEPRFM_SVEPRFM *PRFM =
2064
1.57k
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop);
2065
1.57k
      if (PRFM) {
2066
1.22k
        sysop.alias = PRFM->SysAlias;
2067
1.22k
        sysop.sub_type = AARCH64_OP_SVEPRFM;
2068
1.22k
        AArch64_set_detail_op_sys(MI, OpNum, sysop,
2069
1.22k
                AARCH64_OP_SYSALIAS);
2070
1.22k
        break;
2071
1.22k
      }
2072
1.57k
    } else {
2073
385
      const AArch64PRFM_PRFM *PRFM =
2074
385
        AArch64PRFM_lookupPRFMByEncoding(prfop);
2075
385
      if (PRFM &&
2076
364
          AArch64_testFeatureList(MI->csh->mode,
2077
364
                PRFM->FeaturesRequired)) {
2078
364
        sysop.alias = PRFM->SysAlias;
2079
364
        sysop.sub_type = AARCH64_OP_PRFM;
2080
364
        AArch64_set_detail_op_sys(MI, OpNum, sysop,
2081
364
                AARCH64_OP_SYSALIAS);
2082
364
        break;
2083
364
      }
2084
385
    }
2085
365
    AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_IMM;
2086
365
    AArch64_get_detail_op(MI, 0)->imm = prfop;
2087
365
    AArch64_get_detail_op(MI, 0)->access =
2088
365
      map_get_op_access(MI, OpNum);
2089
365
    AArch64_inc_op_count(MI);
2090
365
    break;
2091
1.95k
  }
2092
2
  case AArch64_OP_GROUP_SImm_16:
2093
210
  case AArch64_OP_GROUP_SImm_8: {
2094
210
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
2095
210
            MCInst_getOpVal(MI, OpNum));
2096
210
    break;
2097
2
  }
2098
239
  case AArch64_OP_GROUP_SVELogicalImm_int16_t:
2099
387
  case AArch64_OP_GROUP_SVELogicalImm_int32_t:
2100
510
  case AArch64_OP_GROUP_SVELogicalImm_int64_t: {
2101
    // General issue here that we do not save the operand type
2102
    // for each operand. So we choose the largest type.
2103
510
    uint64_t Val = MCInst_getOpVal(MI, OpNum);
2104
510
    uint64_t DecodedVal =
2105
510
      AArch64_AM_decodeLogicalImmediate(Val, 64);
2106
510
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
2107
510
            DecodedVal);
2108
510
    break;
2109
387
  }
2110
8.88k
  case AArch64_OP_GROUP_SVERegOp_0:
2111
14.1k
  case AArch64_OP_GROUP_SVERegOp_b:
2112
18.8k
  case AArch64_OP_GROUP_SVERegOp_d:
2113
24.5k
  case AArch64_OP_GROUP_SVERegOp_h:
2114
24.7k
  case AArch64_OP_GROUP_SVERegOp_q:
2115
28.0k
  case AArch64_OP_GROUP_SVERegOp_s: {
2116
28.0k
    char Suffix = (char)temp_arg_0;
2117
28.0k
    AArch64_get_detail_op(MI, 0)->vas = get_vl_by_suffix(Suffix);
2118
28.0k
    AArch64_set_detail_op_reg(MI, OpNum,
2119
28.0k
            MCInst_getOpVal(MI, OpNum));
2120
28.0k
    break;
2121
24.7k
  }
2122
544
  case AArch64_OP_GROUP_UImm12Offset_1:
2123
567
  case AArch64_OP_GROUP_UImm12Offset_16:
2124
778
  case AArch64_OP_GROUP_UImm12Offset_2:
2125
806
  case AArch64_OP_GROUP_UImm12Offset_4:
2126
934
  case AArch64_OP_GROUP_UImm12Offset_8: {
2127
    // Otherwise it is an expression. For which we only add the immediate
2128
934
    unsigned Scale = MCOperand_isImm(MCInst_getOperand(MI, OpNum)) ?
2129
934
           temp_arg_0 :
2130
934
           1;
2131
934
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM,
2132
934
            Scale * MCInst_getOpVal(MI, OpNum));
2133
934
    break;
2134
806
  }
2135
5.89k
  case AArch64_OP_GROUP_VectorIndex_1:
2136
5.89k
  case AArch64_OP_GROUP_VectorIndex_8: {
2137
5.89k
    CS_ASSERT_RET(AArch64_get_detail(MI)->op_count > 0);
2138
5.89k
    unsigned Scale = temp_arg_0;
2139
5.89k
    unsigned VIndex = Scale * MCInst_getOpVal(MI, OpNum);
2140
    // The index can either be for one operand, or for each operand of a list.
2141
5.89k
    if (!AArch64_get_detail_op(MI, -1)->is_list_member) {
2142
2.31k
      AArch64_get_detail_op(MI, -1)->vector_index = VIndex;
2143
2.31k
      break;
2144
2.31k
    }
2145
12.6k
    for (int i = AArch64_get_detail(MI)->op_count - 1; i >= 0;
2146
9.04k
         --i) {
2147
9.04k
      if (!AArch64_get_detail(MI)->operands[i].is_list_member)
2148
0
        break;
2149
9.04k
      AArch64_get_detail(MI)->operands[i].vector_index =
2150
9.04k
        VIndex;
2151
9.04k
    }
2152
3.57k
    break;
2153
5.89k
  }
2154
0
  case AArch64_OP_GROUP_ZPRasFPR_128:
2155
192
  case AArch64_OP_GROUP_ZPRasFPR_16:
2156
237
  case AArch64_OP_GROUP_ZPRasFPR_32:
2157
378
  case AArch64_OP_GROUP_ZPRasFPR_64:
2158
378
  case AArch64_OP_GROUP_ZPRasFPR_8: {
2159
378
    unsigned Base = AArch64_NoRegister;
2160
378
    unsigned Width = temp_arg_0;
2161
378
    switch (Width) {
2162
0
    case 8:
2163
0
      Base = AArch64_B0;
2164
0
      break;
2165
192
    case 16:
2166
192
      Base = AArch64_H0;
2167
192
      break;
2168
45
    case 32:
2169
45
      Base = AArch64_S0;
2170
45
      break;
2171
141
    case 64:
2172
141
      Base = AArch64_D0;
2173
141
      break;
2174
0
    case 128:
2175
0
      Base = AArch64_Q0;
2176
0
      break;
2177
0
    default:
2178
0
      CS_ASSERT_RET(0 && "Unsupported width");
2179
378
    }
2180
378
    unsigned Reg = MCInst_getOpVal(MI, (OpNum));
2181
378
    AArch64_set_detail_op_reg(MI, OpNum, Reg - AArch64_Z0 + Base);
2182
378
    break;
2183
378
  }
2184
56.3k
  }
2185
56.3k
}
2186
2187
/// Fills cs_detail with the data of the operand.
2188
/// This function handles operands which original printer function is a template
2189
/// with two arguments.
2190
void AArch64_add_cs_detail_2(MCInst *MI, aarch64_op_group op_group,
2191
           unsigned OpNum, uint64_t temp_arg_0,
2192
           uint64_t temp_arg_1)
2193
17.8k
{
2194
17.8k
  if (!add_cs_detail_begin(MI, OpNum))
2195
0
    return;
2196
17.8k
  switch (op_group) {
2197
0
  default:
2198
0
    printf("ERROR: Operand group %d not handled!\n", op_group);
2199
0
    CS_ASSERT_RET(0);
2200
206
  case AArch64_OP_GROUP_ComplexRotationOp_180_90:
2201
330
  case AArch64_OP_GROUP_ComplexRotationOp_90_0: {
2202
330
    unsigned Angle = temp_arg_0;
2203
330
    unsigned Remainder = temp_arg_1;
2204
330
    unsigned Imm = (MCInst_getOpVal(MI, OpNum) * Angle) + Remainder;
2205
330
    AArch64_set_detail_op_imm(MI, OpNum, AARCH64_OP_IMM, Imm);
2206
330
    break;
2207
206
  }
2208
29
  case AArch64_OP_GROUP_ExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_one:
2209
97
  case AArch64_OP_GROUP_ExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_two:
2210
292
  case AArch64_OP_GROUP_ExactFPImm_AArch64ExactFPImm_zero_AArch64ExactFPImm_one: {
2211
292
    aarch64_exactfpimm ImmIs0 = temp_arg_0;
2212
292
    aarch64_exactfpimm ImmIs1 = temp_arg_1;
2213
292
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc =
2214
292
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0);
2215
292
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc =
2216
292
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1);
2217
292
    unsigned Val = MCInst_getOpVal(MI, (OpNum));
2218
292
    aarch64_sysop sysop = { 0 };
2219
292
    sysop.imm = Val ? Imm1Desc->SysImm : Imm0Desc->SysImm;
2220
292
    sysop.sub_type = AARCH64_OP_EXACTFPIMM;
2221
292
    AArch64_set_detail_op_sys(MI, OpNum, sysop, AARCH64_OP_SYSIMM);
2222
292
    break;
2223
97
  }
2224
646
  case AArch64_OP_GROUP_ImmRangeScale_2_1:
2225
1.31k
  case AArch64_OP_GROUP_ImmRangeScale_4_3: {
2226
1.31k
    uint64_t Scale = temp_arg_0;
2227
1.31k
    uint64_t Offset = temp_arg_1;
2228
1.31k
    unsigned FirstImm = Scale * MCInst_getOpVal(MI, (OpNum));
2229
1.31k
    AArch64_set_detail_op_imm_range(MI, OpNum, FirstImm,
2230
1.31k
            FirstImm + Offset);
2231
1.31k
    break;
2232
646
  }
2233
0
  case AArch64_OP_GROUP_MemExtend_w_128:
2234
135
  case AArch64_OP_GROUP_MemExtend_w_16:
2235
144
  case AArch64_OP_GROUP_MemExtend_w_32:
2236
238
  case AArch64_OP_GROUP_MemExtend_w_64:
2237
376
  case AArch64_OP_GROUP_MemExtend_w_8:
2238
376
  case AArch64_OP_GROUP_MemExtend_x_128:
2239
528
  case AArch64_OP_GROUP_MemExtend_x_16:
2240
529
  case AArch64_OP_GROUP_MemExtend_x_32:
2241
730
  case AArch64_OP_GROUP_MemExtend_x_64:
2242
1.02k
  case AArch64_OP_GROUP_MemExtend_x_8: {
2243
1.02k
    char SrcRegKind = (char)temp_arg_0;
2244
1.02k
    unsigned ExtWidth = temp_arg_1;
2245
1.02k
    bool SignExtend = MCInst_getOpVal(MI, OpNum);
2246
1.02k
    bool DoShift = MCInst_getOpVal(MI, OpNum + 1);
2247
1.02k
    AArch64_set_detail_shift_ext(MI, OpNum, SignExtend, DoShift,
2248
1.02k
               ExtWidth, SrcRegKind);
2249
1.02k
    break;
2250
730
  }
2251
3.75k
  case AArch64_OP_GROUP_TypedVectorList_0_b:
2252
6.73k
  case AArch64_OP_GROUP_TypedVectorList_0_d:
2253
9.95k
  case AArch64_OP_GROUP_TypedVectorList_0_h:
2254
10.3k
  case AArch64_OP_GROUP_TypedVectorList_0_q:
2255
13.1k
  case AArch64_OP_GROUP_TypedVectorList_0_s:
2256
13.1k
  case AArch64_OP_GROUP_TypedVectorList_0_0:
2257
13.8k
  case AArch64_OP_GROUP_TypedVectorList_16_b:
2258
13.8k
  case AArch64_OP_GROUP_TypedVectorList_1_d:
2259
13.8k
  case AArch64_OP_GROUP_TypedVectorList_2_d:
2260
14.1k
  case AArch64_OP_GROUP_TypedVectorList_2_s:
2261
14.4k
  case AArch64_OP_GROUP_TypedVectorList_4_h:
2262
14.5k
  case AArch64_OP_GROUP_TypedVectorList_4_s:
2263
14.7k
  case AArch64_OP_GROUP_TypedVectorList_8_b:
2264
14.8k
  case AArch64_OP_GROUP_TypedVectorList_8_h: {
2265
14.8k
    uint8_t NumLanes = (uint8_t)temp_arg_0;
2266
14.8k
    char LaneKind = (char)temp_arg_1;
2267
14.8k
    uint16_t Pair = ((NumLanes << 8) | LaneKind);
2268
2269
14.8k
    AArch64Layout_VectorLayout vas = AARCH64LAYOUT_INVALID;
2270
14.8k
    switch (Pair) {
2271
0
    default:
2272
0
      printf("Typed vector list with NumLanes = %d and LaneKind = %c not handled.\n",
2273
0
             NumLanes, LaneKind);
2274
0
      CS_ASSERT_RET(0);
2275
203
    case ((8 << 8) | 'b'):
2276
203
      vas = AARCH64LAYOUT_VL_8B;
2277
203
      break;
2278
279
    case ((4 << 8) | 'h'):
2279
279
      vas = AARCH64LAYOUT_VL_4H;
2280
279
      break;
2281
308
    case ((2 << 8) | 's'):
2282
308
      vas = AARCH64LAYOUT_VL_2S;
2283
308
      break;
2284
3
    case ((1 << 8) | 'd'):
2285
3
      vas = AARCH64LAYOUT_VL_1D;
2286
3
      break;
2287
695
    case ((16 << 8) | 'b'):
2288
695
      vas = AARCH64LAYOUT_VL_16B;
2289
695
      break;
2290
108
    case ((8 << 8) | 'h'):
2291
108
      vas = AARCH64LAYOUT_VL_8H;
2292
108
      break;
2293
85
    case ((4 << 8) | 's'):
2294
85
      vas = AARCH64LAYOUT_VL_4S;
2295
85
      break;
2296
29
    case ((2 << 8) | 'd'):
2297
29
      vas = AARCH64LAYOUT_VL_2D;
2298
29
      break;
2299
3.75k
    case 'b':
2300
3.75k
      vas = AARCH64LAYOUT_VL_B;
2301
3.75k
      break;
2302
3.21k
    case 'h':
2303
3.21k
      vas = AARCH64LAYOUT_VL_H;
2304
3.21k
      break;
2305
2.77k
    case 's':
2306
2.77k
      vas = AARCH64LAYOUT_VL_S;
2307
2.77k
      break;
2308
2.98k
    case 'd':
2309
2.98k
      vas = AARCH64LAYOUT_VL_D;
2310
2.98k
      break;
2311
417
    case 'q':
2312
417
      vas = AARCH64LAYOUT_VL_Q;
2313
417
      break;
2314
11
    case '0':
2315
      // Implicitly Typed register
2316
11
      break;
2317
14.8k
    }
2318
2319
14.8k
    unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2320
14.8k
    unsigned NumRegs = get_vec_list_num_regs(MI, Reg);
2321
14.8k
    unsigned Stride = get_vec_list_stride(MI, Reg);
2322
14.8k
    Reg = get_vec_list_first_reg(MI, Reg);
2323
2324
14.8k
    if ((MCRegisterClass_contains(
2325
14.8k
           MCRegisterInfo_getRegClass(MI->MRI,
2326
14.8k
              AArch64_ZPRRegClassID),
2327
14.8k
           Reg) ||
2328
6.07k
         MCRegisterClass_contains(
2329
6.07k
           MCRegisterInfo_getRegClass(MI->MRI,
2330
6.07k
              AArch64_PPRRegClassID),
2331
6.07k
           Reg)) &&
2332
9.57k
        NumRegs > 1 && Stride == 1 &&
2333
5.02k
        Reg < getNextVectorRegister(Reg, NumRegs - 1)) {
2334
5.01k
      AArch64_get_detail_op(MI, 0)->is_list_member = true;
2335
5.01k
      AArch64_get_detail_op(MI, 0)->vas = vas;
2336
5.01k
      AArch64_set_detail_op_reg(MI, OpNum, Reg);
2337
5.01k
      if (NumRegs > 1) {
2338
        // Add all registers of the list to the details.
2339
14.1k
        for (size_t i = 0; i < NumRegs - 1; ++i) {
2340
9.18k
          AArch64_get_detail_op(MI, 0)
2341
9.18k
            ->is_list_member = true;
2342
9.18k
          AArch64_get_detail_op(MI, 0)->vas = vas;
2343
9.18k
          AArch64_set_detail_op_reg(
2344
9.18k
            MI, OpNum,
2345
9.18k
            getNextVectorRegister(Reg + i,
2346
9.18k
                      1));
2347
9.18k
        }
2348
5.01k
      }
2349
9.84k
    } else {
2350
33.8k
      for (unsigned i = 0; i < NumRegs;
2351
23.9k
           ++i, Reg = getNextVectorRegister(Reg, Stride)) {
2352
23.9k
        if (!(MCRegisterClass_contains(
2353
23.9k
                MCRegisterInfo_getRegClass(
2354
23.9k
                  MI->MRI,
2355
23.9k
                  AArch64_ZPRRegClassID),
2356
23.9k
                Reg) ||
2357
13.0k
              MCRegisterClass_contains(
2358
13.0k
                MCRegisterInfo_getRegClass(
2359
13.0k
                  MI->MRI,
2360
13.0k
                  AArch64_PPRRegClassID),
2361
13.0k
                Reg))) {
2362
13.0k
          AArch64_get_detail_op(MI, 0)->is_vreg =
2363
13.0k
            true;
2364
13.0k
        }
2365
23.9k
        AArch64_get_detail_op(MI, 0)->is_list_member =
2366
23.9k
          true;
2367
23.9k
        AArch64_get_detail_op(MI, 0)->vas = vas;
2368
23.9k
        AArch64_set_detail_op_reg(MI, OpNum, Reg);
2369
23.9k
      }
2370
9.84k
    }
2371
14.8k
  }
2372
17.8k
  }
2373
17.8k
}
2374
2375
/// Fills cs_detail with the data of the operand.
2376
/// This function handles operands which original printer function is a template
2377
/// with four arguments.
2378
void AArch64_add_cs_detail_4(MCInst *MI, aarch64_op_group op_group,
2379
           unsigned OpNum, uint64_t temp_arg_0,
2380
           uint64_t temp_arg_1, uint64_t temp_arg_2,
2381
           uint64_t temp_arg_3)
2382
5.25k
{
2383
5.25k
  if (!add_cs_detail_begin(MI, OpNum))
2384
0
    return;
2385
5.25k
  switch (op_group) {
2386
0
  default:
2387
0
    printf("ERROR: Operand group %d not handled!\n", op_group);
2388
0
    CS_ASSERT_RET(0);
2389
197
  case AArch64_OP_GROUP_RegWithShiftExtend_0_128_x_0:
2390
336
  case AArch64_OP_GROUP_RegWithShiftExtend_0_16_w_d:
2391
340
  case AArch64_OP_GROUP_RegWithShiftExtend_0_16_w_s:
2392
1.06k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_16_x_0:
2393
1.21k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_16_x_d:
2394
1.24k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_16_x_s:
2395
1.37k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_32_w_d:
2396
1.37k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_32_w_s:
2397
2.08k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_32_x_0:
2398
2.10k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_32_x_d:
2399
2.11k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_32_x_s:
2400
2.25k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_64_w_d:
2401
2.26k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_64_w_s:
2402
2.53k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_64_x_0:
2403
2.64k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_64_x_d:
2404
2.64k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_64_x_s:
2405
3.16k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_8_w_d:
2406
3.33k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_8_w_s:
2407
4.37k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_8_x_0:
2408
4.50k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_8_x_d:
2409
4.56k
  case AArch64_OP_GROUP_RegWithShiftExtend_0_8_x_s:
2410
4.73k
  case AArch64_OP_GROUP_RegWithShiftExtend_1_16_w_d:
2411
4.80k
  case AArch64_OP_GROUP_RegWithShiftExtend_1_16_w_s:
2412
4.84k
  case AArch64_OP_GROUP_RegWithShiftExtend_1_32_w_d:
2413
4.87k
  case AArch64_OP_GROUP_RegWithShiftExtend_1_32_w_s:
2414
4.91k
  case AArch64_OP_GROUP_RegWithShiftExtend_1_64_w_d:
2415
4.96k
  case AArch64_OP_GROUP_RegWithShiftExtend_1_64_w_s:
2416
5.21k
  case AArch64_OP_GROUP_RegWithShiftExtend_1_8_w_d:
2417
5.25k
  case AArch64_OP_GROUP_RegWithShiftExtend_1_8_w_s: {
2418
    // signed (s) and unsigned (u) extend
2419
5.25k
    bool SignExtend = (bool)temp_arg_0;
2420
    // Extend width
2421
5.25k
    int ExtWidth = (int)temp_arg_1;
2422
    // w = word, x = doubleword
2423
5.25k
    char SrcRegKind = (char)temp_arg_2;
2424
    // Vector register element/arrangement specifier:
2425
    // B = 8bit, H = 16bit, S = 32bit, D = 64bit, Q = 128bit
2426
    // No suffix = complete register
2427
    // According to: ARM Reference manual supplement, doc number: DDI 0584
2428
5.25k
    char Suffix = (char)temp_arg_3;
2429
2430
    // Register will be added in printOperand() afterwards. Here we only handle
2431
    // shift and extend.
2432
5.25k
    AArch64_get_detail_op(MI, -1)->vas = get_vl_by_suffix(Suffix);
2433
2434
5.25k
    bool DoShift = ExtWidth != 8;
2435
5.25k
    if (!(SignExtend || DoShift || SrcRegKind == 'w'))
2436
1.22k
      return;
2437
2438
4.03k
    AArch64_set_detail_shift_ext(MI, OpNum, SignExtend, DoShift,
2439
4.03k
               ExtWidth, SrcRegKind);
2440
4.03k
    break;
2441
5.25k
  }
2442
5.25k
  }
2443
5.25k
}
2444
2445
/// Adds a register AArch64 operand at position OpNum and increases the op_count by
2446
/// one.
2447
void AArch64_set_detail_op_reg(MCInst *MI, unsigned OpNum, aarch64_reg Reg)
2448
158k
{
2449
158k
  if (!detail_is_set(MI))
2450
0
    return;
2451
158k
  AArch64_check_safe_inc(MI);
2452
2453
158k
  if (Reg == AARCH64_REG_ZA ||
2454
158k
      (Reg >= AARCH64_REG_ZAB0 && Reg < AARCH64_REG_ZT0)) {
2455
    // A tile register should be treated as SME operand.
2456
0
    AArch64_set_detail_op_sme(MI, OpNum, AARCH64_SME_MATRIX_TILE,
2457
0
            sme_reg_to_vas(Reg));
2458
0
    return;
2459
158k
  } else if (((Reg >= AARCH64_REG_P0) && (Reg <= AARCH64_REG_P15)) ||
2460
146k
       ((Reg >= AARCH64_REG_PN0) && (Reg <= AARCH64_REG_PN15))) {
2461
    // SME/SVE predicate register.
2462
16.0k
    AArch64_set_detail_op_pred(MI, OpNum);
2463
16.0k
    return;
2464
141k
  } else if (AArch64_get_detail(MI)->is_doing_sme) {
2465
3.81k
    CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_BOUND);
2466
3.81k
    if (AArch64_get_detail_op(MI, 0)->type == AARCH64_OP_SME) {
2467
3.71k
      AArch64_set_detail_op_sme(MI, OpNum,
2468
3.71k
              AARCH64_SME_MATRIX_SLICE_REG,
2469
3.71k
              AARCH64LAYOUT_INVALID);
2470
3.71k
    } else if (AArch64_get_detail_op(MI, 0)->type ==
2471
100
         AARCH64_OP_PRED) {
2472
100
      AArch64_set_detail_op_pred(MI, OpNum);
2473
100
    } else {
2474
0
      CS_ASSERT_RET(0 && "Unkown SME/SVE operand type");
2475
0
    }
2476
3.81k
    return;
2477
3.81k
  }
2478
138k
  if (map_get_op_type(MI, OpNum) & CS_OP_MEM) {
2479
29.8k
    AArch64_set_detail_op_mem(MI, OpNum, Reg);
2480
29.8k
    return;
2481
29.8k
  }
2482
2483
108k
  CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_BOUND));
2484
108k
  CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM));
2485
108k
  CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_REG);
2486
2487
108k
  AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_REG;
2488
108k
  AArch64_get_detail_op(MI, 0)->reg = Reg;
2489
108k
  AArch64_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);
2490
108k
  AArch64_inc_op_count(MI);
2491
108k
}
2492
2493
/// Check if the previous operand is a memory operand
2494
/// with only the base register set AND if this base register
2495
/// is write-back.
2496
/// This indicates the following immediate is a post-indexed
2497
/// memory offset.
2498
static bool prev_is_membase_wb(MCInst *MI)
2499
19.4k
{
2500
19.4k
  return AArch64_get_detail(MI)->op_count > 0 &&
2501
15.8k
         AArch64_get_detail_op(MI, -1)->type == AARCH64_OP_MEM &&
2502
794
         AArch64_get_detail_op(MI, -1)->mem.disp == 0 &&
2503
794
         get_detail(MI)->writeback;
2504
19.4k
}
2505
2506
/// Adds an immediate AArch64 operand at position OpNum and increases the op_count
2507
/// by one.
2508
void AArch64_set_detail_op_imm(MCInst *MI, unsigned OpNum,
2509
             aarch64_op_type ImmType, int64_t Imm)
2510
28.1k
{
2511
28.1k
  if (!detail_is_set(MI))
2512
0
    return;
2513
28.1k
  AArch64_check_safe_inc(MI);
2514
2515
28.1k
  if (AArch64_get_detail(MI)->is_doing_sme) {
2516
0
    CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_BOUND);
2517
0
    if (AArch64_get_detail_op(MI, 0)->type == AARCH64_OP_SME) {
2518
0
      AArch64_set_detail_op_sme(MI, OpNum,
2519
0
              AARCH64_SME_MATRIX_SLICE_OFF,
2520
0
              AARCH64LAYOUT_INVALID,
2521
0
              (uint32_t)1);
2522
0
    } else if (AArch64_get_detail_op(MI, 0)->type ==
2523
0
         AARCH64_OP_PRED) {
2524
0
      AArch64_set_detail_op_pred(MI, OpNum);
2525
0
    } else {
2526
0
      CS_ASSERT_RET(0 && "Unkown SME operand type");
2527
0
    }
2528
0
    return;
2529
0
  }
2530
28.1k
  if (map_get_op_type(MI, OpNum) & CS_OP_MEM || prev_is_membase_wb(MI)) {
2531
9.49k
    AArch64_set_detail_op_mem(MI, OpNum, Imm);
2532
9.49k
    return;
2533
9.49k
  }
2534
2535
18.6k
  CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM));
2536
18.6k
  CS_ASSERT_RET((map_get_op_type(MI, OpNum) & ~CS_OP_BOUND) == CS_OP_IMM);
2537
18.6k
  CS_ASSERT_RET(ImmType == AARCH64_OP_IMM || ImmType == AARCH64_OP_CIMM);
2538
2539
18.6k
  AArch64_get_detail_op(MI, 0)->type = ImmType;
2540
18.6k
  AArch64_get_detail_op(MI, 0)->imm = Imm;
2541
18.6k
  AArch64_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);
2542
18.6k
  AArch64_inc_op_count(MI);
2543
18.6k
}
2544
2545
void AArch64_set_detail_op_imm_range(MCInst *MI, unsigned OpNum,
2546
             uint32_t FirstImm, uint32_t Offset)
2547
1.31k
{
2548
1.31k
  if (!detail_is_set(MI))
2549
0
    return;
2550
1.31k
  AArch64_check_safe_inc(MI);
2551
2552
1.31k
  if (AArch64_get_detail(MI)->is_doing_sme) {
2553
1.31k
    CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_BOUND);
2554
1.31k
    if (AArch64_get_detail_op(MI, 0)->type == AARCH64_OP_SME) {
2555
1.31k
      AArch64_set_detail_op_sme(
2556
1.31k
        MI, OpNum, AARCH64_SME_MATRIX_SLICE_OFF_RANGE,
2557
1.31k
        AARCH64LAYOUT_INVALID, (uint32_t)FirstImm,
2558
1.31k
        (uint32_t)Offset);
2559
1.31k
    } else if (AArch64_get_detail_op(MI, 0)->type ==
2560
0
         AARCH64_OP_PRED) {
2561
0
      CS_ASSERT_RET(0 &&
2562
0
              "Unkown SME predicate imm range type");
2563
0
    } else {
2564
0
      CS_ASSERT_RET(0 && "Unkown SME operand type");
2565
0
    }
2566
1.31k
    return;
2567
1.31k
  }
2568
2569
0
  CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM));
2570
0
  CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_IMM);
2571
2572
0
  AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_IMM_RANGE;
2573
0
  AArch64_get_detail_op(MI, 0)->imm_range.first = FirstImm;
2574
0
  AArch64_get_detail_op(MI, 0)->imm_range.offset = Offset;
2575
0
  AArch64_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);
2576
0
  AArch64_inc_op_count(MI);
2577
0
}
2578
2579
/// Adds a memory AARCH64 operand at position OpNum. op_count is *not* increased by
2580
/// one. This is done by set_mem_access().
2581
void AArch64_set_detail_op_mem(MCInst *MI, unsigned OpNum, uint64_t Val)
2582
39.3k
{
2583
39.3k
  if (!detail_is_set(MI))
2584
0
    return;
2585
39.3k
  AArch64_check_safe_inc(MI);
2586
2587
39.3k
  AArch64_set_mem_access(MI, true);
2588
2589
39.3k
  cs_op_type secondary_type = map_get_op_type(MI, OpNum) & ~CS_OP_MEM;
2590
39.3k
  switch (secondary_type) {
2591
0
  default:
2592
0
    CS_ASSERT_RET(0 && "Secondary type not supported yet.");
2593
29.8k
  case CS_OP_REG: {
2594
29.8k
    bool is_index_reg = AArch64_get_detail_op(MI, 0)->mem.base !=
2595
29.8k
            AARCH64_REG_INVALID;
2596
29.8k
    if (is_index_reg)
2597
6.65k
      AArch64_get_detail_op(MI, 0)->mem.index = Val;
2598
23.2k
    else {
2599
23.2k
      AArch64_get_detail_op(MI, 0)->mem.base = Val;
2600
23.2k
    }
2601
2602
29.8k
    if (MCInst_opIsTying(MI, OpNum)) {
2603
      // Especially base registers can be writeback registers.
2604
      // For this they tie an MC operand which has write
2605
      // access. But this one is never processed in the printer
2606
      // (because it is never emitted). Therefor it is never
2607
      // added to the modified list.
2608
      // Here we check for this case and add the memory register
2609
      // to the modified list.
2610
4.81k
      map_add_implicit_write(MI, MCInst_getOpVal(MI, OpNum));
2611
4.81k
    }
2612
29.8k
    break;
2613
0
  }
2614
9.49k
  case CS_OP_IMM: {
2615
9.49k
    AArch64_get_detail_op(MI, 0)->mem.disp = Val;
2616
9.49k
    break;
2617
0
  }
2618
39.3k
  }
2619
2620
39.3k
  AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_MEM;
2621
39.3k
  AArch64_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);
2622
39.3k
  AArch64_set_mem_access(MI, false);
2623
39.3k
}
2624
2625
/// Adds the shift and sign extend info to the previous operand.
2626
/// op_count is *not* incremented by one.
2627
void AArch64_set_detail_shift_ext(MCInst *MI, unsigned OpNum, bool SignExtend,
2628
          bool DoShift, unsigned ExtWidth,
2629
          char SrcRegKind)
2630
5.05k
{
2631
5.05k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
2632
5.05k
  if (IsLSL)
2633
2.65k
    AArch64_get_detail_op(MI, -1)->shift.type = AARCH64_SFT_LSL;
2634
2.39k
  else {
2635
2.39k
    aarch64_extender ext = SignExtend ? AARCH64_EXT_SXTB :
2636
2.39k
                AARCH64_EXT_UXTB;
2637
2.39k
    switch (SrcRegKind) {
2638
0
    default:
2639
0
      CS_ASSERT_RET(0 && "Extender not handled\n");
2640
0
    case 'b':
2641
0
      ext += 0;
2642
0
      break;
2643
0
    case 'h':
2644
0
      ext += 1;
2645
0
      break;
2646
2.19k
    case 'w':
2647
2.19k
      ext += 2;
2648
2.19k
      break;
2649
202
    case 'x':
2650
202
      ext += 3;
2651
202
      break;
2652
2.39k
    }
2653
2.39k
    AArch64_get_detail_op(MI, -1)->ext = ext;
2654
2.39k
  }
2655
5.05k
  if (DoShift || IsLSL) {
2656
3.89k
    unsigned ShiftAmount = DoShift ? Log2_32(ExtWidth / 8) : 0;
2657
3.89k
    AArch64_get_detail_op(MI, -1)->shift.type = AARCH64_SFT_LSL;
2658
3.89k
    AArch64_get_detail_op(MI, -1)->shift.value = ShiftAmount;
2659
3.89k
  }
2660
5.05k
}
2661
2662
/// Transforms the immediate of the operand to a float and stores it.
2663
/// Increments the op_counter by one.
2664
void AArch64_set_detail_op_float(MCInst *MI, unsigned OpNum, float Val)
2665
9
{
2666
9
  if (!detail_is_set(MI))
2667
0
    return;
2668
9
  AArch64_check_safe_inc(MI);
2669
2670
9
  AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_FP;
2671
9
  AArch64_get_detail_op(MI, 0)->fp = Val;
2672
9
  AArch64_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);
2673
9
  AArch64_inc_op_count(MI);
2674
9
}
2675
2676
/// Adds a the system operand and increases the op_count by
2677
/// one.
2678
void AArch64_set_detail_op_sys(MCInst *MI, unsigned OpNum, aarch64_sysop sys_op,
2679
             aarch64_op_type type)
2680
5.39k
{
2681
5.39k
  if (!detail_is_set(MI))
2682
0
    return;
2683
5.39k
  AArch64_check_safe_inc(MI);
2684
2685
5.39k
  AArch64_get_detail_op(MI, 0)->type = type;
2686
5.39k
  AArch64_get_detail_op(MI, 0)->sysop = sys_op;
2687
5.39k
  if (sys_op.sub_type == AARCH64_OP_EXACTFPIMM) {
2688
292
    AArch64_get_detail_op(MI, 0)->fp =
2689
292
      aarch64_exact_fp_to_fp(sys_op.imm.exactfpimm);
2690
292
  }
2691
5.39k
  AArch64_inc_op_count(MI);
2692
5.39k
}
2693
2694
void AArch64_set_detail_op_pred(MCInst *MI, unsigned OpNum)
2695
16.2k
{
2696
16.2k
  if (!detail_is_set(MI))
2697
0
    return;
2698
16.2k
  AArch64_check_safe_inc(MI);
2699
2700
16.2k
  if (AArch64_get_detail_op(MI, 0)->type == AARCH64_OP_INVALID) {
2701
15.2k
    setup_pred_operand(MI);
2702
15.2k
  }
2703
16.2k
  aarch64_op_pred *p = &AArch64_get_detail_op(MI, 0)->pred;
2704
16.2k
  if (p->reg == AARCH64_REG_INVALID) {
2705
15.2k
    p->reg = MCInst_getOpVal(MI, OpNum);
2706
15.2k
    AArch64_get_detail_op(MI, 0)->access =
2707
15.2k
      map_get_op_access(MI, OpNum);
2708
15.2k
    AArch64_get_detail(MI)->is_doing_sme = true;
2709
15.2k
    return;
2710
15.2k
  } else if (p->vec_select == AARCH64_REG_INVALID) {
2711
883
    p->vec_select = MCInst_getOpVal(MI, OpNum);
2712
883
    return;
2713
883
  } else if (p->imm_index == -1) {
2714
100
    p->imm_index = MCInst_getOpVal(MI, OpNum);
2715
100
    return;
2716
100
  }
2717
0
  CS_ASSERT_RET(0 && "Should not be reached.");
2718
0
}
2719
2720
/// Adds a SME matrix component to a SME operand.
2721
void AArch64_set_detail_op_sme(MCInst *MI, unsigned OpNum,
2722
             aarch64_sme_op_part part,
2723
             AArch64Layout_VectorLayout vas, ...)
2724
11.9k
{
2725
11.9k
  if (!detail_is_set(MI))
2726
0
    return;
2727
11.9k
  AArch64_check_safe_inc(MI);
2728
2729
11.9k
  AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SME;
2730
11.9k
  switch (part) {
2731
0
  default:
2732
0
    printf("Unhandled SME operand part %d\n", part);
2733
0
    CS_ASSERT_RET(0);
2734
363
  case AARCH64_SME_MATRIX_TILE_LIST: {
2735
363
    setup_sme_operand(MI);
2736
363
    va_list args;
2737
363
    va_start(args, vas);
2738
    // NOLINTBEGIN(clang-analyzer-valist.Uninitialized)
2739
363
    int Tile = va_arg(args, int);
2740
    // NOLINTEND(clang-analyzer-valist.Uninitialized)
2741
363
    va_end(args);
2742
363
    AArch64_get_detail_op(MI, 0)->sme.type = AARCH64_SME_OP_TILE;
2743
363
    AArch64_get_detail_op(MI, 0)->sme.tile = Tile;
2744
363
    AArch64_get_detail_op(MI, 0)->vas = vas;
2745
363
    AArch64_get_detail_op(MI, 0)->access =
2746
363
      map_get_op_access(MI, OpNum);
2747
363
    AArch64_get_detail(MI)->is_doing_sme = true;
2748
363
    break;
2749
0
  }
2750
4.15k
  case AARCH64_SME_MATRIX_TILE:
2751
4.15k
    CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_REG);
2752
2753
4.15k
    setup_sme_operand(MI);
2754
4.15k
    AArch64_get_detail_op(MI, 0)->sme.type = AARCH64_SME_OP_TILE;
2755
4.15k
    AArch64_get_detail_op(MI, 0)->sme.tile =
2756
4.15k
      MCInst_getOpVal(MI, OpNum);
2757
4.15k
    AArch64_get_detail_op(MI, 0)->vas = vas;
2758
4.15k
    AArch64_get_detail_op(MI, 0)->access =
2759
4.15k
      map_get_op_access(MI, OpNum);
2760
4.15k
    AArch64_get_detail(MI)->is_doing_sme = true;
2761
4.15k
    break;
2762
3.71k
  case AARCH64_SME_MATRIX_SLICE_REG:
2763
3.71k
    CS_ASSERT_RET((map_get_op_type(MI, OpNum) &
2764
3.71k
             ~(CS_OP_MEM | CS_OP_BOUND)) == CS_OP_REG);
2765
3.71k
    CS_ASSERT_RET(AArch64_get_detail_op(MI, 0)->type ==
2766
3.71k
            AARCH64_OP_SME);
2767
2768
    // SME operand already present. Add the slice to it.
2769
3.71k
    AArch64_get_detail_op(MI, 0)->sme.type =
2770
3.71k
      AARCH64_SME_OP_TILE_VEC;
2771
3.71k
    AArch64_get_detail_op(MI, 0)->sme.slice_reg =
2772
3.71k
      MCInst_getOpVal(MI, OpNum);
2773
3.71k
    break;
2774
2.39k
  case AARCH64_SME_MATRIX_SLICE_OFF: {
2775
2.39k
    CS_ASSERT_RET((map_get_op_type(MI, OpNum) &
2776
2.39k
             ~(CS_OP_MEM | CS_OP_BOUND)) == CS_OP_IMM);
2777
    // Because we took care of the slice register before, the op at -1 must be a SME operand.
2778
2.39k
    CS_ASSERT_RET(AArch64_get_detail_op(MI, 0)->type ==
2779
2.39k
            AARCH64_OP_SME);
2780
2.39k
    CS_ASSERT_RET(
2781
2.39k
      AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm ==
2782
2.39k
      AARCH64_SLICE_IMM_INVALID);
2783
2.39k
    va_list args;
2784
2.39k
    va_start(args, vas);
2785
    // NOLINTBEGIN(clang-analyzer-valist.Uninitialized)
2786
2.39k
    uint16_t offset = va_arg(args, uint32_t);
2787
    // NOLINTEND(clang-analyzer-valist.Uninitialized)
2788
2.39k
    va_end(args);
2789
2.39k
    AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm = offset;
2790
2.39k
    break;
2791
2.39k
  }
2792
1.31k
  case AARCH64_SME_MATRIX_SLICE_OFF_RANGE: {
2793
1.31k
    va_list args;
2794
1.31k
    va_start(args, vas);
2795
    // NOLINTBEGIN(clang-analyzer-valist.Uninitialized)
2796
1.31k
    uint8_t First = va_arg(args, uint32_t);
2797
1.31k
    uint8_t Offset = va_arg(args, uint32_t);
2798
    // NOLINTEND(clang-analyzer-valist.Uninitialized)
2799
1.31k
    va_end(args);
2800
1.31k
    AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm_range.first =
2801
1.31k
      First;
2802
1.31k
    AArch64_get_detail_op(MI, 0)->sme.slice_offset.imm_range.offset =
2803
1.31k
      Offset;
2804
1.31k
    AArch64_get_detail_op(MI, 0)->sme.has_range_offset = true;
2805
1.31k
    break;
2806
2.39k
  }
2807
11.9k
  }
2808
11.9k
}
2809
2810
static void insert_op(MCInst *MI, unsigned index, cs_aarch64_op op)
2811
2.85k
{
2812
2.85k
  if (!detail_is_set(MI)) {
2813
0
    return;
2814
0
  }
2815
2816
2.85k
  AArch64_check_safe_inc(MI);
2817
2.85k
  cs_aarch64_op *ops = AArch64_get_detail(MI)->operands;
2818
2.85k
  int i = AArch64_get_detail(MI)->op_count;
2819
2.85k
  if (index == -1) {
2820
2.85k
    ops[i] = op;
2821
2.85k
    AArch64_inc_op_count(MI);
2822
2.85k
    return;
2823
2.85k
  }
2824
0
  for (; i > 0 && i > index; --i) {
2825
0
    ops[i] = ops[i - 1];
2826
0
  }
2827
0
  ops[index] = op;
2828
0
  AArch64_inc_op_count(MI);
2829
0
}
2830
2831
/// Inserts a float to the detail operands at @index.
2832
/// If @index == -1, it pushes the operand to the end of the ops array.
2833
/// Already present operands are moved.
2834
void AArch64_insert_detail_op_float_at(MCInst *MI, unsigned index, double val,
2835
               cs_ac_type access)
2836
0
{
2837
0
  if (!detail_is_set(MI))
2838
0
    return;
2839
2840
0
  AArch64_check_safe_inc(MI);
2841
2842
0
  cs_aarch64_op op;
2843
0
  AArch64_setup_op(&op);
2844
0
  op.type = AARCH64_OP_FP;
2845
0
  op.fp = val;
2846
0
  op.access = access;
2847
2848
0
  insert_op(MI, index, op);
2849
0
}
2850
2851
/// Inserts a register to the detail operands at @index.
2852
/// If @index == -1, it pushes the operand to the end of the ops array.
2853
/// Already present operands are moved.
2854
void AArch64_insert_detail_op_reg_at(MCInst *MI, unsigned index,
2855
             aarch64_reg Reg, cs_ac_type access)
2856
392
{
2857
392
  if (!detail_is_set(MI))
2858
0
    return;
2859
2860
392
  AArch64_check_safe_inc(MI);
2861
2862
392
  cs_aarch64_op op;
2863
392
  AArch64_setup_op(&op);
2864
392
  op.type = AARCH64_OP_REG;
2865
392
  op.reg = Reg;
2866
392
  op.access = access;
2867
2868
392
  insert_op(MI, index, op);
2869
392
}
2870
2871
/// Inserts a immediate to the detail operands at @index.
2872
/// If @index == -1, it pushes the operand to the end of the ops array.
2873
/// Already present operands are moved.
2874
void AArch64_insert_detail_op_imm_at(MCInst *MI, unsigned index, int64_t Imm)
2875
1.06k
{
2876
1.06k
  if (!detail_is_set(MI))
2877
0
    return;
2878
1.06k
  AArch64_check_safe_inc(MI);
2879
2880
1.06k
  cs_aarch64_op op;
2881
1.06k
  AArch64_setup_op(&op);
2882
1.06k
  op.type = AARCH64_OP_IMM;
2883
1.06k
  op.imm = Imm;
2884
1.06k
  op.access = CS_AC_READ;
2885
2886
1.06k
  insert_op(MI, index, op);
2887
1.06k
}
2888
2889
void AArch64_insert_detail_op_sys(MCInst *MI, unsigned index,
2890
          aarch64_sysop sys_op, aarch64_op_type type)
2891
1.09k
{
2892
1.09k
  if (!detail_is_set(MI))
2893
0
    return;
2894
1.09k
  AArch64_check_safe_inc(MI);
2895
2896
1.09k
  cs_aarch64_op op;
2897
1.09k
  AArch64_setup_op(&op);
2898
1.09k
  op.type = type;
2899
1.09k
  op.sysop = sys_op;
2900
1.09k
  if (op.sysop.sub_type == AARCH64_OP_EXACTFPIMM) {
2901
1.03k
    op.fp = aarch64_exact_fp_to_fp(op.sysop.imm.exactfpimm);
2902
1.03k
  }
2903
1.09k
  insert_op(MI, index, op);
2904
1.09k
}
2905
2906
void AArch64_insert_detail_op_sme(MCInst *MI, unsigned index,
2907
          aarch64_op_sme sme_op)
2908
307
{
2909
307
  if (!detail_is_set(MI))
2910
0
    return;
2911
307
  AArch64_check_safe_inc(MI);
2912
2913
307
  cs_aarch64_op op;
2914
307
  AArch64_setup_op(&op);
2915
307
  op.type = AARCH64_OP_SME;
2916
307
  op.sme = sme_op;
2917
307
  insert_op(MI, index, op);
2918
307
}
2919
2920
#endif