Coverage Report

Created: 2025-11-09 07:00

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/RISCV/RISCVInstPrinter.c
Line
Count
Source
1
//===-- RISCVInstPrinter.cpp - Convert RISCV MCInst to asm syntax ---------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an RISCV MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
#ifdef CAPSTONE_HAS_RISCV
15
16
#include <stdio.h> // DEBUG
17
#include <stdlib.h>
18
#include <string.h>
19
#include <capstone/platform.h>
20
21
#include "RISCVInstPrinter.h"
22
#include "RISCVBaseInfo.h"
23
#include "../../MCInst.h"
24
#include "../../SStream.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../utils.h"
27
#include "../../Mapping.h"
28
#include "RISCVMapping.h"
29
30
//#include "RISCVDisassembler.h"
31
32
#define GET_REGINFO_ENUM
33
#define GET_REGINFO_MC_DESC
34
#include "RISCVGenRegisterInfo.inc"
35
#define GET_INSTRINFO_ENUM
36
#include "RISCVGenInstrInfo.inc"
37
38
// Autogenerated by tblgen.
39
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI);
40
static bool printAliasInstr(MCInst *MI, SStream *OS, void *info);
41
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
42
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O);
43
static void printCSRSystemRegister(MCInst *, unsigned, SStream *);
44
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O);
45
static void printCustomAliasOperand(MCInst *, unsigned, unsigned, SStream *);
46
/// getRegisterName - This method is automatically generated by tblgen
47
/// from the register set description.  This returns the assembler name
48
/// for the specified register.
49
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
50
51
// Include the auto-generated portion of the assembly writer.
52
#define PRINT_ALIAS_INSTR
53
#include "RISCVGenAsmWriter.inc"
54
55
static void fixDetailOfEffectiveAddr(MCInst *MI)
56
1.75k
{
57
  // Operands for load and store instructions in RISCV vary widely
58
1.75k
  unsigned id = MI->flat_insn->id;
59
1.75k
  unsigned reg = 0;
60
1.75k
  int64_t imm = 0;
61
1.75k
  uint8_t access = 0;
62
63
1.75k
  switch (id) {
64
0
  case RISCV_INS_C_FLD:
65
0
  case RISCV_INS_C_LW:
66
0
  case RISCV_INS_C_FLW:
67
0
  case RISCV_INS_C_LD:
68
0
  case RISCV_INS_C_FSD:
69
0
  case RISCV_INS_C_SW:
70
0
  case RISCV_INS_C_FSW:
71
0
  case RISCV_INS_C_SD:
72
0
  case RISCV_INS_C_FLDSP:
73
0
  case RISCV_INS_C_LWSP:
74
0
  case RISCV_INS_C_FLWSP:
75
0
  case RISCV_INS_C_LDSP:
76
0
  case RISCV_INS_C_FSDSP:
77
0
  case RISCV_INS_C_SWSP:
78
0
  case RISCV_INS_C_FSWSP:
79
0
  case RISCV_INS_C_SDSP:
80
7
  case RISCV_INS_FLW:
81
169
  case RISCV_INS_FSW:
82
169
  case RISCV_INS_FLD:
83
190
  case RISCV_INS_FSD:
84
253
  case RISCV_INS_LB:
85
287
  case RISCV_INS_LBU:
86
462
  case RISCV_INS_LD:
87
465
  case RISCV_INS_LH:
88
501
  case RISCV_INS_LHU:
89
513
  case RISCV_INS_LW:
90
518
  case RISCV_INS_LWU:
91
545
  case RISCV_INS_SB:
92
549
  case RISCV_INS_SD:
93
580
  case RISCV_INS_SH:
94
641
  case RISCV_INS_SW: {
95
641
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
96
641
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
97
641
    CS_ASSERT(RISCV_OP_IMM == RISCV_get_detail_op(MI, -2)->type);
98
641
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
99
100
641
    imm = RISCV_get_detail_op(MI, -2)->imm;
101
641
    reg = RISCV_get_detail_op(MI, -1)->reg;
102
641
    access = RISCV_get_detail_op(MI, -1)->access;
103
104
641
    RISCV_get_detail_op(MI, -2)->type = RISCV_OP_MEM;
105
641
    RISCV_get_detail_op(MI, -2)->mem.base = reg;
106
641
    RISCV_get_detail_op(MI, -2)->mem.disp = imm;
107
641
    RISCV_get_detail_op(MI, -2)->access = access;
108
109
641
    RISCV_dec_op_count(MI);
110
111
641
    break;
112
580
  }
113
0
  case RISCV_INS_LR_W:
114
48
  case RISCV_INS_LR_W_AQ:
115
64
  case RISCV_INS_LR_W_AQ_RL:
116
76
  case RISCV_INS_LR_W_RL:
117
76
  case RISCV_INS_LR_D:
118
76
  case RISCV_INS_LR_D_AQ:
119
84
  case RISCV_INS_LR_D_AQ_RL:
120
84
  case RISCV_INS_LR_D_RL: {
121
84
    CS_ASSERT(2 == MI->flat_insn->detail->riscv.op_count);
122
84
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
123
84
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
124
125
84
    reg = RISCV_get_detail_op(MI, -1)->reg;
126
127
84
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
128
84
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
129
84
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
130
131
84
    break;
132
84
  }
133
0
  case RISCV_INS_SC_W:
134
0
  case RISCV_INS_SC_W_AQ:
135
9
  case RISCV_INS_SC_W_AQ_RL:
136
42
  case RISCV_INS_SC_W_RL:
137
50
  case RISCV_INS_SC_D:
138
50
  case RISCV_INS_SC_D_AQ:
139
52
  case RISCV_INS_SC_D_AQ_RL:
140
55
  case RISCV_INS_SC_D_RL:
141
55
  case RISCV_INS_AMOADD_D:
142
55
  case RISCV_INS_AMOADD_D_AQ:
143
236
  case RISCV_INS_AMOADD_D_AQ_RL:
144
289
  case RISCV_INS_AMOADD_D_RL:
145
289
  case RISCV_INS_AMOADD_W:
146
293
  case RISCV_INS_AMOADD_W_AQ:
147
320
  case RISCV_INS_AMOADD_W_AQ_RL:
148
440
  case RISCV_INS_AMOADD_W_RL:
149
446
  case RISCV_INS_AMOAND_D:
150
486
  case RISCV_INS_AMOAND_D_AQ:
151
490
  case RISCV_INS_AMOAND_D_AQ_RL:
152
490
  case RISCV_INS_AMOAND_D_RL:
153
497
  case RISCV_INS_AMOAND_W:
154
497
  case RISCV_INS_AMOAND_W_AQ:
155
497
  case RISCV_INS_AMOAND_W_AQ_RL:
156
497
  case RISCV_INS_AMOAND_W_RL:
157
529
  case RISCV_INS_AMOMAXU_D:
158
529
  case RISCV_INS_AMOMAXU_D_AQ:
159
531
  case RISCV_INS_AMOMAXU_D_AQ_RL:
160
583
  case RISCV_INS_AMOMAXU_D_RL:
161
589
  case RISCV_INS_AMOMAXU_W:
162
605
  case RISCV_INS_AMOMAXU_W_AQ:
163
624
  case RISCV_INS_AMOMAXU_W_AQ_RL:
164
626
  case RISCV_INS_AMOMAXU_W_RL:
165
626
  case RISCV_INS_AMOMAX_D:
166
630
  case RISCV_INS_AMOMAX_D_AQ:
167
630
  case RISCV_INS_AMOMAX_D_AQ_RL:
168
630
  case RISCV_INS_AMOMAX_D_RL:
169
635
  case RISCV_INS_AMOMAX_W:
170
635
  case RISCV_INS_AMOMAX_W_AQ:
171
635
  case RISCV_INS_AMOMAX_W_AQ_RL:
172
635
  case RISCV_INS_AMOMAX_W_RL:
173
635
  case RISCV_INS_AMOMINU_D:
174
635
  case RISCV_INS_AMOMINU_D_AQ:
175
635
  case RISCV_INS_AMOMINU_D_AQ_RL:
176
635
  case RISCV_INS_AMOMINU_D_RL:
177
639
  case RISCV_INS_AMOMINU_W:
178
639
  case RISCV_INS_AMOMINU_W_AQ:
179
646
  case RISCV_INS_AMOMINU_W_AQ_RL:
180
648
  case RISCV_INS_AMOMINU_W_RL:
181
672
  case RISCV_INS_AMOMIN_D:
182
691
  case RISCV_INS_AMOMIN_D_AQ:
183
723
  case RISCV_INS_AMOMIN_D_AQ_RL:
184
763
  case RISCV_INS_AMOMIN_D_RL:
185
765
  case RISCV_INS_AMOMIN_W:
186
765
  case RISCV_INS_AMOMIN_W_AQ:
187
766
  case RISCV_INS_AMOMIN_W_AQ_RL:
188
766
  case RISCV_INS_AMOMIN_W_RL:
189
766
  case RISCV_INS_AMOOR_D:
190
768
  case RISCV_INS_AMOOR_D_AQ:
191
768
  case RISCV_INS_AMOOR_D_AQ_RL:
192
800
  case RISCV_INS_AMOOR_D_RL:
193
800
  case RISCV_INS_AMOOR_W:
194
803
  case RISCV_INS_AMOOR_W_AQ:
195
803
  case RISCV_INS_AMOOR_W_AQ_RL:
196
821
  case RISCV_INS_AMOOR_W_RL:
197
821
  case RISCV_INS_AMOSWAP_D:
198
829
  case RISCV_INS_AMOSWAP_D_AQ:
199
868
  case RISCV_INS_AMOSWAP_D_AQ_RL:
200
881
  case RISCV_INS_AMOSWAP_D_RL:
201
881
  case RISCV_INS_AMOSWAP_W:
202
881
  case RISCV_INS_AMOSWAP_W_AQ:
203
881
  case RISCV_INS_AMOSWAP_W_AQ_RL:
204
882
  case RISCV_INS_AMOSWAP_W_RL:
205
885
  case RISCV_INS_AMOXOR_D:
206
885
  case RISCV_INS_AMOXOR_D_AQ:
207
894
  case RISCV_INS_AMOXOR_D_AQ_RL:
208
894
  case RISCV_INS_AMOXOR_D_RL:
209
895
  case RISCV_INS_AMOXOR_W:
210
896
  case RISCV_INS_AMOXOR_W_AQ:
211
897
  case RISCV_INS_AMOXOR_W_AQ_RL:
212
1.02k
  case RISCV_INS_AMOXOR_W_RL: {
213
1.02k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
214
1.02k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
215
1.02k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
216
1.02k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
217
218
1.02k
    reg = RISCV_get_detail_op(MI, -1)->reg;
219
220
1.02k
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
221
1.02k
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
222
1.02k
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
223
224
1.02k
    break;
225
897
  }
226
0
  default: {
227
0
    CS_ASSERT(0 && "id is not a RISC-V memory instruction");
228
0
    break;
229
897
  }
230
1.75k
  }
231
1.75k
  return;
232
1.75k
}
233
234
//void RISCVInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
235
//                                 StringRef Annot, const MCSubtargetInfo &STI)
236
void RISCV_printInst(MCInst *MI, SStream *O, void *info)
237
152k
{
238
152k
  MCRegisterInfo *MRI = (MCRegisterInfo *)info;
239
  //bool Res = false;
240
  //MCInst *NewMI = MI;
241
  // TODO: RISCV compressd instructions.
242
  //MCInst UncompressedMI;
243
  //if (!NoAliases)
244
  //Res = uncompressInst(UncompressedMI, *MI, MRI, STI);
245
  //if (Res)
246
  //NewMI = const_cast<MCInst *>(&UncompressedMI);
247
152k
  if (/*NoAliases ||*/ !printAliasInstr(MI, O, info))
248
107k
    printInstruction(MI, O, MRI);
249
  //printAnnotation(O, Annot);
250
  // fix load/store type insttuction
251
152k
  if (MI->csh->detail_opt &&
252
152k
      MI->flat_insn->detail->riscv.need_effective_addr)
253
3.12k
    fixDetailOfEffectiveAddr(MI);
254
255
152k
  return;
256
152k
}
257
258
static void printRegName(SStream *OS, unsigned RegNo)
259
250k
{
260
250k
  SStream_concat0(OS, getRegisterName(RegNo, RISCV_ABIRegAltName));
261
250k
}
262
263
/**
264
void RISCVInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
265
                                    raw_ostream &O, const char *Modifier) 
266
*/
267
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
268
23.2k
{
269
23.2k
  unsigned reg;
270
23.2k
  int64_t Imm = 0;
271
272
23.2k
  RISCV_add_cs_detail(MI, OpNo);
273
274
23.2k
  MCOperand *MO = MCInst_getOperand(MI, OpNo);
275
276
23.2k
  if (MCOperand_isReg(MO)) {
277
19.3k
    reg = MCOperand_getReg(MO);
278
19.3k
    printRegName(O, reg);
279
19.3k
  } else {
280
3.87k
    CS_ASSERT(MCOperand_isImm(MO) &&
281
3.87k
        "Unknown operand kind in printOperand");
282
3.87k
    Imm = MCOperand_getImm(MO);
283
3.87k
    if (Imm >= 0) {
284
3.46k
      if (Imm > HEX_THRESHOLD)
285
2.34k
        SStream_concat(O, "0x%" PRIx64, Imm);
286
1.11k
      else
287
1.11k
        SStream_concat(O, "%" PRIu64, Imm);
288
3.46k
    } else {
289
413
      if (Imm < -HEX_THRESHOLD)
290
401
        SStream_concat(O, "-0x%" PRIx64, -Imm);
291
12
      else
292
12
        SStream_concat(O, "-%" PRIu64, -Imm);
293
413
    }
294
3.87k
  }
295
296
  //CS_ASSERT(MO.isExpr() && "Unknown operand kind in printOperand");
297
298
23.2k
  return;
299
23.2k
}
300
301
static const char *getCSRSystemRegisterName(unsigned CsrNo)
302
93.6k
{
303
93.6k
  switch (CsrNo) {
304
  /*
305
   * From RISC-V Privileged Architecture Version 1.10.
306
   * In the same order as Table 2.5.
307
   */
308
683
  case 0x0000:
309
683
    return "ustatus";
310
313
  case 0x0004:
311
313
    return "uie";
312
128
  case 0x0005:
313
128
    return "utvec";
314
315
149
  case 0x0040:
316
149
    return "uscratch";
317
93
  case 0x0041:
318
93
    return "uepc";
319
558
  case 0x0042:
320
558
    return "ucause";
321
358
  case 0x0043:
322
358
    return "utval";
323
244
  case 0x0044:
324
244
    return "uip";
325
326
1.31k
  case 0x0001:
327
1.31k
    return "fflags";
328
784
  case 0x0002:
329
784
    return "frm";
330
2.13k
  case 0x0003:
331
2.13k
    return "fcsr";
332
333
1.00k
  case 0x0c00:
334
1.00k
    return "cycle";
335
2.48k
  case 0x0c01:
336
2.48k
    return "time";
337
461
  case 0x0c02:
338
461
    return "instret";
339
402
  case 0x0c03:
340
402
    return "hpmcounter3";
341
899
  case 0x0c04:
342
899
    return "hpmcounter4";
343
267
  case 0x0c05:
344
267
    return "hpmcounter5";
345
200
  case 0x0c06:
346
200
    return "hpmcounter6";
347
551
  case 0x0c07:
348
551
    return "hpmcounter7";
349
520
  case 0x0c08:
350
520
    return "hpmcounter8";
351
306
  case 0x0c09:
352
306
    return "hpmcounter9";
353
522
  case 0x0c0a:
354
522
    return "hpmcounter10";
355
857
  case 0x0c0b:
356
857
    return "hpmcounter11";
357
71
  case 0x0c0c:
358
71
    return "hpmcounter12";
359
179
  case 0x0c0d:
360
179
    return "hpmcounter13";
361
151
  case 0x0c0e:
362
151
    return "hpmcounter14";
363
347
  case 0x0c0f:
364
347
    return "hpmcounter15";
365
236
  case 0x0c10:
366
236
    return "hpmcounter16";
367
346
  case 0x0c11:
368
346
    return "hpmcounter17";
369
56
  case 0x0c12:
370
56
    return "hpmcounter18";
371
108
  case 0x0c13:
372
108
    return "hpmcounter19";
373
648
  case 0x0c14:
374
648
    return "hpmcounter20";
375
104
  case 0x0c15:
376
104
    return "hpmcounter21";
377
90
  case 0x0c16:
378
90
    return "hpmcounter22";
379
1.13k
  case 0x0c17:
380
1.13k
    return "hpmcounter23";
381
238
  case 0x0c18:
382
238
    return "hpmcounter24";
383
461
  case 0x0c19:
384
461
    return "hpmcounter25";
385
375
  case 0x0c1a:
386
375
    return "hpmcounter26";
387
671
  case 0x0c1b:
388
671
    return "hpmcounter27";
389
394
  case 0x0c1c:
390
394
    return "hpmcounter28";
391
93
  case 0x0c1d:
392
93
    return "hpmcounter29";
393
671
  case 0x0c1e:
394
671
    return "hpmcounter30";
395
338
  case 0x0c1f:
396
338
    return "hpmcounter31";
397
1.46k
  case 0x0c80:
398
1.46k
    return "cycleh";
399
84
  case 0x0c81:
400
84
    return "timeh";
401
1.32k
  case 0x0c82:
402
1.32k
    return "instreth";
403
366
  case 0x0c83:
404
366
    return "hpmcounter3h";
405
155
  case 0x0c84:
406
155
    return "hpmcounter4h";
407
101
  case 0x0c85:
408
101
    return "hpmcounter5h";
409
208
  case 0x0c86:
410
208
    return "hpmcounter6h";
411
314
  case 0x0c87:
412
314
    return "hpmcounter7h";
413
375
  case 0x0c88:
414
375
    return "hpmcounter8h";
415
76
  case 0x0c89:
416
76
    return "hpmcounter9h";
417
178
  case 0x0c8a:
418
178
    return "hpmcounter10h";
419
350
  case 0x0c8b:
420
350
    return "hpmcounter11h";
421
521
  case 0x0c8c:
422
521
    return "hpmcounter12h";
423
720
  case 0x0c8d:
424
720
    return "hpmcounter13h";
425
286
  case 0x0c8e:
426
286
    return "hpmcounter14h";
427
713
  case 0x0c8f:
428
713
    return "hpmcounter15h";
429
237
  case 0x0c90:
430
237
    return "hpmcounter16h";
431
89
  case 0x0c91:
432
89
    return "hpmcounter17h";
433
580
  case 0x0c92:
434
580
    return "hpmcounter18h";
435
91
  case 0x0c93:
436
91
    return "hpmcounter19h";
437
97
  case 0x0c94:
438
97
    return "hpmcounter20h";
439
116
  case 0x0c95:
440
116
    return "hpmcounter21h";
441
136
  case 0x0c96:
442
136
    return "hpmcounter22h";
443
124
  case 0x0c97:
444
124
    return "hpmcounter23h";
445
259
  case 0x0c98:
446
259
    return "hpmcounter24h";
447
721
  case 0x0c99:
448
721
    return "hpmcounter25h";
449
728
  case 0x0c9a:
450
728
    return "hpmcounter26h";
451
867
  case 0x0c9b:
452
867
    return "hpmcounter27h";
453
389
  case 0x0c9c:
454
389
    return "hpmcounter28h";
455
1.07k
  case 0x0c9d:
456
1.07k
    return "hpmcounter29h";
457
111
  case 0x0c9e:
458
111
    return "hpmcounter30h";
459
805
  case 0x0c9f:
460
805
    return "hpmcounter31h";
461
462
377
  case 0x0100:
463
377
    return "sstatus";
464
622
  case 0x0102:
465
622
    return "sedeleg";
466
102
  case 0x0103:
467
102
    return "sideleg";
468
386
  case 0x0104:
469
386
    return "sie";
470
1.09k
  case 0x0105:
471
1.09k
    return "stvec";
472
728
  case 0x0106:
473
728
    return "scounteren";
474
475
69
  case 0x0140:
476
69
    return "sscratch";
477
71
  case 0x0141:
478
71
    return "sepc";
479
179
  case 0x0142:
480
179
    return "scause";
481
35
  case 0x0143:
482
35
    return "stval";
483
84
  case 0x0144:
484
84
    return "sip";
485
486
67
  case 0x0180:
487
67
    return "satp";
488
489
296
  case 0x0f11:
490
296
    return "mvendorid";
491
149
  case 0x0f12:
492
149
    return "marchid";
493
434
  case 0x0f13:
494
434
    return "mimpid";
495
77
  case 0x0f14:
496
77
    return "mhartid";
497
498
82
  case 0x0300:
499
82
    return "mstatus";
500
85
  case 0x0301:
501
85
    return "misa";
502
837
  case 0x0302:
503
837
    return "medeleg";
504
118
  case 0x0303:
505
118
    return "mideleg";
506
127
  case 0x0304:
507
127
    return "mie";
508
204
  case 0x0305:
509
204
    return "mtvec";
510
97
  case 0x0306:
511
97
    return "mcounteren";
512
513
103
  case 0x0340:
514
103
    return "mscratch";
515
89
  case 0x0341:
516
89
    return "mepc";
517
384
  case 0x0342:
518
384
    return "mcause";
519
72
  case 0x0343:
520
72
    return "mtval";
521
900
  case 0x0344:
522
900
    return "mip";
523
524
75
  case 0x03a0:
525
75
    return "pmpcfg0";
526
99
  case 0x03a1:
527
99
    return "pmpcfg1";
528
406
  case 0x03a2:
529
406
    return "pmpcfg2";
530
72
  case 0x03a3:
531
72
    return "pmpcfg3";
532
151
  case 0x03b0:
533
151
    return "pmpaddr0";
534
110
  case 0x03b1:
535
110
    return "pmpaddr1";
536
99
  case 0x03b2:
537
99
    return "pmpaddr2";
538
299
  case 0x03b3:
539
299
    return "pmpaddr3";
540
78
  case 0x03b4:
541
78
    return "pmpaddr4";
542
554
  case 0x03b5:
543
554
    return "pmpaddr5";
544
66
  case 0x03b6:
545
66
    return "pmpaddr6";
546
134
  case 0x03b7:
547
134
    return "pmpaddr7";
548
81
  case 0x03b8:
549
81
    return "pmpaddr8";
550
528
  case 0x03b9:
551
528
    return "pmpaddr9";
552
88
  case 0x03ba:
553
88
    return "pmpaddr10";
554
270
  case 0x03bb:
555
270
    return "pmpaddr11";
556
663
  case 0x03bc:
557
663
    return "pmpaddr12";
558
212
  case 0x03bd:
559
212
    return "pmpaddr13";
560
63
  case 0x03be:
561
63
    return "pmpaddr14";
562
452
  case 0x03bf:
563
452
    return "pmpaddr15";
564
565
134
  case 0x0b00:
566
134
    return "mcycle";
567
725
  case 0x0b02:
568
725
    return "minstret";
569
1.06k
  case 0x0b03:
570
1.06k
    return "mhpmcounter3";
571
309
  case 0x0b04:
572
309
    return "mhpmcounter4";
573
142
  case 0x0b05:
574
142
    return "mhpmcounter5";
575
363
  case 0x0b06:
576
363
    return "mhpmcounter6";
577
166
  case 0x0b07:
578
166
    return "mhpmcounter7";
579
74
  case 0x0b08:
580
74
    return "mhpmcounter8";
581
77
  case 0x0b09:
582
77
    return "mhpmcounter9";
583
66
  case 0x0b0a:
584
66
    return "mhpmcounter10";
585
792
  case 0x0b0b:
586
792
    return "mhpmcounter11";
587
244
  case 0x0b0c:
588
244
    return "mhpmcounter12";
589
124
  case 0x0b0d:
590
124
    return "mhpmcounter13";
591
82
  case 0x0b0e:
592
82
    return "mhpmcounter14";
593
304
  case 0x0b0f:
594
304
    return "mhpmcounter15";
595
379
  case 0x0b10:
596
379
    return "mhpmcounter16";
597
504
  case 0x0b11:
598
504
    return "mhpmcounter17";
599
832
  case 0x0b12:
600
832
    return "mhpmcounter18";
601
257
  case 0x0b13:
602
257
    return "mhpmcounter19";
603
73
  case 0x0b14:
604
73
    return "mhpmcounter20";
605
881
  case 0x0b15:
606
881
    return "mhpmcounter21";
607
76
  case 0x0b16:
608
76
    return "mhpmcounter22";
609
79
  case 0x0b17:
610
79
    return "mhpmcounter23";
611
140
  case 0x0b18:
612
140
    return "mhpmcounter24";
613
98
  case 0x0b19:
614
98
    return "mhpmcounter25";
615
379
  case 0x0b1a:
616
379
    return "mhpmcounter26";
617
312
  case 0x0b1b:
618
312
    return "mhpmcounter27";
619
526
  case 0x0b1c:
620
526
    return "mhpmcounter28";
621
552
  case 0x0b1d:
622
552
    return "mhpmcounter29";
623
107
  case 0x0b1e:
624
107
    return "mhpmcounter30";
625
72
  case 0x0b1f:
626
72
    return "mhpmcounter31";
627
695
  case 0x0b80:
628
695
    return "mcycleh";
629
78
  case 0x0b82:
630
78
    return "minstreth";
631
37
  case 0x0b83:
632
37
    return "mhpmcounter3h";
633
207
  case 0x0b84:
634
207
    return "mhpmcounter4h";
635
89
  case 0x0b85:
636
89
    return "mhpmcounter5h";
637
96
  case 0x0b86:
638
96
    return "mhpmcounter6h";
639
98
  case 0x0b87:
640
98
    return "mhpmcounter7h";
641
30
  case 0x0b88:
642
30
    return "mhpmcounter8h";
643
74
  case 0x0b89:
644
74
    return "mhpmcounter9h";
645
227
  case 0x0b8a:
646
227
    return "mhpmcounter10h";
647
1.07k
  case 0x0b8b:
648
1.07k
    return "mhpmcounter11h";
649
68
  case 0x0b8c:
650
68
    return "mhpmcounter12h";
651
82
  case 0x0b8d:
652
82
    return "mhpmcounter13h";
653
624
  case 0x0b8e:
654
624
    return "mhpmcounter14h";
655
597
  case 0x0b8f:
656
597
    return "mhpmcounter15h";
657
244
  case 0x0b90:
658
244
    return "mhpmcounter16h";
659
86
  case 0x0b91:
660
86
    return "mhpmcounter17h";
661
97
  case 0x0b92:
662
97
    return "mhpmcounter18h";
663
82
  case 0x0b93:
664
82
    return "mhpmcounter19h";
665
83
  case 0x0b94:
666
83
    return "mhpmcounter20h";
667
77
  case 0x0b95:
668
77
    return "mhpmcounter21h";
669
70
  case 0x0b96:
670
70
    return "mhpmcounter22h";
671
369
  case 0x0b97:
672
369
    return "mhpmcounter23h";
673
79
  case 0x0b98:
674
79
    return "mhpmcounter24h";
675
116
  case 0x0b99:
676
116
    return "mhpmcounter25h";
677
87
  case 0x0b9a:
678
87
    return "mhpmcounter26h";
679
1.12k
  case 0x0b9b:
680
1.12k
    return "mhpmcounter27h";
681
215
  case 0x0b9c:
682
215
    return "mhpmcounter28h";
683
194
  case 0x0b9d:
684
194
    return "mhpmcounter29h";
685
127
  case 0x0b9e:
686
127
    return "mhpmcounter30h";
687
44
  case 0x0b9f:
688
44
    return "mhpmcounter31h";
689
690
82
  case 0x0323:
691
82
    return "mhpmevent3";
692
144
  case 0x0324:
693
144
    return "mhpmevent4";
694
257
  case 0x0325:
695
257
    return "mhpmevent5";
696
91
  case 0x0326:
697
91
    return "mhpmevent6";
698
208
  case 0x0327:
699
208
    return "mhpmevent7";
700
1.71k
  case 0x0328:
701
1.71k
    return "mhpmevent8";
702
531
  case 0x0329:
703
531
    return "mhpmevent9";
704
777
  case 0x032a:
705
777
    return "mhpmevent10";
706
160
  case 0x032b:
707
160
    return "mhpmevent11";
708
89
  case 0x032c:
709
89
    return "mhpmevent12";
710
138
  case 0x032d:
711
138
    return "mhpmevent13";
712
90
  case 0x032e:
713
90
    return "mhpmevent14";
714
38
  case 0x032f:
715
38
    return "mhpmevent15";
716
108
  case 0x0330:
717
108
    return "mhpmevent16";
718
365
  case 0x0331:
719
365
    return "mhpmevent17";
720
1.11k
  case 0x0332:
721
1.11k
    return "mhpmevent18";
722
97
  case 0x0333:
723
97
    return "mhpmevent19";
724
400
  case 0x0334:
725
400
    return "mhpmevent20";
726
336
  case 0x0335:
727
336
    return "mhpmevent21";
728
83
  case 0x0336:
729
83
    return "mhpmevent22";
730
168
  case 0x0337:
731
168
    return "mhpmevent23";
732
99
  case 0x0338:
733
99
    return "mhpmevent24";
734
798
  case 0x0339:
735
798
    return "mhpmevent25";
736
106
  case 0x033a:
737
106
    return "mhpmevent26";
738
237
  case 0x033b:
739
237
    return "mhpmevent27";
740
307
  case 0x033c:
741
307
    return "mhpmevent28";
742
687
  case 0x033d:
743
687
    return "mhpmevent29";
744
364
  case 0x033e:
745
364
    return "mhpmevent30";
746
494
  case 0x033f:
747
494
    return "mhpmevent31";
748
749
80
  case 0x07a0:
750
80
    return "tselect";
751
83
  case 0x07a1:
752
83
    return "tdata1";
753
891
  case 0x07a2:
754
891
    return "tdata2";
755
334
  case 0x07a3:
756
334
    return "tdata3";
757
758
69
  case 0x07b0:
759
69
    return "dcsr";
760
331
  case 0x07b1:
761
331
    return "dpc";
762
67
  case 0x07b2:
763
67
    return "dscratch";
764
93.6k
  }
765
16.5k
  return NULL;
766
93.6k
}
767
768
static void printCSRSystemRegister(MCInst *MI, unsigned OpNo,
769
           //const MCSubtargetInfo &STI,
770
           SStream *O)
771
93.6k
{
772
93.6k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
773
93.6k
  const char *Name = getCSRSystemRegisterName(Imm);
774
775
93.6k
  if (Name) {
776
77.0k
    SStream_concat0(O, Name);
777
77.0k
  } else {
778
16.5k
    SStream_concat(O, "%u", Imm);
779
16.5k
  }
780
93.6k
}
781
782
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O)
783
3.22k
{
784
3.22k
  unsigned FenceArg = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
785
  //CS_ASSERT (((FenceArg >> 4) == 0) && "Invalid immediate in printFenceArg");
786
787
3.22k
  if ((FenceArg & RISCVFenceField_I) != 0)
788
1.58k
    SStream_concat0(O, "i");
789
3.22k
  if ((FenceArg & RISCVFenceField_O) != 0)
790
1.55k
    SStream_concat0(O, "o");
791
3.22k
  if ((FenceArg & RISCVFenceField_R) != 0)
792
1.43k
    SStream_concat0(O, "r");
793
3.22k
  if ((FenceArg & RISCVFenceField_W) != 0)
794
1.47k
    SStream_concat0(O, "w");
795
3.22k
  if (FenceArg == 0)
796
886
    SStream_concat0(O, "unknown");
797
3.22k
}
798
799
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O)
800
15.4k
{
801
15.4k
  enum RoundingMode FRMArg = (enum RoundingMode)MCOperand_getImm(
802
15.4k
    MCInst_getOperand(MI, OpNo));
803
#if 0
804
  auto FRMArg =
805
      static_cast<RISCVFPRndMode::RoundingMode>(MI->getOperand(OpNo).getImm());
806
  O << RISCVFPRndMode::roundingModeToString(FRMArg);
807
#endif
808
15.4k
  SStream_concat0(O, roundingModeToString(FRMArg));
809
15.4k
}
810
811
#endif // CAPSTONE_HAS_RISCV