Coverage Report

Created: 2025-11-09 07:00

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
64.2k
{
67
64.2k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
64.2k
  MI->csh->doing_mem = status;
71
64.2k
  if (!status)
72
    // done, create the next operand slot
73
32.1k
    MI->flat_insn->detail->x86.op_count++;
74
64.2k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
8.01k
{
78
8.01k
  switch (MI->csh->mode) {
79
3.11k
  case CS_MODE_16:
80
3.11k
    switch (MI->flat_insn->id) {
81
1.25k
    default:
82
1.25k
      MI->x86opsize = 2;
83
1.25k
      break;
84
294
    case X86_INS_LJMP:
85
705
    case X86_INS_LCALL:
86
705
      MI->x86opsize = 4;
87
705
      break;
88
375
    case X86_INS_SGDT:
89
620
    case X86_INS_SIDT:
90
955
    case X86_INS_LGDT:
91
1.15k
    case X86_INS_LIDT:
92
1.15k
      MI->x86opsize = 6;
93
1.15k
      break;
94
3.11k
    }
95
3.11k
    break;
96
3.11k
  case CS_MODE_32:
97
2.79k
    switch (MI->flat_insn->id) {
98
602
    default:
99
602
      MI->x86opsize = 4;
100
602
      break;
101
335
    case X86_INS_LJMP:
102
667
    case X86_INS_JMP:
103
877
    case X86_INS_LCALL:
104
1.26k
    case X86_INS_SGDT:
105
1.53k
    case X86_INS_SIDT:
106
1.99k
    case X86_INS_LGDT:
107
2.19k
    case X86_INS_LIDT:
108
2.19k
      MI->x86opsize = 6;
109
2.19k
      break;
110
2.79k
    }
111
2.79k
    break;
112
2.79k
  case CS_MODE_64:
113
2.09k
    switch (MI->flat_insn->id) {
114
476
    default:
115
476
      MI->x86opsize = 8;
116
476
      break;
117
294
    case X86_INS_LJMP:
118
525
    case X86_INS_LCALL:
119
785
    case X86_INS_SGDT:
120
996
    case X86_INS_SIDT:
121
1.41k
    case X86_INS_LGDT:
122
1.61k
    case X86_INS_LIDT:
123
1.61k
      MI->x86opsize = 10;
124
1.61k
      break;
125
2.09k
    }
126
2.09k
    break;
127
2.09k
  default: // never reach
128
0
    break;
129
8.01k
  }
130
131
8.01k
  printMemReference(MI, OpNo, O);
132
8.01k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
38.6k
{
136
38.6k
  MI->x86opsize = 1;
137
38.6k
  printMemReference(MI, OpNo, O);
138
38.6k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
19.5k
{
142
19.5k
  MI->x86opsize = 2;
143
144
19.5k
  printMemReference(MI, OpNo, O);
145
19.5k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
20.7k
{
149
20.7k
  MI->x86opsize = 4;
150
151
20.7k
  printMemReference(MI, OpNo, O);
152
20.7k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
13.3k
{
156
13.3k
  MI->x86opsize = 8;
157
13.3k
  printMemReference(MI, OpNo, O);
158
13.3k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
4.88k
{
162
4.88k
  MI->x86opsize = 16;
163
4.88k
  printMemReference(MI, OpNo, O);
164
4.88k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
2.95k
{
168
2.95k
  MI->x86opsize = 64;
169
2.95k
  printMemReference(MI, OpNo, O);
170
2.95k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
3.39k
{
175
3.39k
  MI->x86opsize = 32;
176
3.39k
  printMemReference(MI, OpNo, O);
177
3.39k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
5.47k
{
181
5.47k
  switch (MCInst_getOpcode(MI)) {
182
4.53k
  default:
183
4.53k
    MI->x86opsize = 4;
184
4.53k
    break;
185
416
  case X86_FSTENVm:
186
942
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
942
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
347
    case CS_MODE_16:
192
347
      MI->x86opsize = 14;
193
347
      break;
194
232
    case CS_MODE_32:
195
595
    case CS_MODE_64:
196
595
      MI->x86opsize = 28;
197
595
      break;
198
942
    }
199
942
    break;
200
5.47k
  }
201
202
5.47k
  printMemReference(MI, OpNo, O);
203
5.47k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
4.22k
{
207
4.22k
  MI->x86opsize = 8;
208
4.22k
  printMemReference(MI, OpNo, O);
209
4.22k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
272
{
213
272
  MI->x86opsize = 10;
214
272
  printMemReference(MI, OpNo, O);
215
272
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
4.17k
{
219
4.17k
  MI->x86opsize = 16;
220
4.17k
  printMemReference(MI, OpNo, O);
221
4.17k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
3.16k
{
225
3.16k
  MI->x86opsize = 32;
226
3.16k
  printMemReference(MI, OpNo, O);
227
3.16k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
2.30k
{
231
2.30k
  MI->x86opsize = 64;
232
2.30k
  printMemReference(MI, OpNo, O);
233
2.30k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
185k
{
242
185k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
185k
  if (MCOperand_isReg(Op)) {
244
185k
    printRegName(O, MCOperand_getReg(Op));
245
185k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
185k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
101k
{
290
101k
  uint8_t count, i;
291
101k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
101k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
101k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
297k
  for (count = 0; arr[count]; count++)
301
195k
    ;
302
303
101k
  if (count == 0)
304
9.48k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
92.1k
  count--;
308
287k
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
195k
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
195k
       i++) {
311
195k
    if (arr[count - i] != CS_AC_IGNORE)
312
169k
      access[i] = arr[count - i];
313
26.2k
    else
314
26.2k
      access[i] = 0;
315
195k
  }
316
92.1k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
13.7k
{
320
13.7k
  MCOperand *SegReg;
321
13.7k
  int reg;
322
323
13.7k
  if (MI->csh->detail_opt) {
324
13.7k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
13.7k
    MI->flat_insn->detail->x86
327
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
328
13.7k
      .type = X86_OP_MEM;
329
13.7k
    MI->flat_insn->detail->x86
330
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
331
13.7k
      .size = MI->x86opsize;
332
13.7k
    MI->flat_insn->detail->x86
333
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
334
13.7k
      .mem.segment = X86_REG_INVALID;
335
13.7k
    MI->flat_insn->detail->x86
336
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
337
13.7k
      .mem.base = X86_REG_INVALID;
338
13.7k
    MI->flat_insn->detail->x86
339
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
340
13.7k
      .mem.index = X86_REG_INVALID;
341
13.7k
    MI->flat_insn->detail->x86
342
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
343
13.7k
      .mem.scale = 1;
344
13.7k
    MI->flat_insn->detail->x86
345
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
346
13.7k
      .mem.disp = 0;
347
348
13.7k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
13.7k
            &MI->flat_insn->detail->x86.eflags);
350
13.7k
    MI->flat_insn->detail->x86
351
13.7k
      .operands[MI->flat_insn->detail->x86.op_count]
352
13.7k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
13.7k
  }
354
355
13.7k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
13.7k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
13.7k
  if (reg) {
359
441
    _printOperand(MI, Op + 1, O);
360
441
    SStream_concat0(O, ":");
361
362
441
    if (MI->csh->detail_opt) {
363
441
      MI->flat_insn->detail->x86
364
441
        .operands[MI->flat_insn->detail->x86.op_count]
365
441
        .mem.segment = X86_register_map(reg);
366
441
    }
367
441
  }
368
369
13.7k
  SStream_concat0(O, "(");
370
13.7k
  set_mem_access(MI, true);
371
372
13.7k
  printOperand(MI, Op, O);
373
374
13.7k
  SStream_concat0(O, ")");
375
13.7k
  set_mem_access(MI, false);
376
13.7k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
18.3k
{
380
18.3k
  if (MI->csh->detail_opt) {
381
18.3k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
18.3k
    MI->flat_insn->detail->x86
384
18.3k
      .operands[MI->flat_insn->detail->x86.op_count]
385
18.3k
      .type = X86_OP_MEM;
386
18.3k
    MI->flat_insn->detail->x86
387
18.3k
      .operands[MI->flat_insn->detail->x86.op_count]
388
18.3k
      .size = MI->x86opsize;
389
18.3k
    MI->flat_insn->detail->x86
390
18.3k
      .operands[MI->flat_insn->detail->x86.op_count]
391
18.3k
      .mem.segment = X86_REG_INVALID;
392
18.3k
    MI->flat_insn->detail->x86
393
18.3k
      .operands[MI->flat_insn->detail->x86.op_count]
394
18.3k
      .mem.base = X86_REG_INVALID;
395
18.3k
    MI->flat_insn->detail->x86
396
18.3k
      .operands[MI->flat_insn->detail->x86.op_count]
397
18.3k
      .mem.index = X86_REG_INVALID;
398
18.3k
    MI->flat_insn->detail->x86
399
18.3k
      .operands[MI->flat_insn->detail->x86.op_count]
400
18.3k
      .mem.scale = 1;
401
18.3k
    MI->flat_insn->detail->x86
402
18.3k
      .operands[MI->flat_insn->detail->x86.op_count]
403
18.3k
      .mem.disp = 0;
404
405
18.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
18.3k
            &MI->flat_insn->detail->x86.eflags);
407
18.3k
    MI->flat_insn->detail->x86
408
18.3k
      .operands[MI->flat_insn->detail->x86.op_count]
409
18.3k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
18.3k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
18.3k
  if (MI->csh->mode != CS_MODE_64) {
414
9.02k
    SStream_concat0(O, "%es:(");
415
9.02k
    if (MI->csh->detail_opt) {
416
9.02k
      MI->flat_insn->detail->x86
417
9.02k
        .operands[MI->flat_insn->detail->x86.op_count]
418
9.02k
        .mem.segment = X86_REG_ES;
419
9.02k
    }
420
9.02k
  } else
421
9.30k
    SStream_concat0(O, "(");
422
423
18.3k
  set_mem_access(MI, true);
424
425
18.3k
  printOperand(MI, Op, O);
426
427
18.3k
  SStream_concat0(O, ")");
428
18.3k
  set_mem_access(MI, false);
429
18.3k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
5.30k
{
433
5.30k
  MI->x86opsize = 1;
434
5.30k
  printSrcIdx(MI, OpNo, O);
435
5.30k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
3.42k
{
439
3.42k
  MI->x86opsize = 2;
440
3.42k
  printSrcIdx(MI, OpNo, O);
441
3.42k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
3.27k
{
445
3.27k
  MI->x86opsize = 4;
446
3.27k
  printSrcIdx(MI, OpNo, O);
447
3.27k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
1.77k
{
451
1.77k
  MI->x86opsize = 8;
452
1.77k
  printSrcIdx(MI, OpNo, O);
453
1.77k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
7.84k
{
457
7.84k
  MI->x86opsize = 1;
458
7.84k
  printDstIdx(MI, OpNo, O);
459
7.84k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
3.34k
{
463
3.34k
  MI->x86opsize = 2;
464
3.34k
  printDstIdx(MI, OpNo, O);
465
3.34k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
4.49k
{
469
4.49k
  MI->x86opsize = 4;
470
4.49k
  printDstIdx(MI, OpNo, O);
471
4.49k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
2.64k
{
475
2.64k
  MI->x86opsize = 8;
476
2.64k
  printDstIdx(MI, OpNo, O);
477
2.64k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
3.45k
{
481
3.45k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
3.45k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
3.45k
  int reg;
484
485
3.45k
  if (MI->csh->detail_opt) {
486
3.45k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
3.45k
    MI->flat_insn->detail->x86
489
3.45k
      .operands[MI->flat_insn->detail->x86.op_count]
490
3.45k
      .type = X86_OP_MEM;
491
3.45k
    MI->flat_insn->detail->x86
492
3.45k
      .operands[MI->flat_insn->detail->x86.op_count]
493
3.45k
      .size = MI->x86opsize;
494
3.45k
    MI->flat_insn->detail->x86
495
3.45k
      .operands[MI->flat_insn->detail->x86.op_count]
496
3.45k
      .mem.segment = X86_REG_INVALID;
497
3.45k
    MI->flat_insn->detail->x86
498
3.45k
      .operands[MI->flat_insn->detail->x86.op_count]
499
3.45k
      .mem.base = X86_REG_INVALID;
500
3.45k
    MI->flat_insn->detail->x86
501
3.45k
      .operands[MI->flat_insn->detail->x86.op_count]
502
3.45k
      .mem.index = X86_REG_INVALID;
503
3.45k
    MI->flat_insn->detail->x86
504
3.45k
      .operands[MI->flat_insn->detail->x86.op_count]
505
3.45k
      .mem.scale = 1;
506
3.45k
    MI->flat_insn->detail->x86
507
3.45k
      .operands[MI->flat_insn->detail->x86.op_count]
508
3.45k
      .mem.disp = 0;
509
510
3.45k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
3.45k
            &MI->flat_insn->detail->x86.eflags);
512
3.45k
    MI->flat_insn->detail->x86
513
3.45k
      .operands[MI->flat_insn->detail->x86.op_count]
514
3.45k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
3.45k
  }
516
517
  // If this has a segment register, print it.
518
3.45k
  reg = MCOperand_getReg(SegReg);
519
3.45k
  if (reg) {
520
253
    _printOperand(MI, Op + 1, O);
521
253
    SStream_concat0(O, ":");
522
523
253
    if (MI->csh->detail_opt) {
524
253
      MI->flat_insn->detail->x86
525
253
        .operands[MI->flat_insn->detail->x86.op_count]
526
253
        .mem.segment = X86_register_map(reg);
527
253
    }
528
253
  }
529
530
3.45k
  if (MCOperand_isImm(DispSpec)) {
531
3.45k
    int64_t imm = MCOperand_getImm(DispSpec);
532
3.45k
    if (MI->csh->detail_opt)
533
3.45k
      MI->flat_insn->detail->x86
534
3.45k
        .operands[MI->flat_insn->detail->x86.op_count]
535
3.45k
        .mem.disp = imm;
536
3.45k
    if (imm < 0) {
537
517
      SStream_concat(O, "0x%" PRIx64,
538
517
               arch_masks[MI->csh->mode] & imm);
539
2.94k
    } else {
540
2.94k
      if (imm > HEX_THRESHOLD)
541
2.57k
        SStream_concat(O, "0x%" PRIx64, imm);
542
366
      else
543
366
        SStream_concat(O, "%" PRIu64, imm);
544
2.94k
    }
545
3.45k
  }
546
547
3.45k
  if (MI->csh->detail_opt)
548
3.45k
    MI->flat_insn->detail->x86.op_count++;
549
3.45k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
29.6k
{
553
29.6k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
29.6k
  if (val > HEX_THRESHOLD)
556
26.1k
    SStream_concat(O, "$0x%x", val);
557
3.44k
  else
558
3.44k
    SStream_concat(O, "$%u", val);
559
560
29.6k
  if (MI->csh->detail_opt) {
561
29.6k
    MI->flat_insn->detail->x86
562
29.6k
      .operands[MI->flat_insn->detail->x86.op_count]
563
29.6k
      .type = X86_OP_IMM;
564
29.6k
    MI->flat_insn->detail->x86
565
29.6k
      .operands[MI->flat_insn->detail->x86.op_count]
566
29.6k
      .imm = val;
567
29.6k
    MI->flat_insn->detail->x86
568
29.6k
      .operands[MI->flat_insn->detail->x86.op_count]
569
29.6k
      .size = 1;
570
29.6k
    MI->flat_insn->detail->x86.op_count++;
571
29.6k
  }
572
29.6k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
1.65k
{
576
1.65k
  MI->x86opsize = 1;
577
1.65k
  printMemOffset(MI, OpNo, O);
578
1.65k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
594
{
582
594
  MI->x86opsize = 2;
583
594
  printMemOffset(MI, OpNo, O);
584
594
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
995
{
588
995
  MI->x86opsize = 4;
589
995
  printMemOffset(MI, OpNo, O);
590
995
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
215
{
594
215
  MI->x86opsize = 8;
595
215
  printMemOffset(MI, OpNo, O);
596
215
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
21.1k
{
604
21.1k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
21.1k
  if (MCOperand_isImm(Op)) {
606
21.1k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
21.1k
            MI->address;
608
609
    // truncate imm for non-64bit
610
21.1k
    if (MI->csh->mode != CS_MODE_64) {
611
16.1k
      imm = imm & 0xffffffff;
612
16.1k
    }
613
614
21.1k
    if (imm < 0) {
615
335
      SStream_concat(O, "0x%" PRIx64, imm);
616
20.8k
    } else {
617
20.8k
      if (imm > HEX_THRESHOLD)
618
20.8k
        SStream_concat(O, "0x%" PRIx64, imm);
619
18
      else
620
18
        SStream_concat(O, "%" PRIu64, imm);
621
20.8k
    }
622
21.1k
    if (MI->csh->detail_opt) {
623
21.1k
      MI->flat_insn->detail->x86
624
21.1k
        .operands[MI->flat_insn->detail->x86.op_count]
625
21.1k
        .type = X86_OP_IMM;
626
21.1k
      MI->has_imm = true;
627
21.1k
      MI->flat_insn->detail->x86
628
21.1k
        .operands[MI->flat_insn->detail->x86.op_count]
629
21.1k
        .imm = imm;
630
21.1k
      MI->flat_insn->detail->x86.op_count++;
631
21.1k
    }
632
21.1k
  }
633
21.1k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
45.6k
{
637
45.6k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
45.6k
  if (MCOperand_isReg(Op)) {
639
41.1k
    unsigned int reg = MCOperand_getReg(Op);
640
41.1k
    printRegName(O, reg);
641
41.1k
    if (MI->csh->detail_opt) {
642
41.1k
      if (MI->csh->doing_mem) {
643
4.93k
        MI->flat_insn->detail->x86
644
4.93k
          .operands[MI->flat_insn->detail->x86
645
4.93k
                .op_count]
646
4.93k
          .mem.base = X86_register_map(reg);
647
36.1k
      } else {
648
36.1k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
36.1k
        MI->flat_insn->detail->x86
651
36.1k
          .operands[MI->flat_insn->detail->x86
652
36.1k
                .op_count]
653
36.1k
          .type = X86_OP_REG;
654
36.1k
        MI->flat_insn->detail->x86
655
36.1k
          .operands[MI->flat_insn->detail->x86
656
36.1k
                .op_count]
657
36.1k
          .reg = X86_register_map(reg);
658
36.1k
        MI->flat_insn->detail->x86
659
36.1k
          .operands[MI->flat_insn->detail->x86
660
36.1k
                .op_count]
661
36.1k
          .size =
662
36.1k
          MI->csh->regsize_map[X86_register_map(
663
36.1k
            reg)];
664
665
36.1k
        get_op_access(
666
36.1k
          MI->csh, MCInst_getOpcode(MI), access,
667
36.1k
          &MI->flat_insn->detail->x86.eflags);
668
36.1k
        MI->flat_insn->detail->x86
669
36.1k
          .operands[MI->flat_insn->detail->x86
670
36.1k
                .op_count]
671
36.1k
          .access =
672
36.1k
          access[MI->flat_insn->detail->x86
673
36.1k
                   .op_count];
674
675
36.1k
        MI->flat_insn->detail->x86.op_count++;
676
36.1k
      }
677
41.1k
    }
678
41.1k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
4.55k
    uint8_t encsize;
681
4.55k
    int64_t imm = MCOperand_getImm(Op);
682
4.55k
    uint8_t opsize =
683
4.55k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
4.55k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
2.15k
      imm = imm & 0xff;
687
2.15k
    }
688
689
4.55k
    switch (MI->flat_insn->id) {
690
2.13k
    default:
691
2.13k
      if (imm >= 0) {
692
1.93k
        if (imm > HEX_THRESHOLD)
693
1.71k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
214
        else
695
214
          SStream_concat(O, "$%" PRIu64, imm);
696
1.93k
      } else {
697
208
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
208
        } else {
716
208
          if (imm ==
717
208
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
208
          else if (imm < -HEX_THRESHOLD)
722
208
            SStream_concat(O,
723
208
                     "$-0x%" PRIx64,
724
208
                     -imm);
725
0
          else
726
0
            SStream_concat(O, "$-%" PRIu64,
727
0
                     -imm);
728
208
        }
729
208
      }
730
2.13k
      break;
731
732
2.13k
    case X86_INS_MOVABS:
733
848
    case X86_INS_MOV:
734
      // do not print number in negative form
735
848
      if (imm > HEX_THRESHOLD)
736
790
        SStream_concat(O, "$0x%" PRIx64, imm);
737
58
      else
738
58
        SStream_concat(O, "$%" PRIu64, imm);
739
848
      break;
740
741
0
    case X86_INS_IN:
742
0
    case X86_INS_OUT:
743
0
    case X86_INS_INT:
744
      // do not print number in negative form
745
0
      imm = imm & 0xff;
746
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
747
0
        SStream_concat(O, "$%u", imm);
748
0
      else {
749
0
        SStream_concat(O, "$0x%x", imm);
750
0
      }
751
0
      break;
752
753
88
    case X86_INS_LCALL:
754
100
    case X86_INS_LJMP:
755
100
    case X86_INS_JMP:
756
      // always print address in positive form
757
100
      if (OpNo == 1) { // selector is ptr16
758
50
        imm = imm & 0xffff;
759
50
        opsize = 2;
760
50
      } else
761
50
        opsize = 4;
762
100
      SStream_concat(O, "$0x%" PRIx64, imm);
763
100
      break;
764
765
393
    case X86_INS_AND:
766
767
    case X86_INS_OR:
767
963
    case X86_INS_XOR:
768
      // do not print number in negative form
769
963
      if (imm >= 0 && imm <= HEX_THRESHOLD)
770
125
        SStream_concat(O, "$%u", imm);
771
838
      else {
772
838
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
773
838
              imm;
774
838
        SStream_concat(O, "$0x%" PRIx64, imm);
775
838
      }
776
963
      break;
777
778
480
    case X86_INS_RET:
779
509
    case X86_INS_RETF:
780
      // RET imm16
781
509
      if (imm >= 0 && imm <= HEX_THRESHOLD)
782
16
        SStream_concat(O, "$%u", imm);
783
493
      else {
784
493
        imm = 0xffff & imm;
785
493
        SStream_concat(O, "$0x%x", imm);
786
493
      }
787
509
      break;
788
4.55k
    }
789
790
4.55k
    if (MI->csh->detail_opt) {
791
4.55k
      if (MI->csh->doing_mem) {
792
0
        MI->flat_insn->detail->x86
793
0
          .operands[MI->flat_insn->detail->x86
794
0
                .op_count]
795
0
          .type = X86_OP_MEM;
796
0
        MI->flat_insn->detail->x86
797
0
          .operands[MI->flat_insn->detail->x86
798
0
                .op_count]
799
0
          .mem.disp = imm;
800
4.55k
      } else {
801
4.55k
        MI->flat_insn->detail->x86
802
4.55k
          .operands[MI->flat_insn->detail->x86
803
4.55k
                .op_count]
804
4.55k
          .type = X86_OP_IMM;
805
4.55k
        MI->has_imm = true;
806
4.55k
        MI->flat_insn->detail->x86
807
4.55k
          .operands[MI->flat_insn->detail->x86
808
4.55k
                .op_count]
809
4.55k
          .imm = imm;
810
811
4.55k
        if (opsize > 0) {
812
3.87k
          MI->flat_insn->detail->x86
813
3.87k
            .operands[MI->flat_insn->detail
814
3.87k
                  ->x86.op_count]
815
3.87k
            .size = opsize;
816
3.87k
          MI->flat_insn->detail->x86.encoding
817
3.87k
            .imm_size = encsize;
818
3.87k
        } else if (MI->op1_size > 0)
819
0
          MI->flat_insn->detail->x86
820
0
            .operands[MI->flat_insn->detail
821
0
                  ->x86.op_count]
822
0
            .size = MI->op1_size;
823
681
        else
824
681
          MI->flat_insn->detail->x86
825
681
            .operands[MI->flat_insn->detail
826
681
                  ->x86.op_count]
827
681
            .size = MI->imm_size;
828
829
4.55k
        MI->flat_insn->detail->x86.op_count++;
830
4.55k
      }
831
4.55k
    }
832
4.55k
  }
833
45.6k
}
834
835
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
836
134k
{
837
134k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
838
134k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
839
134k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
840
134k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
841
134k
  uint64_t ScaleVal;
842
134k
  int segreg;
843
134k
  int64_t DispVal = 1;
844
845
134k
  if (MI->csh->detail_opt) {
846
134k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
847
848
134k
    MI->flat_insn->detail->x86
849
134k
      .operands[MI->flat_insn->detail->x86.op_count]
850
134k
      .type = X86_OP_MEM;
851
134k
    MI->flat_insn->detail->x86
852
134k
      .operands[MI->flat_insn->detail->x86.op_count]
853
134k
      .size = MI->x86opsize;
854
134k
    MI->flat_insn->detail->x86
855
134k
      .operands[MI->flat_insn->detail->x86.op_count]
856
134k
      .mem.segment = X86_REG_INVALID;
857
134k
    MI->flat_insn->detail->x86
858
134k
      .operands[MI->flat_insn->detail->x86.op_count]
859
134k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
860
134k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
861
134k
      MI->flat_insn->detail->x86
862
134k
        .operands[MI->flat_insn->detail->x86.op_count]
863
134k
        .mem.index =
864
134k
        X86_register_map(MCOperand_getReg(IndexReg));
865
134k
    }
866
134k
    MI->flat_insn->detail->x86
867
134k
      .operands[MI->flat_insn->detail->x86.op_count]
868
134k
      .mem.scale = 1;
869
134k
    MI->flat_insn->detail->x86
870
134k
      .operands[MI->flat_insn->detail->x86.op_count]
871
134k
      .mem.disp = 0;
872
873
134k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
874
134k
            &MI->flat_insn->detail->x86.eflags);
875
134k
    MI->flat_insn->detail->x86
876
134k
      .operands[MI->flat_insn->detail->x86.op_count]
877
134k
      .access = access[MI->flat_insn->detail->x86.op_count];
878
134k
  }
879
880
  // If this has a segment register, print it.
881
134k
  segreg = MCOperand_getReg(SegReg);
882
134k
  if (segreg) {
883
4.27k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
884
4.27k
    SStream_concat0(O, ":");
885
886
4.27k
    if (MI->csh->detail_opt) {
887
4.27k
      MI->flat_insn->detail->x86
888
4.27k
        .operands[MI->flat_insn->detail->x86.op_count]
889
4.27k
        .mem.segment = X86_register_map(segreg);
890
4.27k
    }
891
4.27k
  }
892
893
134k
  if (MCOperand_isImm(DispSpec)) {
894
134k
    DispVal = MCOperand_getImm(DispSpec);
895
134k
    if (MI->csh->detail_opt)
896
134k
      MI->flat_insn->detail->x86
897
134k
        .operands[MI->flat_insn->detail->x86.op_count]
898
134k
        .mem.disp = DispVal;
899
134k
    if (DispVal) {
900
41.4k
      if (MCOperand_getReg(IndexReg) ||
901
39.1k
          MCOperand_getReg(BaseReg)) {
902
39.1k
        printInt64(O, DispVal);
903
39.1k
      } else {
904
        // only immediate as address of memory
905
2.29k
        if (DispVal < 0) {
906
812
          SStream_concat(
907
812
            O, "0x%" PRIx64,
908
812
            arch_masks[MI->csh->mode] &
909
812
              DispVal);
910
1.48k
        } else {
911
1.48k
          if (DispVal > HEX_THRESHOLD)
912
1.24k
            SStream_concat(O, "0x%" PRIx64,
913
1.24k
                     DispVal);
914
241
          else
915
241
            SStream_concat(O, "%" PRIu64,
916
241
                     DispVal);
917
1.48k
        }
918
2.29k
      }
919
41.4k
    }
920
134k
  }
921
922
134k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
923
132k
    SStream_concat0(O, "(");
924
925
132k
    if (MCOperand_getReg(BaseReg))
926
131k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
927
928
132k
    if (MCOperand_getReg(IndexReg) &&
929
49.3k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
930
48.9k
      SStream_concat0(O, ", ");
931
48.9k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
932
48.9k
      ScaleVal = MCOperand_getImm(
933
48.9k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
934
48.9k
      if (MI->csh->detail_opt)
935
48.9k
        MI->flat_insn->detail->x86
936
48.9k
          .operands[MI->flat_insn->detail->x86
937
48.9k
                .op_count]
938
48.9k
          .mem.scale = (int)ScaleVal;
939
48.9k
      if (ScaleVal != 1) {
940
5.23k
        SStream_concat(O, ", %u", ScaleVal);
941
5.23k
      }
942
48.9k
    }
943
944
132k
    SStream_concat0(O, ")");
945
132k
  } else {
946
2.62k
    if (!DispVal)
947
330
      SStream_concat0(O, "0");
948
2.62k
  }
949
950
134k
  if (MI->csh->detail_opt)
951
134k
    MI->flat_insn->detail->x86.op_count++;
952
134k
}
953
954
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
955
3.74k
{
956
3.74k
  switch (MI->Opcode) {
957
336
  default:
958
336
    break;
959
615
  case X86_LEA16r:
960
615
    MI->x86opsize = 2;
961
615
    break;
962
386
  case X86_LEA32r:
963
783
  case X86_LEA64_32r:
964
783
    MI->x86opsize = 4;
965
783
    break;
966
213
  case X86_LEA64r:
967
213
    MI->x86opsize = 8;
968
213
    break;
969
0
#ifndef CAPSTONE_X86_REDUCE
970
214
  case X86_BNDCL32rm:
971
429
  case X86_BNDCN32rm:
972
632
  case X86_BNDCU32rm:
973
881
  case X86_BNDSTXmr:
974
1.16k
  case X86_BNDLDXrm:
975
1.36k
  case X86_BNDCL64rm:
976
1.60k
  case X86_BNDCN64rm:
977
1.80k
  case X86_BNDCU64rm:
978
1.80k
    MI->x86opsize = 16;
979
1.80k
    break;
980
3.74k
#endif
981
3.74k
  }
982
983
3.74k
  printMemReference(MI, OpNo, O);
984
3.74k
}
985
986
#include "X86InstPrinter.h"
987
988
// Include the auto-generated portion of the assembly writer.
989
#ifdef CAPSTONE_X86_REDUCE
990
#include "X86GenAsmWriter_reduce.inc"
991
#else
992
#include "X86GenAsmWriter.inc"
993
#endif
994
995
#include "X86GenRegisterName.inc"
996
997
static void printRegName(SStream *OS, unsigned RegNo)
998
490k
{
999
490k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1000
490k
}
1001
1002
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1003
330k
{
1004
330k
  x86_reg reg, reg2;
1005
330k
  enum cs_ac_type access1, access2;
1006
330k
  int i;
1007
1008
  // perhaps this instruction does not need printer
1009
330k
  if (MI->assembly[0]) {
1010
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1011
0
    return;
1012
0
  }
1013
1014
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1015
  // In Intel annotation it's always emitted as "call".
1016
  //
1017
  // TODO: Probably this hack should be redesigned via InstAlias in
1018
  // InstrInfo.td as soon as Requires clause is supported properly
1019
  // for InstAlias.
1020
330k
  if (MI->csh->mode == CS_MODE_64 &&
1021
120k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1022
0
    SStream_concat0(OS, "callq\t");
1023
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1024
0
    printPCRelImm(MI, 0, OS);
1025
0
    return;
1026
0
  }
1027
1028
330k
  X86_lockrep(MI, OS);
1029
330k
  printInstruction(MI, OS);
1030
1031
330k
  if (MI->has_imm) {
1032
    // if op_count > 1, then this operand's size is taken from the destination op
1033
55.6k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1034
28.5k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1035
28.0k
          MI->flat_insn->id != X86_INS_LJMP &&
1036
27.5k
          MI->flat_insn->id != X86_INS_JMP) {
1037
27.5k
        for (i = 0;
1038
84.1k
             i < MI->flat_insn->detail->x86.op_count;
1039
56.6k
             i++) {
1040
56.6k
          if (MI->flat_insn->detail->x86
1041
56.6k
                .operands[i]
1042
56.6k
                .type == X86_OP_IMM)
1043
27.9k
            MI->flat_insn->detail->x86
1044
27.9k
              .operands[i]
1045
27.9k
              .size =
1046
27.9k
              MI->flat_insn->detail
1047
27.9k
                ->x86
1048
27.9k
                .operands
1049
27.9k
                  [MI->flat_insn
1050
27.9k
                     ->detail
1051
27.9k
                     ->x86
1052
27.9k
                     .op_count -
1053
27.9k
                   1]
1054
27.9k
                .size;
1055
56.6k
        }
1056
27.5k
      }
1057
28.5k
    } else
1058
27.1k
      MI->flat_insn->detail->x86.operands[0].size =
1059
27.1k
        MI->imm_size;
1060
55.6k
  }
1061
1062
330k
  if (MI->csh->detail_opt) {
1063
330k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1064
1065
    // some instructions need to supply immediate 1 in the first op
1066
330k
    switch (MCInst_getOpcode(MI)) {
1067
307k
    default:
1068
307k
      break;
1069
307k
    case X86_SHL8r1:
1070
506
    case X86_SHL16r1:
1071
848
    case X86_SHL32r1:
1072
1.12k
    case X86_SHL64r1:
1073
1.53k
    case X86_SAL8r1:
1074
2.01k
    case X86_SAL16r1:
1075
2.34k
    case X86_SAL32r1:
1076
2.76k
    case X86_SAL64r1:
1077
3.16k
    case X86_SHR8r1:
1078
3.52k
    case X86_SHR16r1:
1079
3.76k
    case X86_SHR32r1:
1080
4.14k
    case X86_SHR64r1:
1081
4.51k
    case X86_SAR8r1:
1082
4.80k
    case X86_SAR16r1:
1083
5.07k
    case X86_SAR32r1:
1084
5.51k
    case X86_SAR64r1:
1085
6.01k
    case X86_RCL8r1:
1086
6.58k
    case X86_RCL16r1:
1087
7.47k
    case X86_RCL32r1:
1088
8.05k
    case X86_RCL64r1:
1089
8.32k
    case X86_RCR8r1:
1090
9.00k
    case X86_RCR16r1:
1091
9.71k
    case X86_RCR32r1:
1092
9.99k
    case X86_RCR64r1:
1093
10.2k
    case X86_ROL8r1:
1094
10.5k
    case X86_ROL16r1:
1095
10.7k
    case X86_ROL32r1:
1096
11.1k
    case X86_ROL64r1:
1097
11.4k
    case X86_ROR8r1:
1098
11.7k
    case X86_ROR16r1:
1099
12.2k
    case X86_ROR32r1:
1100
12.6k
    case X86_ROR64r1:
1101
13.1k
    case X86_SHL8m1:
1102
13.4k
    case X86_SHL16m1:
1103
13.9k
    case X86_SHL32m1:
1104
14.5k
    case X86_SHL64m1:
1105
14.8k
    case X86_SAL8m1:
1106
15.1k
    case X86_SAL16m1:
1107
15.4k
    case X86_SAL32m1:
1108
15.8k
    case X86_SAL64m1:
1109
16.3k
    case X86_SHR8m1:
1110
16.7k
    case X86_SHR16m1:
1111
17.0k
    case X86_SHR32m1:
1112
17.2k
    case X86_SHR64m1:
1113
17.5k
    case X86_SAR8m1:
1114
17.7k
    case X86_SAR16m1:
1115
18.1k
    case X86_SAR32m1:
1116
18.3k
    case X86_SAR64m1:
1117
18.6k
    case X86_RCL8m1:
1118
18.9k
    case X86_RCL16m1:
1119
19.2k
    case X86_RCL32m1:
1120
19.4k
    case X86_RCL64m1:
1121
19.7k
    case X86_RCR8m1:
1122
20.1k
    case X86_RCR16m1:
1123
20.3k
    case X86_RCR32m1:
1124
20.5k
    case X86_RCR64m1:
1125
21.2k
    case X86_ROL8m1:
1126
21.4k
    case X86_ROL16m1:
1127
21.8k
    case X86_ROL32m1:
1128
22.1k
    case X86_ROL64m1:
1129
22.3k
    case X86_ROR8m1:
1130
22.6k
    case X86_ROR16m1:
1131
23.0k
    case X86_ROR32m1:
1132
23.3k
    case X86_ROR64m1:
1133
      // shift all the ops right to leave 1st slot for this new register op
1134
23.3k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1135
23.3k
        &(MI->flat_insn->detail->x86.operands[0]),
1136
23.3k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1137
23.3k
          (ARR_SIZE(MI->flat_insn->detail->x86
1138
23.3k
                .operands) -
1139
23.3k
           1));
1140
23.3k
      MI->flat_insn->detail->x86.operands[0].type =
1141
23.3k
        X86_OP_IMM;
1142
23.3k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1143
23.3k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1144
23.3k
      MI->flat_insn->detail->x86.op_count++;
1145
330k
    }
1146
1147
    // special instruction needs to supply register op
1148
    // first op can be embedded in the asm by llvm.
1149
    // so we have to add the missing register as the first operand
1150
1151
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1152
1153
330k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1154
330k
    if (reg) {
1155
      // shift all the ops right to leave 1st slot for this new register op
1156
19.4k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1157
19.4k
        &(MI->flat_insn->detail->x86.operands[0]),
1158
19.4k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1159
19.4k
          (ARR_SIZE(MI->flat_insn->detail->x86
1160
19.4k
                .operands) -
1161
19.4k
           1));
1162
19.4k
      MI->flat_insn->detail->x86.operands[0].type =
1163
19.4k
        X86_OP_REG;
1164
19.4k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1165
19.4k
      MI->flat_insn->detail->x86.operands[0].size =
1166
19.4k
        MI->csh->regsize_map[reg];
1167
19.4k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1168
1169
19.4k
      MI->flat_insn->detail->x86.op_count++;
1170
311k
    } else {
1171
311k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1172
311k
                &access1, &reg2, &access2)) {
1173
7.53k
        MI->flat_insn->detail->x86.operands[0].type =
1174
7.53k
          X86_OP_REG;
1175
7.53k
        MI->flat_insn->detail->x86.operands[0].reg =
1176
7.53k
          reg;
1177
7.53k
        MI->flat_insn->detail->x86.operands[0].size =
1178
7.53k
          MI->csh->regsize_map[reg];
1179
7.53k
        MI->flat_insn->detail->x86.operands[0].access =
1180
7.53k
          access1;
1181
7.53k
        MI->flat_insn->detail->x86.operands[1].type =
1182
7.53k
          X86_OP_REG;
1183
7.53k
        MI->flat_insn->detail->x86.operands[1].reg =
1184
7.53k
          reg2;
1185
7.53k
        MI->flat_insn->detail->x86.operands[1].size =
1186
7.53k
          MI->csh->regsize_map[reg2];
1187
7.53k
        MI->flat_insn->detail->x86.operands[1].access =
1188
7.53k
          access2;
1189
7.53k
        MI->flat_insn->detail->x86.op_count = 2;
1190
7.53k
      }
1191
311k
    }
1192
1193
330k
#ifndef CAPSTONE_DIET
1194
330k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1195
330k
            &MI->flat_insn->detail->x86.eflags);
1196
330k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1197
330k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1198
330k
#endif
1199
330k
  }
1200
330k
}
1201
1202
#endif