Coverage Report

Created: 2025-11-09 07:00

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
3.08k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
1.97k
#define BIT_5(A)  ((A) & 0x00000020)
61
7.15k
#define BIT_6(A)  ((A) & 0x00000040)
62
7.15k
#define BIT_7(A)  ((A) & 0x00000080)
63
17.0k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.32k
#define BIT_A(A)  ((A) & 0x00000400)
66
20.6k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
20.9k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
896
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
86.5k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
165k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
9.92k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
17.0k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
7.15k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
7.15k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
14.5k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
24.1k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
14.5k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
14.5k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
7.15k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
3.60k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
7.15k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
2.32k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
16.2k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
16.2k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
600k
{
149
600k
  const uint16_t v0 = info->code[addr + 0];
150
600k
  const uint16_t v1 = info->code[addr + 1];
151
600k
  return (v0 << 8) | v1;
152
600k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
263k
{
156
263k
  const uint32_t v0 = info->code[addr + 0];
157
263k
  const uint32_t v1 = info->code[addr + 1];
158
263k
  const uint32_t v2 = info->code[addr + 2];
159
263k
  const uint32_t v3 = info->code[addr + 3];
160
263k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
263k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
141
{
165
141
  const uint64_t v0 = info->code[addr + 0];
166
141
  const uint64_t v1 = info->code[addr + 1];
167
141
  const uint64_t v2 = info->code[addr + 2];
168
141
  const uint64_t v3 = info->code[addr + 3];
169
141
  const uint64_t v4 = info->code[addr + 4];
170
141
  const uint64_t v5 = info->code[addr + 5];
171
141
  const uint64_t v6 = info->code[addr + 6];
172
141
  const uint64_t v7 = info->code[addr + 7];
173
141
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
141
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
601k
{
178
601k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
601k
  if (info->code_len < addr + 2) {
180
1.10k
    return 0xaaaa;
181
1.10k
  }
182
600k
  return m68k_read_disassembler_16(info, addr);
183
601k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
266k
{
187
266k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
266k
  if (info->code_len < addr + 4) {
189
3.47k
    return 0xaaaaaaaa;
190
3.47k
  }
191
263k
  return m68k_read_disassembler_32(info, addr);
192
266k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
150
{
196
150
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
150
  if (info->code_len < addr + 8) {
198
9
    return 0xaaaaaaaaaaaaaaaaLL;
199
9
  }
200
141
  return m68k_read_disassembler_64(info, addr);
201
150
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
62.2k
  do {           \
269
62.2k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
19.9k
      d68000_invalid(info);   \
271
19.9k
      return;       \
272
19.9k
    }          \
273
62.2k
  } while (0)
274
275
15.4k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
586k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
266k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
150
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
15.4k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
333k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
13.4k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
150
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
15.5k
{
302
15.5k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
15.5k
}
304
305
static int make_int_16(int value)
306
5.25k
{
307
5.25k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
5.25k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
17.0k
{
312
17.0k
  uint32_t extension = read_imm_16(info);
313
314
17.0k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
17.0k
  if (EXT_FULL(extension)) {
317
7.15k
    uint32_t preindex;
318
7.15k
    uint32_t postindex;
319
320
7.15k
    op->mem.base_reg = M68K_REG_INVALID;
321
7.15k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
7.15k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
7.15k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
7.15k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
4.60k
      if (is_pc) {
335
622
        op->mem.base_reg = M68K_REG_PC;
336
3.97k
      } else {
337
3.97k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
3.97k
      }
339
4.60k
    }
340
341
7.15k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
4.62k
      if (EXT_INDEX_AR(extension)) {
343
1.61k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
3.01k
      } else {
345
3.01k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
3.01k
      }
347
348
4.62k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
4.62k
      if (EXT_INDEX_SCALE(extension)) {
351
3.38k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
3.38k
      }
353
4.62k
    }
354
355
7.15k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
7.15k
    postindex = (extension & 7) > 4;
357
358
7.15k
    if (preindex) {
359
3.06k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
4.09k
    } else if (postindex) {
361
2.01k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
2.01k
    }
363
364
7.15k
    return;
365
7.15k
  }
366
367
9.92k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
9.92k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
9.92k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.68k
    if (is_pc) {
372
378
      op->mem.base_reg = M68K_REG_PC;
373
378
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.30k
    } else {
375
1.30k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.30k
    }
377
8.24k
  } else {
378
8.24k
    if (is_pc) {
379
1.20k
      op->mem.base_reg = M68K_REG_PC;
380
1.20k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
7.04k
    } else {
382
7.04k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
7.04k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
7.04k
    }
385
386
8.24k
    op->mem.disp = (int8_t)(extension & 0xff);
387
8.24k
  }
388
389
9.92k
  if (EXT_INDEX_SCALE(extension)) {
390
6.19k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
6.19k
  }
392
9.92k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
160k
{
397
  // default to memory
398
399
160k
  op->type = M68K_OP_MEM;
400
401
160k
  switch (instruction & 0x3f) {
402
45.0k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
45.0k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
45.0k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
45.0k
      op->type = M68K_OP_REG;
407
45.0k
      break;
408
409
7.77k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
7.77k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
7.77k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
7.77k
      op->type = M68K_OP_REG;
414
7.77k
      break;
415
416
22.1k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
22.1k
      op->address_mode = M68K_AM_REGI_ADDR;
419
22.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
22.1k
      break;
421
422
16.6k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
16.6k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
16.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
16.6k
      break;
427
428
32.4k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
32.4k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
32.4k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
32.4k
      break;
433
434
11.7k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
11.7k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
11.7k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
11.7k
      op->mem.disp = (int16_t)read_imm_16(info);
439
11.7k
      break;
440
441
14.7k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
14.7k
      get_with_index_address_mode(info, op, instruction, size, false);
444
14.7k
      break;
445
446
1.86k
    case 0x38:
447
      /* absolute short address */
448
1.86k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
1.86k
      op->imm = read_imm_16(info);
450
1.86k
      break;
451
452
869
    case 0x39:
453
      /* absolute long address */
454
869
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
869
      op->imm = read_imm_32(info);
456
869
      break;
457
458
2.10k
    case 0x3a:
459
      /* program counter with displacement */
460
2.10k
      op->address_mode = M68K_AM_PCI_DISP;
461
2.10k
      op->mem.disp = (int16_t)read_imm_16(info);
462
2.10k
      break;
463
464
2.34k
    case 0x3b:
465
      /* program counter with index */
466
2.34k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.34k
      break;
468
469
2.23k
    case 0x3c:
470
2.23k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.23k
      op->type = M68K_OP_IMM;
472
473
2.23k
      if (size == 1)
474
328
        op->imm = read_imm_8(info) & 0xff;
475
1.90k
      else if (size == 2)
476
1.02k
        op->imm = read_imm_16(info) & 0xffff;
477
884
      else if (size == 4)
478
734
        op->imm = read_imm_32(info);
479
150
      else
480
150
        op->imm = read_imm_64(info);
481
482
2.23k
      break;
483
484
272
    default:
485
272
      break;
486
160k
  }
487
160k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
51.0k
{
491
51.0k
  info->groups[info->groups_count++] = (uint8_t)group;
492
51.0k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
241k
{
496
241k
  cs_m68k* ext;
497
498
241k
  MCInst_setOpcode(info->inst, opcode);
499
500
241k
  ext = &info->extension;
501
502
241k
  ext->op_count = (uint8_t)count;
503
241k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
241k
  ext->op_size.cpu_size = size;
505
506
241k
  return ext;
507
241k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
19.2k
{
511
19.2k
  cs_m68k_op* op0;
512
19.2k
  cs_m68k_op* op1;
513
19.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
19.2k
  op0 = &ext->operands[0];
516
19.2k
  op1 = &ext->operands[1];
517
518
19.2k
  if (isDreg) {
519
19.2k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
19.2k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
19.2k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
19.2k
  get_ea_mode_op(info, op1, info->ir, size);
527
19.2k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
19.2k
{
531
19.2k
  build_re_gen_1(info, true, opcode, size);
532
19.2k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
20.4k
{
536
20.4k
  cs_m68k_op* op0;
537
20.4k
  cs_m68k_op* op1;
538
20.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
20.4k
  op0 = &ext->operands[0];
541
20.4k
  op1 = &ext->operands[1];
542
543
20.4k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
20.4k
  if (isDreg) {
546
20.4k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
20.4k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
20.4k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
20.4k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
4.20k
{
556
4.20k
  cs_m68k_op* op0;
557
4.20k
  cs_m68k_op* op1;
558
4.20k
  cs_m68k_op* op2;
559
4.20k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
4.20k
  op0 = &ext->operands[0];
562
4.20k
  op1 = &ext->operands[1];
563
4.20k
  op2 = &ext->operands[2];
564
565
4.20k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
4.20k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
4.20k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
4.20k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
4.20k
  if (imm > 0) {
572
1.47k
    ext->op_count = 3;
573
1.47k
    op2->type = M68K_OP_IMM;
574
1.47k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.47k
    op2->imm = imm;
576
1.47k
  }
577
4.20k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
6.89k
{
581
6.89k
  cs_m68k_op* op0;
582
6.89k
  cs_m68k_op* op1;
583
6.89k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
6.89k
  op0 = &ext->operands[0];
586
6.89k
  op1 = &ext->operands[1];
587
588
6.89k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
6.89k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
6.89k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
6.89k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
6.89k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
20.9k
{
597
20.9k
  cs_m68k_op* op0;
598
20.9k
  cs_m68k_op* op1;
599
20.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
20.9k
  op0 = &ext->operands[0];
602
20.9k
  op1 = &ext->operands[1];
603
604
20.9k
  op0->type = M68K_OP_IMM;
605
20.9k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
20.9k
  op0->imm = imm;
607
608
20.9k
  get_ea_mode_op(info, op1, info->ir, size);
609
20.9k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
8.67k
{
613
8.67k
  cs_m68k_op* op0;
614
8.67k
  cs_m68k_op* op1;
615
8.67k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
8.67k
  op0 = &ext->operands[0];
618
8.67k
  op1 = &ext->operands[1];
619
620
8.67k
  op0->type = M68K_OP_IMM;
621
8.67k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
8.67k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
8.67k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
8.67k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
8.67k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
7.87k
{
630
7.87k
  cs_m68k_op* op0;
631
7.87k
  cs_m68k_op* op1;
632
7.87k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
7.87k
  op0 = &ext->operands[0];
635
7.87k
  op1 = &ext->operands[1];
636
637
7.87k
  op0->type = M68K_OP_IMM;
638
7.87k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
7.87k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
7.87k
  get_ea_mode_op(info, op1, info->ir, size);
642
7.87k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
4.33k
{
646
4.33k
  cs_m68k_op* op0;
647
4.33k
  cs_m68k_op* op1;
648
4.33k
  cs_m68k_op* op2;
649
4.33k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
4.33k
  op0 = &ext->operands[0];
652
4.33k
  op1 = &ext->operands[1];
653
4.33k
  op2 = &ext->operands[2];
654
655
4.33k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
4.33k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
4.33k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
4.33k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
4.33k
  if (imm > 0) {
662
1.26k
    ext->op_count = 3;
663
1.26k
    op2->type = M68K_OP_IMM;
664
1.26k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.26k
    op2->imm = imm;
666
1.26k
  }
667
4.33k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
13.7k
{
671
13.7k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
13.7k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
13.7k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
7.86k
{
677
7.86k
  cs_m68k_op* op0;
678
7.86k
  cs_m68k_op* op1;
679
7.86k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
7.86k
  op0 = &ext->operands[0];
682
7.86k
  op1 = &ext->operands[1];
683
684
7.86k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
7.86k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
7.86k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
7.86k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
23.2k
{
692
23.2k
  cs_m68k_op* op0;
693
23.2k
  cs_m68k_op* op1;
694
23.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
23.2k
  op0 = &ext->operands[0];
697
23.2k
  op1 = &ext->operands[1];
698
699
23.2k
  get_ea_mode_op(info, op0, info->ir, size);
700
23.2k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
23.2k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
1.07k
{
705
1.07k
  cs_m68k_op* op0;
706
1.07k
  cs_m68k_op* op1;
707
1.07k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
1.07k
  op0 = &ext->operands[0];
710
1.07k
  op1 = &ext->operands[1];
711
712
1.07k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
1.07k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
1.07k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
1.07k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
1.07k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.41k
{
721
1.41k
  cs_m68k_op* op0;
722
1.41k
  cs_m68k_op* op1;
723
1.41k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.41k
  op0 = &ext->operands[0];
726
1.41k
  op1 = &ext->operands[1];
727
728
1.41k
  op0->type = M68K_OP_IMM;
729
1.41k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.41k
  op0->imm = imm;
731
732
1.41k
  op1->address_mode = M68K_AM_NONE;
733
1.41k
  op1->reg = reg;
734
1.41k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
18.4k
{
738
18.4k
  cs_m68k_op* op;
739
18.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
18.4k
  op = &ext->operands[0];
742
743
18.4k
  op->type = M68K_OP_BR_DISP;
744
18.4k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
18.4k
  op->br_disp.disp = displacement;
746
18.4k
  op->br_disp.disp_size = size;
747
748
18.4k
  set_insn_group(info, M68K_GRP_JUMP);
749
18.4k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
18.4k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
3.88k
{
754
3.88k
  cs_m68k_op* op;
755
3.88k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
3.88k
  op = &ext->operands[0];
758
759
3.88k
  op->type = M68K_OP_IMM;
760
3.88k
  op->address_mode = M68K_AM_IMMEDIATE;
761
3.88k
  op->imm = immediate;
762
763
3.88k
  set_insn_group(info, M68K_GRP_JUMP);
764
3.88k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
12.2k
{
768
12.2k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
12.2k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
704
{
773
704
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
704
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.09k
{
778
1.09k
  cs_m68k_op* op0;
779
1.09k
  cs_m68k_op* op1;
780
1.09k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.09k
  op0 = &ext->operands[0];
783
1.09k
  op1 = &ext->operands[1];
784
785
1.09k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.09k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.09k
  op1->type = M68K_OP_BR_DISP;
789
1.09k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.09k
  op1->br_disp.disp = displacement;
791
1.09k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.09k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.09k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.09k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
516
{
799
516
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
516
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
364
{
804
364
  cs_m68k_op* op0;
805
364
  cs_m68k_op* op1;
806
364
  cs_m68k_op* op2;
807
364
  uint32_t extension = read_imm_16(info);
808
364
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
364
  op0 = &ext->operands[0];
811
364
  op1 = &ext->operands[1];
812
364
  op2 = &ext->operands[2];
813
814
364
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
364
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
364
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
364
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
364
  get_ea_mode_op(info, op2, info->ir, size);
821
364
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
1.97k
{
825
1.97k
  uint8_t offset;
826
1.97k
  uint8_t width;
827
1.97k
  cs_m68k_op* op_ea;
828
1.97k
  cs_m68k_op* op1;
829
1.97k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
1.97k
  uint32_t extension = read_imm_16(info);
831
832
1.97k
  op_ea = &ext->operands[0];
833
1.97k
  op1 = &ext->operands[1];
834
835
1.97k
  if (BIT_B(extension))
836
1.06k
    offset = (extension >> 6) & 7;
837
908
  else
838
908
    offset = (extension >> 6) & 31;
839
840
1.97k
  if (BIT_5(extension))
841
916
    width = extension & 7;
842
1.05k
  else
843
1.05k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
1.97k
  if (has_d_arg) {
846
1.05k
    ext->op_count = 2;
847
1.05k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.05k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.05k
  }
850
851
1.97k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
1.97k
  op_ea->mem.bitfield = 1;
854
1.97k
  op_ea->mem.width = width;
855
1.97k
  op_ea->mem.offset = offset;
856
1.97k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
865
{
860
865
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
865
  cs_m68k_op* op;
862
863
865
  op = &ext->operands[0];
864
865
865
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
865
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
865
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.07k
{
871
1.07k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.07k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
9.58k
  for (v >>= 1; v; v >>= 1) {
875
8.51k
    r <<= 1;
876
8.51k
    r |= v & 1;
877
8.51k
    s--;
878
8.51k
  }
879
880
1.07k
  return r <<= s; // shift when v's highest bits are zero
881
1.07k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.17k
{
885
1.17k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.17k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
6.17k
  for (v >>= 1; v; v >>= 1) {
889
5.00k
    r <<= 1;
890
5.00k
    r |= v & 1;
891
5.00k
    s--;
892
5.00k
  }
893
894
1.17k
  return r <<= s; // shift when v's highest bits are zero
895
1.17k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.82k
{
900
2.82k
  cs_m68k_op* op0;
901
2.82k
  cs_m68k_op* op1;
902
2.82k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.82k
  op0 = &ext->operands[0];
905
2.82k
  op1 = &ext->operands[1];
906
907
2.82k
  op0->type = M68K_OP_REG_BITS;
908
2.82k
  op0->register_bits = read_imm_16(info);
909
910
2.82k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.82k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.07k
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.82k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.58k
{
918
1.58k
  cs_m68k_op* op0;
919
1.58k
  cs_m68k_op* op1;
920
1.58k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.58k
  op0 = &ext->operands[0];
923
1.58k
  op1 = &ext->operands[1];
924
925
1.58k
  op1->type = M68K_OP_REG_BITS;
926
1.58k
  op1->register_bits = read_imm_16(info);
927
928
1.58k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.58k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
36.8k
{
933
36.8k
  cs_m68k_op* op;
934
36.8k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
36.8k
  MCInst_setOpcode(info->inst, opcode);
937
938
36.8k
  op = &ext->operands[0];
939
940
36.8k
  op->type = M68K_OP_IMM;
941
36.8k
  op->address_mode = M68K_AM_IMMEDIATE;
942
36.8k
  op->imm = data;
943
36.8k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
214
{
947
214
  build_imm(info, M68K_INS_ILLEGAL, data);
948
214
}
949
950
static void build_invalid(m68k_info *info, int data)
951
36.6k
{
952
36.6k
  build_imm(info, M68K_INS_INVALID, data);
953
36.6k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.07k
{
957
1.07k
  uint32_t word3;
958
1.07k
  uint32_t extension;
959
1.07k
  cs_m68k_op* op0;
960
1.07k
  cs_m68k_op* op1;
961
1.07k
  cs_m68k_op* op2;
962
1.07k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.07k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.07k
  word3 = peek_imm_32(info) & 0xffff;
967
1.07k
  if (!instruction_is_valid(info, word3))
968
177
    return;
969
970
896
  op0 = &ext->operands[0];
971
896
  op1 = &ext->operands[1];
972
896
  op2 = &ext->operands[2];
973
974
896
  extension = read_imm_32(info);
975
976
896
  op0->address_mode = M68K_AM_NONE;
977
896
  op0->type = M68K_OP_REG_PAIR;
978
896
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
896
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
896
  op1->address_mode = M68K_AM_NONE;
982
896
  op1->type = M68K_OP_REG_PAIR;
983
896
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
896
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
896
  reg_0 = (extension >> 28) & 7;
987
896
  reg_1 = (extension >> 12) & 7;
988
989
896
  op2->address_mode = M68K_AM_NONE;
990
896
  op2->type = M68K_OP_REG_PAIR;
991
896
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
896
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
896
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.18k
{
997
1.18k
  cs_m68k_op* op0;
998
1.18k
  cs_m68k_op* op1;
999
1.18k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.18k
  uint32_t extension = read_imm_16(info);
1002
1003
1.18k
  if (BIT_B(extension))
1004
314
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
870
  else
1006
870
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.18k
  op0 = &ext->operands[0];
1009
1.18k
  op1 = &ext->operands[1];
1010
1011
1.18k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.18k
  op1->address_mode = M68K_AM_NONE;
1014
1.18k
  op1->type = M68K_OP_REG;
1015
1.18k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.18k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
872
{
1020
872
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
872
  int i;
1022
1023
2.61k
  for (i = 0; i < 2; ++i) {
1024
1.74k
    cs_m68k_op* op = &ext->operands[i];
1025
1.74k
    const int d = data[i];
1026
1.74k
    const int m = modes[i];
1027
1028
1.74k
    op->type = M68K_OP_MEM;
1029
1030
1.74k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.06k
      op->address_mode = m;
1032
1.06k
      op->reg = M68K_REG_A0 + d;
1033
1.06k
    } else {
1034
680
      op->address_mode = m;
1035
680
      op->imm = d;
1036
680
    }
1037
1.74k
  }
1038
872
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
511
{
1042
511
  cs_m68k_op* op0;
1043
511
  cs_m68k_op* op1;
1044
511
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
511
  op0 = &ext->operands[0];
1047
511
  op1 = &ext->operands[1];
1048
1049
511
  op0->address_mode = M68K_AM_NONE;
1050
511
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
511
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
511
  op1->type = M68K_OP_IMM;
1054
511
  op1->imm = disp;
1055
511
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.49k
{
1059
1.49k
  cs_m68k_op* op0;
1060
1.49k
  cs_m68k_op* op1;
1061
1.49k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.49k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
233
    case 0:
1066
233
      d68000_invalid(info);
1067
233
      return;
1068
      // Line
1069
563
    case 1:
1070
563
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
563
      break;
1072
      // Page
1073
312
    case 2:
1074
312
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
312
      break;
1076
      // All
1077
391
    case 3:
1078
391
      ext->op_count = 1;
1079
391
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
391
      break;
1081
1.49k
  }
1082
1083
1.26k
  op0 = &ext->operands[0];
1084
1.26k
  op1 = &ext->operands[1];
1085
1086
1.26k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.26k
  op0->type = M68K_OP_IMM;
1088
1.26k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.26k
  op1->type = M68K_OP_MEM;
1091
1.26k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.26k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.26k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
357
{
1097
357
  cs_m68k_op* op0;
1098
357
  cs_m68k_op* op1;
1099
357
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
357
  op0 = &ext->operands[0];
1102
357
  op1 = &ext->operands[1];
1103
1104
357
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
357
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
357
  op1->type = M68K_OP_MEM;
1108
357
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
357
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
357
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.32k
{
1114
1.32k
  cs_m68k_op* op0;
1115
1.32k
  cs_m68k_op* op1;
1116
1.32k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.32k
  op0 = &ext->operands[0];
1119
1.32k
  op1 = &ext->operands[1];
1120
1121
1.32k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.32k
  op0->type = M68K_OP_MEM;
1123
1.32k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.32k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.32k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.32k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
1.19k
{
1131
1.19k
  cs_m68k_op* op0;
1132
1.19k
  cs_m68k_op* op1;
1133
1.19k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
1.19k
  uint32_t extension = read_imm_16(info);
1135
1136
1.19k
  op0 = &ext->operands[0];
1137
1.19k
  op1 = &ext->operands[1];
1138
1139
1.19k
  if (BIT_B(extension)) {
1140
105
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
105
    get_ea_mode_op(info, op1, info->ir, size);
1142
1.09k
  } else {
1143
1.09k
    get_ea_mode_op(info, op0, info->ir, size);
1144
1.09k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
1.09k
  }
1146
1.19k
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
20.4k
{
1150
20.4k
  build_er_gen_1(info, true, opcode, size);
1151
20.4k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
21.1k
{
1194
21.1k
  build_invalid(info, info->ir);
1195
21.1k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
214
{
1199
214
  build_illegal(info, info->ir);
1200
214
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
7.14k
{
1204
7.14k
  build_invalid(info, info->ir);
1205
7.14k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
8.43k
{
1209
8.43k
  build_invalid(info, info->ir);
1210
8.43k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
252
{
1214
252
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
252
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
406
{
1219
406
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
406
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
560
{
1224
560
  build_er_1(info, M68K_INS_ADD, 1);
1225
560
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
1.31k
{
1229
1.31k
  build_er_1(info, M68K_INS_ADD, 2);
1230
1.31k
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
518
{
1234
518
  build_er_1(info, M68K_INS_ADD, 4);
1235
518
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
328
{
1239
328
  build_re_1(info, M68K_INS_ADD, 1);
1240
328
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
414
{
1244
414
  build_re_1(info, M68K_INS_ADD, 2);
1245
414
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
468
{
1249
468
  build_re_1(info, M68K_INS_ADD, 4);
1250
468
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
1.34k
{
1254
1.34k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
1.34k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.35k
{
1259
1.35k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.35k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
520
{
1264
520
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
520
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
244
{
1269
244
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
244
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
234
{
1274
234
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
234
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
995
{
1279
995
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
995
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
1.70k
{
1284
1.70k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
1.70k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
1.13k
{
1289
1.13k
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
1.13k
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
308
{
1294
308
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
308
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
280
{
1299
280
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
280
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
260
{
1304
260
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
260
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
473
{
1309
473
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
473
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
325
{
1314
325
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
325
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
419
{
1319
419
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
419
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
549
{
1324
549
  build_er_1(info, M68K_INS_AND, 1);
1325
549
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
857
{
1329
857
  build_er_1(info, M68K_INS_AND, 2);
1330
857
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
399
{
1334
399
  build_er_1(info, M68K_INS_AND, 4);
1335
399
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
664
{
1339
664
  build_re_1(info, M68K_INS_AND, 1);
1340
664
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
443
{
1344
443
  build_re_1(info, M68K_INS_AND, 2);
1345
443
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
325
{
1349
325
  build_re_1(info, M68K_INS_AND, 4);
1350
325
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
719
{
1354
719
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
719
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
341
{
1359
341
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
341
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
434
{
1364
434
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
434
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
83
{
1369
83
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
83
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
262
{
1374
262
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
262
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
683
{
1379
683
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
683
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
466
{
1384
466
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
466
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
291
{
1389
291
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
291
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
323
{
1394
323
  build_r(info, M68K_INS_ASR, 1);
1395
323
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
278
{
1399
278
  build_r(info, M68K_INS_ASR, 2);
1400
278
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
210
{
1404
210
  build_r(info, M68K_INS_ASR, 4);
1405
210
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
390
{
1409
390
  build_ea(info, M68K_INS_ASR, 2);
1410
390
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
1.00k
{
1414
1.00k
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
1.00k
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
319
{
1419
319
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
319
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
320
{
1424
320
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
320
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
260
{
1429
260
  build_r(info, M68K_INS_ASL, 1);
1430
260
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
303
{
1434
303
  build_r(info, M68K_INS_ASL, 2);
1435
303
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
247
{
1439
247
  build_r(info, M68K_INS_ASL, 4);
1440
247
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
554
{
1444
554
  build_ea(info, M68K_INS_ASL, 2);
1445
554
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
11.3k
{
1449
11.3k
  build_bcc(info, 1, make_int_8(info->ir));
1450
11.3k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
690
{
1454
690
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
690
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
592
{
1459
592
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
249
  build_bcc(info, 4, read_imm_32(info));
1461
249
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.13k
{
1465
1.13k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.13k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
98
{
1470
98
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
98
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.04k
{
1475
1.04k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.04k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
85
{
1480
85
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
85
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.28k
{
1485
1.28k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
720
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
720
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
300
{
1491
300
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
218
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
218
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
398
{
1498
398
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
72
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
72
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
633
{
1504
633
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
218
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
218
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
437
{
1510
437
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
237
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
237
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
691
{
1516
691
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
296
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
296
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
422
{
1522
422
  cs_m68k* ext = &info->extension;
1523
422
  cs_m68k_op temp;
1524
1525
422
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
304
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
304
  temp = ext->operands[0];
1531
304
  ext->operands[0] = ext->operands[1];
1532
304
  ext->operands[1] = temp;
1533
304
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
511
{
1537
511
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
424
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
424
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
204
{
1543
204
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
204
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
3.41k
{
1548
3.41k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
3.41k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
1.12k
{
1553
1.12k
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
1.12k
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
563
{
1558
563
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
232
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
232
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.68k
{
1564
1.68k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.68k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
77
{
1569
77
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
77
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
823
{
1574
823
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
823
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
367
{
1579
367
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
367
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
551
{
1584
551
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
201
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
201
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
5.10k
{
1590
5.10k
  build_re_1(info, M68K_INS_BTST, 4);
1591
5.10k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
86
{
1595
86
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
86
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
198
{
1600
198
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
187
{
1606
187
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
92
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
92
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
412
{
1612
412
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
73
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
73
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
396
{
1618
396
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
199
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
199
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
527
{
1624
527
  build_cas2(info, 2);
1625
527
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
546
{
1629
546
  build_cas2(info, 4);
1630
546
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
417
{
1634
417
  build_er_1(info, M68K_INS_CHK, 2);
1635
417
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.41k
{
1639
1.41k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
606
  build_er_1(info, M68K_INS_CHK, 4);
1641
606
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
930
{
1645
930
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
555
  build_chk2_cmp2(info, 1);
1647
555
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
279
{
1651
279
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
75
  build_chk2_cmp2(info, 2);
1653
75
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
1.07k
{
1657
1.07k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
554
  build_chk2_cmp2(info, 4);
1659
554
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
1.12k
{
1663
1.12k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
894
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
894
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
353
{
1669
353
  build_ea(info, M68K_INS_CLR, 1);
1670
353
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
591
{
1674
591
  build_ea(info, M68K_INS_CLR, 2);
1675
591
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
228
{
1679
228
  build_ea(info, M68K_INS_CLR, 4);
1680
228
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
429
{
1684
429
  build_er_1(info, M68K_INS_CMP, 1);
1685
429
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
901
{
1689
901
  build_er_1(info, M68K_INS_CMP, 2);
1690
901
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.99k
{
1694
1.99k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.99k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
296
{
1699
296
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
296
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
361
{
1704
361
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
361
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
655
{
1709
655
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
655
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
266
{
1714
266
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
72
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
72
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
528
{
1720
528
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
272
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
272
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
328
{
1726
328
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
328
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
313
{
1731
313
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
235
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
235
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
571
{
1737
571
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
265
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
265
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
269
{
1743
269
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
269
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
177
{
1748
177
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
109
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
109
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
303
{
1754
303
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
106
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
106
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
452
{
1760
452
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
452
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
377
{
1765
377
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
377
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
246
{
1770
246
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
246
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
3.15k
{
1775
3.15k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
3.15k
  op->type = M68K_OP_BR_DISP;
1777
3.15k
  op->br_disp.disp = displacement;
1778
3.15k
  op->br_disp.disp_size = size;
1779
3.15k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
2.15k
{
1783
2.15k
  cs_m68k_op* op0;
1784
2.15k
  cs_m68k* ext;
1785
2.15k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.77k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
504
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
504
    info->pc += 2;
1791
504
    return;
1792
504
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.27k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.27k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.27k
  op0 = &ext->operands[0];
1799
1800
1.27k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.27k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.27k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.27k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
2.49k
{
1808
2.49k
  cs_m68k* ext;
1809
2.49k
  cs_m68k_op* op0;
1810
1811
2.49k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.17k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.17k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.17k
  op0 = &ext->operands[0];
1818
1819
1.17k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.17k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.17k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.17k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.19k
{
1827
1.19k
  cs_m68k* ext;
1828
1.19k
  cs_m68k_op* op0;
1829
1.19k
  cs_m68k_op* op1;
1830
1.19k
  uint32_t ext1, ext2;
1831
1832
1.19k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
708
  ext1 = read_imm_16(info);
1835
708
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
708
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
708
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
708
  op0 = &ext->operands[0];
1842
708
  op1 = &ext->operands[1];
1843
1844
708
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
708
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
708
  set_insn_group(info, M68K_GRP_JUMP);
1849
708
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
708
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.29k
{
1854
1.29k
  cs_m68k_op* special;
1855
1.29k
  cs_m68k_op* op_ea;
1856
1857
1.29k
  int regsel = (extension >> 10) & 0x7;
1858
1.29k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.29k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.29k
  special = &ext->operands[0];
1863
1.29k
  op_ea = &ext->operands[1];
1864
1865
1.29k
  if (!dir) {
1866
591
    cs_m68k_op* t = special;
1867
591
    special = op_ea;
1868
591
    op_ea = t;
1869
591
  }
1870
1871
1.29k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.29k
  if (regsel & 4)
1874
322
    special->reg = M68K_REG_FPCR;
1875
970
  else if (regsel & 2)
1876
418
    special->reg = M68K_REG_FPSR;
1877
552
  else if (regsel & 1)
1878
216
    special->reg = M68K_REG_FPIAR;
1879
1.29k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.46k
{
1883
2.46k
  cs_m68k_op* op_reglist;
1884
2.46k
  cs_m68k_op* op_ea;
1885
2.46k
  int dir = (extension >> 13) & 0x1;
1886
2.46k
  int mode = (extension >> 11) & 0x3;
1887
2.46k
  uint32_t reglist = extension & 0xff;
1888
2.46k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.46k
  op_reglist = &ext->operands[0];
1891
2.46k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.46k
  if (!dir) {
1896
587
    cs_m68k_op* t = op_reglist;
1897
587
    op_reglist = op_ea;
1898
587
    op_ea = t;
1899
587
  }
1900
1901
2.46k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.46k
  switch (mode) {
1904
283
    case 1 : // Dynamic list in dn register
1905
283
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
283
      break;
1907
1908
253
    case 0 :
1909
253
      op_reglist->address_mode = M68K_AM_NONE;
1910
253
      op_reglist->type = M68K_OP_REG_BITS;
1911
253
      op_reglist->register_bits = reglist << 16;
1912
253
      break;
1913
1914
1.17k
    case 2 : // Static list
1915
1.17k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.17k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.17k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.17k
      break;
1919
2.46k
  }
1920
2.46k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
14.3k
{
1924
14.3k
  cs_m68k *ext;
1925
14.3k
  cs_m68k_op* op0;
1926
14.3k
  cs_m68k_op* op1;
1927
14.3k
  bool supports_single_op;
1928
14.3k
  uint32_t next;
1929
14.3k
  int rm, src, dst, opmode;
1930
1931
1932
14.3k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
13.3k
  supports_single_op = true;
1935
1936
13.3k
  next = read_imm_16(info);
1937
1938
13.3k
  rm = (next >> 14) & 0x1;
1939
13.3k
  src = (next >> 10) & 0x7;
1940
13.3k
  dst = (next >> 7) & 0x7;
1941
13.3k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
13.3k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
229
    cs_m68k_op* op0;
1947
229
    cs_m68k_op* op1;
1948
229
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
229
    op0 = &ext->operands[0];
1951
229
    op1 = &ext->operands[1];
1952
1953
229
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
229
    op0->type = M68K_OP_IMM;
1955
229
    op0->imm = next & 0x3f;
1956
1957
229
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
229
    return;
1960
229
  }
1961
1962
  // deal with extended move stuff
1963
1964
13.1k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
591
    case 0x4: // FMOVEM ea, FPCR
1967
1.29k
    case 0x5: // FMOVEM FPCR, ea
1968
1.29k
      fmove_fpcr(info, next);
1969
1.29k
      return;
1970
1971
    // fmovem list
1972
587
    case 0x6:
1973
2.46k
    case 0x7:
1974
2.46k
      fmovem(info, next);
1975
2.46k
      return;
1976
13.1k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
9.39k
  if ((next >> 6) & 1)
1981
3.71k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
9.39k
  switch (opmode) {
1986
501
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
339
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
208
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
220
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
88
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
104
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
235
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
109
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
211
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
100
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
85
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
410
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
105
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
248
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
211
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
85
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
276
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
74
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
100
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
500
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
103
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
218
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
280
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
215
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
228
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
210
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
248
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
436
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
369
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
412
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
220
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
257
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
280
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
229
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
228
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
299
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
253
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
699
    default:
2024
699
      break;
2025
9.39k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
9.39k
  if ((next >> 6) & 1) {
2032
3.71k
    if ((next >> 2) & 1)
2033
1.71k
      info->inst->Opcode += 2;
2034
2.00k
    else
2035
2.00k
      info->inst->Opcode += 1;
2036
3.71k
  }
2037
2038
9.39k
  ext = &info->extension;
2039
2040
9.39k
  ext->op_count = 2;
2041
9.39k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
9.39k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
9.39k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
139
    op0 = &ext->operands[1];
2047
139
    op1 = &ext->operands[0];
2048
9.25k
  } else {
2049
9.25k
    op0 = &ext->operands[0];
2050
9.25k
    op1 = &ext->operands[1];
2051
9.25k
  }
2052
2053
9.39k
  if (rm == 0 && supports_single_op && src == dst) {
2054
668
    ext->op_count = 1;
2055
668
    op0->reg = M68K_REG_FP0 + dst;
2056
668
    return;
2057
668
  }
2058
2059
8.72k
  if (rm == 1) {
2060
4.14k
    switch (src) {
2061
944
      case 0x00 :
2062
944
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
944
        get_ea_mode_op(info, op0, info->ir, 4);
2064
944
        break;
2065
2066
626
      case 0x06 :
2067
626
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
626
        get_ea_mode_op(info, op0, info->ir, 1);
2069
626
        break;
2070
2071
562
      case 0x04 :
2072
562
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
562
        get_ea_mode_op(info, op0, info->ir, 2);
2074
562
        break;
2075
2076
719
      case 0x01 :
2077
719
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
719
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
719
        get_ea_mode_op(info, op0, info->ir, 4);
2080
719
        op0->type = M68K_OP_FP_SINGLE;
2081
719
        break;
2082
2083
734
      case 0x05:
2084
734
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
734
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
734
        get_ea_mode_op(info, op0, info->ir, 8);
2087
734
        op0->type = M68K_OP_FP_DOUBLE;
2088
734
        break;
2089
2090
559
      default :
2091
559
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
559
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
559
        break;
2094
4.14k
    }
2095
4.58k
  } else {
2096
4.58k
    op0->reg = M68K_REG_FP0 + src;
2097
4.58k
  }
2098
2099
8.72k
  op1->reg = M68K_REG_FP0 + dst;
2100
8.72k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.44k
{
2104
1.44k
  cs_m68k* ext;
2105
1.44k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
846
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
846
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
846
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
985
{
2113
985
  cs_m68k* ext;
2114
2115
985
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
558
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
558
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
558
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.64k
{
2123
1.64k
  cs_m68k* ext;
2124
2125
1.64k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
1.06k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
1.06k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
1.06k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
1.06k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
181
{
2136
181
  uint32_t extension1;
2137
181
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
95
  extension1 = read_imm_16(info);
2140
2141
95
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
95
  info->inst->Opcode += (extension1 & 0x2f);
2145
95
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
446
{
2149
446
  uint32_t extension1, extension2;
2150
446
  cs_m68k_op* op0;
2151
446
  cs_m68k* ext;
2152
2153
446
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
246
  extension1 = read_imm_16(info);
2156
246
  extension2 = read_imm_16(info);
2157
2158
246
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
246
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
246
  op0 = &ext->operands[0];
2164
2165
246
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
246
  op0->type = M68K_OP_IMM;
2167
246
  op0->imm = extension2;
2168
246
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
412
{
2172
412
  uint32_t extension1, extension2;
2173
412
  cs_m68k* ext;
2174
412
  cs_m68k_op* op0;
2175
2176
412
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
209
  extension1 = read_imm_16(info);
2179
209
  extension2 = read_imm_32(info);
2180
2181
209
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
209
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
209
  op0 = &ext->operands[0];
2187
2188
209
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
209
  op0->type = M68K_OP_IMM;
2190
209
  op0->imm = extension2;
2191
209
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
861
{
2195
861
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
605
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
605
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
577
{
2201
577
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
577
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
516
{
2206
516
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
516
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
927
{
2211
927
  build_er_1(info, M68K_INS_DIVS, 2);
2212
927
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
654
{
2216
654
  build_er_1(info, M68K_INS_DIVU, 2);
2217
654
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.07k
{
2221
1.07k
  uint32_t extension, insn_signed;
2222
1.07k
  cs_m68k* ext;
2223
1.07k
  cs_m68k_op* op0;
2224
1.07k
  cs_m68k_op* op1;
2225
1.07k
  uint32_t reg_0, reg_1;
2226
2227
1.07k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
1.00k
  extension = read_imm_16(info);
2230
1.00k
  insn_signed = 0;
2231
2232
1.00k
  if (BIT_B((extension)))
2233
219
    insn_signed = 1;
2234
2235
1.00k
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
1.00k
  op0 = &ext->operands[0];
2238
1.00k
  op1 = &ext->operands[1];
2239
2240
1.00k
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
1.00k
  reg_0 = extension & 7;
2243
1.00k
  reg_1 = (extension >> 12) & 7;
2244
2245
1.00k
  op1->address_mode = M68K_AM_NONE;
2246
1.00k
  op1->type = M68K_OP_REG_PAIR;
2247
1.00k
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
1.00k
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
1.00k
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
681
    op1->type = M68K_OP_REG;
2252
681
    op1->reg = M68K_REG_D0 + reg_1;
2253
681
  }
2254
1.00k
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
515
{
2258
515
  build_re_1(info, M68K_INS_EOR, 1);
2259
515
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
468
{
2263
468
  build_re_1(info, M68K_INS_EOR, 2);
2264
468
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.57k
{
2268
1.57k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.57k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
293
{
2273
293
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
293
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
259
{
2278
259
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
259
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
366
{
2283
366
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
366
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
105
{
2288
105
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
105
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
366
{
2293
366
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
366
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
222
{
2298
222
  build_r(info, M68K_INS_EXG, 4);
2299
222
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
218
{
2303
218
  cs_m68k_op* op0;
2304
218
  cs_m68k_op* op1;
2305
218
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
218
  op0 = &ext->operands[0];
2308
218
  op1 = &ext->operands[1];
2309
2310
218
  op0->address_mode = M68K_AM_NONE;
2311
218
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
218
  op1->address_mode = M68K_AM_NONE;
2314
218
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
218
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
247
{
2319
247
  cs_m68k_op* op0;
2320
247
  cs_m68k_op* op1;
2321
247
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
247
  op0 = &ext->operands[0];
2324
247
  op1 = &ext->operands[1];
2325
2326
247
  op0->address_mode = M68K_AM_NONE;
2327
247
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
247
  op1->address_mode = M68K_AM_NONE;
2330
247
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
247
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
218
{
2335
218
  build_d(info, M68K_INS_EXT, 2);
2336
218
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
270
{
2340
270
  build_d(info, M68K_INS_EXT, 4);
2341
270
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
274
{
2345
274
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
132
  build_d(info, M68K_INS_EXTB, 4);
2347
132
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
347
{
2351
347
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
347
  set_insn_group(info, M68K_GRP_JUMP);
2353
347
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
347
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
246
{
2358
246
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
246
  set_insn_group(info, M68K_GRP_JUMP);
2360
246
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
246
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
448
{
2365
448
  build_ea_a(info, M68K_INS_LEA, 4);
2366
448
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
162
{
2370
162
  build_link(info, read_imm_16(info), 2);
2371
162
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
582
{
2375
582
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
349
  build_link(info, read_imm_32(info), 4);
2377
349
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
441
{
2381
441
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
441
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
413
{
2386
413
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
413
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
257
{
2391
257
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
257
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
314
{
2396
314
  build_r(info, M68K_INS_LSR, 1);
2397
314
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
236
{
2401
236
  build_r(info, M68K_INS_LSR, 2);
2402
236
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
282
{
2406
282
  build_r(info, M68K_INS_LSR, 4);
2407
282
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
783
{
2411
783
  build_ea(info, M68K_INS_LSR, 2);
2412
783
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
460
{
2416
460
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
460
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
560
{
2421
560
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
560
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
255
{
2426
255
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
255
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
296
{
2431
296
  build_r(info, M68K_INS_LSL, 1);
2432
296
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
678
{
2436
678
  build_r(info, M68K_INS_LSL, 2);
2437
678
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
223
{
2441
223
  build_r(info, M68K_INS_LSL, 4);
2442
223
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
492
{
2446
492
  build_ea(info, M68K_INS_LSL, 2);
2447
492
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
6.52k
{
2451
6.52k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
6.52k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
6.74k
{
2456
6.74k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
6.74k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
9.97k
{
2461
9.97k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
9.97k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
867
{
2466
867
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
867
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
1.07k
{
2471
1.07k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
1.07k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
397
{
2476
397
  cs_m68k_op* op0;
2477
397
  cs_m68k_op* op1;
2478
397
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
397
  op0 = &ext->operands[0];
2481
397
  op1 = &ext->operands[1];
2482
2483
397
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
397
  op1->address_mode = M68K_AM_NONE;
2486
397
  op1->reg = M68K_REG_CCR;
2487
397
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
530
{
2491
530
  cs_m68k_op* op0;
2492
530
  cs_m68k_op* op1;
2493
530
  cs_m68k* ext;
2494
2495
530
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
253
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
253
  op0 = &ext->operands[0];
2500
253
  op1 = &ext->operands[1];
2501
2502
253
  op0->address_mode = M68K_AM_NONE;
2503
253
  op0->reg = M68K_REG_CCR;
2504
2505
253
  get_ea_mode_op(info, op1, info->ir, 1);
2506
253
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
477
{
2510
477
  cs_m68k_op* op0;
2511
477
  cs_m68k_op* op1;
2512
477
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
477
  op0 = &ext->operands[0];
2515
477
  op1 = &ext->operands[1];
2516
2517
477
  op0->address_mode = M68K_AM_NONE;
2518
477
  op0->reg = M68K_REG_SR;
2519
2520
477
  get_ea_mode_op(info, op1, info->ir, 2);
2521
477
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
244
{
2525
244
  cs_m68k_op* op0;
2526
244
  cs_m68k_op* op1;
2527
244
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
244
  op0 = &ext->operands[0];
2530
244
  op1 = &ext->operands[1];
2531
2532
244
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
244
  op1->address_mode = M68K_AM_NONE;
2535
244
  op1->reg = M68K_REG_SR;
2536
244
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
290
{
2540
290
  cs_m68k_op* op0;
2541
290
  cs_m68k_op* op1;
2542
290
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
290
  op0 = &ext->operands[0];
2545
290
  op1 = &ext->operands[1];
2546
2547
290
  op0->address_mode = M68K_AM_NONE;
2548
290
  op0->reg = M68K_REG_USP;
2549
2550
290
  op1->address_mode = M68K_AM_NONE;
2551
290
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
290
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
279
{
2556
279
  cs_m68k_op* op0;
2557
279
  cs_m68k_op* op1;
2558
279
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
279
  op0 = &ext->operands[0];
2561
279
  op1 = &ext->operands[1];
2562
2563
279
  op0->address_mode = M68K_AM_NONE;
2564
279
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
279
  op1->address_mode = M68K_AM_NONE;
2567
279
  op1->reg = M68K_REG_USP;
2568
279
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
3.27k
{
2572
3.27k
  uint32_t extension;
2573
3.27k
  m68k_reg reg;
2574
3.27k
  cs_m68k* ext;
2575
3.27k
  cs_m68k_op* op0;
2576
3.27k
  cs_m68k_op* op1;
2577
2578
2579
3.27k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
3.08k
  extension = read_imm_16(info);
2582
3.08k
  reg = M68K_REG_INVALID;
2583
2584
3.08k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
3.08k
  op0 = &ext->operands[0];
2587
3.08k
  op1 = &ext->operands[1];
2588
2589
3.08k
  switch (extension & 0xfff) {
2590
102
    case 0x000: reg = M68K_REG_SFC; break;
2591
101
    case 0x001: reg = M68K_REG_DFC; break;
2592
232
    case 0x800: reg = M68K_REG_USP; break;
2593
92
    case 0x801: reg = M68K_REG_VBR; break;
2594
102
    case 0x002: reg = M68K_REG_CACR; break;
2595
94
    case 0x802: reg = M68K_REG_CAAR; break;
2596
71
    case 0x803: reg = M68K_REG_MSP; break;
2597
324
    case 0x804: reg = M68K_REG_ISP; break;
2598
230
    case 0x003: reg = M68K_REG_TC; break;
2599
215
    case 0x004: reg = M68K_REG_ITT0; break;
2600
202
    case 0x005: reg = M68K_REG_ITT1; break;
2601
195
    case 0x006: reg = M68K_REG_DTT0; break;
2602
139
    case 0x007: reg = M68K_REG_DTT1; break;
2603
227
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
84
    case 0x806: reg = M68K_REG_URP; break;
2605
102
    case 0x807: reg = M68K_REG_SRP; break;
2606
3.08k
  }
2607
2608
3.08k
  if (BIT_0(info->ir)) {
2609
685
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
685
    op1->reg = reg;
2611
2.39k
  } else {
2612
2.39k
    op0->reg = reg;
2613
2.39k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.39k
  }
2615
3.08k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
683
{
2619
683
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
683
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
390
{
2624
390
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
390
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
667
{
2629
667
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
667
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
914
{
2634
914
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
914
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
1.02k
{
2639
1.02k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
1.02k
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
726
{
2644
726
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
726
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
256
{
2649
256
  build_movep_re(info, 2);
2650
256
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
101
{
2654
101
  build_movep_re(info, 4);
2655
101
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
838
{
2659
838
  build_movep_er(info, 2);
2660
838
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
488
{
2664
488
  build_movep_er(info, 4);
2665
488
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
182
{
2669
182
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
114
  build_moves(info, 1);
2671
114
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
950
{
2675
  //uint32_t extension;
2676
950
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
874
  build_moves(info, 2);
2678
874
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
418
{
2682
418
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
207
  build_moves(info, 4);
2684
207
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
6.53k
{
2688
6.53k
  cs_m68k_op* op0;
2689
6.53k
  cs_m68k_op* op1;
2690
2691
6.53k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
6.53k
  op0 = &ext->operands[0];
2694
6.53k
  op1 = &ext->operands[1];
2695
2696
6.53k
  op0->type = M68K_OP_IMM;
2697
6.53k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
6.53k
  op0->imm = (info->ir & 0xff);
2699
2700
6.53k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
6.53k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
6.53k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
302
{
2706
302
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
302
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
302
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
192
  build_move16(info, data, modes);
2712
192
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
509
{
2716
509
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
509
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
509
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
256
  build_move16(info, data, modes);
2722
256
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
223
{
2726
223
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
223
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
223
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
105
  build_move16(info, data, modes);
2732
105
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
443
{
2736
443
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
443
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
443
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
218
  build_move16(info, data, modes);
2742
218
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
325
{
2746
325
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
325
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
325
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
101
  build_move16(info, data, modes);
2752
101
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.31k
{
2756
1.31k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.31k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.21k
{
2761
1.21k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.21k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
955
{
2766
955
  uint32_t extension, insn_signed;
2767
955
  cs_m68k* ext;
2768
955
  cs_m68k_op* op0;
2769
955
  cs_m68k_op* op1;
2770
955
  uint32_t reg_0, reg_1;
2771
2772
955
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
760
  extension = read_imm_16(info);
2775
760
  insn_signed = 0;
2776
2777
760
  if (BIT_B((extension)))
2778
276
    insn_signed = 1;
2779
2780
760
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
760
  op0 = &ext->operands[0];
2783
760
  op1 = &ext->operands[1];
2784
2785
760
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
760
  reg_0 = extension & 7;
2788
760
  reg_1 = (extension >> 12) & 7;
2789
2790
760
  op1->address_mode = M68K_AM_NONE;
2791
760
  op1->type = M68K_OP_REG_PAIR;
2792
760
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
760
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
760
  if (!BIT_A(extension)) {
2796
501
    op1->type = M68K_OP_REG;
2797
501
    op1->reg = M68K_REG_D0 + reg_1;
2798
501
  }
2799
760
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
712
{
2803
712
  build_ea(info, M68K_INS_NBCD, 1);
2804
712
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
267
{
2808
267
  build_ea(info, M68K_INS_NEG, 1);
2809
267
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
528
{
2813
528
  build_ea(info, M68K_INS_NEG, 2);
2814
528
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
223
{
2818
223
  build_ea(info, M68K_INS_NEG, 4);
2819
223
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
927
{
2823
927
  build_ea(info, M68K_INS_NEGX, 1);
2824
927
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
364
{
2828
364
  build_ea(info, M68K_INS_NEGX, 2);
2829
364
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
510
{
2833
510
  build_ea(info, M68K_INS_NEGX, 4);
2834
510
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
387
{
2838
387
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
387
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
277
{
2843
277
  build_ea(info, M68K_INS_NOT, 1);
2844
277
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
467
{
2848
467
  build_ea(info, M68K_INS_NOT, 2);
2849
467
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
273
{
2853
273
  build_ea(info, M68K_INS_NOT, 4);
2854
273
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.28k
{
2858
1.28k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.28k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
677
{
2863
677
  build_er_1(info, M68K_INS_OR, 2);
2864
677
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
865
{
2868
865
  build_er_1(info, M68K_INS_OR, 4);
2869
865
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
805
{
2873
805
  build_re_1(info, M68K_INS_OR, 1);
2874
805
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
470
{
2878
470
  build_re_1(info, M68K_INS_OR, 2);
2879
470
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
901
{
2883
901
  build_re_1(info, M68K_INS_OR, 4);
2884
901
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
11.3k
{
2888
11.3k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
11.3k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.59k
{
2893
1.59k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.59k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
854
{
2898
854
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
854
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
299
{
2903
299
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
299
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
303
{
2908
303
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
303
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
698
{
2913
698
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
468
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
468
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
756
{
2919
756
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
522
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
522
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
261
{
2925
261
  build_ea(info, M68K_INS_PEA, 4);
2926
261
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
208
{
2930
208
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
208
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
232
{
2935
232
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
232
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
254
{
2940
254
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
254
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
231
{
2945
231
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
231
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
106
{
2950
106
  build_r(info, M68K_INS_ROR, 1);
2951
106
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
408
{
2955
408
  build_r(info, M68K_INS_ROR, 2);
2956
408
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
249
{
2960
249
  build_r(info, M68K_INS_ROR, 4);
2961
249
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
299
{
2965
299
  build_ea(info, M68K_INS_ROR, 2);
2966
299
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
216
{
2970
216
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
216
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
295
{
2975
295
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
295
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
299
{
2980
299
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
299
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
528
{
2985
528
  build_r(info, M68K_INS_ROL, 1);
2986
528
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
420
{
2990
420
  build_r(info, M68K_INS_ROL, 2);
2991
420
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
337
{
2995
337
  build_r(info, M68K_INS_ROL, 4);
2996
337
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
321
{
3000
321
  build_ea(info, M68K_INS_ROL, 2);
3001
321
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
442
{
3005
442
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
442
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
213
{
3010
213
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
213
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
224
{
3015
224
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
224
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
465
{
3020
465
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
465
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
261
{
3025
261
  build_r(info, M68K_INS_ROXR, 2);
3026
261
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
212
{
3030
212
  build_r(info, M68K_INS_ROXR, 4);
3031
212
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
502
{
3035
502
  build_ea(info, M68K_INS_ROXR, 2);
3036
502
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
132
{
3040
132
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
132
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
124
{
3045
124
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
124
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
84
{
3050
84
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
84
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
122
{
3055
122
  build_r(info, M68K_INS_ROXL, 1);
3056
122
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
273
{
3060
273
  build_r(info, M68K_INS_ROXL, 2);
3061
273
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
104
{
3065
104
  build_r(info, M68K_INS_ROXL, 4);
3066
104
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
210
{
3070
210
  build_ea(info, M68K_INS_ROXL, 2);
3071
210
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
655
{
3075
655
  set_insn_group(info, M68K_GRP_RET);
3076
655
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
411
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
411
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
83
{
3082
83
  set_insn_group(info, M68K_GRP_IRET);
3083
83
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
83
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
92
{
3088
92
  cs_m68k* ext;
3089
92
  cs_m68k_op* op;
3090
3091
92
  set_insn_group(info, M68K_GRP_RET);
3092
3093
92
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
67
{
3112
67
  set_insn_group(info, M68K_GRP_RET);
3113
67
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
67
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
315
{
3118
315
  set_insn_group(info, M68K_GRP_RET);
3119
315
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
315
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
398
{
3124
398
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
398
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
389
{
3129
389
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
389
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
1.07k
{
3134
1.07k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
1.07k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
1.07k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
233
{
3140
233
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
233
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.75k
{
3145
1.75k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.75k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.24k
{
3150
1.24k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.24k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
1.92k
{
3155
1.92k
  build_er_1(info, M68K_INS_SUB, 4);
3156
1.92k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
381
{
3160
381
  build_re_1(info, M68K_INS_SUB, 1);
3161
381
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
450
{
3165
450
  build_re_1(info, M68K_INS_SUB, 2);
3166
450
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
2.03k
{
3170
2.03k
  build_re_1(info, M68K_INS_SUB, 4);
3171
2.03k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
895
{
3175
895
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
895
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
1.23k
{
3180
1.23k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
1.23k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
355
{
3185
355
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
355
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
307
{
3190
307
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
307
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
455
{
3195
455
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
455
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
875
{
3200
875
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
875
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
2.52k
{
3205
2.52k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
2.52k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
651
{
3210
651
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
651
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
475
{
3215
475
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
475
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
332
{
3220
332
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
332
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
229
{
3225
229
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
229
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
303
{
3230
303
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
303
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
484
{
3235
484
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
484
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
248
{
3240
248
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
248
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
245
{
3245
245
  build_d(info, M68K_INS_SWAP, 0);
3246
245
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
405
{
3250
405
  build_ea(info, M68K_INS_TAS, 1);
3251
405
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.81k
{
3255
1.81k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.81k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
558
{
3260
558
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
238
  build_trap(info, 0, 0);
3262
3263
238
  info->extension.op_count = 0;
3264
238
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
477
{
3268
477
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
254
  build_trap(info, 2, read_imm_16(info));
3270
254
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
454
{
3274
454
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
212
  build_trap(info, 4, read_imm_32(info));
3276
212
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
82
{
3280
82
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
82
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
522
{
3285
522
  build_ea(info, M68K_INS_TST, 1);
3286
522
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
461
{
3290
461
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
239
  build_ea(info, M68K_INS_TST, 1);
3292
239
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
573
{
3296
573
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
329
  build_ea(info, M68K_INS_TST, 1);
3298
329
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
197
{
3302
197
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
94
  build_ea(info, M68K_INS_TST, 1);
3304
94
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
400
{
3308
400
  build_ea(info, M68K_INS_TST, 2);
3309
400
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
759
{
3313
759
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
477
  build_ea(info, M68K_INS_TST, 2);
3315
477
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
397
{
3319
397
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
194
  build_ea(info, M68K_INS_TST, 2);
3321
194
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
403
{
3325
403
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
150
  build_ea(info, M68K_INS_TST, 2);
3327
150
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
521
{
3331
521
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
235
  build_ea(info, M68K_INS_TST, 2);
3333
235
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
272
{
3337
272
  build_ea(info, M68K_INS_TST, 4);
3338
272
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
579
{
3342
579
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
378
  build_ea(info, M68K_INS_TST, 4);
3344
378
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
567
{
3348
567
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
350
  build_ea(info, M68K_INS_TST, 4);
3350
350
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
329
{
3354
329
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
93
  build_ea(info, M68K_INS_TST, 4);
3356
93
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
179
{
3360
179
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
68
  build_ea(info, M68K_INS_TST, 4);
3362
68
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
131
{
3366
131
  cs_m68k_op* op;
3367
131
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
131
  op = &ext->operands[0];
3370
3371
131
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
131
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
131
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.73k
{
3377
1.73k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.20k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.20k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.05k
{
3383
1.05k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
770
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
770
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
253k
{
3392
253k
  const unsigned int instruction = info->ir;
3393
253k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
253k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
253k
    (i->instruction == d68000_invalid) ) {
3397
904
    d68000_invalid(info);
3398
904
    return 0;
3399
904
  }
3400
3401
252k
  return 1;
3402
253k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
326k
{
3406
326k
  uint8_t i;
3407
3408
489k
  for (i = 0; i < count; ++i) {
3409
169k
    if (regs[i] == (uint16_t)reg)
3410
5.94k
      return 1;
3411
169k
  }
3412
3413
320k
  return 0;
3414
326k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
346k
{
3418
346k
  if (reg == M68K_REG_INVALID)
3419
20.6k
    return;
3420
3421
326k
  if (write)
3422
190k
  {
3423
190k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
3.64k
      return;
3425
3426
186k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
186k
    info->regs_write_count++;
3428
186k
  }
3429
135k
  else
3430
135k
  {
3431
135k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.30k
      return;
3433
3434
133k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
133k
    info->regs_read_count++;
3436
133k
  }
3437
326k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
108k
{
3441
108k
  switch (op->address_mode) {
3442
1.19k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.19k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.19k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.19k
      break;
3446
3447
17.0k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
49.4k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
49.4k
      add_reg_to_rw_list(info, op->reg, 1);
3450
49.4k
      break;
3451
3452
21.9k
    case M68K_AM_REGI_ADDR:
3453
35.2k
    case M68K_AM_REGI_ADDR_DISP:
3454
35.2k
      add_reg_to_rw_list(info, op->reg, 0);
3455
35.2k
      break;
3456
3457
7.04k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
10.4k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
12.3k
    case M68K_AM_MEMI_POST_INDEX:
3460
15.0k
    case M68K_AM_MEMI_PRE_INDEX:
3461
16.2k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
16.6k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
16.9k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
17.0k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
17.0k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
17.0k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
17.0k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
5.76k
    default:
3471
5.76k
      break;
3472
108k
  }
3473
108k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
17.4k
{
3477
17.4k
  int i;
3478
3479
157k
  for (i = 0; i < 8; ++i) {
3480
139k
    if (bits & (1 << i)) {
3481
33.5k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
33.5k
    }
3483
139k
  }
3484
17.4k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
5.83k
{
3488
5.83k
  uint32_t bits = op->register_bits;
3489
5.83k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
5.83k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
5.83k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
5.83k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
421k
{
3496
421k
  switch ((int)op->type) {
3497
186k
    case M68K_OP_REG:
3498
186k
      add_reg_to_rw_list(info, op->reg, write);
3499
186k
      break;
3500
3501
108k
    case M68K_OP_MEM:
3502
108k
      update_am_reg_list(info, op, write);
3503
108k
      break;
3504
3505
5.83k
    case M68K_OP_REG_BITS:
3506
5.83k
      update_reg_list_regbits(info, op, write);
3507
5.83k
      break;
3508
3509
3.26k
    case M68K_OP_REG_PAIR:
3510
3.26k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
3.26k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
3.26k
      break;
3513
421k
  }
3514
421k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
251k
{
3518
251k
  int i;
3519
3520
251k
  if (!info->extension.op_count)
3521
1.97k
    return;
3522
3523
249k
  if (info->extension.op_count == 1) {
3524
82.0k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
167k
  } else {
3526
    // first operand is always read
3527
167k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
339k
    for (i = 1; i < info->extension.op_count; ++i)
3531
171k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
167k
  }
3533
249k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
252k
{
3537
252k
  info->inst = inst;
3538
252k
  info->pc = pc;
3539
252k
  info->ir = 0;
3540
252k
  info->type = cpu_type;
3541
252k
  info->address_mask = 0xffffffff;
3542
3543
252k
  switch(info->type) {
3544
86.5k
    case M68K_CPU_TYPE_68000:
3545
86.5k
      info->type = TYPE_68000;
3546
86.5k
      info->address_mask = 0x00ffffff;
3547
86.5k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
165k
    case M68K_CPU_TYPE_68040:
3565
165k
      info->type = TYPE_68040;
3566
165k
      info->address_mask = 0xffffffff;
3567
165k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
252k
  }
3572
252k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
252k
{
3581
252k
  MCInst *inst = info->inst;
3582
252k
  cs_m68k* ext = &info->extension;
3583
252k
  int i;
3584
252k
  unsigned int size;
3585
3586
252k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
252k
  memset(ext, 0, sizeof(cs_m68k));
3589
252k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.26M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.00M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
252k
  info->ir = peek_imm_16(info);
3595
252k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
251k
    info->ir = read_imm_16(info);
3597
251k
    g_instruction_table[info->ir].instruction(info);
3598
251k
  }
3599
3600
252k
  size = info->pc - (unsigned int)pc;
3601
252k
  info->pc = (unsigned int)pc;
3602
3603
252k
  return size;
3604
252k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
253k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
253k
  int s;
3612
253k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
253k
  cs_struct* handle = instr->csh;
3614
253k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
253k
  if (code_len < 2) {
3619
927
    *size = 0;
3620
927
    return false;
3621
927
  }
3622
3623
252k
  if (instr->flat_insn->detail) {
3624
252k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
252k
  }
3626
3627
252k
  info->groups_count = 0;
3628
252k
  info->regs_read_count = 0;
3629
252k
  info->regs_write_count = 0;
3630
252k
  info->code = code;
3631
252k
  info->code_len = code_len;
3632
252k
  info->baseAddress = address;
3633
3634
252k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
252k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
252k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
252k
  if (handle->mode & CS_MODE_M68K_040)
3641
165k
    cpu_type = M68K_CPU_TYPE_68040;
3642
252k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
252k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
252k
  s = m68k_disassemble(info, address);
3647
3648
252k
  if (s == 0) {
3649
727
    *size = 2;
3650
727
    return false;
3651
727
  }
3652
3653
251k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
251k
  if (s > (int)code_len)
3662
1.23k
    *size = (uint16_t)code_len;
3663
250k
  else
3664
250k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
252k
}
3668