Coverage Report

Created: 2025-11-11 06:33

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/ARM/ARMInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
// This class prints an ARM MCInst to a .s file.
24
//
25
//===----------------------------------------------------------------------===//
26
27
#include <capstone/arm.h>
28
29
#include <capstone/platform.h>
30
31
#include "../../Mapping.h"
32
#include "../../MCInst.h"
33
#include "../../MCInstPrinter.h"
34
#include "../../MCRegisterInfo.h"
35
#include "../../SStream.h"
36
37
#include "ARMAddressingModes.h"
38
#include "ARMBaseInfo.h"
39
#include "ARMDisassemblerExtension.h"
40
#include "ARMInstPrinter.h"
41
#include "ARMLinkage.h"
42
#include "ARMMapping.h"
43
44
#define GET_BANKEDREG_IMPL
45
#include "ARMGenSystemRegister.inc"
46
47
95.7k
#define CONCAT(a, b) CONCAT_(a, b)
48
95.7k
#define CONCAT_(a, b) a##_##b
49
50
#define DEBUG_TYPE "asm-printer"
51
52
// Static function declarations. These are functions which have the same identifiers
53
// over all architectures. Therefor they need to be static.
54
#ifndef CAPSTONE_DIET
55
static void printCustomAliasOperand(MCInst *MI, uint64_t Address,
56
            unsigned OpIdx, unsigned PrintMethodIdx,
57
            SStream *O);
58
#endif
59
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
60
61
/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
62
///
63
/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
64
unsigned translateShiftImm(unsigned imm)
65
68.0k
{
66
  // lsr #32 and asr #32 exist, but should be encoded as a 0.
67
68.0k
  CS_ASSERT((imm & ~0x1f) == 0 && "Invalid shift encoding");
68
69
68.0k
  if (imm == 0)
70
5.57k
    return 32;
71
62.5k
  return imm;
72
68.0k
}
73
74
/// Prints the shift value with an immediate value.
75
static inline void printRegImmShift(MCInst *MI, SStream *O,
76
            ARM_AM_ShiftOpc ShOpc, unsigned ShImm,
77
            bool UseMarkup)
78
23.9k
{
79
23.9k
  add_cs_detail(MI, ARM_OP_GROUP_RegImmShift, ShOpc, ShImm);
80
23.9k
  if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm))
81
356
    return;
82
23.5k
  SStream_concat0(O, ", ");
83
84
23.5k
  CS_ASSERT(!(ShOpc == ARM_AM_ror && !ShImm) && "Cannot have ror #0");
85
23.5k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
86
87
23.5k
  if (ShOpc != ARM_AM_rrx) {
88
22.0k
    SStream_concat0(O, " ");
89
22.0k
    if (getUseMarkup())
90
0
      SStream_concat0(O, "<imm:");
91
22.0k
    SStream_concat(O, "%s%d", "#", translateShiftImm(ShImm));
92
22.0k
    if (getUseMarkup())
93
0
      SStream_concat0(O, ">");
94
22.0k
  }
95
23.5k
}
96
97
static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
98
903k
{
99
903k
  add_cs_detail(MI, ARM_OP_GROUP_PredicateOperand, OpNum);
100
903k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
101
903k
    MCInst_getOperand(MI, (OpNum)));
102
  // Handle the undefined 15 CC value here for printing so we don't abort().
103
903k
  if ((unsigned)CC == 15)
104
2.13k
    SStream_concat0(O, "<und>");
105
900k
  else if (CC != ARMCC_AL)
106
149k
    SStream_concat0(O, ARMCondCodeToString(CC));
107
903k
}
108
109
static void printRegName(SStream *OS, unsigned RegNo)
110
3.66M
{
111
3.66M
  SStream_concat(OS, "%s%s", markup("<reg:"),
112
3.66M
           getRegisterName(RegNo, ARM_NoRegAltName));
113
3.66M
  SStream_concat0(OS, markup(">"));
114
3.66M
}
115
116
static inline void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
117
1.72M
{
118
1.72M
  add_cs_detail(MI, ARM_OP_GROUP_Operand, OpNo);
119
1.72M
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
120
1.72M
  if (MCOperand_isReg(Op)) {
121
1.40M
    unsigned Reg = MCOperand_getReg(Op);
122
1.40M
    printRegName(O, Reg);
123
1.40M
  } else if (MCOperand_isImm(Op)) {
124
314k
    SStream_concat(O, "%s", markup("<imm:"));
125
314k
    SStream_concat1(O, '#');
126
314k
    printInt64(O, MCOperand_getImm(Op));
127
314k
    SStream_concat0(O, markup(">"));
128
314k
  } else {
129
0
    CS_ASSERT_RET(0 && "Expressions are not supported.");
130
0
  }
131
1.72M
}
132
133
static inline void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O)
134
47.3k
{
135
47.3k
  add_cs_detail(MI, ARM_OP_GROUP_RegisterList, OpNum);
136
47.3k
  if (MCInst_getOpcode(MI) != ARM_t2CLRM) {
137
47.0k
  }
138
139
47.3k
  SStream_concat0(O, "{");
140
300k
  for (unsigned i = OpNum, e = MCInst_getNumOperands(MI); i != e; ++i) {
141
252k
    if (i != OpNum)
142
205k
      SStream_concat0(O, ", ");
143
252k
    printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (i))));
144
252k
  }
145
47.3k
  SStream_concat0(O, "}");
146
47.3k
}
147
148
static inline void printSBitModifierOperand(MCInst *MI, unsigned OpNum,
149
              SStream *O)
150
283k
{
151
283k
  add_cs_detail(MI, ARM_OP_GROUP_SBitModifierOperand, OpNum);
152
283k
  if (MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))) {
153
253k
    SStream_concat0(O, "s");
154
253k
  }
155
283k
}
156
157
static inline void printOperandAddr(MCInst *MI, uint64_t Address,
158
            unsigned OpNum, SStream *O)
159
52.1k
{
160
52.1k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
161
52.1k
  if (!MCOperand_isImm(Op) || !MI->csh->PrintBranchImmAsAddress ||
162
52.1k
      getUseMarkup()) {
163
0
    printOperand(MI, OpNum, O);
164
0
    return;
165
0
  }
166
52.1k
  int64_t Imm = MCOperand_getImm(Op);
167
  // For ARM instructions the PC offset is 8 bytes, for Thumb instructions it
168
  // is 4 bytes.
169
52.1k
  uint64_t Offset = ARM_getFeatureBits(MI->csh->mode, ARM_ModeThumb) ? 4 :
170
52.1k
                       8;
171
172
  // A Thumb instruction BLX(i) can be 16-bit aligned while targets Arm code
173
  // which is 32-bit aligned. The target address for the case is calculated as
174
  //   targetAddress = Align(PC,4) + imm32;
175
  // where
176
  //   Align(x, y) = y * (x DIV y);
177
52.1k
  if (MCInst_getOpcode(MI) == ARM_tBLXi)
178
240
    Address &= ~0x3;
179
180
52.1k
  uint64_t Target = Address + Imm + Offset;
181
182
52.1k
  Target &= 0xffffffff;
183
52.1k
  ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Target);
184
52.1k
  printUInt64(O, Target);
185
52.1k
}
186
187
static inline void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum,
188
               SStream *O)
189
20.3k
{
190
20.3k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbLdrLabelOperand, OpNum);
191
20.3k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
192
20.3k
  if (MCOperand_isExpr(MO1)) {
193
    // MO1.getExpr()->print(O, &MAI);
194
0
    return;
195
0
  }
196
197
20.3k
  SStream_concat(O, "%s", markup("<mem:"));
198
20.3k
  SStream_concat0(O, "[pc, ");
199
200
20.3k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
201
202
  // Special value for #-0. All others are normal.
203
20.3k
  if (OffImm == INT32_MIN)
204
1.18k
    OffImm = 0;
205
20.3k
  SStream_concat(O, "%s", markup("<imm:"));
206
20.3k
  printInt32Bang(O, OffImm);
207
20.3k
  SStream_concat0(O, markup(">"));
208
20.3k
  SStream_concat(O, "%s", "]");
209
20.3k
  SStream_concat0(O, markup(">"));
210
20.3k
}
211
212
// so_reg is a 4-operand unit corresponding to register forms of the A5.1
213
// "Addressing Mode 1 - Data-processing operands" forms.  This includes:
214
//    REG 0   0           - e.g. R5
215
//    REG REG 0,SH_OPC    - e.g. R5, ROR R3
216
//    REG 0   IMM,SH_OPC  - e.g. R5, LSL #3
217
static inline void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
218
6.61k
{
219
6.61k
  add_cs_detail(MI, ARM_OP_GROUP_SORegRegOperand, OpNum);
220
6.61k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
221
6.61k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
222
6.61k
  MCOperand *MO3 = MCInst_getOperand(MI, (OpNum + 2));
223
224
6.61k
  printRegName(O, MCOperand_getReg(MO1));
225
226
  // Print the shift opc.
227
6.61k
  ARM_AM_ShiftOpc ShOpc = ARM_AM_getSORegShOp(MCOperand_getImm(MO3));
228
6.61k
  SStream_concat(O, "%s", ", ");
229
6.61k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
230
6.61k
  if (ShOpc == ARM_AM_rrx)
231
0
    return;
232
233
6.61k
  SStream_concat0(O, " ");
234
235
6.61k
  printRegName(O, MCOperand_getReg(MO2));
236
6.61k
}
237
238
static inline void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
239
12.4k
{
240
12.4k
  add_cs_detail(MI, ARM_OP_GROUP_SORegImmOperand, OpNum);
241
12.4k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
242
12.4k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
243
244
12.4k
  printRegName(O, MCOperand_getReg(MO1));
245
246
  // Print the shift opc.
247
12.4k
  printRegImmShift(MI, O, ARM_AM_getSORegShOp(MCOperand_getImm(MO2)),
248
12.4k
       ARM_AM_getSORegOffset(MCOperand_getImm(MO2)),
249
12.4k
       getUseMarkup());
250
12.4k
}
251
252
//===--------------------------------------------------------------------===//
253
// Addressing Mode #2
254
//===--------------------------------------------------------------------===//
255
256
static inline void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned Op,
257
                SStream *O)
258
4.11k
{
259
4.11k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
260
4.11k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
261
4.11k
  MCOperand *MO3 = MCInst_getOperand(MI, (Op + 2));
262
263
4.11k
  SStream_concat(O, "%s", markup("<mem:"));
264
4.11k
  SStream_concat0(O, "[");
265
4.11k
  printRegName(O, MCOperand_getReg(MO1));
266
267
4.11k
  if (!MCOperand_getReg(MO2)) {
268
0
    if (ARM_AM_getAM2Offset(
269
0
          MCOperand_getImm(MO3))) { // Don't print +0.
270
0
      SStream_concat(
271
0
        O, "%s%s%s", ", ", markup("<imm:"), "#",
272
0
        ARM_AM_getAddrOpcStr(
273
0
          ARM_AM_getAM2Op(MCOperand_getImm(MO3))),
274
0
        ARM_AM_getAM2Offset(MCOperand_getImm(MO3)));
275
0
      SStream_concat0(O, markup(">"));
276
0
    }
277
0
    SStream_concat(O, "%s", "]");
278
0
    SStream_concat0(O, markup(">"));
279
0
    return;
280
0
  }
281
282
4.11k
  SStream_concat0(O, ", ");
283
4.11k
  SStream_concat0(O, ARM_AM_getAddrOpcStr(
284
4.11k
           ARM_AM_getAM2Op(MCOperand_getImm(MO3))));
285
4.11k
  printRegName(O, MCOperand_getReg(MO2));
286
287
4.11k
  printRegImmShift(MI, O, ARM_AM_getAM2ShiftOpc(MCOperand_getImm(MO3)),
288
4.11k
       ARM_AM_getAM2Offset(MCOperand_getImm(MO3)),
289
4.11k
       getUseMarkup());
290
4.11k
  SStream_concat(O, "%s", "]");
291
4.11k
  SStream_concat0(O, markup(">"));
292
4.11k
}
293
294
static inline void printAddrModeTBB(MCInst *MI, unsigned Op, SStream *O)
295
159
{
296
159
  add_cs_detail(MI, ARM_OP_GROUP_AddrModeTBB, Op);
297
159
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
298
159
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
299
159
  SStream_concat(O, "%s", markup("<mem:"));
300
159
  SStream_concat0(O, "[");
301
159
  printRegName(O, MCOperand_getReg(MO1));
302
159
  SStream_concat0(O, ", ");
303
159
  printRegName(O, MCOperand_getReg(MO2));
304
159
  SStream_concat(O, "%s", "]");
305
159
  SStream_concat0(O, markup(">"));
306
159
}
307
308
static inline void printAddrModeTBH(MCInst *MI, unsigned Op, SStream *O)
309
715
{
310
715
  add_cs_detail(MI, ARM_OP_GROUP_AddrModeTBH, Op);
311
715
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
312
715
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
313
715
  SStream_concat(O, "%s", markup("<mem:"));
314
715
  SStream_concat0(O, "[");
315
715
  printRegName(O, MCOperand_getReg(MO1));
316
715
  SStream_concat0(O, ", ");
317
715
  printRegName(O, MCOperand_getReg(MO2));
318
715
  SStream_concat(O, "%s%s%s%s%s", ", lsl ", markup("<imm:"), "#1",
319
715
           markup(">"), "]");
320
715
  SStream_concat0(O, markup(">"));
321
715
}
322
323
static inline void printAddrMode2Operand(MCInst *MI, unsigned Op, SStream *O)
324
10.4k
{
325
10.4k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode2Operand, Op);
326
10.4k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
327
328
10.4k
  if (!MCOperand_isReg(
329
10.4k
        MO1)) { // FIXME: This is for CP entries, but isn't right.
330
0
    printOperand(MI, Op, O);
331
0
    return;
332
0
  }
333
334
10.4k
  printAM2PreOrOffsetIndexOp(MI, Op, O);
335
10.4k
}
336
337
static inline void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum,
338
                 SStream *O)
339
9.25k
{
340
9.25k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode2OffsetOperand, OpNum);
341
9.25k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
342
9.25k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
343
344
9.25k
  if (!MCOperand_getReg(MO1)) {
345
5.42k
    unsigned ImmOffs = ARM_AM_getAM2Offset(MCOperand_getImm(MO2));
346
5.42k
    SStream_concat(O, "%s", markup("<imm:"));
347
5.42k
    SStream_concat1(O, '#');
348
5.42k
    SStream_concat(O, "%s",
349
5.42k
             ARM_AM_getAddrOpcStr(
350
5.42k
               ARM_AM_getAM2Op(MCOperand_getImm(MO2))));
351
5.42k
    printUInt32(O, ImmOffs);
352
5.42k
    SStream_concat0(O, markup(">"));
353
5.42k
    return;
354
5.42k
  }
355
356
3.82k
  SStream_concat0(O, ARM_AM_getAddrOpcStr(
357
3.82k
           ARM_AM_getAM2Op(MCOperand_getImm(MO2))));
358
3.82k
  printRegName(O, MCOperand_getReg(MO1));
359
360
3.82k
  printRegImmShift(MI, O, ARM_AM_getAM2ShiftOpc(MCOperand_getImm(MO2)),
361
3.82k
       ARM_AM_getAM2Offset(MCOperand_getImm(MO2)),
362
3.82k
       getUseMarkup());
363
3.82k
}
364
365
//===--------------------------------------------------------------------===//
366
// Addressing Mode #3
367
//===--------------------------------------------------------------------===//
368
369
static inline void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op,
370
                SStream *O, bool AlwaysPrintImm0)
371
6.56k
{
372
6.56k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
373
6.56k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
374
6.56k
  MCOperand *MO3 = MCInst_getOperand(MI, (Op + 2));
375
376
6.56k
  SStream_concat(O, "%s", markup("<mem:"));
377
6.56k
  SStream_concat0(O, "[");
378
379
6.56k
  printRegName(O, MCOperand_getReg(MO1));
380
381
6.56k
  if (MCOperand_getReg(MO2)) {
382
3.13k
    SStream_concat(O, "%s", ", ");
383
3.13k
    SStream_concat0(O, ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(
384
3.13k
             MCOperand_getImm(MO3))));
385
3.13k
    printRegName(O, MCOperand_getReg(MO2));
386
3.13k
    SStream_concat1(O, ']');
387
3.13k
    SStream_concat0(O, markup(">"));
388
3.13k
    return;
389
3.13k
  }
390
391
  // If the op is sub we have to print the immediate even if it is 0
392
3.43k
  unsigned ImmOffs = ARM_AM_getAM3Offset(MCOperand_getImm(MO3));
393
3.43k
  ARM_AM_AddrOpc op = ARM_AM_getAM3Op(MCOperand_getImm(MO3));
394
395
3.43k
  if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM_sub)) {
396
3.41k
    SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), "#",
397
3.41k
             ARM_AM_getAddrOpcStr(op));
398
3.41k
    printUInt32(O, ImmOffs);
399
3.41k
    SStream_concat0(O, markup(">"));
400
3.41k
  }
401
3.43k
  SStream_concat1(O, ']');
402
3.43k
  SStream_concat0(O, markup(">"));
403
3.43k
}
404
405
#define DEFINE_printAddrMode3Operand(AlwaysPrintImm0) \
406
  static inline void CONCAT(printAddrMode3Operand, AlwaysPrintImm0)( \
407
    MCInst * MI, unsigned Op, SStream *O) \
408
6.56k
  { \
409
6.56k
    add_cs_detail(MI, \
410
6.56k
            CONCAT(ARM_OP_GROUP_AddrMode3Operand, \
411
6.56k
             AlwaysPrintImm0), \
412
6.56k
            Op, AlwaysPrintImm0); \
413
6.56k
    MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \
414
6.56k
    if (!MCOperand_isReg(MO1)) { \
415
0
      printOperand(MI, Op, O); \
416
0
      return; \
417
0
    } \
418
6.56k
\
419
6.56k
    printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \
420
6.56k
  }
ARMInstPrinter.c:printAddrMode3Operand_0
Line
Count
Source
408
3.37k
  { \
409
3.37k
    add_cs_detail(MI, \
410
3.37k
            CONCAT(ARM_OP_GROUP_AddrMode3Operand, \
411
3.37k
             AlwaysPrintImm0), \
412
3.37k
            Op, AlwaysPrintImm0); \
413
3.37k
    MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \
414
3.37k
    if (!MCOperand_isReg(MO1)) { \
415
0
      printOperand(MI, Op, O); \
416
0
      return; \
417
0
    } \
418
3.37k
\
419
3.37k
    printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \
420
3.37k
  }
ARMInstPrinter.c:printAddrMode3Operand_1
Line
Count
Source
408
3.19k
  { \
409
3.19k
    add_cs_detail(MI, \
410
3.19k
            CONCAT(ARM_OP_GROUP_AddrMode3Operand, \
411
3.19k
             AlwaysPrintImm0), \
412
3.19k
            Op, AlwaysPrintImm0); \
413
3.19k
    MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \
414
3.19k
    if (!MCOperand_isReg(MO1)) { \
415
0
      printOperand(MI, Op, O); \
416
0
      return; \
417
0
    } \
418
3.19k
\
419
3.19k
    printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \
420
3.19k
  }
421
DEFINE_printAddrMode3Operand(false);
422
DEFINE_printAddrMode3Operand(true);
423
424
static inline void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum,
425
                 SStream *O)
426
4.57k
{
427
4.57k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode3OffsetOperand, OpNum);
428
4.57k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
429
4.57k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
430
431
4.57k
  if (MCOperand_getReg(MO1)) {
432
2.16k
    SStream_concat0(O, ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(
433
2.16k
             MCOperand_getImm(MO2))));
434
2.16k
    printRegName(O, MCOperand_getReg(MO1));
435
2.16k
    return;
436
2.16k
  }
437
438
2.40k
  unsigned ImmOffs = ARM_AM_getAM3Offset(MCOperand_getImm(MO2));
439
2.40k
  SStream_concat(O, "%s", markup("<imm:"));
440
2.40k
  SStream_concat1(O, '#');
441
2.40k
  SStream_concat(
442
2.40k
    O, "%s",
443
2.40k
    ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(MCOperand_getImm(MO2))));
444
2.40k
  printUInt32(O, ImmOffs);
445
2.40k
  SStream_concat0(O, markup(">"));
446
2.40k
}
447
448
static inline void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum,
449
             SStream *O)
450
1.23k
{
451
1.23k
  add_cs_detail(MI, ARM_OP_GROUP_PostIdxImm8Operand, OpNum);
452
1.23k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
453
1.23k
  unsigned Imm = MCOperand_getImm(MO);
454
1.23k
  SStream_concat(O, "%s", markup("<imm:"));
455
1.23k
  SStream_concat1(O, '#');
456
1.23k
  SStream_concat(O, "%s", ((Imm & 256) ? "" : "-"));
457
1.23k
  printUInt32(O, (Imm & 0xff));
458
1.23k
  SStream_concat0(O, markup(">"));
459
1.23k
}
460
461
static inline void printPostIdxRegOperand(MCInst *MI, unsigned OpNum,
462
            SStream *O)
463
2.97k
{
464
2.97k
  add_cs_detail(MI, ARM_OP_GROUP_PostIdxRegOperand, OpNum);
465
2.97k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
466
2.97k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
467
468
2.97k
  SStream_concat0(O, (MCOperand_getImm(MO2) ? "" : "-"));
469
2.97k
  printRegName(O, MCOperand_getReg(MO1));
470
2.97k
}
471
472
static inline void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum,
473
               SStream *O)
474
7.95k
{
475
7.95k
  add_cs_detail(MI, ARM_OP_GROUP_PostIdxImm8s4Operand, OpNum);
476
7.95k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
477
7.95k
  unsigned Imm = MCOperand_getImm(MO);
478
7.95k
  SStream_concat(O, "%s", markup("<imm:"));
479
7.95k
  SStream_concat1(O, '#');
480
7.95k
  SStream_concat(O, "%s", ((Imm & 256) ? "" : "-"));
481
7.95k
  printUInt32(O, (Imm & 0xff) << 2);
482
7.95k
  SStream_concat0(O, markup(">"));
483
7.95k
}
484
485
#define DEFINE_printMveAddrModeRQOperand(shift) \
486
  static inline void CONCAT(printMveAddrModeRQOperand, shift)( \
487
    MCInst * MI, unsigned OpNum, SStream *O) \
488
1.02k
  { \
489
1.02k
    add_cs_detail( \
490
1.02k
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
1.02k
      OpNum, shift); \
492
1.02k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
1.02k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
1.02k
\
495
1.02k
    SStream_concat(O, "%s", markup("<mem:")); \
496
1.02k
    SStream_concat0(O, "["); \
497
1.02k
    printRegName(O, MCOperand_getReg(MO1)); \
498
1.02k
    SStream_concat0(O, ", "); \
499
1.02k
    printRegName(O, MCOperand_getReg(MO2)); \
500
1.02k
\
501
1.02k
    if (shift > 0) \
502
1.02k
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
699
           getUseMarkup()); \
504
1.02k
\
505
1.02k
    SStream_concat(O, "%s", "]"); \
506
1.02k
    SStream_concat0(O, markup(">")); \
507
1.02k
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_0
Line
Count
Source
488
325
  { \
489
325
    add_cs_detail( \
490
325
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
325
      OpNum, shift); \
492
325
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
325
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
325
\
495
325
    SStream_concat(O, "%s", markup("<mem:")); \
496
325
    SStream_concat0(O, "["); \
497
325
    printRegName(O, MCOperand_getReg(MO1)); \
498
325
    SStream_concat0(O, ", "); \
499
325
    printRegName(O, MCOperand_getReg(MO2)); \
500
325
\
501
325
    if (shift > 0) \
502
325
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
0
           getUseMarkup()); \
504
325
\
505
325
    SStream_concat(O, "%s", "]"); \
506
325
    SStream_concat0(O, markup(">")); \
507
325
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_3
Line
Count
Source
488
516
  { \
489
516
    add_cs_detail( \
490
516
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
516
      OpNum, shift); \
492
516
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
516
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
516
\
495
516
    SStream_concat(O, "%s", markup("<mem:")); \
496
516
    SStream_concat0(O, "["); \
497
516
    printRegName(O, MCOperand_getReg(MO1)); \
498
516
    SStream_concat0(O, ", "); \
499
516
    printRegName(O, MCOperand_getReg(MO2)); \
500
516
\
501
516
    if (shift > 0) \
502
516
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
516
           getUseMarkup()); \
504
516
\
505
516
    SStream_concat(O, "%s", "]"); \
506
516
    SStream_concat0(O, markup(">")); \
507
516
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_1
Line
Count
Source
488
162
  { \
489
162
    add_cs_detail( \
490
162
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
162
      OpNum, shift); \
492
162
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
162
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
162
\
495
162
    SStream_concat(O, "%s", markup("<mem:")); \
496
162
    SStream_concat0(O, "["); \
497
162
    printRegName(O, MCOperand_getReg(MO1)); \
498
162
    SStream_concat0(O, ", "); \
499
162
    printRegName(O, MCOperand_getReg(MO2)); \
500
162
\
501
162
    if (shift > 0) \
502
162
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
162
           getUseMarkup()); \
504
162
\
505
162
    SStream_concat(O, "%s", "]"); \
506
162
    SStream_concat0(O, markup(">")); \
507
162
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_2
Line
Count
Source
488
21
  { \
489
21
    add_cs_detail( \
490
21
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
21
      OpNum, shift); \
492
21
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
21
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
21
\
495
21
    SStream_concat(O, "%s", markup("<mem:")); \
496
21
    SStream_concat0(O, "["); \
497
21
    printRegName(O, MCOperand_getReg(MO1)); \
498
21
    SStream_concat0(O, ", "); \
499
21
    printRegName(O, MCOperand_getReg(MO2)); \
500
21
\
501
21
    if (shift > 0) \
502
21
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
21
           getUseMarkup()); \
504
21
\
505
21
    SStream_concat(O, "%s", "]"); \
506
21
    SStream_concat0(O, markup(">")); \
507
21
  }
508
DEFINE_printMveAddrModeRQOperand(0);
509
DEFINE_printMveAddrModeRQOperand(3);
510
DEFINE_printMveAddrModeRQOperand(1);
511
DEFINE_printMveAddrModeRQOperand(2);
512
513
#define DEFINE_printAddrMode5Operand(AlwaysPrintImm0) \
514
  static inline void CONCAT(printAddrMode5Operand, AlwaysPrintImm0)( \
515
    MCInst * MI, unsigned OpNum, SStream *O) \
516
19.7k
  { \
517
19.7k
    add_cs_detail(MI, \
518
19.7k
            CONCAT(ARM_OP_GROUP_AddrMode5Operand, \
519
19.7k
             AlwaysPrintImm0), \
520
19.7k
            OpNum, AlwaysPrintImm0); \
521
19.7k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
522
19.7k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
523
19.7k
\
524
19.7k
    SStream_concat(O, "%s", markup("<mem:")); \
525
19.7k
    SStream_concat0(O, "["); \
526
19.7k
    printRegName(O, MCOperand_getReg(MO1)); \
527
19.7k
\
528
19.7k
    unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \
529
19.7k
    ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \
530
19.7k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
531
19.2k
      SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \
532
19.2k
               "#", ARM_AM_getAddrOpcStr(Op)); \
533
19.2k
      printUInt32(O, ImmOffs * 4); \
534
19.2k
      SStream_concat0(O, markup(">")); \
535
19.2k
    } \
536
19.7k
    SStream_concat(O, "%s", "]"); \
537
19.7k
    SStream_concat0(O, markup(">")); \
538
19.7k
  }
ARMInstPrinter.c:printAddrMode5Operand_0
Line
Count
Source
516
10.8k
  { \
517
10.8k
    add_cs_detail(MI, \
518
10.8k
            CONCAT(ARM_OP_GROUP_AddrMode5Operand, \
519
10.8k
             AlwaysPrintImm0), \
520
10.8k
            OpNum, AlwaysPrintImm0); \
521
10.8k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
522
10.8k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
523
10.8k
\
524
10.8k
    SStream_concat(O, "%s", markup("<mem:")); \
525
10.8k
    SStream_concat0(O, "["); \
526
10.8k
    printRegName(O, MCOperand_getReg(MO1)); \
527
10.8k
\
528
10.8k
    unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \
529
10.8k
    ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \
530
10.8k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
531
10.3k
      SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \
532
10.3k
               "#", ARM_AM_getAddrOpcStr(Op)); \
533
10.3k
      printUInt32(O, ImmOffs * 4); \
534
10.3k
      SStream_concat0(O, markup(">")); \
535
10.3k
    } \
536
10.8k
    SStream_concat(O, "%s", "]"); \
537
10.8k
    SStream_concat0(O, markup(">")); \
538
10.8k
  }
ARMInstPrinter.c:printAddrMode5Operand_1
Line
Count
Source
516
8.92k
  { \
517
8.92k
    add_cs_detail(MI, \
518
8.92k
            CONCAT(ARM_OP_GROUP_AddrMode5Operand, \
519
8.92k
             AlwaysPrintImm0), \
520
8.92k
            OpNum, AlwaysPrintImm0); \
521
8.92k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
522
8.92k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
523
8.92k
\
524
8.92k
    SStream_concat(O, "%s", markup("<mem:")); \
525
8.92k
    SStream_concat0(O, "["); \
526
8.92k
    printRegName(O, MCOperand_getReg(MO1)); \
527
8.92k
\
528
8.92k
    unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \
529
8.92k
    ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \
530
8.92k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
531
8.92k
      SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \
532
8.92k
               "#", ARM_AM_getAddrOpcStr(Op)); \
533
8.92k
      printUInt32(O, ImmOffs * 4); \
534
8.92k
      SStream_concat0(O, markup(">")); \
535
8.92k
    } \
536
8.92k
    SStream_concat(O, "%s", "]"); \
537
8.92k
    SStream_concat0(O, markup(">")); \
538
8.92k
  }
539
DEFINE_printAddrMode5Operand(false);
540
DEFINE_printAddrMode5Operand(true);
541
542
#define DEFINE_printAddrMode5FP16Operand(AlwaysPrintImm0) \
543
  static inline void CONCAT(printAddrMode5FP16Operand, AlwaysPrintImm0)( \
544
    MCInst * MI, unsigned OpNum, SStream *O) \
545
1.08k
  { \
546
1.08k
    add_cs_detail(MI, \
547
1.08k
            CONCAT(ARM_OP_GROUP_AddrMode5FP16Operand, \
548
1.08k
             AlwaysPrintImm0), \
549
1.08k
            OpNum, AlwaysPrintImm0); \
550
1.08k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
551
1.08k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
552
1.08k
\
553
1.08k
    if (!MCOperand_isReg(MO1)) { \
554
0
      printOperand(MI, OpNum, O); \
555
0
      return; \
556
0
    } \
557
1.08k
\
558
1.08k
    SStream_concat(O, "%s", markup("<mem:")); \
559
1.08k
    SStream_concat0(O, "["); \
560
1.08k
    printRegName(O, MCOperand_getReg(MO1)); \
561
1.08k
\
562
1.08k
    unsigned ImmOffs = \
563
1.08k
      ARM_AM_getAM5FP16Offset(MCOperand_getImm(MO2)); \
564
1.08k
    unsigned Op = ARM_AM_getAM5FP16Op(MCOperand_getImm(MO2)); \
565
1.08k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
566
995
      SStream_concat( \
567
995
        O, "%s%s%s%s", ", ", markup("<imm:"), "#", \
568
995
        ARM_AM_getAddrOpcStr(ARM_AM_getAM5FP16Op( \
569
995
          MCOperand_getImm(MO2)))); \
570
995
      printUInt32(O, ImmOffs * 2); \
571
995
      SStream_concat0(O, markup(">")); \
572
995
    } \
573
1.08k
    SStream_concat(O, "%s", "]"); \
574
1.08k
    SStream_concat0(O, markup(">")); \
575
1.08k
  }
576
DEFINE_printAddrMode5FP16Operand(false);
577
578
static inline void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O)
579
47.3k
{
580
47.3k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode6Operand, OpNum);
581
47.3k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
582
47.3k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
583
584
47.3k
  SStream_concat(O, "%s", markup("<mem:"));
585
47.3k
  SStream_concat0(O, "[");
586
47.3k
  printRegName(O, MCOperand_getReg(MO1));
587
47.3k
  if (MCOperand_getImm(MO2)) {
588
19.1k
    SStream_concat(O, "%s", ":");
589
19.1k
    printInt64(O, ((uint32_t)MCOperand_getImm(MO2)) << 3);
590
19.1k
  }
591
47.3k
  SStream_concat(O, "%s", "]");
592
47.3k
  SStream_concat0(O, markup(">"));
593
47.3k
}
594
595
static inline void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O)
596
40.1k
{
597
40.1k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode7Operand, OpNum);
598
40.1k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
599
40.1k
  SStream_concat(O, "%s", markup("<mem:"));
600
40.1k
  SStream_concat0(O, "[");
601
40.1k
  printRegName(O, MCOperand_getReg(MO1));
602
40.1k
  SStream_concat(O, "%s", "]");
603
40.1k
  SStream_concat0(O, markup(">"));
604
40.1k
}
605
606
static inline void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum,
607
                 SStream *O)
608
13.3k
{
609
13.3k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode6OffsetOperand, OpNum);
610
13.3k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
611
13.3k
  if (MCOperand_getReg(MO) == 0)
612
2.75k
    SStream_concat0(O, "!");
613
10.6k
  else {
614
10.6k
    SStream_concat0(O, ", ");
615
10.6k
    printRegName(O, MCOperand_getReg(MO));
616
10.6k
  }
617
13.3k
}
618
619
static inline void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum,
620
              SStream *O)
621
953
{
622
953
  add_cs_detail(MI, ARM_OP_GROUP_BitfieldInvMaskImmOperand, OpNum);
623
953
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
624
953
  uint32_t v = ~MCOperand_getImm(MO);
625
953
  int32_t lsb = CountTrailingZeros_32(v);
626
953
  int32_t width = (32 - countLeadingZeros(v)) - lsb;
627
628
953
  SStream_concat(O, "%s", markup("<imm:"));
629
953
  SStream_concat1(O, '#');
630
953
  printInt32(O, lsb);
631
953
  SStream_concat(O, "%s%s%s", markup(">"), ", ", markup("<imm:"));
632
953
  printInt32Bang(O, width);
633
953
  SStream_concat0(O, markup(">"));
634
953
}
635
636
static inline void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O)
637
1.81k
{
638
1.81k
  add_cs_detail(MI, ARM_OP_GROUP_MemBOption, OpNum);
639
1.81k
  unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
640
1.81k
  SStream_concat0(O, ARM_MB_MemBOptToString(
641
1.81k
           val, ARM_getFeatureBits(MI->csh->mode,
642
1.81k
                 ARM_HasV8Ops)));
643
1.81k
}
644
645
static inline void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
646
2.59k
{
647
2.59k
  add_cs_detail(MI, ARM_OP_GROUP_InstSyncBOption, OpNum);
648
2.59k
  unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
649
2.59k
  SStream_concat0(O, ARM_ISB_InstSyncBOptToString(val));
650
2.59k
}
651
652
static inline void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
653
0
{
654
0
  add_cs_detail(MI, ARM_OP_GROUP_TraceSyncBOption, OpNum);
655
0
  unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
656
0
  SStream_concat0(O, ARM_TSB_TraceSyncBOptToString(val));
657
0
}
658
659
static inline void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
660
1.31k
{
661
1.31k
  add_cs_detail(MI, ARM_OP_GROUP_ShiftImmOperand, OpNum);
662
1.31k
  unsigned ShiftOp = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
663
1.31k
  bool isASR = (ShiftOp & (1 << 5)) != 0;
664
1.31k
  unsigned Amt = ShiftOp & 0x1f;
665
1.31k
  if (isASR) {
666
682
    SStream_concat(O, "%s%s%s", ", asr ", markup("<imm:"), "#");
667
682
    printUInt32(O, Amt == 0 ? 32 : Amt);
668
682
    SStream_concat0(O, markup(">"));
669
682
  } else if (Amt) {
670
466
    SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#");
671
466
    printUInt32(O, Amt);
672
466
    SStream_concat0(O, markup(">"));
673
466
  }
674
1.31k
}
675
676
static inline void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
677
425
{
678
425
  add_cs_detail(MI, ARM_OP_GROUP_PKHLSLShiftImm, OpNum);
679
425
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
680
425
  if (Imm == 0)
681
331
    return;
682
683
94
  SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#");
684
94
  printUInt32(O, Imm);
685
94
  SStream_concat0(O, markup(">"));
686
94
}
687
688
static inline void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
689
161
{
690
161
  add_cs_detail(MI, ARM_OP_GROUP_PKHASRShiftImm, OpNum);
691
161
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
692
  // A shift amount of 32 is encoded as 0.
693
161
  if (Imm == 0)
694
25
    Imm = 32;
695
696
161
  SStream_concat(O, "%s%s%s", ", asr ", markup("<imm:"), "#");
697
161
  printUInt32(O, Imm);
698
161
  SStream_concat0(O, markup(">"));
699
161
}
700
701
static inline void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O)
702
656
{
703
656
  add_cs_detail(MI, ARM_OP_GROUP_GPRPairOperand, OpNum);
704
656
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
705
656
  printRegName(O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0));
706
656
  SStream_concat0(O, ", ");
707
656
  printRegName(O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1));
708
656
}
709
710
static inline void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O)
711
569
{
712
569
  add_cs_detail(MI, ARM_OP_GROUP_SetendOperand, OpNum);
713
569
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
714
569
  if (MCOperand_getImm(Op))
715
290
    SStream_concat0(O, "be");
716
279
  else
717
279
    SStream_concat0(O, "le");
718
569
}
719
720
static inline void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O)
721
529
{
722
529
  add_cs_detail(MI, ARM_OP_GROUP_CPSIMod, OpNum);
723
529
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
724
529
  SStream_concat0(O, ARM_PROC_IModToString(MCOperand_getImm(Op)));
725
529
}
726
727
static inline void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O)
728
529
{
729
529
  add_cs_detail(MI, ARM_OP_GROUP_CPSIFlag, OpNum);
730
529
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
731
529
  unsigned IFlags = MCOperand_getImm(Op);
732
2.11k
  for (int i = 2; i >= 0; --i)
733
1.58k
    if (IFlags & (1 << i))
734
736
      SStream_concat0(O, ARM_PROC_IFlagsToString(1 << i));
735
736
529
  if (IFlags == 0)
737
163
    SStream_concat0(O, "none");
738
529
}
739
740
static inline void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O)
741
8.98k
{
742
8.98k
  add_cs_detail(MI, ARM_OP_GROUP_MSRMaskOperand, OpNum);
743
8.98k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
744
745
8.98k
  if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) {
746
8.07k
    unsigned SYSm = MCOperand_getImm(Op) & 0xFFF; // 12-bit SYSm
747
8.07k
    unsigned Opcode = MCInst_getOpcode(MI);
748
749
    // For writes, handle extended mask bits if the DSP extension is
750
    // present.
751
8.07k
    if (Opcode == ARM_t2MSR_M &&
752
6.83k
        ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) {
753
6.83k
      const ARMSysReg_MClassSysReg *TheReg =
754
6.83k
        ARMSysReg_lookupMClassSysRegBy12bitSYSmValue(
755
6.83k
          SYSm);
756
6.83k
      if (TheReg && MClassSysReg_isInRequiredFeatures(
757
2.22k
                TheReg, ARM_FeatureDSP)) {
758
137
        SStream_concat0(O, TheReg->Name);
759
137
        return;
760
137
      }
761
6.83k
    }
762
763
    // Handle the basic 8-bit mask.
764
7.93k
    SYSm &= 0xff;
765
7.93k
    if (Opcode == ARM_t2MSR_M &&
766
6.69k
        ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) {
767
      // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as
768
      // an alias for MSR APSR_nzcvq.
769
6.69k
      const ARMSysReg_MClassSysReg *TheReg =
770
6.69k
        ARMSysReg_lookupMClassSysRegAPSRNonDeprecated(
771
6.69k
          SYSm);
772
6.69k
      if (TheReg) {
773
702
        SStream_concat0(O, TheReg->Name);
774
702
        return;
775
702
      }
776
6.69k
    }
777
778
7.23k
    const ARMSysReg_MClassSysReg *TheReg =
779
7.23k
      ARMSysReg_lookupMClassSysRegBy8bitSYSmValue(SYSm);
780
7.23k
    if (TheReg) {
781
5.87k
      SStream_concat0(O, TheReg->Name);
782
5.87k
      return;
783
5.87k
    }
784
785
1.35k
    printUInt32(O, SYSm);
786
787
1.35k
    return;
788
7.23k
  }
789
790
  // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
791
  // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
792
910
  unsigned SpecRegRBit = MCOperand_getImm(Op) >> 4;
793
910
  unsigned Mask = MCOperand_getImm(Op) & 0xf;
794
795
910
  if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
796
160
    SStream_concat0(O, "apsr_");
797
160
    switch (Mask) {
798
0
    default:
799
0
      CS_ASSERT_RET(0 && "Unexpected mask value!");
800
40
    case 4:
801
40
      SStream_concat0(O, "g");
802
40
      return;
803
48
    case 8:
804
48
      SStream_concat0(O, "nzcvq");
805
48
      return;
806
72
    case 12:
807
72
      SStream_concat0(O, "nzcvqg");
808
72
      return;
809
160
    }
810
160
  }
811
812
750
  if (SpecRegRBit)
813
698
    SStream_concat0(O, "spsr");
814
52
  else
815
52
    SStream_concat0(O, "cpsr");
816
817
750
  if (Mask) {
818
144
    SStream_concat0(O, "_");
819
820
144
    if (Mask & 8)
821
73
      SStream_concat0(O, "f");
822
823
144
    if (Mask & 4)
824
84
      SStream_concat0(O, "s");
825
826
144
    if (Mask & 2)
827
104
      SStream_concat0(O, "x");
828
829
144
    if (Mask & 1)
830
71
      SStream_concat0(O, "c");
831
144
  }
832
750
}
833
834
static inline void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
835
1.61k
{
836
1.61k
  add_cs_detail(MI, ARM_OP_GROUP_BankedRegOperand, OpNum);
837
1.61k
  uint32_t Banked = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
838
1.61k
  const ARMBankedReg_BankedReg *TheReg =
839
1.61k
    ARMBankedReg_lookupBankedRegByEncoding(Banked);
840
841
1.61k
  const char *Name = TheReg->Name;
842
843
  // uint32_t isSPSR = (Banked & 0x20) >> 5;
844
  // if (isSPSR)
845
  //  Name.replace(0, 4, "SPSR"); // convert 'spsr_' to 'SPSR_'
846
1.61k
  SStream_concat0(O, Name);
847
1.61k
}
848
849
static inline void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum,
850
              SStream *O)
851
22.8k
{
852
22.8k
  add_cs_detail(MI, ARM_OP_GROUP_MandatoryPredicateOperand, OpNum);
853
22.8k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
854
22.8k
    MCInst_getOperand(MI, (OpNum)));
855
22.8k
  SStream_concat0(O, ARMCondCodeToString(CC));
856
22.8k
}
857
858
static inline void
859
printMandatoryRestrictedPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
860
12.4k
{
861
12.4k
  add_cs_detail(MI, ARM_OP_GROUP_MandatoryRestrictedPredicateOperand,
862
12.4k
          OpNum);
863
12.4k
  if ((ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) ==
864
12.4k
      ARMCC_HS)
865
1.50k
    SStream_concat0(O, "cs");
866
10.9k
  else
867
10.9k
    printMandatoryPredicateOperand(MI, OpNum, O);
868
12.4k
}
869
870
static inline void
871
printMandatoryInvertedPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
872
804
{
873
804
  add_cs_detail(MI, ARM_OP_GROUP_MandatoryInvertedPredicateOperand,
874
804
          OpNum);
875
804
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
876
804
    MCInst_getOperand(MI, (OpNum)));
877
804
  SStream_concat0(O, ARMCondCodeToString(ARMCC_getOppositeCondition(CC)));
878
804
}
879
880
static inline void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O)
881
36.2k
{
882
36.2k
  add_cs_detail(MI, ARM_OP_GROUP_NoHashImmediate, OpNum);
883
36.2k
  printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
884
36.2k
}
885
886
static inline void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O)
887
67.4k
{
888
67.4k
  add_cs_detail(MI, ARM_OP_GROUP_PImmediate, OpNum);
889
67.4k
  SStream_concat(O, "%s%d", "p",
890
67.4k
           MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
891
67.4k
}
892
893
static inline void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O)
894
124k
{
895
124k
  add_cs_detail(MI, ARM_OP_GROUP_CImmediate, OpNum);
896
124k
  SStream_concat(O, "%s%d", "c",
897
124k
           MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
898
124k
}
899
900
static inline void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O)
901
4.80k
{
902
4.80k
  add_cs_detail(MI, ARM_OP_GROUP_CoprocOptionImm, OpNum);
903
4.80k
  SStream_concat(O, "%s", "{");
904
4.80k
  printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
905
4.80k
  SStream_concat0(O, "}");
906
4.80k
}
907
908
#define DEFINE_printAdrLabelOperand(scale) \
909
  static inline void CONCAT(printAdrLabelOperand, scale)( \
910
    MCInst * MI, unsigned OpNum, SStream *O) \
911
16.5k
  { \
912
16.5k
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_AdrLabelOperand, scale), \
913
16.5k
            OpNum, scale); \
914
16.5k
    MCOperand *MO = MCInst_getOperand(MI, (OpNum)); \
915
16.5k
\
916
16.5k
    if (MCOperand_isExpr(MO)) { \
917
0
      return; \
918
0
    } \
919
16.5k
\
920
16.5k
    int32_t OffImm = (uint32_t)MCOperand_getImm(MO) << scale; \
921
16.5k
\
922
16.5k
    SStream_concat0(O, markup("<imm:")); \
923
16.5k
    if (OffImm == INT32_MIN) \
924
16.5k
      SStream_concat0(O, "#-0"); \
925
16.5k
    else if (OffImm < 0) { \
926
114
      printInt32Bang(O, OffImm); \
927
16.3k
    } else { \
928
16.3k
      printInt32Bang(O, OffImm); \
929
16.3k
    } \
930
16.5k
    SStream_concat0(O, markup(">")); \
931
16.5k
  }
932
732
DEFINE_printAdrLabelOperand(0);
933
15.7k
DEFINE_printAdrLabelOperand(2);
934
935
#define DEFINE_printAdrLabelOperandAddr(scale) \
936
  static inline void CONCAT(printAdrLabelOperandAddr, scale)( \
937
    MCInst * MI, uint64_t Address, unsigned OpNum, SStream *O) \
938
15.7k
  { \
939
15.7k
    CONCAT(printAdrLabelOperand, scale)(MI, OpNum, O); \
940
15.7k
  }
941
DEFINE_printAdrLabelOperandAddr(2);
942
943
static inline void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum,
944
            SStream *O)
945
16.5k
{
946
16.5k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbS4ImmOperand, OpNum);
947
16.5k
  SStream_concat(O, "%s", markup("<imm:"));
948
16.5k
  printInt64Bang(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) * 4);
949
16.5k
  SStream_concat0(O, markup(">"));
950
16.5k
}
951
952
static inline void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O)
953
48.0k
{
954
48.0k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbSRImm, OpNum);
955
48.0k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
956
48.0k
  SStream_concat(O, "%s", markup("<imm:"));
957
48.0k
  printUInt32Bang(O, (Imm == 0 ? 32 : Imm));
958
48.0k
  SStream_concat0(O, markup(">"));
959
48.0k
}
960
961
static inline void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O)
962
11.4k
{
963
11.4k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbITMask, OpNum);
964
  // (3 - the number of trailing zeros) is the number of then / else.
965
11.4k
  unsigned Mask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
966
11.4k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
967
968
41.0k
  for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
969
29.6k
    if ((Mask >> Pos) & 1)
970
10.6k
      SStream_concat0(O, "e");
971
972
18.9k
    else
973
18.9k
      SStream_concat0(O, "t");
974
29.6k
  }
975
11.4k
}
976
977
static inline void printThumbAddrModeRROperand(MCInst *MI, unsigned Op,
978
                 SStream *O)
979
24.3k
{
980
24.3k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeRROperand, Op);
981
24.3k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
982
24.3k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
983
984
24.3k
  if (!MCOperand_isReg(
985
24.3k
        MO1)) { // FIXME: This is for CP entries, but isn't right.
986
0
    printOperand(MI, Op, O);
987
0
    return;
988
0
  }
989
990
24.3k
  SStream_concat(O, "%s", markup("<mem:"));
991
24.3k
  SStream_concat0(O, "[");
992
24.3k
  printRegName(O, MCOperand_getReg(MO1));
993
24.3k
  unsigned RegNum = MCOperand_getReg(MO2);
994
24.3k
  if (RegNum) {
995
24.3k
    SStream_concat0(O, ", ");
996
24.3k
    printRegName(O, RegNum);
997
24.3k
  }
998
24.3k
  SStream_concat(O, "%s", "]");
999
24.3k
  SStream_concat0(O, markup(">"));
1000
24.3k
}
1001
1002
static inline void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned Op,
1003
              SStream *O, unsigned Scale)
1004
149k
{
1005
149k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
1006
149k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
1007
1008
149k
  if (!MCOperand_isReg(
1009
149k
        MO1)) { // FIXME: This is for CP entries, but isn't right.
1010
0
    printOperand(MI, Op, O);
1011
0
    return;
1012
0
  }
1013
1014
149k
  SStream_concat(O, "%s", markup("<mem:"));
1015
149k
  SStream_concat0(O, "[");
1016
149k
  printRegName(O, MCOperand_getReg(MO1));
1017
149k
  unsigned ImmOffs = MCOperand_getImm(MO2);
1018
149k
  if (ImmOffs) {
1019
141k
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1020
141k
    printUInt32Bang(O, ImmOffs * Scale);
1021
141k
    SStream_concat0(O, markup(">"));
1022
141k
  }
1023
149k
  SStream_concat(O, "%s", "]");
1024
149k
  SStream_concat0(O, markup(">"));
1025
149k
}
1026
1027
static inline void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned Op,
1028
               SStream *O)
1029
52.8k
{
1030
52.8k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S1Operand, Op);
1031
52.8k
  printThumbAddrModeImm5SOperand(MI, Op, O, 1);
1032
52.8k
}
1033
1034
static inline void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned Op,
1035
               SStream *O)
1036
65.4k
{
1037
65.4k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S2Operand, Op);
1038
65.4k
  printThumbAddrModeImm5SOperand(MI, Op, O, 2);
1039
65.4k
}
1040
1041
static inline void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned Op,
1042
               SStream *O)
1043
71.6k
{
1044
71.6k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S4Operand, Op);
1045
71.6k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
1046
71.6k
}
1047
1048
static inline void printThumbAddrModeSPOperand(MCInst *MI, unsigned Op,
1049
                 SStream *O)
1050
43.6k
{
1051
43.6k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeSPOperand, Op);
1052
43.6k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
1053
43.6k
}
1054
1055
// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1056
// register with shift forms.
1057
// REG 0   0           - e.g. R5
1058
// REG IMM, SH_OPC     - e.g. R5, LSL #3
1059
static inline void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O)
1060
2.82k
{
1061
2.82k
  add_cs_detail(MI, ARM_OP_GROUP_T2SOOperand, OpNum);
1062
2.82k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1063
2.82k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
1064
1065
2.82k
  unsigned Reg = MCOperand_getReg(MO1);
1066
2.82k
  printRegName(O, Reg);
1067
1068
  // Print the shift opc.
1069
1070
2.82k
  printRegImmShift(MI, O, ARM_AM_getSORegShOp(MCOperand_getImm(MO2)),
1071
2.82k
       ARM_AM_getSORegOffset(MCOperand_getImm(MO2)),
1072
2.82k
       getUseMarkup());
1073
2.82k
}
1074
1075
#define DEFINE_printAddrModeImm12Operand(AlwaysPrintImm0) \
1076
  static inline void CONCAT(printAddrModeImm12Operand, AlwaysPrintImm0)( \
1077
    MCInst * MI, unsigned OpNum, SStream *O) \
1078
9.76k
  { \
1079
9.76k
    add_cs_detail(MI, \
1080
9.76k
            CONCAT(ARM_OP_GROUP_AddrModeImm12Operand, \
1081
9.76k
             AlwaysPrintImm0), \
1082
9.76k
            OpNum, AlwaysPrintImm0); \
1083
9.76k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1084
9.76k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1085
9.76k
\
1086
9.76k
    if (!MCOperand_isReg(MO1)) { \
1087
0
      printOperand(MI, OpNum, O); \
1088
0
      return; \
1089
0
    } \
1090
9.76k
\
1091
9.76k
    SStream_concat(O, "%s", markup("<mem:")); \
1092
9.76k
    SStream_concat0(O, "["); \
1093
9.76k
    printRegName(O, MCOperand_getReg(MO1)); \
1094
9.76k
\
1095
9.76k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1096
9.76k
    bool isSub = OffImm < 0; \
1097
9.76k
\
1098
9.76k
    if (OffImm == INT32_MIN) \
1099
9.76k
      OffImm = 0; \
1100
9.76k
    if (isSub) { \
1101
4.38k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1102
4.38k
      printInt32Bang(O, OffImm); \
1103
4.38k
      SStream_concat0(O, markup(">")); \
1104
5.38k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1105
5.22k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1106
5.22k
      printInt32Bang(O, OffImm); \
1107
5.22k
      SStream_concat0(O, markup(">")); \
1108
5.22k
    } \
1109
9.76k
    SStream_concat(O, "%s", "]"); \
1110
9.76k
    SStream_concat0(O, markup(">")); \
1111
9.76k
  }
1112
5.82k
DEFINE_printAddrModeImm12Operand(false);
1113
3.94k
DEFINE_printAddrModeImm12Operand(true);
1114
1115
#define DEFINE_printT2AddrModeImm8Operand(AlwaysPrintImm0) \
1116
  static inline void CONCAT(printT2AddrModeImm8Operand, \
1117
          AlwaysPrintImm0)(MCInst * MI, \
1118
               unsigned OpNum, SStream *O) \
1119
11.5k
  { \
1120
11.5k
    add_cs_detail(MI, \
1121
11.5k
            CONCAT(ARM_OP_GROUP_T2AddrModeImm8Operand, \
1122
11.5k
             AlwaysPrintImm0), \
1123
11.5k
            OpNum, AlwaysPrintImm0); \
1124
11.5k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1125
11.5k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1126
11.5k
\
1127
11.5k
    SStream_concat(O, "%s", markup("<mem:")); \
1128
11.5k
    SStream_concat0(O, "["); \
1129
11.5k
    printRegName(O, MCOperand_getReg(MO1)); \
1130
11.5k
\
1131
11.5k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1132
11.5k
    bool isSub = OffImm < 0; \
1133
11.5k
\
1134
11.5k
    if (OffImm == INT32_MIN) \
1135
11.5k
      OffImm = 0; \
1136
11.5k
    if (isSub) { \
1137
7.41k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1138
7.41k
      printInt32Bang(O, OffImm); \
1139
7.41k
      SStream_concat0(O, markup(">")); \
1140
7.41k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1141
3.34k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1142
3.34k
      printInt32Bang(O, OffImm); \
1143
3.34k
      SStream_concat0(O, markup(">")); \
1144
3.34k
    } \
1145
11.5k
    SStream_concat(O, "%s", "]"); \
1146
11.5k
    SStream_concat0(O, markup(">")); \
1147
11.5k
  }
1148
4.04k
DEFINE_printT2AddrModeImm8Operand(true);
1149
7.46k
DEFINE_printT2AddrModeImm8Operand(false);
1150
1151
#define DEFINE_printT2AddrModeImm8s4Operand(AlwaysPrintImm0) \
1152
  static inline void CONCAT(printT2AddrModeImm8s4Operand, \
1153
          AlwaysPrintImm0)(MCInst * MI, \
1154
               unsigned OpNum, SStream *O) \
1155
8.63k
  { \
1156
8.63k
    add_cs_detail(MI, \
1157
8.63k
            CONCAT(ARM_OP_GROUP_T2AddrModeImm8s4Operand, \
1158
8.63k
             AlwaysPrintImm0), \
1159
8.63k
            OpNum, AlwaysPrintImm0); \
1160
8.63k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1161
8.63k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1162
8.63k
\
1163
8.63k
    if (!MCOperand_isReg(MO1)) { \
1164
0
      printOperand(MI, OpNum, O); \
1165
0
      return; \
1166
0
    } \
1167
8.63k
\
1168
8.63k
    SStream_concat(O, "%s", markup("<mem:")); \
1169
8.63k
    SStream_concat0(O, "["); \
1170
8.63k
    printRegName(O, MCOperand_getReg(MO1)); \
1171
8.63k
\
1172
8.63k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1173
8.63k
    bool isSub = OffImm < 0; \
1174
8.63k
\
1175
8.63k
    if (OffImm == INT32_MIN) \
1176
8.63k
      OffImm = 0; \
1177
8.63k
    if (isSub) { \
1178
4.39k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1179
4.39k
      printInt32Bang(O, OffImm); \
1180
4.39k
      SStream_concat0(O, markup(">")); \
1181
4.39k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1182
4.19k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1183
4.19k
      printInt32Bang(O, OffImm); \
1184
4.19k
      SStream_concat0(O, markup(">")); \
1185
4.19k
    } \
1186
8.63k
    SStream_concat(O, "%s", "]"); \
1187
8.63k
    SStream_concat0(O, markup(">")); \
1188
8.63k
  }
1189
1190
2.52k
DEFINE_printT2AddrModeImm8s4Operand(false);
1191
6.10k
DEFINE_printT2AddrModeImm8s4Operand(true);
1192
1193
static inline void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum,
1194
                 SStream *O)
1195
301
{
1196
301
  add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm0_1020s4Operand, OpNum);
1197
301
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1198
301
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
1199
1200
301
  SStream_concat(O, "%s", markup("<mem:"));
1201
301
  SStream_concat0(O, "[");
1202
301
  printRegName(O, MCOperand_getReg(MO1));
1203
301
  if (MCOperand_getImm(MO2)) {
1204
190
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1205
190
    printInt64Bang(O, (int32_t)(MCOperand_getImm(MO2) * 4));
1206
190
    SStream_concat0(O, markup(">"));
1207
190
  }
1208
301
  SStream_concat(O, "%s", "]");
1209
301
  SStream_concat0(O, markup(">"));
1210
301
}
1211
1212
static inline void printT2AddrModeImm8OffsetOperand(MCInst *MI, unsigned OpNum,
1213
                SStream *O)
1214
3.08k
{
1215
3.08k
  add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm8OffsetOperand, OpNum);
1216
3.08k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1217
3.08k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
1218
3.08k
  SStream_concat(O, "%s", ", ");
1219
3.08k
  SStream_concat0(O, markup("<imm:"));
1220
3.08k
  if (OffImm == INT32_MIN)
1221
989
    SStream_concat0(O, "#-0");
1222
2.09k
  else if (OffImm < 0) {
1223
665
    printInt32Bang(O, OffImm);
1224
1.43k
  } else {
1225
1.43k
    printInt32Bang(O, OffImm);
1226
1.43k
  }
1227
3.08k
  SStream_concat0(O, markup(">"));
1228
3.08k
}
1229
1230
static inline void
1231
printT2AddrModeImm8s4OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1232
2.33k
{
1233
2.33k
  add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm8s4OffsetOperand, OpNum);
1234
2.33k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1235
2.33k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
1236
1237
2.33k
  SStream_concat(O, "%s", ", ");
1238
2.33k
  SStream_concat0(O, markup("<imm:"));
1239
2.33k
  if (OffImm == INT32_MIN)
1240
303
    SStream_concat0(O, "#-0");
1241
2.03k
  else if (OffImm < 0) {
1242
422
    printInt32Bang(O, OffImm);
1243
1.61k
  } else {
1244
1.61k
    printInt32Bang(O, OffImm);
1245
1.61k
  }
1246
2.33k
  SStream_concat0(O, markup(">"));
1247
2.33k
}
1248
1249
static inline void printT2AddrModeSoRegOperand(MCInst *MI, unsigned OpNum,
1250
                 SStream *O)
1251
1.47k
{
1252
1.47k
  add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeSoRegOperand, OpNum);
1253
1.47k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1254
1.47k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
1255
1.47k
  MCOperand *MO3 = MCInst_getOperand(MI, (OpNum + 2));
1256
1257
1.47k
  SStream_concat(O, "%s", markup("<mem:"));
1258
1.47k
  SStream_concat0(O, "[");
1259
1.47k
  printRegName(O, MCOperand_getReg(MO1));
1260
1261
1.47k
  SStream_concat0(O, ", ");
1262
1.47k
  printRegName(O, MCOperand_getReg(MO2));
1263
1264
1.47k
  unsigned ShAmt = MCOperand_getImm(MO3);
1265
1.47k
  if (ShAmt) {
1266
1.06k
    SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#");
1267
1.06k
    printUInt32(O, ShAmt);
1268
1.06k
    SStream_concat0(O, markup(">"));
1269
1.06k
  }
1270
1.47k
  SStream_concat(O, "%s", "]");
1271
1.47k
  SStream_concat0(O, markup(">"));
1272
1.47k
}
1273
1274
static inline void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1275
539
{
1276
539
  add_cs_detail(MI, ARM_OP_GROUP_FPImmOperand, OpNum);
1277
539
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1278
539
  SStream_concat(O, "%s", markup("<imm:"));
1279
539
  printFloatBang(O, ARM_AM_getFPImmFloat(MCOperand_getImm(MO)));
1280
539
  SStream_concat0(O, markup(">"));
1281
539
}
1282
1283
static inline void printVMOVModImmOperand(MCInst *MI, unsigned OpNum,
1284
            SStream *O)
1285
4.70k
{
1286
4.70k
  add_cs_detail(MI, ARM_OP_GROUP_VMOVModImmOperand, OpNum);
1287
4.70k
  unsigned EncodedImm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1288
4.70k
  unsigned EltBits;
1289
4.70k
  uint64_t Val = ARM_AM_decodeVMOVModImm(EncodedImm, &EltBits);
1290
4.70k
  SStream_concat(O, "%s", markup("<imm:"));
1291
4.70k
  printUInt64Bang(O, Val);
1292
4.70k
  SStream_concat0(O, markup(">"));
1293
4.70k
}
1294
1295
static inline void printImmPlusOneOperand(MCInst *MI, unsigned OpNum,
1296
            SStream *O)
1297
1.11k
{
1298
1.11k
  add_cs_detail(MI, ARM_OP_GROUP_ImmPlusOneOperand, OpNum);
1299
1.11k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1300
1.11k
  SStream_concat(O, "%s", markup("<imm:"));
1301
1.11k
  printUInt32Bang(O, Imm + 1);
1302
1.11k
  SStream_concat0(O, markup(">"));
1303
1.11k
}
1304
1305
static inline void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1306
1.38k
{
1307
1.38k
  add_cs_detail(MI, ARM_OP_GROUP_RotImmOperand, OpNum);
1308
1.38k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1309
1.38k
  if (Imm == 0)
1310
244
    return;
1311
1312
1.14k
  SStream_concat(O, "%s%s%s%d", ", ror ", markup("<imm:"), "#", 8 * Imm);
1313
1.14k
  SStream_concat0(O, markup(">"));
1314
1.14k
}
1315
1316
static inline void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1317
8.66k
{
1318
8.66k
  add_cs_detail(MI, ARM_OP_GROUP_ModImmOperand, OpNum);
1319
8.66k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
1320
1321
  // Support for fixups (MCFixup)
1322
8.66k
  if (MCOperand_isExpr(Op)) {
1323
0
    printOperand(MI, OpNum, O);
1324
0
    return;
1325
0
  }
1326
1327
8.66k
  unsigned Bits = MCOperand_getImm(Op) & 0xFF;
1328
8.66k
  unsigned Rot = (MCOperand_getImm(Op) & 0xF00) >> 7;
1329
1330
8.66k
  bool PrintUnsigned = false;
1331
8.66k
  switch (MCInst_getOpcode(MI)) {
1332
306
  case ARM_MOVi:
1333
    // Movs to PC should be treated unsigned
1334
306
    PrintUnsigned =
1335
306
      (MCOperand_getReg(MCInst_getOperand(MI, (OpNum - 1))) ==
1336
306
       ARM_PC);
1337
306
    break;
1338
810
  case ARM_MSRi:
1339
    // Movs to special registers should be treated unsigned
1340
810
    PrintUnsigned = true;
1341
810
    break;
1342
8.66k
  }
1343
1344
8.66k
  int32_t Rotated = ARM_AM_rotr32(Bits, Rot);
1345
8.66k
  if (ARM_AM_getSOImmVal(Rotated) == MCOperand_getImm(Op)) {
1346
    // #rot has the least possible value
1347
6.37k
    SStream_concat(O, "%s", "#");
1348
6.37k
    SStream_concat0(O, markup("<imm:"));
1349
6.37k
    if (PrintUnsigned)
1350
486
      printUInt32(O, (uint32_t)(Rotated));
1351
5.88k
    else
1352
5.88k
      printInt32(O, Rotated);
1353
6.37k
    SStream_concat0(O, markup(">"));
1354
6.37k
    return;
1355
6.37k
  }
1356
1357
  // Explicit #bits, #rot implied
1358
2.29k
  SStream_concat(O, "%s%s%u", "#", markup("<imm:"), Bits);
1359
2.29k
  SStream_concat(O, "%s%s%s%u", markup(">"), ", #", markup("<imm:"), Rot);
1360
2.29k
  SStream_concat0(O, markup(">"));
1361
2.29k
}
1362
1363
static inline void printFBits16(MCInst *MI, unsigned OpNum, SStream *O)
1364
828
{
1365
828
  add_cs_detail(MI, ARM_OP_GROUP_FBits16, OpNum);
1366
828
  SStream_concat(O, "%s%s", markup("<imm:"), "#");
1367
828
  SStream_concat(O, "%d",
1368
828
           16 - MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
1369
828
  SStream_concat0(O, markup(">"));
1370
828
}
1371
1372
static inline void printFBits32(MCInst *MI, unsigned OpNum, SStream *O)
1373
681
{
1374
681
  add_cs_detail(MI, ARM_OP_GROUP_FBits32, OpNum);
1375
681
  SStream_concat(O, "%s%s", markup("<imm:"), "#");
1376
681
  printInt64(O, 32 - MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
1377
681
  SStream_concat0(O, markup(">"));
1378
681
}
1379
1380
static inline void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
1381
6.62k
{
1382
6.62k
  add_cs_detail(MI, ARM_OP_GROUP_VectorIndex, OpNum);
1383
6.62k
  SStream_concat(O, "%s", "[");
1384
6.62k
  printInt64(O,
1385
6.62k
       (int32_t)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
1386
6.62k
  SStream_concat0(O, "]");
1387
6.62k
}
1388
1389
static inline void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O)
1390
2.67k
{
1391
2.67k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListOne, OpNum);
1392
2.67k
  SStream_concat0(O, "{");
1393
2.67k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1394
2.67k
  SStream_concat0(O, "}");
1395
2.67k
}
1396
1397
static inline void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O)
1398
7.35k
{
1399
7.35k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListTwo, OpNum);
1400
7.35k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1401
7.35k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1402
7.35k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
1403
7.35k
  SStream_concat0(O, "{");
1404
7.35k
  printRegName(O, Reg0);
1405
7.35k
  SStream_concat0(O, ", ");
1406
7.35k
  printRegName(O, Reg1);
1407
7.35k
  SStream_concat0(O, "}");
1408
7.35k
}
1409
1410
static inline void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum,
1411
              SStream *O)
1412
4.52k
{
1413
4.52k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoSpaced, OpNum);
1414
4.52k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1415
4.52k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1416
4.52k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
1417
4.52k
  SStream_concat0(O, "{");
1418
4.52k
  printRegName(O, Reg0);
1419
4.52k
  SStream_concat0(O, ", ");
1420
4.52k
  printRegName(O, Reg1);
1421
4.52k
  SStream_concat0(O, "}");
1422
4.52k
}
1423
1424
static inline void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O)
1425
3.51k
{
1426
3.51k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListThree, OpNum);
1427
  // Normally, it's not safe to use register enum values directly with
1428
  // addition to get the next register, but for VFP registers, the
1429
  // sort order is guaranteed because they're all of the form D<n>.
1430
3.51k
  SStream_concat0(O, "{");
1431
3.51k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1432
3.51k
  SStream_concat0(O, ", ");
1433
3.51k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1434
3.51k
  SStream_concat0(O, ", ");
1435
3.51k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1436
3.51k
  SStream_concat0(O, "}");
1437
3.51k
}
1438
1439
static inline void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O)
1440
5.09k
{
1441
5.09k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListFour, OpNum);
1442
  // Normally, it's not safe to use register enum values directly with
1443
  // addition to get the next register, but for VFP registers, the
1444
  // sort order is guaranteed because they're all of the form D<n>.
1445
5.09k
  SStream_concat0(O, "{");
1446
5.09k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1447
5.09k
  SStream_concat0(O, ", ");
1448
5.09k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1449
5.09k
  SStream_concat0(O, ", ");
1450
5.09k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1451
5.09k
  SStream_concat0(O, ", ");
1452
5.09k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 3);
1453
5.09k
  SStream_concat0(O, "}");
1454
5.09k
}
1455
1456
static inline void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum,
1457
                SStream *O)
1458
197
{
1459
197
  add_cs_detail(MI, ARM_OP_GROUP_VectorListOneAllLanes, OpNum);
1460
197
  SStream_concat0(O, "{");
1461
197
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1462
197
  SStream_concat0(O, "[]}");
1463
197
}
1464
1465
static inline void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum,
1466
                SStream *O)
1467
1.47k
{
1468
1.47k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoAllLanes, OpNum);
1469
1.47k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1470
1.47k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1471
1.47k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
1472
1.47k
  SStream_concat0(O, "{");
1473
1.47k
  printRegName(O, Reg0);
1474
1.47k
  SStream_concat0(O, "[], ");
1475
1.47k
  printRegName(O, Reg1);
1476
1.47k
  SStream_concat0(O, "[]}");
1477
1.47k
}
1478
1479
static inline void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum,
1480
            SStream *O)
1481
0
{
1482
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeAllLanes, OpNum);
1483
  // Normally, it's not safe to use register enum values directly with
1484
  // addition to get the next register, but for VFP registers, the
1485
  // sort order is guaranteed because they're all of the form D<n>.
1486
0
  SStream_concat0(O, "{");
1487
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1488
0
  SStream_concat0(O, "[], ");
1489
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1490
0
  SStream_concat0(O, "[], ");
1491
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1492
0
  SStream_concat0(O, "[]}");
1493
0
}
1494
1495
static inline void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum,
1496
                 SStream *O)
1497
0
{
1498
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListFourAllLanes, OpNum);
1499
  // Normally, it's not safe to use register enum values directly with
1500
  // addition to get the next register, but for VFP registers, the
1501
  // sort order is guaranteed because they're all of the form D<n>.
1502
0
  SStream_concat0(O, "{");
1503
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1504
0
  SStream_concat0(O, "[], ");
1505
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1506
0
  SStream_concat0(O, "[], ");
1507
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1508
0
  SStream_concat0(O, "[], ");
1509
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 3);
1510
0
  SStream_concat0(O, "[]}");
1511
0
}
1512
1513
static inline void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum,
1514
                SStream *O)
1515
631
{
1516
631
  add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoSpacedAllLanes, OpNum);
1517
631
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1518
631
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1519
631
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
1520
631
  SStream_concat0(O, "{");
1521
631
  printRegName(O, Reg0);
1522
631
  SStream_concat0(O, "[], ");
1523
631
  printRegName(O, Reg1);
1524
631
  SStream_concat0(O, "[]}");
1525
631
}
1526
1527
static inline void
1528
printVectorListThreeSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
1529
0
{
1530
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeSpacedAllLanes, OpNum);
1531
  // Normally, it's not safe to use register enum values directly with
1532
  // addition to get the next register, but for VFP registers, the
1533
  // sort order is guaranteed because they're all of the form D<n>.
1534
0
  SStream_concat0(O, "{");
1535
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1536
0
  SStream_concat0(O, "[], ");
1537
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1538
0
  SStream_concat0(O, "[], ");
1539
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1540
0
  SStream_concat0(O, "[]}");
1541
0
}
1542
1543
static inline void printVectorListFourSpacedAllLanes(MCInst *MI, unsigned OpNum,
1544
                 SStream *O)
1545
0
{
1546
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListFourSpacedAllLanes, OpNum);
1547
  // Normally, it's not safe to use register enum values directly with
1548
  // addition to get the next register, but for VFP registers, the
1549
  // sort order is guaranteed because they're all of the form D<n>.
1550
0
  SStream_concat0(O, "{");
1551
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1552
0
  SStream_concat0(O, "[], ");
1553
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1554
0
  SStream_concat0(O, "[], ");
1555
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1556
0
  SStream_concat0(O, "[], ");
1557
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 6);
1558
0
  SStream_concat0(O, "[]}");
1559
0
}
1560
1561
static inline void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum,
1562
                SStream *O)
1563
0
{
1564
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeSpaced, OpNum);
1565
  // Normally, it's not safe to use register enum values directly with
1566
  // addition to get the next register, but for VFP registers, the
1567
  // sort order is guaranteed because they're all of the form D<n>.
1568
0
  SStream_concat0(O, "{");
1569
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1570
0
  SStream_concat0(O, ", ");
1571
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1572
0
  SStream_concat0(O, ", ");
1573
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1574
0
  SStream_concat0(O, "}");
1575
0
}
1576
1577
static inline void printVectorListFourSpaced(MCInst *MI, unsigned OpNum,
1578
               SStream *O)
1579
0
{
1580
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListFourSpaced, OpNum);
1581
  // Normally, it's not safe to use register enum values directly with
1582
  // addition to get the next register, but for VFP registers, the
1583
  // sort order is guaranteed because they're all of the form D<n>.
1584
0
  SStream_concat0(O, "{");
1585
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1586
0
  SStream_concat0(O, ", ");
1587
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1588
0
  SStream_concat0(O, ", ");
1589
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1590
0
  SStream_concat0(O, ", ");
1591
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 6);
1592
0
  SStream_concat0(O, "}");
1593
0
}
1594
1595
#define DEFINE_printMVEVectorList(NumRegs) \
1596
  static inline void CONCAT(printMVEVectorList, NumRegs)( \
1597
    MCInst * MI, unsigned OpNum, SStream *O) \
1598
2.10k
  { \
1599
2.10k
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \
1600
2.10k
            OpNum, NumRegs); \
1601
2.10k
    unsigned Reg = \
1602
2.10k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1603
2.10k
    const char *Prefix = "{"; \
1604
8.51k
    for (unsigned i = 0; i < NumRegs; i++) { \
1605
6.40k
      SStream_concat0(O, Prefix); \
1606
6.40k
      printRegName( \
1607
6.40k
        O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \
1608
6.40k
                  ARM_qsub_0 + i)); \
1609
6.40k
      Prefix = ", "; \
1610
6.40k
    } \
1611
2.10k
    SStream_concat0(O, "}"); \
1612
2.10k
  }
ARMInstPrinter.c:printMVEVectorList_2
Line
Count
Source
1598
1.00k
  { \
1599
1.00k
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \
1600
1.00k
            OpNum, NumRegs); \
1601
1.00k
    unsigned Reg = \
1602
1.00k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1603
1.00k
    const char *Prefix = "{"; \
1604
3.01k
    for (unsigned i = 0; i < NumRegs; i++) { \
1605
2.00k
      SStream_concat0(O, Prefix); \
1606
2.00k
      printRegName( \
1607
2.00k
        O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \
1608
2.00k
                  ARM_qsub_0 + i)); \
1609
2.00k
      Prefix = ", "; \
1610
2.00k
    } \
1611
1.00k
    SStream_concat0(O, "}"); \
1612
1.00k
  }
ARMInstPrinter.c:printMVEVectorList_4
Line
Count
Source
1598
1.10k
  { \
1599
1.10k
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \
1600
1.10k
            OpNum, NumRegs); \
1601
1.10k
    unsigned Reg = \
1602
1.10k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1603
1.10k
    const char *Prefix = "{"; \
1604
5.50k
    for (unsigned i = 0; i < NumRegs; i++) { \
1605
4.40k
      SStream_concat0(O, Prefix); \
1606
4.40k
      printRegName( \
1607
4.40k
        O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \
1608
4.40k
                  ARM_qsub_0 + i)); \
1609
4.40k
      Prefix = ", "; \
1610
4.40k
    } \
1611
1.10k
    SStream_concat0(O, "}"); \
1612
1.10k
  }
1613
DEFINE_printMVEVectorList(2) DEFINE_printMVEVectorList(4)
1614
1615
#define DEFINE_printComplexRotationOp(Angle, Remainder) \
1616
  static inline void CONCAT(printComplexRotationOp, \
1617
          CONCAT(Angle, Remainder))( \
1618
    MCInst * MI, unsigned OpNo, SStream *O) \
1619
3.01k
  { \
1620
3.01k
    add_cs_detail( \
1621
3.01k
      MI, \
1622
3.01k
      CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \
1623
3.01k
             Remainder), \
1624
3.01k
      OpNo, Angle, Remainder); \
1625
3.01k
    unsigned Val = \
1626
3.01k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
1627
3.01k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
1628
3.01k
  }
ARMInstPrinter.c:printComplexRotationOp_90_0
Line
Count
Source
1619
1.65k
  { \
1620
1.65k
    add_cs_detail( \
1621
1.65k
      MI, \
1622
1.65k
      CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \
1623
1.65k
             Remainder), \
1624
1.65k
      OpNo, Angle, Remainder); \
1625
1.65k
    unsigned Val = \
1626
1.65k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
1627
1.65k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
1628
1.65k
  }
ARMInstPrinter.c:printComplexRotationOp_180_90
Line
Count
Source
1619
1.36k
  { \
1620
1.36k
    add_cs_detail( \
1621
1.36k
      MI, \
1622
1.36k
      CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \
1623
1.36k
             Remainder), \
1624
1.36k
      OpNo, Angle, Remainder); \
1625
1.36k
    unsigned Val = \
1626
1.36k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
1627
1.36k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
1628
1.36k
  }
1629
  DEFINE_printComplexRotationOp(90, 0) DEFINE_printComplexRotationOp(180,
1630
                     90)
1631
1632
    static inline void printVPTPredicateOperand(MCInst *MI,
1633
                  unsigned OpNum,
1634
                  SStream *O)
1635
37.7k
{
1636
37.7k
  add_cs_detail(MI, ARM_OP_GROUP_VPTPredicateOperand, OpNum);
1637
37.7k
  ARMVCC_VPTCodes CC = (ARMVCC_VPTCodes)MCOperand_getImm(
1638
37.7k
    MCInst_getOperand(MI, (OpNum)));
1639
37.7k
  if (CC != ARMVCC_None)
1640
2.34k
    SStream_concat0(O, ARMVPTPredToString(CC));
1641
37.7k
}
1642
1643
static inline void printVPTMask(MCInst *MI, unsigned OpNum, SStream *O)
1644
7.18k
{
1645
7.18k
  add_cs_detail(MI, ARM_OP_GROUP_VPTMask, OpNum);
1646
  // (3 - the number of trailing zeroes) is the number of them / else.
1647
7.18k
  unsigned Mask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1648
7.18k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
1649
1650
24.3k
  for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1651
17.1k
    bool T = ((Mask >> Pos) & 1) == 0;
1652
17.1k
    if (T)
1653
11.1k
      SStream_concat0(O, "t");
1654
1655
6.02k
    else
1656
6.02k
      SStream_concat0(O, "e");
1657
17.1k
  }
1658
7.18k
}
1659
1660
static inline void printMveSaturateOp(MCInst *MI, unsigned OpNum, SStream *O)
1661
0
{
1662
0
  add_cs_detail(MI, ARM_OP_GROUP_MveSaturateOp, OpNum);
1663
0
  uint32_t Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1664
1665
0
  printUInt32Bang(O, (Val == 1 ? 48 : 64));
1666
0
}
1667
1668
#define PRINT_ALIAS_INSTR
1669
#include "ARMGenAsmWriter.inc"
1670
1671
static void printInst(MCInst *MI, SStream *O, void *info)
1672
1.05M
{
1673
1.05M
  bool isAlias = false;
1674
1.05M
  bool useAliasDetails = map_use_alias_details(MI);
1675
1.05M
  map_set_fill_detail_ops(MI, useAliasDetails);
1676
1.05M
  unsigned Opcode = MCInst_getOpcode(MI);
1677
1.05M
  uint64_t Address = MI->address;
1678
1679
1.05M
  switch (Opcode) {
1680
  // Check for MOVs and print canonical forms, instead.
1681
583
  case ARM_MOVsr: {
1682
583
    isAlias = true;
1683
583
    MCInst_setIsAlias(MI, isAlias);
1684
    // FIXME: Thumb variants?
1685
583
    MCOperand *MO3 = MCInst_getOperand(MI, (3));
1686
1687
583
    SStream_concat1(O, ' ');
1688
583
    SStream_concat0(O, ARM_AM_getShiftOpcStr(ARM_AM_getSORegShOp(
1689
583
             MCOperand_getImm(MO3))));
1690
583
    printSBitModifierOperand(MI, 6, O);
1691
583
    printPredicateOperand(MI, 4, O);
1692
1693
583
    SStream_concat0(O, " ");
1694
1695
583
    printOperand(MI, 0, O);
1696
583
    SStream_concat0(O, ", ");
1697
583
    printOperand(MI, 1, O);
1698
1699
583
    SStream_concat0(O, ", ");
1700
583
    printOperand(MI, 2, O);
1701
1702
583
    if (useAliasDetails)
1703
583
      return;
1704
0
    else
1705
0
      goto add_real_detail;
1706
583
  }
1707
1708
1.53k
  case ARM_MOVsi: {
1709
1.53k
    isAlias = true;
1710
1.53k
    MCInst_setIsAlias(MI, isAlias);
1711
    // FIXME: Thumb variants?
1712
1.53k
    MCOperand *MO2 = MCInst_getOperand(MI, (2));
1713
1714
1.53k
    SStream_concat0(O, ARM_AM_getShiftOpcStr(ARM_AM_getSORegShOp(
1715
1.53k
             MCOperand_getImm(MO2))));
1716
1.53k
    printSBitModifierOperand(MI, 5, O);
1717
1.53k
    printPredicateOperand(MI, 3, O);
1718
1719
1.53k
    SStream_concat0(O, " ");
1720
1721
1.53k
    printOperand(MI, 0, O);
1722
1.53k
    SStream_concat0(O, ", ");
1723
1.53k
    printOperand(MI, 1, O);
1724
1725
1.53k
    if (ARM_AM_getSORegShOp(MCOperand_getImm(MO2)) == ARM_AM_rrx) {
1726
88
      if (useAliasDetails)
1727
88
        return;
1728
0
      else
1729
0
        goto add_real_detail;
1730
88
    }
1731
1732
1.44k
    SStream_concat(O, "%s%s%s%d", ", ", markup("<imm:"), "#",
1733
1.44k
             translateShiftImm(ARM_AM_getSORegOffset(
1734
1.44k
               MCOperand_getImm(MO2))));
1735
1.44k
    SStream_concat0(O, markup(">"));
1736
1.44k
    if (useAliasDetails)
1737
1.44k
      return;
1738
0
    else
1739
0
      goto add_real_detail;
1740
1.44k
  }
1741
1742
  // A8.6.123 PUSH
1743
670
  case ARM_STMDB_UPD:
1744
996
  case ARM_t2STMDB_UPD:
1745
996
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
1746
437
        MCInst_getNumOperands(MI) > 5) {
1747
239
      isAlias = true;
1748
239
      MCInst_setIsAlias(MI, isAlias);
1749
      // Should only print PUSH if there are at least two registers in the
1750
      // list.
1751
239
      SStream_concat0(O, "push");
1752
239
      printPredicateOperand(MI, 2, O);
1753
239
      if (Opcode == ARM_t2STMDB_UPD)
1754
83
        SStream_concat0(O, ".w");
1755
239
      SStream_concat0(O, " ");
1756
1757
239
      printRegisterList(MI, 4, O);
1758
239
      if (useAliasDetails)
1759
239
        return;
1760
0
      else
1761
0
        goto add_real_detail;
1762
239
    } else
1763
757
      break;
1764
1765
1.21k
  case ARM_STR_PRE_IMM:
1766
1.21k
    if (MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP &&
1767
187
        MCOperand_getImm(MCInst_getOperand(MI, (3))) == -4) {
1768
0
      isAlias = true;
1769
0
      MCInst_setIsAlias(MI, isAlias);
1770
0
      SStream_concat1(O, ' ');
1771
0
      SStream_concat0(O, "push");
1772
0
      printPredicateOperand(MI, 4, O);
1773
0
      SStream_concat0(O, " {");
1774
0
      printOperand(MI, 1, O);
1775
0
      SStream_concat0(O, "}");
1776
0
      if (useAliasDetails)
1777
0
        return;
1778
0
      else
1779
0
        goto add_real_detail;
1780
0
    } else
1781
1.21k
      break;
1782
1783
  // A8.6.122 POP
1784
1.29k
  case ARM_LDMIA_UPD:
1785
1.74k
  case ARM_t2LDMIA_UPD:
1786
1.74k
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
1787
290
        MCInst_getNumOperands(MI) > 5) {
1788
207
      isAlias = true;
1789
207
      MCInst_setIsAlias(MI, isAlias);
1790
      // Should only print POP if there are at least two registers in the
1791
      // list.
1792
207
      SStream_concat0(O, "pop");
1793
207
      printPredicateOperand(MI, 2, O);
1794
207
      if (Opcode == ARM_t2LDMIA_UPD)
1795
166
        SStream_concat0(O, ".w");
1796
207
      SStream_concat0(O, " ");
1797
1798
207
      printRegisterList(MI, 4, O);
1799
207
      if (useAliasDetails)
1800
207
        return;
1801
0
      else
1802
0
        goto add_real_detail;
1803
207
    } else
1804
1.54k
      break;
1805
1806
619
  case ARM_LDR_POST_IMM:
1807
619
    if ((MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP) &&
1808
202
        ((ARM_AM_getAM2Offset(MCOperand_getImm(
1809
202
            MCInst_getOperand(MI, (4)))) == 4))) {
1810
110
      isAlias = true;
1811
110
      MCInst_setIsAlias(MI, isAlias);
1812
110
      SStream_concat0(O, "pop");
1813
110
      printPredicateOperand(MI, 5, O);
1814
110
      SStream_concat0(O, " {");
1815
110
      printOperand(MI, 0, O);
1816
110
      SStream_concat0(O, "}");
1817
110
      if (useAliasDetails)
1818
110
        return;
1819
0
      else
1820
0
        goto add_real_detail;
1821
110
    } else
1822
509
      break;
1823
305
  case ARM_t2LDR_POST:
1824
305
    if ((MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP) &&
1825
150
        (Opcode == ARM_t2LDR_POST &&
1826
150
         (MCOperand_getImm(MCInst_getOperand(MI, (3))) == 4))) {
1827
100
      isAlias = true;
1828
100
      MCInst_setIsAlias(MI, isAlias);
1829
100
      SStream_concat0(O, "pop");
1830
100
      printPredicateOperand(MI, 4, O);
1831
100
      SStream_concat0(O, " {");
1832
100
      printOperand(MI, 0, O);
1833
100
      SStream_concat0(O, "}");
1834
100
      if (useAliasDetails)
1835
100
        return;
1836
0
      else
1837
0
        goto add_real_detail;
1838
100
    } else
1839
205
      break;
1840
1841
  // A8.6.355 VPUSH
1842
264
  case ARM_VSTMSDB_UPD:
1843
437
  case ARM_VSTMDDB_UPD:
1844
437
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP) {
1845
256
      isAlias = true;
1846
256
      MCInst_setIsAlias(MI, isAlias);
1847
256
      SStream_concat0(O, "vpush");
1848
256
      printPredicateOperand(MI, 2, O);
1849
256
      SStream_concat0(O, " ");
1850
1851
256
      printRegisterList(MI, 4, O);
1852
256
      if (useAliasDetails)
1853
256
        return;
1854
0
      else
1855
0
        goto add_real_detail;
1856
256
    } else
1857
181
      break;
1858
1859
  // A8.6.354 VPOP
1860
132
  case ARM_VLDMSIA_UPD:
1861
546
  case ARM_VLDMDIA_UPD:
1862
546
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP) {
1863
411
      isAlias = true;
1864
411
      MCInst_setIsAlias(MI, isAlias);
1865
411
      SStream_concat1(O, ' ');
1866
411
      SStream_concat0(O, "vpop");
1867
411
      printPredicateOperand(MI, 2, O);
1868
411
      SStream_concat0(O, " ");
1869
1870
411
      printRegisterList(MI, 4, O);
1871
411
      if (useAliasDetails)
1872
411
        return;
1873
0
      else
1874
0
        goto add_real_detail;
1875
411
    } else
1876
135
      break;
1877
1878
13.3k
  case ARM_tLDMIA: {
1879
13.3k
    isAlias = true;
1880
13.3k
    MCInst_setIsAlias(MI, isAlias);
1881
13.3k
    bool Writeback = true;
1882
13.3k
    unsigned BaseReg = MCOperand_getReg(MCInst_getOperand(MI, (0)));
1883
73.4k
    for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) {
1884
60.1k
      if (MCOperand_getReg(MCInst_getOperand(MI, (i))) ==
1885
60.1k
          BaseReg)
1886
6.90k
        Writeback = false;
1887
60.1k
    }
1888
1889
13.3k
    SStream_concat0(O, "ldm");
1890
1891
13.3k
    printPredicateOperand(MI, 1, O);
1892
13.3k
    SStream_concat0(O, " ");
1893
1894
13.3k
    printOperand(MI, 0, O);
1895
13.3k
    if (Writeback) {
1896
6.43k
      SStream_concat0(O, "!");
1897
6.43k
    }
1898
13.3k
    SStream_concat0(O, ", ");
1899
13.3k
    printRegisterList(MI, 3, O);
1900
13.3k
    if (useAliasDetails)
1901
13.3k
      return;
1902
0
    else
1903
0
      goto add_real_detail;
1904
13.3k
  }
1905
1906
  // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
1907
  // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
1908
  // a single GPRPair reg operand is used in the .td file to replace the two
1909
  // GPRs. However, when decoding them, the two GRPs cannot be automatically
1910
  // expressed as a GPRPair, so we have to manually merge them.
1911
  // FIXME: We would really like to be able to tablegen'erate this.
1912
69
  case ARM_LDREXD:
1913
220
  case ARM_STREXD:
1914
452
  case ARM_LDAEXD:
1915
656
  case ARM_STLEXD: {
1916
656
    const MCRegisterClass *MRC =
1917
656
      MCRegisterInfo_getRegClass(MI->MRI, ARM_GPRRegClassID);
1918
656
    bool isStore = Opcode == ARM_STREXD || Opcode == ARM_STLEXD;
1919
656
    unsigned Reg = MCOperand_getReg(
1920
656
      MCInst_getOperand(MI, isStore ? 1 : 0));
1921
1922
656
    if (MCRegisterClass_contains(MRC, Reg)) {
1923
0
      MCInst NewMI;
1924
1925
0
      MCInst_Init(&NewMI, CS_ARCH_ARM);
1926
0
      MCInst_setOpcode(&NewMI, Opcode);
1927
1928
0
      if (isStore)
1929
0
        MCInst_addOperand2(&NewMI,
1930
0
               MCInst_getOperand(MI, 0));
1931
1932
0
      MCOperand_CreateReg0(
1933
0
        &NewMI,
1934
0
        MCRegisterInfo_getMatchingSuperReg(
1935
0
          MI->MRI, Reg, ARM_gsub_0,
1936
0
          MCRegisterInfo_getRegClass(
1937
0
            MI->MRI,
1938
0
            ARM_GPRPairRegClassID)));
1939
1940
      // Copy the rest operands into NewMI.
1941
0
      for (unsigned i = isStore ? 3 : 2;
1942
0
           i < MCInst_getNumOperands(MI); ++i)
1943
0
        MCInst_addOperand2(&NewMI,
1944
0
               MCInst_getOperand(MI, i));
1945
1946
0
      printInstruction(&NewMI, Address, O);
1947
0
      return;
1948
0
    }
1949
656
    break;
1950
656
  }
1951
656
  case ARM_TSB:
1952
279
  case ARM_t2TSB:
1953
279
    isAlias = true;
1954
279
    MCInst_setIsAlias(MI, isAlias);
1955
1956
279
    SStream_concat0(O, " tsb csync");
1957
279
    if (useAliasDetails)
1958
279
      return;
1959
0
    else
1960
0
      goto add_real_detail;
1961
787
  case ARM_t2DSB:
1962
787
    isAlias = true;
1963
787
    MCInst_setIsAlias(MI, isAlias);
1964
1965
787
    switch (MCOperand_getImm(MCInst_getOperand(MI, (0)))) {
1966
393
    default:
1967
393
      if (!printAliasInstr(MI, Address, O))
1968
393
        printInstruction(MI, Address, O);
1969
393
      break;
1970
139
    case 0:
1971
139
      SStream_concat0(O, " ssbb");
1972
139
      break;
1973
255
    case 4:
1974
255
      SStream_concat0(O, " pssbb");
1975
255
      break;
1976
787
    };
1977
787
    if (useAliasDetails)
1978
787
      return;
1979
0
    else
1980
0
      goto add_real_detail;
1981
1.05M
  }
1982
1983
1.03M
  if (!isAlias)
1984
1.03M
    isAlias |= printAliasInstr(MI, Address, O);
1985
1986
1.03M
add_real_detail:
1987
1.03M
  MCInst_setIsAlias(MI, isAlias);
1988
1.03M
  if (!isAlias || !useAliasDetails) {
1989
1.03M
    map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails));
1990
1.03M
    if (isAlias)
1991
0
      SStream_Close(O);
1992
1.03M
    printInstruction(MI, Address, O);
1993
1.03M
    if (isAlias)
1994
0
      SStream_Open(O);
1995
1.03M
  }
1996
1.03M
}
1997
1998
const char *ARM_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx)
1999
692k
{
2000
692k
  return getRegisterName(RegNo, AltIdx);
2001
692k
}
2002
2003
void ARM_LLVM_printInstruction(MCInst *MI, SStream *O,
2004
             void * /* MCRegisterInfo* */ info)
2005
1.05M
{
2006
1.05M
  printInst(MI, O, info);
2007
1.05M
}