Coverage Report

Created: 2025-11-11 06:33

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/RISCV/RISCVInstPrinter.c
Line
Count
Source
1
//===-- RISCVInstPrinter.cpp - Convert RISCV MCInst to asm syntax ---------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an RISCV MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
#ifdef CAPSTONE_HAS_RISCV
15
16
#include <stdio.h> // DEBUG
17
#include <stdlib.h>
18
#include <string.h>
19
#include <capstone/platform.h>
20
21
#include "RISCVInstPrinter.h"
22
#include "RISCVBaseInfo.h"
23
#include "../../MCInst.h"
24
#include "../../SStream.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../utils.h"
27
#include "../../Mapping.h"
28
#include "RISCVMapping.h"
29
30
//#include "RISCVDisassembler.h"
31
32
#define GET_REGINFO_ENUM
33
#define GET_REGINFO_MC_DESC
34
#include "RISCVGenRegisterInfo.inc"
35
#define GET_INSTRINFO_ENUM
36
#include "RISCVGenInstrInfo.inc"
37
38
// Autogenerated by tblgen.
39
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI);
40
static bool printAliasInstr(MCInst *MI, SStream *OS, void *info);
41
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
42
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O);
43
static void printCSRSystemRegister(MCInst *, unsigned, SStream *);
44
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O);
45
static void printCustomAliasOperand(MCInst *, unsigned, unsigned, SStream *);
46
/// getRegisterName - This method is automatically generated by tblgen
47
/// from the register set description.  This returns the assembler name
48
/// for the specified register.
49
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
50
51
// Include the auto-generated portion of the assembly writer.
52
#define PRINT_ALIAS_INSTR
53
#include "RISCVGenAsmWriter.inc"
54
55
static void fixDetailOfEffectiveAddr(MCInst *MI)
56
9.72k
{
57
  // Operands for load and store instructions in RISCV vary widely
58
9.72k
  unsigned id = MI->flat_insn->id;
59
9.72k
  unsigned reg = 0;
60
9.72k
  int64_t imm = 0;
61
9.72k
  uint8_t access = 0;
62
63
9.72k
  switch (id) {
64
0
  case RISCV_INS_C_FLD:
65
0
  case RISCV_INS_C_LW:
66
0
  case RISCV_INS_C_FLW:
67
0
  case RISCV_INS_C_LD:
68
0
  case RISCV_INS_C_FSD:
69
0
  case RISCV_INS_C_SW:
70
0
  case RISCV_INS_C_FSW:
71
0
  case RISCV_INS_C_SD:
72
0
  case RISCV_INS_C_FLDSP:
73
0
  case RISCV_INS_C_LWSP:
74
0
  case RISCV_INS_C_FLWSP:
75
0
  case RISCV_INS_C_LDSP:
76
0
  case RISCV_INS_C_FSDSP:
77
0
  case RISCV_INS_C_SWSP:
78
0
  case RISCV_INS_C_FSWSP:
79
0
  case RISCV_INS_C_SDSP:
80
122
  case RISCV_INS_FLW:
81
458
  case RISCV_INS_FSW:
82
673
  case RISCV_INS_FLD:
83
699
  case RISCV_INS_FSD:
84
1.42k
  case RISCV_INS_LB:
85
1.53k
  case RISCV_INS_LBU:
86
1.81k
  case RISCV_INS_LD:
87
1.89k
  case RISCV_INS_LH:
88
2.04k
  case RISCV_INS_LHU:
89
2.30k
  case RISCV_INS_LW:
90
2.42k
  case RISCV_INS_LWU:
91
2.64k
  case RISCV_INS_SB:
92
2.80k
  case RISCV_INS_SD:
93
2.90k
  case RISCV_INS_SH:
94
3.78k
  case RISCV_INS_SW: {
95
3.78k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
96
3.78k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
97
3.78k
    CS_ASSERT(RISCV_OP_IMM == RISCV_get_detail_op(MI, -2)->type);
98
3.78k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
99
100
3.78k
    imm = RISCV_get_detail_op(MI, -2)->imm;
101
3.78k
    reg = RISCV_get_detail_op(MI, -1)->reg;
102
3.78k
    access = RISCV_get_detail_op(MI, -1)->access;
103
104
3.78k
    RISCV_get_detail_op(MI, -2)->type = RISCV_OP_MEM;
105
3.78k
    RISCV_get_detail_op(MI, -2)->mem.base = reg;
106
3.78k
    RISCV_get_detail_op(MI, -2)->mem.disp = imm;
107
3.78k
    RISCV_get_detail_op(MI, -2)->access = access;
108
109
3.78k
    RISCV_dec_op_count(MI);
110
111
3.78k
    break;
112
2.90k
  }
113
11
  case RISCV_INS_LR_W:
114
29
  case RISCV_INS_LR_W_AQ:
115
330
  case RISCV_INS_LR_W_AQ_RL:
116
379
  case RISCV_INS_LR_W_RL:
117
385
  case RISCV_INS_LR_D:
118
395
  case RISCV_INS_LR_D_AQ:
119
548
  case RISCV_INS_LR_D_AQ_RL:
120
637
  case RISCV_INS_LR_D_RL: {
121
637
    CS_ASSERT(2 == MI->flat_insn->detail->riscv.op_count);
122
637
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
123
637
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
124
125
637
    reg = RISCV_get_detail_op(MI, -1)->reg;
126
127
637
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
128
637
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
129
637
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
130
131
637
    break;
132
548
  }
133
12
  case RISCV_INS_SC_W:
134
38
  case RISCV_INS_SC_W_AQ:
135
74
  case RISCV_INS_SC_W_AQ_RL:
136
142
  case RISCV_INS_SC_W_RL:
137
162
  case RISCV_INS_SC_D:
138
170
  case RISCV_INS_SC_D_AQ:
139
196
  case RISCV_INS_SC_D_AQ_RL:
140
273
  case RISCV_INS_SC_D_RL:
141
325
  case RISCV_INS_AMOADD_D:
142
336
  case RISCV_INS_AMOADD_D_AQ:
143
640
  case RISCV_INS_AMOADD_D_AQ_RL:
144
928
  case RISCV_INS_AMOADD_D_RL:
145
968
  case RISCV_INS_AMOADD_W:
146
983
  case RISCV_INS_AMOADD_W_AQ:
147
1.04k
  case RISCV_INS_AMOADD_W_AQ_RL:
148
1.25k
  case RISCV_INS_AMOADD_W_RL:
149
1.33k
  case RISCV_INS_AMOAND_D:
150
1.41k
  case RISCV_INS_AMOAND_D_AQ:
151
1.43k
  case RISCV_INS_AMOAND_D_AQ_RL:
152
1.55k
  case RISCV_INS_AMOAND_D_RL:
153
1.56k
  case RISCV_INS_AMOAND_W:
154
1.58k
  case RISCV_INS_AMOAND_W_AQ:
155
1.65k
  case RISCV_INS_AMOAND_W_AQ_RL:
156
1.67k
  case RISCV_INS_AMOAND_W_RL:
157
2.13k
  case RISCV_INS_AMOMAXU_D:
158
2.19k
  case RISCV_INS_AMOMAXU_D_AQ:
159
2.21k
  case RISCV_INS_AMOMAXU_D_AQ_RL:
160
2.24k
  case RISCV_INS_AMOMAXU_D_RL:
161
2.28k
  case RISCV_INS_AMOMAXU_W:
162
2.30k
  case RISCV_INS_AMOMAXU_W_AQ:
163
2.38k
  case RISCV_INS_AMOMAXU_W_AQ_RL:
164
2.45k
  case RISCV_INS_AMOMAXU_W_RL:
165
2.49k
  case RISCV_INS_AMOMAX_D:
166
2.53k
  case RISCV_INS_AMOMAX_D_AQ:
167
2.55k
  case RISCV_INS_AMOMAX_D_AQ_RL:
168
2.60k
  case RISCV_INS_AMOMAX_D_RL:
169
2.64k
  case RISCV_INS_AMOMAX_W:
170
2.67k
  case RISCV_INS_AMOMAX_W_AQ:
171
2.77k
  case RISCV_INS_AMOMAX_W_AQ_RL:
172
2.84k
  case RISCV_INS_AMOMAX_W_RL:
173
2.91k
  case RISCV_INS_AMOMINU_D:
174
2.93k
  case RISCV_INS_AMOMINU_D_AQ:
175
2.95k
  case RISCV_INS_AMOMINU_D_AQ_RL:
176
3.03k
  case RISCV_INS_AMOMINU_D_RL:
177
3.06k
  case RISCV_INS_AMOMINU_W:
178
3.17k
  case RISCV_INS_AMOMINU_W_AQ:
179
3.23k
  case RISCV_INS_AMOMINU_W_AQ_RL:
180
3.25k
  case RISCV_INS_AMOMINU_W_RL:
181
3.87k
  case RISCV_INS_AMOMIN_D:
182
4.01k
  case RISCV_INS_AMOMIN_D_AQ:
183
4.04k
  case RISCV_INS_AMOMIN_D_AQ_RL:
184
4.08k
  case RISCV_INS_AMOMIN_D_RL:
185
4.09k
  case RISCV_INS_AMOMIN_W:
186
4.11k
  case RISCV_INS_AMOMIN_W_AQ:
187
4.15k
  case RISCV_INS_AMOMIN_W_AQ_RL:
188
4.19k
  case RISCV_INS_AMOMIN_W_RL:
189
4.20k
  case RISCV_INS_AMOOR_D:
190
4.21k
  case RISCV_INS_AMOOR_D_AQ:
191
4.29k
  case RISCV_INS_AMOOR_D_AQ_RL:
192
4.36k
  case RISCV_INS_AMOOR_D_RL:
193
4.41k
  case RISCV_INS_AMOOR_W:
194
4.44k
  case RISCV_INS_AMOOR_W_AQ:
195
4.46k
  case RISCV_INS_AMOOR_W_AQ_RL:
196
4.52k
  case RISCV_INS_AMOOR_W_RL:
197
4.55k
  case RISCV_INS_AMOSWAP_D:
198
4.57k
  case RISCV_INS_AMOSWAP_D_AQ:
199
4.65k
  case RISCV_INS_AMOSWAP_D_AQ_RL:
200
4.69k
  case RISCV_INS_AMOSWAP_D_RL:
201
4.70k
  case RISCV_INS_AMOSWAP_W:
202
4.74k
  case RISCV_INS_AMOSWAP_W_AQ:
203
4.76k
  case RISCV_INS_AMOSWAP_W_AQ_RL:
204
4.80k
  case RISCV_INS_AMOSWAP_W_RL:
205
4.84k
  case RISCV_INS_AMOXOR_D:
206
4.88k
  case RISCV_INS_AMOXOR_D_AQ:
207
4.93k
  case RISCV_INS_AMOXOR_D_AQ_RL:
208
4.97k
  case RISCV_INS_AMOXOR_D_RL:
209
4.98k
  case RISCV_INS_AMOXOR_W:
210
4.99k
  case RISCV_INS_AMOXOR_W_AQ:
211
5.04k
  case RISCV_INS_AMOXOR_W_AQ_RL:
212
5.30k
  case RISCV_INS_AMOXOR_W_RL: {
213
5.30k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
214
5.30k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
215
5.30k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
216
5.30k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
217
218
5.30k
    reg = RISCV_get_detail_op(MI, -1)->reg;
219
220
5.30k
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
221
5.30k
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
222
5.30k
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
223
224
5.30k
    break;
225
5.04k
  }
226
0
  default: {
227
0
    CS_ASSERT(0 && "id is not a RISC-V memory instruction");
228
0
    break;
229
5.04k
  }
230
9.72k
  }
231
9.72k
  return;
232
9.72k
}
233
234
//void RISCVInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
235
//                                 StringRef Annot, const MCSubtargetInfo &STI)
236
void RISCV_printInst(MCInst *MI, SStream *O, void *info)
237
216k
{
238
216k
  MCRegisterInfo *MRI = (MCRegisterInfo *)info;
239
  //bool Res = false;
240
  //MCInst *NewMI = MI;
241
  // TODO: RISCV compressd instructions.
242
  //MCInst UncompressedMI;
243
  //if (!NoAliases)
244
  //Res = uncompressInst(UncompressedMI, *MI, MRI, STI);
245
  //if (Res)
246
  //NewMI = const_cast<MCInst *>(&UncompressedMI);
247
216k
  if (/*NoAliases ||*/ !printAliasInstr(MI, O, info))
248
156k
    printInstruction(MI, O, MRI);
249
  //printAnnotation(O, Annot);
250
  // fix load/store type insttuction
251
216k
  if (MI->csh->detail_opt &&
252
216k
      MI->flat_insn->detail->riscv.need_effective_addr)
253
11.0k
    fixDetailOfEffectiveAddr(MI);
254
255
216k
  return;
256
216k
}
257
258
static void printRegName(SStream *OS, unsigned RegNo)
259
364k
{
260
364k
  SStream_concat0(OS, getRegisterName(RegNo, RISCV_ABIRegAltName));
261
364k
}
262
263
/**
264
void RISCVInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
265
                                    raw_ostream &O, const char *Modifier) 
266
*/
267
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
268
148k
{
269
148k
  unsigned reg;
270
148k
  int64_t Imm = 0;
271
272
148k
  RISCV_add_cs_detail(MI, OpNo);
273
274
148k
  MCOperand *MO = MCInst_getOperand(MI, OpNo);
275
276
148k
  if (MCOperand_isReg(MO)) {
277
122k
    reg = MCOperand_getReg(MO);
278
122k
    printRegName(O, reg);
279
122k
  } else {
280
25.5k
    CS_ASSERT(MCOperand_isImm(MO) &&
281
25.5k
        "Unknown operand kind in printOperand");
282
25.5k
    Imm = MCOperand_getImm(MO);
283
25.5k
    if (Imm >= 0) {
284
23.0k
      if (Imm > HEX_THRESHOLD)
285
14.4k
        SStream_concat(O, "0x%" PRIx64, Imm);
286
8.54k
      else
287
8.54k
        SStream_concat(O, "%" PRIu64, Imm);
288
23.0k
    } else {
289
2.57k
      if (Imm < -HEX_THRESHOLD)
290
2.53k
        SStream_concat(O, "-0x%" PRIx64, -Imm);
291
42
      else
292
42
        SStream_concat(O, "-%" PRIu64, -Imm);
293
2.57k
    }
294
25.5k
  }
295
296
  //CS_ASSERT(MO.isExpr() && "Unknown operand kind in printOperand");
297
298
148k
  return;
299
148k
}
300
301
static const char *getCSRSystemRegisterName(unsigned CsrNo)
302
128k
{
303
128k
  switch (CsrNo) {
304
  /*
305
   * From RISC-V Privileged Architecture Version 1.10.
306
   * In the same order as Table 2.5.
307
   */
308
809
  case 0x0000:
309
809
    return "ustatus";
310
448
  case 0x0004:
311
448
    return "uie";
312
231
  case 0x0005:
313
231
    return "utvec";
314
315
177
  case 0x0040:
316
177
    return "uscratch";
317
593
  case 0x0041:
318
593
    return "uepc";
319
644
  case 0x0042:
320
644
    return "ucause";
321
411
  case 0x0043:
322
411
    return "utval";
323
383
  case 0x0044:
324
383
    return "uip";
325
326
1.34k
  case 0x0001:
327
1.34k
    return "fflags";
328
868
  case 0x0002:
329
868
    return "frm";
330
2.20k
  case 0x0003:
331
2.20k
    return "fcsr";
332
333
1.11k
  case 0x0c00:
334
1.11k
    return "cycle";
335
3.04k
  case 0x0c01:
336
3.04k
    return "time";
337
570
  case 0x0c02:
338
570
    return "instret";
339
443
  case 0x0c03:
340
443
    return "hpmcounter3";
341
941
  case 0x0c04:
342
941
    return "hpmcounter4";
343
192
  case 0x0c05:
344
192
    return "hpmcounter5";
345
412
  case 0x0c06:
346
412
    return "hpmcounter6";
347
662
  case 0x0c07:
348
662
    return "hpmcounter7";
349
402
  case 0x0c08:
350
402
    return "hpmcounter8";
351
627
  case 0x0c09:
352
627
    return "hpmcounter9";
353
584
  case 0x0c0a:
354
584
    return "hpmcounter10";
355
1.03k
  case 0x0c0b:
356
1.03k
    return "hpmcounter11";
357
442
  case 0x0c0c:
358
442
    return "hpmcounter12";
359
457
  case 0x0c0d:
360
457
    return "hpmcounter13";
361
269
  case 0x0c0e:
362
269
    return "hpmcounter14";
363
386
  case 0x0c0f:
364
386
    return "hpmcounter15";
365
341
  case 0x0c10:
366
341
    return "hpmcounter16";
367
468
  case 0x0c11:
368
468
    return "hpmcounter17";
369
127
  case 0x0c12:
370
127
    return "hpmcounter18";
371
134
  case 0x0c13:
372
134
    return "hpmcounter19";
373
1.24k
  case 0x0c14:
374
1.24k
    return "hpmcounter20";
375
160
  case 0x0c15:
376
160
    return "hpmcounter21";
377
296
  case 0x0c16:
378
296
    return "hpmcounter22";
379
1.06k
  case 0x0c17:
380
1.06k
    return "hpmcounter23";
381
173
  case 0x0c18:
382
173
    return "hpmcounter24";
383
1.29k
  case 0x0c19:
384
1.29k
    return "hpmcounter25";
385
396
  case 0x0c1a:
386
396
    return "hpmcounter26";
387
678
  case 0x0c1b:
388
678
    return "hpmcounter27";
389
512
  case 0x0c1c:
390
512
    return "hpmcounter28";
391
130
  case 0x0c1d:
392
130
    return "hpmcounter29";
393
697
  case 0x0c1e:
394
697
    return "hpmcounter30";
395
343
  case 0x0c1f:
396
343
    return "hpmcounter31";
397
1.53k
  case 0x0c80:
398
1.53k
    return "cycleh";
399
98
  case 0x0c81:
400
98
    return "timeh";
401
1.71k
  case 0x0c82:
402
1.71k
    return "instreth";
403
376
  case 0x0c83:
404
376
    return "hpmcounter3h";
405
312
  case 0x0c84:
406
312
    return "hpmcounter4h";
407
139
  case 0x0c85:
408
139
    return "hpmcounter5h";
409
274
  case 0x0c86:
410
274
    return "hpmcounter6h";
411
429
  case 0x0c87:
412
429
    return "hpmcounter7h";
413
381
  case 0x0c88:
414
381
    return "hpmcounter8h";
415
95
  case 0x0c89:
416
95
    return "hpmcounter9h";
417
480
  case 0x0c8a:
418
480
    return "hpmcounter10h";
419
490
  case 0x0c8b:
420
490
    return "hpmcounter11h";
421
949
  case 0x0c8c:
422
949
    return "hpmcounter12h";
423
911
  case 0x0c8d:
424
911
    return "hpmcounter13h";
425
337
  case 0x0c8e:
426
337
    return "hpmcounter14h";
427
1.06k
  case 0x0c8f:
428
1.06k
    return "hpmcounter15h";
429
686
  case 0x0c90:
430
686
    return "hpmcounter16h";
431
146
  case 0x0c91:
432
146
    return "hpmcounter17h";
433
725
  case 0x0c92:
434
725
    return "hpmcounter18h";
435
273
  case 0x0c93:
436
273
    return "hpmcounter19h";
437
221
  case 0x0c94:
438
221
    return "hpmcounter20h";
439
297
  case 0x0c95:
440
297
    return "hpmcounter21h";
441
181
  case 0x0c96:
442
181
    return "hpmcounter22h";
443
151
  case 0x0c97:
444
151
    return "hpmcounter23h";
445
300
  case 0x0c98:
446
300
    return "hpmcounter24h";
447
706
  case 0x0c99:
448
706
    return "hpmcounter25h";
449
829
  case 0x0c9a:
450
829
    return "hpmcounter26h";
451
906
  case 0x0c9b:
452
906
    return "hpmcounter27h";
453
898
  case 0x0c9c:
454
898
    return "hpmcounter28h";
455
1.24k
  case 0x0c9d:
456
1.24k
    return "hpmcounter29h";
457
137
  case 0x0c9e:
458
137
    return "hpmcounter30h";
459
800
  case 0x0c9f:
460
800
    return "hpmcounter31h";
461
462
469
  case 0x0100:
463
469
    return "sstatus";
464
683
  case 0x0102:
465
683
    return "sedeleg";
466
360
  case 0x0103:
467
360
    return "sideleg";
468
489
  case 0x0104:
469
489
    return "sie";
470
1.10k
  case 0x0105:
471
1.10k
    return "stvec";
472
741
  case 0x0106:
473
741
    return "scounteren";
474
475
95
  case 0x0140:
476
95
    return "sscratch";
477
171
  case 0x0141:
478
171
    return "sepc";
479
251
  case 0x0142:
480
251
    return "scause";
481
128
  case 0x0143:
482
128
    return "stval";
483
183
  case 0x0144:
484
183
    return "sip";
485
486
363
  case 0x0180:
487
363
    return "satp";
488
489
227
  case 0x0f11:
490
227
    return "mvendorid";
491
155
  case 0x0f12:
492
155
    return "marchid";
493
457
  case 0x0f13:
494
457
    return "mimpid";
495
84
  case 0x0f14:
496
84
    return "mhartid";
497
498
126
  case 0x0300:
499
126
    return "mstatus";
500
97
  case 0x0301:
501
97
    return "misa";
502
896
  case 0x0302:
503
896
    return "medeleg";
504
158
  case 0x0303:
505
158
    return "mideleg";
506
157
  case 0x0304:
507
157
    return "mie";
508
416
  case 0x0305:
509
416
    return "mtvec";
510
115
  case 0x0306:
511
115
    return "mcounteren";
512
513
273
  case 0x0340:
514
273
    return "mscratch";
515
1.14k
  case 0x0341:
516
1.14k
    return "mepc";
517
567
  case 0x0342:
518
567
    return "mcause";
519
225
  case 0x0343:
520
225
    return "mtval";
521
898
  case 0x0344:
522
898
    return "mip";
523
524
302
  case 0x03a0:
525
302
    return "pmpcfg0";
526
308
  case 0x03a1:
527
308
    return "pmpcfg1";
528
443
  case 0x03a2:
529
443
    return "pmpcfg2";
530
133
  case 0x03a3:
531
133
    return "pmpcfg3";
532
755
  case 0x03b0:
533
755
    return "pmpaddr0";
534
446
  case 0x03b1:
535
446
    return "pmpaddr1";
536
209
  case 0x03b2:
537
209
    return "pmpaddr2";
538
366
  case 0x03b3:
539
366
    return "pmpaddr3";
540
119
  case 0x03b4:
541
119
    return "pmpaddr4";
542
639
  case 0x03b5:
543
639
    return "pmpaddr5";
544
84
  case 0x03b6:
545
84
    return "pmpaddr6";
546
523
  case 0x03b7:
547
523
    return "pmpaddr7";
548
120
  case 0x03b8:
549
120
    return "pmpaddr8";
550
562
  case 0x03b9:
551
562
    return "pmpaddr9";
552
100
  case 0x03ba:
553
100
    return "pmpaddr10";
554
821
  case 0x03bb:
555
821
    return "pmpaddr11";
556
683
  case 0x03bc:
557
683
    return "pmpaddr12";
558
285
  case 0x03bd:
559
285
    return "pmpaddr13";
560
294
  case 0x03be:
561
294
    return "pmpaddr14";
562
794
  case 0x03bf:
563
794
    return "pmpaddr15";
564
565
404
  case 0x0b00:
566
404
    return "mcycle";
567
781
  case 0x0b02:
568
781
    return "minstret";
569
1.11k
  case 0x0b03:
570
1.11k
    return "mhpmcounter3";
571
528
  case 0x0b04:
572
528
    return "mhpmcounter4";
573
629
  case 0x0b05:
574
629
    return "mhpmcounter5";
575
373
  case 0x0b06:
576
373
    return "mhpmcounter6";
577
529
  case 0x0b07:
578
529
    return "mhpmcounter7";
579
86
  case 0x0b08:
580
86
    return "mhpmcounter8";
581
128
  case 0x0b09:
582
128
    return "mhpmcounter9";
583
86
  case 0x0b0a:
584
86
    return "mhpmcounter10";
585
801
  case 0x0b0b:
586
801
    return "mhpmcounter11";
587
316
  case 0x0b0c:
588
316
    return "mhpmcounter12";
589
208
  case 0x0b0d:
590
208
    return "mhpmcounter13";
591
211
  case 0x0b0e:
592
211
    return "mhpmcounter14";
593
349
  case 0x0b0f:
594
349
    return "mhpmcounter15";
595
411
  case 0x0b10:
596
411
    return "mhpmcounter16";
597
528
  case 0x0b11:
598
528
    return "mhpmcounter17";
599
854
  case 0x0b12:
600
854
    return "mhpmcounter18";
601
331
  case 0x0b13:
602
331
    return "mhpmcounter19";
603
96
  case 0x0b14:
604
96
    return "mhpmcounter20";
605
862
  case 0x0b15:
606
862
    return "mhpmcounter21";
607
106
  case 0x0b16:
608
106
    return "mhpmcounter22";
609
106
  case 0x0b17:
610
106
    return "mhpmcounter23";
611
154
  case 0x0b18:
612
154
    return "mhpmcounter24";
613
143
  case 0x0b19:
614
143
    return "mhpmcounter25";
615
401
  case 0x0b1a:
616
401
    return "mhpmcounter26";
617
346
  case 0x0b1b:
618
346
    return "mhpmcounter27";
619
541
  case 0x0b1c:
620
541
    return "mhpmcounter28";
621
618
  case 0x0b1d:
622
618
    return "mhpmcounter29";
623
170
  case 0x0b1e:
624
170
    return "mhpmcounter30";
625
145
  case 0x0b1f:
626
145
    return "mhpmcounter31";
627
1.24k
  case 0x0b80:
628
1.24k
    return "mcycleh";
629
94
  case 0x0b82:
630
94
    return "minstreth";
631
58
  case 0x0b83:
632
58
    return "mhpmcounter3h";
633
256
  case 0x0b84:
634
256
    return "mhpmcounter4h";
635
121
  case 0x0b85:
636
121
    return "mhpmcounter5h";
637
98
  case 0x0b86:
638
98
    return "mhpmcounter6h";
639
232
  case 0x0b87:
640
232
    return "mhpmcounter7h";
641
101
  case 0x0b88:
642
101
    return "mhpmcounter8h";
643
118
  case 0x0b89:
644
118
    return "mhpmcounter9h";
645
295
  case 0x0b8a:
646
295
    return "mhpmcounter10h";
647
1.21k
  case 0x0b8b:
648
1.21k
    return "mhpmcounter11h";
649
112
  case 0x0b8c:
650
112
    return "mhpmcounter12h";
651
156
  case 0x0b8d:
652
156
    return "mhpmcounter13h";
653
554
  case 0x0b8e:
654
554
    return "mhpmcounter14h";
655
675
  case 0x0b8f:
656
675
    return "mhpmcounter15h";
657
274
  case 0x0b90:
658
274
    return "mhpmcounter16h";
659
333
  case 0x0b91:
660
333
    return "mhpmcounter17h";
661
136
  case 0x0b92:
662
136
    return "mhpmcounter18h";
663
231
  case 0x0b93:
664
231
    return "mhpmcounter19h";
665
127
  case 0x0b94:
666
127
    return "mhpmcounter20h";
667
114
  case 0x0b95:
668
114
    return "mhpmcounter21h";
669
102
  case 0x0b96:
670
102
    return "mhpmcounter22h";
671
443
  case 0x0b97:
672
443
    return "mhpmcounter23h";
673
111
  case 0x0b98:
674
111
    return "mhpmcounter24h";
675
894
  case 0x0b99:
676
894
    return "mhpmcounter25h";
677
241
  case 0x0b9a:
678
241
    return "mhpmcounter26h";
679
1.12k
  case 0x0b9b:
680
1.12k
    return "mhpmcounter27h";
681
827
  case 0x0b9c:
682
827
    return "mhpmcounter28h";
683
270
  case 0x0b9d:
684
270
    return "mhpmcounter29h";
685
353
  case 0x0b9e:
686
353
    return "mhpmcounter30h";
687
96
  case 0x0b9f:
688
96
    return "mhpmcounter31h";
689
690
92
  case 0x0323:
691
92
    return "mhpmevent3";
692
253
  case 0x0324:
693
253
    return "mhpmevent4";
694
431
  case 0x0325:
695
431
    return "mhpmevent5";
696
129
  case 0x0326:
697
129
    return "mhpmevent6";
698
311
  case 0x0327:
699
311
    return "mhpmevent7";
700
2.56k
  case 0x0328:
701
2.56k
    return "mhpmevent8";
702
526
  case 0x0329:
703
526
    return "mhpmevent9";
704
805
  case 0x032a:
705
805
    return "mhpmevent10";
706
341
  case 0x032b:
707
341
    return "mhpmevent11";
708
107
  case 0x032c:
709
107
    return "mhpmevent12";
710
216
  case 0x032d:
711
216
    return "mhpmevent13";
712
511
  case 0x032e:
713
511
    return "mhpmevent14";
714
73
  case 0x032f:
715
73
    return "mhpmevent15";
716
259
  case 0x0330:
717
259
    return "mhpmevent16";
718
487
  case 0x0331:
719
487
    return "mhpmevent17";
720
1.18k
  case 0x0332:
721
1.18k
    return "mhpmevent18";
722
131
  case 0x0333:
723
131
    return "mhpmevent19";
724
516
  case 0x0334:
725
516
    return "mhpmevent20";
726
395
  case 0x0335:
727
395
    return "mhpmevent21";
728
91
  case 0x0336:
729
91
    return "mhpmevent22";
730
230
  case 0x0337:
731
230
    return "mhpmevent23";
732
259
  case 0x0338:
733
259
    return "mhpmevent24";
734
817
  case 0x0339:
735
817
    return "mhpmevent25";
736
116
  case 0x033a:
737
116
    return "mhpmevent26";
738
402
  case 0x033b:
739
402
    return "mhpmevent27";
740
317
  case 0x033c:
741
317
    return "mhpmevent28";
742
812
  case 0x033d:
743
812
    return "mhpmevent29";
744
593
  case 0x033e:
745
593
    return "mhpmevent30";
746
573
  case 0x033f:
747
573
    return "mhpmevent31";
748
749
104
  case 0x07a0:
750
104
    return "tselect";
751
123
  case 0x07a1:
752
123
    return "tdata1";
753
924
  case 0x07a2:
754
924
    return "tdata2";
755
384
  case 0x07a3:
756
384
    return "tdata3";
757
758
143
  case 0x07b0:
759
143
    return "dcsr";
760
539
  case 0x07b1:
761
539
    return "dpc";
762
95
  case 0x07b2:
763
95
    return "dscratch";
764
128k
  }
765
24.3k
  return NULL;
766
128k
}
767
768
static void printCSRSystemRegister(MCInst *MI, unsigned OpNo,
769
           //const MCSubtargetInfo &STI,
770
           SStream *O)
771
128k
{
772
128k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
773
128k
  const char *Name = getCSRSystemRegisterName(Imm);
774
775
128k
  if (Name) {
776
104k
    SStream_concat0(O, Name);
777
104k
  } else {
778
24.3k
    SStream_concat(O, "%u", Imm);
779
24.3k
  }
780
128k
}
781
782
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O)
783
5.12k
{
784
5.12k
  unsigned FenceArg = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
785
  //CS_ASSERT (((FenceArg >> 4) == 0) && "Invalid immediate in printFenceArg");
786
787
5.12k
  if ((FenceArg & RISCVFenceField_I) != 0)
788
2.55k
    SStream_concat0(O, "i");
789
5.12k
  if ((FenceArg & RISCVFenceField_O) != 0)
790
2.19k
    SStream_concat0(O, "o");
791
5.12k
  if ((FenceArg & RISCVFenceField_R) != 0)
792
2.37k
    SStream_concat0(O, "r");
793
5.12k
  if ((FenceArg & RISCVFenceField_W) != 0)
794
2.37k
    SStream_concat0(O, "w");
795
5.12k
  if (FenceArg == 0)
796
1.36k
    SStream_concat0(O, "unknown");
797
5.12k
}
798
799
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O)
800
21.5k
{
801
21.5k
  enum RoundingMode FRMArg = (enum RoundingMode)MCOperand_getImm(
802
21.5k
    MCInst_getOperand(MI, OpNo));
803
#if 0
804
  auto FRMArg =
805
      static_cast<RISCVFPRndMode::RoundingMode>(MI->getOperand(OpNo).getImm());
806
  O << RISCVFPRndMode::roundingModeToString(FRMArg);
807
#endif
808
21.5k
  SStream_concat0(O, roundingModeToString(FRMArg));
809
21.5k
}
810
811
#endif // CAPSTONE_HAS_RISCV