Coverage Report

Created: 2025-11-11 06:33

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source
1
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an AArch64 MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
/* Capstone Disassembly Engine */
15
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2016 */
16
17
#ifdef CAPSTONE_HAS_ARM64
18
19
#include <capstone/platform.h>
20
#include <stdio.h>
21
#include <stdlib.h>
22
23
#include "AArch64InstPrinter.h"
24
#include "AArch64Disassembler.h"
25
#include "AArch64BaseInfo.h"
26
#include "../../utils.h"
27
#include "../../MCInst.h"
28
#include "../../SStream.h"
29
#include "../../MCRegisterInfo.h"
30
#include "../../MathExtras.h"
31
32
#include "AArch64Mapping.h"
33
#include "AArch64AddressingModes.h"
34
35
#define GET_REGINFO_ENUM
36
#include "AArch64GenRegisterInfo.inc"
37
38
#define GET_INSTRINFO_ENUM
39
#include "AArch64GenInstrInfo.inc"
40
41
#include "AArch64GenSubtargetInfo.inc"
42
43
44
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
45
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O);
46
static bool printSysAlias(MCInst *MI, SStream *O);
47
static char *printAliasInstr(MCInst *MI, SStream *OS, MCRegisterInfo *MRI);
48
static void printInstruction(MCInst *MI, SStream *O);
49
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O);
50
static void printCustomAliasOperand(MCInst *MI, uint64_t Address, unsigned OpIdx,
51
    unsigned PrintMethodIdx, SStream *OS);
52
53
54
static cs_ac_type get_op_access(cs_struct *h, unsigned int id, unsigned int index)
55
1.30M
{
56
1.30M
#ifndef CAPSTONE_DIET
57
1.30M
  const uint8_t *arr = AArch64_get_op_access(h, id);
58
59
1.30M
  if (arr[index] == CS_AC_IGNORE)
60
0
    return 0;
61
62
1.30M
  return arr[index];
63
#else
64
  return 0;
65
#endif
66
1.30M
}
67
68
static void op_addImm(MCInst *MI, int v)
69
4.62k
{
70
4.62k
  if (MI->csh->detail) {
71
4.62k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
72
4.62k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = v;
73
4.62k
    MI->flat_insn->detail->arm64.op_count++;
74
4.62k
  }
75
4.62k
}
76
77
static void set_sme_index(MCInst *MI, bool status)
78
13.9k
{
79
  // Doing SME Index operand
80
13.9k
  MI->csh->doing_SME_Index = status;
81
82
13.9k
  if (MI->csh->detail != CS_OPT_ON)
83
0
    return;
84
85
13.9k
  if (status) {
86
9.12k
    unsigned prevOpNum = MI->flat_insn->detail->arm64.op_count - 1; 
87
9.12k
    unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, prevOpNum));
88
    // Replace previous SME register operand with an OP_SME_INDEX operand
89
9.12k
    MI->flat_insn->detail->arm64.operands[prevOpNum].type = ARM64_OP_SME_INDEX;
90
9.12k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.reg = Reg;
91
9.12k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.base = ARM64_REG_INVALID;
92
9.12k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.disp = 0;
93
9.12k
  }
94
13.9k
}
95
96
static void set_mem_access(MCInst *MI, bool status)
97
450k
{
98
  // If status == false, check if this is meant for SME_index
99
450k
  if(!status && MI->csh->doing_SME_Index) {
100
4.25k
    MI->csh->doing_SME_Index = status;
101
4.25k
    return;
102
4.25k
  }
103
104
  // Doing Memory Operation
105
446k
  MI->csh->doing_mem = status;
106
107
108
446k
  if (MI->csh->detail != CS_OPT_ON)
109
0
    return;
110
111
446k
  if (status) {
112
223k
#ifndef CAPSTONE_DIET
113
223k
    uint8_t access;
114
223k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
115
223k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
116
223k
    MI->ac_idx++;
117
223k
#endif
118
223k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_MEM;
119
223k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = ARM64_REG_INVALID;
120
223k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = ARM64_REG_INVALID;
121
223k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = 0;
122
223k
  } else {
123
    // done, create the next operand slot
124
223k
    MI->flat_insn->detail->arm64.op_count++;
125
223k
  }
126
446k
}
127
128
void AArch64_printInst(MCInst *MI, SStream *O, void *Info)
129
447k
{
130
  // Check for special encodings and print the canonical alias instead.
131
447k
  unsigned Opcode = MCInst_getOpcode(MI);
132
447k
  int LSB, Width;
133
447k
  char *mnem;
134
135
  // printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
136
137
447k
  if (Opcode == AArch64_SYSxt && printSysAlias(MI, O))
138
2.38k
    return;
139
140
  // SBFM/UBFM should print to a nicer aliased form if possible.
141
444k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
142
438k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
143
7.03k
    bool IsSigned = (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri);
144
7.03k
    bool Is64Bit = (Opcode == AArch64_SBFMXri || Opcode == AArch64_UBFMXri);
145
146
7.03k
    MCOperand *Op0 = MCInst_getOperand(MI, 0);
147
7.03k
    MCOperand *Op1 = MCInst_getOperand(MI, 1);
148
7.03k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
149
7.03k
    MCOperand *Op3 = MCInst_getOperand(MI, 3);
150
151
7.03k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 && MCOperand_isImm(Op3)) {
152
5.53k
      const char *AsmMnemonic = NULL;
153
154
5.53k
      switch (MCOperand_getImm(Op3)) {
155
740
        default:
156
740
          break;
157
158
2.36k
        case 7:
159
2.36k
          if (IsSigned)
160
2.02k
            AsmMnemonic = "sxtb";
161
341
          else if (!Is64Bit)
162
260
            AsmMnemonic = "uxtb";
163
2.36k
          break;
164
165
2.00k
        case 15:
166
2.00k
          if (IsSigned)
167
1.74k
            AsmMnemonic = "sxth";
168
260
          else if (!Is64Bit)
169
194
            AsmMnemonic = "uxth";
170
2.00k
          break;
171
172
426
        case 31:
173
          // *xtw is only valid for signed 64-bit operations.
174
426
          if (Is64Bit && IsSigned)
175
328
            AsmMnemonic = "sxtw";
176
426
          break;
177
5.53k
      }
178
179
5.53k
      if (AsmMnemonic) {
180
4.54k
        SStream_concat(O, "%s\t%s, %s", AsmMnemonic,
181
4.54k
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
182
4.54k
            getRegisterName(getWRegFromXReg(MCOperand_getReg(Op1)), AArch64_NoRegAltName));
183
184
4.54k
        if (MI->csh->detail) {
185
4.54k
#ifndef CAPSTONE_DIET
186
4.54k
          uint8_t access;
187
4.54k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
188
4.54k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
189
4.54k
          MI->ac_idx++;
190
4.54k
#endif
191
4.54k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
192
4.54k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
193
4.54k
          MI->flat_insn->detail->arm64.op_count++;
194
4.54k
#ifndef CAPSTONE_DIET
195
4.54k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
196
4.54k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
197
4.54k
          MI->ac_idx++;
198
4.54k
#endif
199
4.54k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
200
4.54k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = getWRegFromXReg(MCOperand_getReg(Op1));
201
4.54k
          MI->flat_insn->detail->arm64.op_count++;
202
4.54k
        }
203
204
4.54k
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
205
206
4.54k
        return;
207
4.54k
      }
208
5.53k
    }
209
210
    // All immediate shifts are aliases, implemented using the Bitfield
211
    // instruction. In all cases the immediate shift amount shift must be in
212
    // the range 0 to (reg.size -1).
213
2.49k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
214
2.49k
      const char *AsmMnemonic = NULL;
215
2.49k
      int shift = 0;
216
2.49k
      int immr = (int)MCOperand_getImm(Op2);
217
2.49k
      int imms = (int)MCOperand_getImm(Op3);
218
219
2.49k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F && ((imms + 1) == immr)) {
220
73
        AsmMnemonic = "lsl";
221
73
        shift = 31 - imms;
222
2.41k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
223
242
          ((imms + 1 == immr))) {
224
66
        AsmMnemonic = "lsl";
225
66
        shift = 63 - imms;
226
2.35k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
227
83
        AsmMnemonic = "lsr";
228
83
        shift = immr;
229
2.26k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
230
67
        AsmMnemonic = "lsr";
231
67
        shift = immr;
232
2.20k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
233
34
        AsmMnemonic = "asr";
234
34
        shift = immr;
235
2.16k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
236
70
        AsmMnemonic = "asr";
237
70
        shift = immr;
238
70
      }
239
240
2.49k
      if (AsmMnemonic) {
241
393
        SStream_concat(O, "%s\t%s, %s, ", AsmMnemonic,
242
393
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
243
393
            getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
244
245
393
        printInt32Bang(O, shift);
246
247
393
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
248
249
393
        if (MI->csh->detail) {
250
393
#ifndef CAPSTONE_DIET
251
393
          uint8_t access;
252
393
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
253
393
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
254
393
          MI->ac_idx++;
255
393
#endif
256
393
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
257
393
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
258
393
          MI->flat_insn->detail->arm64.op_count++;
259
393
#ifndef CAPSTONE_DIET
260
393
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
261
393
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
262
393
          MI->ac_idx++;
263
393
#endif
264
393
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
265
393
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
266
393
          MI->flat_insn->detail->arm64.op_count++;
267
393
#ifndef CAPSTONE_DIET
268
393
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
269
393
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
270
393
          MI->ac_idx++;
271
393
#endif
272
393
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
273
393
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = shift;
274
393
          MI->flat_insn->detail->arm64.op_count++;
275
393
        }
276
277
393
        return;
278
393
      }
279
2.49k
    }
280
281
    // SBFIZ/UBFIZ aliases
282
2.09k
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
283
1.13k
      SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfiz" : "ubfiz"),
284
1.13k
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
285
1.13k
          getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
286
287
1.13k
      printInt32Bang(O, (int)((Is64Bit ? 64 : 32) - MCOperand_getImm(Op2)));
288
289
1.13k
      SStream_concat0(O, ", ");
290
291
1.13k
      printInt32Bang(O, (int)MCOperand_getImm(Op3) + 1);
292
293
1.13k
      MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfiz" : "ubfiz"));
294
295
1.13k
      if (MI->csh->detail) {
296
1.13k
#ifndef CAPSTONE_DIET
297
1.13k
        uint8_t access;
298
1.13k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
299
1.13k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
300
1.13k
        MI->ac_idx++;
301
1.13k
#endif
302
1.13k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
303
1.13k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
304
1.13k
        MI->flat_insn->detail->arm64.op_count++;
305
1.13k
#ifndef CAPSTONE_DIET
306
1.13k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
307
1.13k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
308
1.13k
        MI->ac_idx++;
309
1.13k
#endif
310
1.13k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
311
1.13k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
312
1.13k
        MI->flat_insn->detail->arm64.op_count++;
313
1.13k
#ifndef CAPSTONE_DIET
314
1.13k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
315
1.13k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
316
1.13k
        MI->ac_idx++;
317
1.13k
#endif
318
1.13k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
319
1.13k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (Is64Bit ? 64 : 32) - (int)MCOperand_getImm(Op2);
320
1.13k
        MI->flat_insn->detail->arm64.op_count++;
321
1.13k
#ifndef CAPSTONE_DIET
322
1.13k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
323
1.13k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
324
1.13k
        MI->ac_idx++;
325
1.13k
#endif
326
1.13k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
327
1.13k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) + 1;
328
1.13k
        MI->flat_insn->detail->arm64.op_count++;
329
1.13k
      }
330
331
1.13k
      return;
332
1.13k
    }
333
334
    // Otherwise SBFX/UBFX is the preferred form
335
963
    SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfx" : "ubfx"),
336
963
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
337
963
        getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
338
339
963
    printInt32Bang(O, (int)MCOperand_getImm(Op2));
340
963
    SStream_concat0(O, ", ");
341
963
    printInt32Bang(O, (int)MCOperand_getImm(Op3) - (int)MCOperand_getImm(Op2) + 1);
342
343
963
    MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfx" : "ubfx"));
344
345
963
    if (MI->csh->detail) {
346
963
#ifndef CAPSTONE_DIET
347
963
      uint8_t access;
348
963
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
349
963
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
350
963
      MI->ac_idx++;
351
963
#endif
352
963
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
353
963
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
354
963
      MI->flat_insn->detail->arm64.op_count++;
355
963
#ifndef CAPSTONE_DIET
356
963
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
357
963
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
358
963
      MI->ac_idx++;
359
963
#endif
360
963
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
361
963
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
362
963
      MI->flat_insn->detail->arm64.op_count++;
363
963
#ifndef CAPSTONE_DIET
364
963
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
365
963
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
366
963
      MI->ac_idx++;
367
963
#endif
368
963
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
369
963
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op2);
370
963
      MI->flat_insn->detail->arm64.op_count++;
371
963
#ifndef CAPSTONE_DIET
372
963
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
373
963
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
374
963
      MI->ac_idx++;
375
963
#endif
376
963
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
377
963
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) - MCOperand_getImm(Op2) + 1;
378
963
      MI->flat_insn->detail->arm64.op_count++;
379
963
    }
380
381
963
    return;
382
2.09k
  }
383
384
437k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
385
1.24k
    MCOperand *Op0 = MCInst_getOperand(MI, 0); // Op1 == Op0
386
1.24k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
387
1.24k
    int ImmR = (int)MCOperand_getImm(MCInst_getOperand(MI, 3));
388
1.24k
    int ImmS = (int)MCOperand_getImm(MCInst_getOperand(MI, 4));
389
390
1.24k
    if ((MCOperand_getReg(Op2) == AArch64_WZR || MCOperand_getReg(Op2) == AArch64_XZR) &&
391
562
        (ImmR == 0 || ImmS < ImmR)) {
392
      // BFC takes precedence over its entire range, sligtly differently to BFI.
393
460
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
394
460
      int LSB = (BitWidth - ImmR) % BitWidth;
395
460
      int Width = ImmS + 1;
396
397
460
      SStream_concat(O, "bfc\t%s, ",
398
460
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName));
399
400
460
      printInt32Bang(O, LSB);
401
460
      SStream_concat0(O, ", ");
402
460
      printInt32Bang(O, Width);
403
460
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfc"));
404
405
460
      if (MI->csh->detail) {
406
460
#ifndef CAPSTONE_DIET
407
460
        uint8_t access;
408
460
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
409
460
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
410
460
        MI->ac_idx++;
411
460
#endif
412
460
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
413
460
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
414
460
        MI->flat_insn->detail->arm64.op_count++;
415
416
460
#ifndef CAPSTONE_DIET
417
460
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
418
460
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
419
460
        MI->ac_idx++;
420
460
#endif
421
460
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
422
460
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
423
460
        MI->flat_insn->detail->arm64.op_count++;
424
460
#ifndef CAPSTONE_DIET
425
460
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
426
460
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
427
460
        MI->ac_idx++;
428
460
#endif
429
460
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
430
460
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
431
460
        MI->flat_insn->detail->arm64.op_count++;
432
460
      }
433
434
460
      return;
435
783
    } else if (ImmS < ImmR) {
436
      // BFI alias
437
277
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
438
277
      LSB = (BitWidth - ImmR) % BitWidth;
439
277
      Width = ImmS + 1;
440
441
277
      SStream_concat(O, "bfi\t%s, %s, ",
442
277
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
443
277
          getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
444
445
277
      printInt32Bang(O, LSB);
446
277
      SStream_concat0(O, ", ");
447
277
      printInt32Bang(O, Width);
448
449
277
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfi"));
450
451
277
      if (MI->csh->detail) {
452
277
#ifndef CAPSTONE_DIET
453
277
        uint8_t access;
454
277
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
455
277
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
456
277
        MI->ac_idx++;
457
277
#endif
458
277
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
459
277
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
460
277
        MI->flat_insn->detail->arm64.op_count++;
461
277
#ifndef CAPSTONE_DIET
462
277
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
463
277
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
464
277
        MI->ac_idx++;
465
277
#endif
466
277
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
467
277
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
468
277
        MI->flat_insn->detail->arm64.op_count++;
469
277
#ifndef CAPSTONE_DIET
470
277
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
471
277
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
472
277
        MI->ac_idx++;
473
277
#endif
474
277
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
475
277
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
476
277
        MI->flat_insn->detail->arm64.op_count++;
477
277
#ifndef CAPSTONE_DIET
478
277
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
479
277
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
480
277
        MI->ac_idx++;
481
277
#endif
482
277
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
483
277
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
484
277
        MI->flat_insn->detail->arm64.op_count++;
485
277
      }
486
487
277
      return;
488
277
    }
489
490
506
    LSB = ImmR;
491
506
    Width = ImmS - ImmR + 1;
492
    // Otherwise BFXIL the preferred form
493
506
    SStream_concat(O, "bfxil\t%s, %s, ",
494
506
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
495
506
        getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
496
497
506
    printInt32Bang(O, LSB);
498
506
    SStream_concat0(O, ", ");
499
506
    printInt32Bang(O, Width);
500
501
506
    MCInst_setOpcodePub(MI, AArch64_map_insn("bfxil"));
502
503
506
    if (MI->csh->detail) {
504
506
#ifndef CAPSTONE_DIET
505
506
      uint8_t access;
506
506
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
507
506
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
508
506
      MI->ac_idx++;
509
506
#endif
510
506
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
511
506
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
512
506
      MI->flat_insn->detail->arm64.op_count++;
513
506
#ifndef CAPSTONE_DIET
514
506
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
515
506
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
516
506
      MI->ac_idx++;
517
506
#endif
518
506
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
519
506
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
520
506
      MI->flat_insn->detail->arm64.op_count++;
521
506
#ifndef CAPSTONE_DIET
522
506
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
523
506
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
524
506
      MI->ac_idx++;
525
506
#endif
526
506
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
527
506
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
528
506
      MI->flat_insn->detail->arm64.op_count++;
529
506
#ifndef CAPSTONE_DIET
530
506
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
531
506
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
532
506
      MI->ac_idx++;
533
506
#endif
534
506
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
535
506
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
536
506
      MI->flat_insn->detail->arm64.op_count++;
537
506
    }
538
539
506
    return;
540
1.24k
  }
541
542
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but their
543
  // domains overlap so they need to be prioritized. The chain is "MOVZ lsl #0 >
544
  // MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest instruction
545
  // that can represent the move is the MOV alias, and the rest get printed
546
  // normally.
547
436k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
548
1.24k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
549
1.24k
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
550
1.24k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
551
1.24k
    uint64_t Value = (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift;
552
553
1.24k
    if (isMOVZMovAlias(Value, Shift,
554
1.24k
          Opcode == AArch64_MOVZXi ? 64 : 32)) {
555
1.11k
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
556
557
1.11k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
558
559
1.11k
      if (MI->csh->detail) {
560
1.11k
#ifndef CAPSTONE_DIET
561
1.11k
        uint8_t access;
562
1.11k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
563
1.11k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
564
1.11k
        MI->ac_idx++;
565
1.11k
#endif
566
1.11k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
567
1.11k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
568
1.11k
        MI->flat_insn->detail->arm64.op_count++;
569
570
1.11k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
571
1.11k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
572
1.11k
        MI->flat_insn->detail->arm64.op_count++;
573
1.11k
      }
574
575
1.11k
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
576
577
1.11k
      return;
578
1.11k
    }
579
1.24k
  }
580
581
435k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
582
1.96k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
583
1.96k
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
584
1.96k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
585
1.96k
    uint64_t Value = ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift);
586
587
1.96k
    if (RegWidth == 32)
588
624
      Value = Value & 0xffffffff;
589
590
1.96k
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
591
1.70k
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
592
593
1.70k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
594
595
1.70k
      if (MI->csh->detail) {
596
1.70k
#ifndef CAPSTONE_DIET
597
1.70k
        uint8_t access;
598
1.70k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
599
1.70k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
600
1.70k
        MI->ac_idx++;
601
1.70k
#endif
602
1.70k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
603
1.70k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
604
1.70k
        MI->flat_insn->detail->arm64.op_count++;
605
606
1.70k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
607
1.70k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
608
1.70k
        MI->flat_insn->detail->arm64.op_count++;
609
1.70k
      }
610
611
1.70k
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
612
613
1.70k
      return;
614
1.70k
    }
615
1.96k
  }
616
617
433k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
618
2.40k
      (MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_XZR ||
619
2.23k
       MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_WZR) &&
620
848
      MCOperand_isImm(MCInst_getOperand(MI, 2))) {
621
848
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
622
848
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
623
848
        MCOperand_getImm(MCInst_getOperand(MI, 2)), RegWidth);
624
848
    SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
625
626
848
    printInt64Bang(O, SignExtend64(Value, RegWidth));
627
628
848
    if (MI->csh->detail) {
629
848
#ifndef CAPSTONE_DIET
630
848
      uint8_t access;
631
848
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
632
848
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
633
848
      MI->ac_idx++;
634
848
#endif
635
848
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
636
848
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
637
848
      MI->flat_insn->detail->arm64.op_count++;
638
639
848
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
640
848
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
641
848
      MI->flat_insn->detail->arm64.op_count++;
642
848
    }
643
644
848
    MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
645
646
848
    return;
647
848
  }
648
649
  // Instruction TSB is specified as a one operand instruction, but 'csync' is
650
  // not encoded, so for printing it is treated as a special case here:
651
432k
  if (Opcode == AArch64_TSB) {
652
135
    SStream_concat0(O, "tsb\tcsync");
653
135
    MCInst_setOpcodePub(MI, AArch64_map_insn("tsb"));
654
135
    return;
655
135
  }
656
657
432k
  MI->MRI = Info;
658
659
432k
  mnem = printAliasInstr(MI, O, (MCRegisterInfo *)Info);
660
432k
  if (mnem) {
661
60.3k
    MCInst_setOpcodePub(MI, AArch64_map_insn(mnem));
662
60.3k
    cs_mem_free(mnem);
663
664
60.3k
    switch(MCInst_getOpcode(MI)) {
665
33.9k
      default: break;
666
33.9k
      case AArch64_LD1i8_POST:
667
945
        arm64_op_addImm(MI, 1);
668
945
        break;
669
256
      case AArch64_LD1i16_POST:
670
256
        arm64_op_addImm(MI, 2);
671
256
        break;
672
2.01k
      case AArch64_LD1i32_POST:
673
2.01k
        arm64_op_addImm(MI, 4);
674
2.01k
        break;
675
70
      case AArch64_LD1Onev1d_POST:
676
306
      case AArch64_LD1Onev2s_POST:
677
403
      case AArch64_LD1Onev4h_POST:
678
608
      case AArch64_LD1Onev8b_POST:
679
1.26k
      case AArch64_LD1i64_POST:
680
1.26k
        arm64_op_addImm(MI, 8);
681
1.26k
        break;
682
359
      case AArch64_LD1Onev16b_POST:
683
559
      case AArch64_LD1Onev2d_POST:
684
706
      case AArch64_LD1Onev4s_POST:
685
774
      case AArch64_LD1Onev8h_POST:
686
840
      case AArch64_LD1Twov1d_POST:
687
877
      case AArch64_LD1Twov2s_POST:
688
983
      case AArch64_LD1Twov4h_POST:
689
1.60k
      case AArch64_LD1Twov8b_POST:
690
1.60k
        arm64_op_addImm(MI, 16);
691
1.60k
        break;
692
502
      case AArch64_LD1Threev1d_POST:
693
710
      case AArch64_LD1Threev2s_POST:
694
780
      case AArch64_LD1Threev4h_POST:
695
850
      case AArch64_LD1Threev8b_POST:
696
850
        arm64_op_addImm(MI, 24);
697
850
        break;
698
985
      case AArch64_LD1Fourv1d_POST:
699
1.05k
      case AArch64_LD1Fourv2s_POST:
700
1.42k
      case AArch64_LD1Fourv4h_POST:
701
1.48k
      case AArch64_LD1Fourv8b_POST:
702
1.65k
      case AArch64_LD1Twov16b_POST:
703
1.88k
      case AArch64_LD1Twov2d_POST:
704
2.13k
      case AArch64_LD1Twov4s_POST:
705
2.20k
      case AArch64_LD1Twov8h_POST:
706
2.20k
        arm64_op_addImm(MI, 32);
707
2.20k
        break;
708
531
      case AArch64_LD1Threev16b_POST:
709
703
      case AArch64_LD1Threev2d_POST:
710
1.28k
      case AArch64_LD1Threev4s_POST:
711
1.72k
      case AArch64_LD1Threev8h_POST:
712
1.72k
         arm64_op_addImm(MI, 48);
713
1.72k
         break;
714
224
      case AArch64_LD1Fourv16b_POST:
715
509
      case AArch64_LD1Fourv2d_POST:
716
1.38k
      case AArch64_LD1Fourv4s_POST:
717
2.06k
      case AArch64_LD1Fourv8h_POST:
718
2.06k
        arm64_op_addImm(MI, 64);
719
2.06k
        break;
720
69
      case AArch64_UMOVvi64:
721
69
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1D);
722
69
        break;
723
66
      case AArch64_UMOVvi32:
724
66
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1S);
725
66
        break;
726
116
      case AArch64_INSvi8gpr:
727
183
      case AArch64_DUP_ZI_B:
728
427
      case AArch64_CPY_ZPmI_B:
729
676
      case AArch64_CPY_ZPzI_B:
730
710
      case AArch64_CPY_ZPmV_B:
731
814
      case AArch64_CPY_ZPmR_B:
732
917
      case AArch64_DUP_ZR_B:
733
917
        if (MI->csh->detail) {
734
917
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
735
917
        }
736
917
        break;
737
95
      case AArch64_INSvi16gpr:
738
203
      case AArch64_DUP_ZI_H:
739
617
      case AArch64_CPY_ZPmI_H:
740
746
      case AArch64_CPY_ZPzI_H:
741
1.19k
      case AArch64_CPY_ZPmV_H:
742
1.29k
      case AArch64_CPY_ZPmR_H:
743
2.42k
      case AArch64_DUP_ZR_H:
744
2.49k
      case AArch64_FCPY_ZPmI_H:
745
2.58k
      case AArch64_FDUP_ZI_H:
746
2.58k
        if (MI->csh->detail) {
747
2.58k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
748
2.58k
        }
749
2.58k
        break;
750
68
      case AArch64_INSvi32gpr:
751
134
      case AArch64_DUP_ZI_S:
752
345
      case AArch64_CPY_ZPmI_S:
753
449
      case AArch64_CPY_ZPzI_S:
754
515
      case AArch64_CPY_ZPmV_S:
755
863
      case AArch64_CPY_ZPmR_S:
756
1.27k
      case AArch64_DUP_ZR_S:
757
1.34k
      case AArch64_FCPY_ZPmI_S:
758
1.40k
      case AArch64_FDUP_ZI_S:
759
1.40k
        if (MI->csh->detail) {
760
1.40k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
761
1.40k
        }
762
1.40k
        break;
763
105
      case AArch64_INSvi64gpr:
764
176
      case AArch64_DUP_ZI_D:
765
384
      case AArch64_CPY_ZPmI_D:
766
1.00k
      case AArch64_CPY_ZPzI_D:
767
1.07k
      case AArch64_CPY_ZPmV_D:
768
1.75k
      case AArch64_CPY_ZPmR_D:
769
1.91k
      case AArch64_DUP_ZR_D:
770
2.74k
      case AArch64_FCPY_ZPmI_D:
771
2.86k
      case AArch64_FDUP_ZI_D:
772
2.86k
        if (MI->csh->detail) {
773
2.86k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
774
2.86k
        }
775
2.86k
        break;
776
271
      case AArch64_INSvi8lane:
777
457
      case AArch64_ORR_PPzPP:
778
1.34k
      case AArch64_ORRS_PPzPP:
779
1.34k
        if (MI->csh->detail) {
780
1.34k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
781
1.34k
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
782
1.34k
        }
783
1.34k
        break;
784
237
      case AArch64_INSvi16lane:
785
237
        if (MI->csh->detail) {
786
237
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
787
237
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
788
237
        }
789
237
         break;
790
92
      case AArch64_INSvi32lane:
791
92
        if (MI->csh->detail) {
792
92
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
793
92
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
794
92
        }
795
92
        break;
796
390
      case AArch64_INSvi64lane:
797
660
      case AArch64_ORR_ZZZ:
798
660
        if (MI->csh->detail) {
799
660
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
800
660
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
801
660
        }
802
660
        break;
803
417
      case AArch64_ORRv16i8:
804
486
      case AArch64_NOTv16i8:
805
486
        if (MI->csh->detail) {
806
486
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_16B;
807
486
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_16B;
808
486
        }
809
486
        break;
810
66
      case AArch64_ORRv8i8:
811
262
      case AArch64_NOTv8i8:
812
262
        if (MI->csh->detail) {
813
262
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_8B;
814
262
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_8B;
815
262
        }
816
262
        break;
817
107
      case AArch64_AND_PPzPP:
818
173
      case AArch64_ANDS_PPzPP:
819
239
      case AArch64_EOR_PPzPP:
820
450
      case AArch64_EORS_PPzPP:
821
676
      case AArch64_SEL_PPPP:
822
743
      case AArch64_SEL_ZPZZ_B:
823
743
        if (MI->csh->detail) {
824
743
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
825
743
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1B;
826
743
        }
827
743
        break;
828
81
      case AArch64_SEL_ZPZZ_D:
829
81
        if (MI->csh->detail) {
830
81
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
831
81
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1D;
832
81
        }
833
81
        break;
834
66
      case AArch64_SEL_ZPZZ_H:
835
66
        if (MI->csh->detail) {
836
66
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
837
66
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1H;
838
66
        }
839
66
        break;
840
82
      case AArch64_SEL_ZPZZ_S:
841
82
        if (MI->csh->detail) {
842
82
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
843
82
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1S;
844
82
        }
845
82
        break;
846
99
      case AArch64_DUP_ZZI_B:
847
99
        if (MI->csh->detail) {
848
99
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
849
99
          if (MI->flat_insn->detail->arm64.op_count == 1) {
850
0
            arm64_op_addReg(MI, ARM64_REG_B0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
851
99
          } else {
852
99
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
853
99
          }
854
99
        }
855
99
        break;
856
853
      case AArch64_DUP_ZZI_D:
857
853
        if (MI->csh->detail) {
858
853
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
859
853
          if (MI->flat_insn->detail->arm64.op_count == 1) {
860
0
            arm64_op_addReg(MI, ARM64_REG_D0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
861
853
          } else {
862
853
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
863
853
          }
864
853
        }
865
853
        break;
866
116
      case AArch64_DUP_ZZI_H:
867
116
        if (MI->csh->detail) {
868
116
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
869
116
          if (MI->flat_insn->detail->arm64.op_count == 1) {
870
0
            arm64_op_addReg(MI, ARM64_REG_H0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
871
116
          } else {
872
116
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
873
116
          }
874
116
        }
875
116
        break;
876
69
      case AArch64_DUP_ZZI_Q:
877
69
        if (MI->csh->detail) {
878
69
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1Q;
879
69
          if (MI->flat_insn->detail->arm64.op_count == 1) {
880
0
            arm64_op_addReg(MI, ARM64_REG_Q0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
881
69
          } else {
882
69
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1Q;
883
69
          }
884
69
         }
885
69
         break;
886
151
      case AArch64_DUP_ZZI_S:
887
151
        if (MI->csh->detail) {
888
151
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
889
151
          if (MI->flat_insn->detail->arm64.op_count == 1) {
890
0
            arm64_op_addReg(MI, ARM64_REG_S0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
891
151
          } else {
892
151
             MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
893
151
          }
894
151
        }
895
151
        break;
896
      // Hacky detail filling of SMSTART and SMSTOP alias'
897
272
      case AArch64_MSRpstatesvcrImm1:{
898
272
        if(MI->csh->detail){
899
272
          MI->flat_insn->detail->arm64.op_count = 2;
900
272
#ifndef CAPSTONE_DIET
901
272
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
902
272
          MI->ac_idx++;
903
272
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
904
272
          MI->ac_idx++;
905
272
#endif
906
272
          MI->flat_insn->detail->arm64.operands[0].type = ARM64_OP_SVCR;
907
272
          MI->flat_insn->detail->arm64.operands[0].sys = (unsigned)ARM64_SYSREG_SVCR;
908
272
          MI->flat_insn->detail->arm64.operands[0].svcr = lookupSVCRByEncoding(MCOperand_getImm(MCInst_getOperand(MI, 0)))->Encoding;
909
272
          MI->flat_insn->detail->arm64.operands[1].type = ARM64_OP_IMM;
910
272
          MI->flat_insn->detail->arm64.operands[1].imm = MCOperand_getImm(MCInst_getOperand(MI, 1));
911
272
        }
912
272
        break;
913
676
      }
914
60.3k
    }
915
372k
  } else {
916
372k
    printInstruction(MI, O);
917
372k
  }
918
432k
}
919
920
static bool printSysAlias(MCInst *MI, SStream *O)
921
6.56k
{
922
  // unsigned Opcode = MCInst_getOpcode(MI);
923
  //assert(Opcode == AArch64_SYSxt && "Invalid opcode for SYS alias!");
924
925
6.56k
  const char *Ins;
926
6.56k
  uint16_t Encoding;
927
6.56k
  bool NeedsReg;
928
6.56k
  char Name[64];
929
6.56k
  MCOperand *Op1 = MCInst_getOperand(MI, 0);
930
6.56k
  MCOperand *Cn = MCInst_getOperand(MI, 1);
931
6.56k
  MCOperand *Cm = MCInst_getOperand(MI, 2);
932
6.56k
  MCOperand *Op2 = MCInst_getOperand(MI, 3);
933
934
6.56k
  unsigned Op1Val = (unsigned)MCOperand_getImm(Op1);
935
6.56k
  unsigned CnVal = (unsigned)MCOperand_getImm(Cn);
936
6.56k
  unsigned CmVal = (unsigned)MCOperand_getImm(Cm);
937
6.56k
  unsigned Op2Val = (unsigned)MCOperand_getImm(Op2);
938
939
6.56k
  Encoding = Op2Val;
940
6.56k
  Encoding |= CmVal << 3;
941
6.56k
  Encoding |= CnVal << 7;
942
6.56k
  Encoding |= Op1Val << 11;
943
944
6.56k
  if (CnVal == 7) {
945
5.00k
    switch (CmVal) {
946
200
      default:
947
200
        return false;
948
949
      // IC aliases
950
793
      case 1: case 5: {
951
793
        const IC *IC = lookupICByEncoding(Encoding);
952
        // if (!IC || !IC->haveFeatures(STI.getFeatureBits()))
953
793
        if (!IC)
954
245
          return false;
955
956
548
        NeedsReg = IC->NeedsReg;
957
548
        Ins = "ic";
958
548
        strncpy(Name, IC->Name, sizeof(Name) - 1);
959
548
      }
960
0
      break;
961
962
      // DC aliases
963
2.66k
      case 4: case 6: case 10: case 11: case 12: case 14: {
964
2.66k
        const DC *DC = lookupDCByEncoding(Encoding);
965
        // if (!DC || !DC->haveFeatures(STI.getFeatureBits()))
966
2.66k
        if (!DC)
967
2.19k
          return false;
968
969
474
        NeedsReg = true;
970
474
        Ins = "dc";
971
474
        strncpy(Name, DC->Name, sizeof(Name) - 1);
972
474
      }
973
0
      break;
974
975
      // AT aliases
976
1.34k
      case 8: case 9: {
977
1.34k
        const AT *AT = lookupATByEncoding(Encoding);
978
        // if (!AT || !AT->haveFeatures(STI.getFeatureBits()))
979
1.34k
        if (!AT)
980
271
          return false;
981
982
1.07k
        NeedsReg = true;
983
1.07k
        Ins = "at";
984
1.07k
        strncpy(Name, AT->Name, sizeof(Name) - 1);
985
1.07k
      }
986
0
      break;
987
5.00k
    }
988
5.00k
  } else if (CnVal == 8) {
989
    // TLBI aliases
990
450
    const TLBI *TLBI = lookupTLBIByEncoding(Encoding);
991
    // if (!TLBI || !TLBI->haveFeatures(STI.getFeatureBits()))
992
450
    if (!TLBI)
993
161
      return false;
994
995
289
    NeedsReg = TLBI->NeedsReg;
996
289
    Ins = "tlbi";
997
289
    strncpy(Name, TLBI->Name, sizeof(Name) - 1);
998
289
  } else
999
1.11k
    return false;
1000
1001
2.38k
  SStream_concat(O, "%s\t%s", Ins, Name);
1002
1003
2.38k
  if (NeedsReg) {
1004
1.79k
    SStream_concat(O, ", %s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 4)), AArch64_NoRegAltName));
1005
1.79k
  }
1006
1007
2.38k
  MCInst_setOpcodePub(MI, AArch64_map_insn(Ins));
1008
1009
2.38k
  if (MI->csh->detail) {
1010
#if 0
1011
#ifndef CAPSTONE_DIET
1012
    uint8_t access;
1013
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1014
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1015
    MI->ac_idx++;
1016
#endif
1017
#endif
1018
2.38k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
1019
2.38k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = AArch64_map_sys_op(Name);
1020
2.38k
    MI->flat_insn->detail->arm64.op_count++;
1021
1022
2.38k
    if (NeedsReg) {
1023
1.79k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1024
1.79k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 4));
1025
1.79k
      MI->flat_insn->detail->arm64.op_count++;
1026
1.79k
    }
1027
2.38k
  }
1028
1029
2.38k
  return true;
1030
6.56k
}
1031
1032
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O)
1033
598k
{
1034
598k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1035
1036
598k
  if (MCOperand_isReg(Op)) {
1037
520k
    unsigned Reg = MCOperand_getReg(Op);
1038
1039
520k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1040
1041
520k
    if (MI->csh->detail) {
1042
520k
      if (MI->csh->doing_mem) {
1043
247k
        if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base == ARM64_REG_INVALID) {
1044
220k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = Reg;
1045
220k
        }
1046
27.2k
        else if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index == ARM64_REG_INVALID) {
1047
27.2k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = Reg;
1048
27.2k
        }
1049
272k
      } else if (MI->csh->doing_SME_Index) {
1050
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1051
9.12k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.base = Reg;
1052
263k
      } else {
1053
263k
#ifndef CAPSTONE_DIET
1054
263k
        uint8_t access;
1055
1056
263k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1057
263k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1058
263k
        MI->ac_idx++;
1059
263k
#endif
1060
263k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1061
263k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1062
263k
        MI->flat_insn->detail->arm64.op_count++;
1063
263k
      }
1064
520k
    }
1065
520k
  } else if (MCOperand_isImm(Op)) {
1066
78.4k
    int64_t imm = MCOperand_getImm(Op);
1067
1068
78.4k
    if (MI->Opcode == AArch64_ADR) {
1069
3.98k
      imm += MI->address;
1070
3.98k
      printUInt64Bang(O, imm);
1071
74.4k
    } else {
1072
74.4k
      if (MI->csh->doing_mem) {
1073
23.1k
        if (MI->csh->imm_unsigned) {
1074
0
          printUInt64Bang(O, imm);
1075
23.1k
        } else {
1076
23.1k
          printInt64Bang(O, imm);
1077
23.1k
        }
1078
23.1k
      } else
1079
51.3k
        printUInt64Bang(O, imm);
1080
74.4k
    }
1081
1082
78.4k
    if (MI->csh->detail) {
1083
78.4k
      if (MI->csh->doing_mem) {
1084
23.1k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)imm;
1085
55.3k
      } else if (MI->csh->doing_SME_Index) {
1086
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1087
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = (int32_t)imm; 
1088
55.3k
      } else {
1089
55.3k
#ifndef CAPSTONE_DIET
1090
55.3k
        uint8_t access;
1091
1092
55.3k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1093
55.3k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1094
55.3k
#endif
1095
55.3k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1096
55.3k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
1097
55.3k
        MI->flat_insn->detail->arm64.op_count++;
1098
55.3k
      }
1099
78.4k
    }
1100
78.4k
  }
1101
598k
}
1102
1103
static void printImm(MCInst *MI, unsigned OpNum, SStream *O)
1104
6.02k
{
1105
6.02k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1106
6.02k
  printUInt64Bang(O, MCOperand_getImm(Op));
1107
1108
6.02k
  if (MI->csh->detail) {
1109
6.02k
#ifndef CAPSTONE_DIET
1110
6.02k
    uint8_t access;
1111
6.02k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1112
6.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1113
6.02k
    MI->ac_idx++;
1114
6.02k
#endif
1115
6.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1116
6.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1117
6.02k
    MI->flat_insn->detail->arm64.op_count++;
1118
6.02k
  }
1119
6.02k
}
1120
1121
static void printImmHex(MCInst *MI, unsigned OpNum, SStream *O)
1122
119
{
1123
119
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1124
119
  printUInt64Bang(O, MCOperand_getImm(Op));
1125
1126
119
  if (MI->csh->detail) {
1127
119
#ifndef CAPSTONE_DIET
1128
119
    uint8_t access;
1129
119
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1130
119
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1131
119
    MI->ac_idx++;
1132
119
#endif
1133
119
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1134
119
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1135
119
    MI->flat_insn->detail->arm64.op_count++;
1136
119
  }
1137
119
}
1138
1139
3.43k
static void printSImm(MCInst *MI, unsigned OpNo, SStream *O, int Size) {
1140
3.43k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
1141
3.43k
  if (Size == 8)
1142
1.50k
  printInt64Bang(O, (signed char) MCOperand_getImm(Op));
1143
1.93k
  else if (Size == 16)
1144
1.93k
  printInt64Bang(O, (signed short) MCOperand_getImm(Op));
1145
0
  else
1146
0
    printInt64Bang(O, MCOperand_getImm(Op));
1147
1148
3.43k
  if (MI->csh->detail) {
1149
3.43k
#ifndef CAPSTONE_DIET
1150
3.43k
    uint8_t access;
1151
3.43k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1152
3.43k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1153
3.43k
    MI->ac_idx++;
1154
3.43k
#endif
1155
3.43k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1156
3.43k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1157
3.43k
    MI->flat_insn->detail->arm64.op_count++;
1158
3.43k
  }
1159
3.43k
}
1160
1161
static void printPostIncOperand(MCInst *MI, unsigned OpNum, SStream *O,
1162
    unsigned Imm)
1163
46.6k
{
1164
46.6k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1165
1166
46.6k
  if (MCOperand_isReg(Op)) {
1167
46.6k
    unsigned Reg = MCOperand_getReg(Op);
1168
46.6k
    if (Reg == AArch64_XZR) {
1169
0
      printInt32Bang(O, Imm);
1170
1171
0
      if (MI->csh->detail) {
1172
0
#ifndef CAPSTONE_DIET
1173
0
        uint8_t access;
1174
1175
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1176
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1177
0
        MI->ac_idx++;
1178
0
#endif
1179
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1180
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Imm;
1181
0
        MI->flat_insn->detail->arm64.op_count++;
1182
0
      }
1183
46.6k
    } else {
1184
46.6k
      SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1185
1186
46.6k
      if (MI->csh->detail) {
1187
46.6k
#ifndef CAPSTONE_DIET
1188
46.6k
        uint8_t access;
1189
1190
46.6k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1191
46.6k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1192
46.6k
        MI->ac_idx++;
1193
46.6k
#endif
1194
46.6k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1195
46.6k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1196
46.6k
        MI->flat_insn->detail->arm64.op_count++;
1197
46.6k
      }
1198
46.6k
    }
1199
46.6k
  }
1200
  //llvm_unreachable("unknown operand kind in printPostIncOperand64");
1201
46.6k
}
1202
1203
static void printVRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1204
81.8k
{
1205
81.8k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1206
  //assert(Op.isReg() && "Non-register vreg operand!");
1207
81.8k
  unsigned Reg = MCOperand_getReg(Op);
1208
1209
81.8k
  SStream_concat0(O, getRegisterName(Reg, AArch64_vreg));
1210
1211
81.8k
  if (MI->csh->detail) {
1212
81.8k
#ifndef CAPSTONE_DIET
1213
81.8k
    uint8_t access;
1214
81.8k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1215
81.8k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1216
81.8k
    MI->ac_idx++;
1217
81.8k
#endif
1218
81.8k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1219
81.8k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = AArch64_map_vregister(Reg);
1220
81.8k
    MI->flat_insn->detail->arm64.op_count++;
1221
81.8k
  }
1222
81.8k
}
1223
1224
static void printSysCROperand(MCInst *MI, unsigned OpNum, SStream *O)
1225
8.58k
{
1226
8.58k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1227
  //assert(Op.isImm() && "System instruction C[nm] operands must be immediates!");
1228
8.58k
  SStream_concat(O, "c%u", MCOperand_getImm(Op));
1229
1230
8.58k
  if (MI->csh->detail) {
1231
8.58k
#ifndef CAPSTONE_DIET
1232
8.58k
    uint8_t access;
1233
1234
8.58k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1235
8.58k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1236
8.58k
    MI->ac_idx++;
1237
8.58k
#endif
1238
8.58k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_CIMM;
1239
8.58k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1240
8.58k
    MI->flat_insn->detail->arm64.op_count++;
1241
8.58k
  }
1242
8.58k
}
1243
1244
static void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1245
5.15k
{
1246
5.15k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1247
5.15k
  if (MCOperand_isImm(MO)) {
1248
5.15k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1249
    //assert(Val == MO.getImm() && "Add/sub immediate out of range!");
1250
5.15k
    unsigned Shift = AArch64_AM_getShiftValue((int)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1)));
1251
1252
5.15k
    printInt32Bang(O, Val);
1253
1254
5.15k
    if (MI->csh->detail) {
1255
5.15k
#ifndef CAPSTONE_DIET
1256
5.15k
      uint8_t access;
1257
1258
5.15k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1259
5.15k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1260
5.15k
      MI->ac_idx++;
1261
5.15k
#endif
1262
5.15k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1263
5.15k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1264
5.15k
      MI->flat_insn->detail->arm64.op_count++;
1265
5.15k
    }
1266
1267
5.15k
    if (Shift != 0)
1268
1.75k
      printShifter(MI, OpNum + 1, O);
1269
5.15k
  }
1270
5.15k
}
1271
1272
static void printLogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
1273
5.54k
{
1274
5.54k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1275
1276
5.54k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 32);
1277
5.54k
  printUInt32Bang(O, (int)Val);
1278
1279
5.54k
  if (MI->csh->detail) {
1280
5.54k
#ifndef CAPSTONE_DIET
1281
5.54k
    uint8_t access;
1282
1283
5.54k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1284
5.54k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1285
5.54k
    MI->ac_idx++;
1286
5.54k
#endif
1287
5.54k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1288
5.54k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1289
5.54k
    MI->flat_insn->detail->arm64.op_count++;
1290
5.54k
  }
1291
5.54k
}
1292
1293
static void printLogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
1294
4.31k
{
1295
4.31k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1296
4.31k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 64);
1297
1298
4.31k
  switch(MI->flat_insn->id) {
1299
2.13k
    default:
1300
2.13k
      printInt64Bang(O, Val);
1301
2.13k
      break;
1302
1303
838
    case ARM64_INS_ORR:
1304
1.47k
    case ARM64_INS_AND:
1305
2.17k
    case ARM64_INS_EOR:
1306
2.17k
    case ARM64_INS_TST:
1307
      // do not print number in negative form
1308
2.17k
      if (Val >= 0 && Val <= HEX_THRESHOLD)
1309
161
        SStream_concat(O, "#%u", (int)Val);
1310
2.01k
      else
1311
2.01k
        SStream_concat(O, "#0x%"PRIx64, Val);
1312
2.17k
      break;
1313
4.31k
  }
1314
1315
4.31k
  if (MI->csh->detail) {
1316
4.31k
#ifndef CAPSTONE_DIET
1317
4.31k
    uint8_t access;
1318
1319
4.31k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1320
4.31k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1321
4.31k
    MI->ac_idx++;
1322
4.31k
#endif
1323
4.31k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1324
4.31k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int64_t)Val;
1325
4.31k
    MI->flat_insn->detail->arm64.op_count++;
1326
4.31k
  }
1327
4.31k
}
1328
1329
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1330
15.7k
{
1331
15.7k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1332
1333
  // LSL #0 should not be printed.
1334
15.7k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1335
8.99k
      AArch64_AM_getShiftValue(Val) == 0)
1336
2.23k
    return;
1337
1338
13.5k
  SStream_concat(O, ", %s ", AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)));
1339
13.5k
  printInt32BangDec(O, AArch64_AM_getShiftValue(Val));
1340
1341
13.5k
  if (MI->csh->detail) {
1342
13.5k
    arm64_shifter shifter = ARM64_SFT_INVALID;
1343
1344
13.5k
    switch(AArch64_AM_getShiftType(Val)) {
1345
0
      default:  // never reach
1346
6.75k
      case AArch64_AM_LSL:
1347
6.75k
        shifter = ARM64_SFT_LSL;
1348
6.75k
        break;
1349
1350
3.34k
      case AArch64_AM_LSR:
1351
3.34k
        shifter = ARM64_SFT_LSR;
1352
3.34k
        break;
1353
1354
1.50k
      case AArch64_AM_ASR:
1355
1.50k
        shifter = ARM64_SFT_ASR;
1356
1.50k
        break;
1357
1358
1.50k
      case AArch64_AM_ROR:
1359
1.50k
        shifter = ARM64_SFT_ROR;
1360
1.50k
        break;
1361
1362
442
      case AArch64_AM_MSL:
1363
442
        shifter = ARM64_SFT_MSL;
1364
442
        break;
1365
13.5k
    }
1366
1367
13.5k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = shifter;
1368
13.5k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = AArch64_AM_getShiftValue(Val);
1369
13.5k
  }
1370
13.5k
}
1371
1372
static void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1373
9.00k
{
1374
9.00k
  SStream_concat0(O, getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1375
1376
9.00k
  if (MI->csh->detail) {
1377
9.00k
#ifndef CAPSTONE_DIET
1378
9.00k
    uint8_t access;
1379
9.00k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1380
9.00k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1381
9.00k
    MI->ac_idx++;
1382
9.00k
#endif
1383
9.00k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1384
9.00k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1385
9.00k
    MI->flat_insn->detail->arm64.op_count++;
1386
9.00k
  }
1387
1388
9.00k
  printShifter(MI, OpNum + 1, O);
1389
9.00k
}
1390
1391
static void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1392
7.88k
{
1393
7.88k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1394
7.88k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1395
7.88k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1396
1397
  // If the destination or first source register operand is [W]SP, print
1398
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1399
  // all.
1400
7.88k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1401
5.30k
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, 0));
1402
5.30k
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, 1));
1403
1404
5.30k
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1405
2.28k
          ExtType == AArch64_AM_UXTX) ||
1406
5.09k
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1407
1.44k
         ExtType == AArch64_AM_UXTW)) {
1408
280
      if (ShiftVal != 0) {
1409
280
        SStream_concat0(O, ", lsl ");
1410
280
        printInt32Bang(O, ShiftVal);
1411
1412
280
        if (MI->csh->detail) {
1413
280
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1414
280
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1415
280
        }
1416
280
      }
1417
1418
280
      return;
1419
280
    }
1420
5.30k
  }
1421
1422
7.60k
  SStream_concat(O, ", %s", AArch64_AM_getShiftExtendName(ExtType));
1423
1424
7.60k
  if (MI->csh->detail) {
1425
7.60k
    arm64_extender ext = ARM64_EXT_INVALID;
1426
7.60k
    switch(ExtType) {
1427
0
      default:  // never reach
1428
1429
218
      case AArch64_AM_UXTB:
1430
218
        ext = ARM64_EXT_UXTB;
1431
218
        break;
1432
1433
636
      case AArch64_AM_UXTH:
1434
636
        ext = ARM64_EXT_UXTH;
1435
636
        break;
1436
1437
2.76k
      case AArch64_AM_UXTW:
1438
2.76k
        ext = ARM64_EXT_UXTW;
1439
2.76k
        break;
1440
1441
2.25k
      case AArch64_AM_UXTX:
1442
2.25k
        ext = ARM64_EXT_UXTX;
1443
2.25k
        break;
1444
1445
446
      case AArch64_AM_SXTB:
1446
446
        ext = ARM64_EXT_SXTB;
1447
446
        break;
1448
1449
761
      case AArch64_AM_SXTH:
1450
761
        ext = ARM64_EXT_SXTH;
1451
761
        break;
1452
1453
149
      case AArch64_AM_SXTW:
1454
149
        ext = ARM64_EXT_SXTW;
1455
149
        break;
1456
1457
371
      case AArch64_AM_SXTX:
1458
371
        ext = ARM64_EXT_SXTX;
1459
371
        break;
1460
7.60k
    }
1461
1462
7.60k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].ext = ext;
1463
7.60k
  }
1464
1465
7.60k
  if (ShiftVal != 0) {
1466
7.29k
    SStream_concat0(O, " ");
1467
7.29k
    printInt32Bang(O, ShiftVal);
1468
1469
7.29k
    if (MI->csh->detail) {
1470
7.29k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1471
7.29k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1472
7.29k
    }
1473
7.29k
  }
1474
7.60k
}
1475
1476
static void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1477
5.66k
{
1478
5.66k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1479
1480
5.66k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1481
1482
5.66k
  if (MI->csh->detail) {
1483
5.66k
#ifndef CAPSTONE_DIET
1484
5.66k
    uint8_t access;
1485
5.66k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1486
5.66k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1487
5.66k
    MI->ac_idx++;
1488
5.66k
#endif
1489
5.66k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1490
5.66k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1491
5.66k
    MI->flat_insn->detail->arm64.op_count++;
1492
5.66k
  }
1493
1494
5.66k
  printArithExtend(MI, OpNum + 1, O);
1495
5.66k
}
1496
1497
static void printMemExtendImpl(MCInst *MI, bool SignExtend, bool DoShift, unsigned Width,
1498
             char SrcRegKind, SStream *O)
1499
26.2k
{
1500
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1501
26.2k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1502
26.2k
  if (IsLSL) {
1503
10.1k
    SStream_concat0(O, "lsl");
1504
1505
10.1k
    if (MI->csh->detail) {
1506
10.1k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1507
10.1k
    }
1508
16.0k
  } else {
1509
16.0k
    SStream_concat(O, "%cxt%c", (SignExtend ? 's' : 'u'), SrcRegKind);
1510
1511
16.0k
    if (MI->csh->detail) {
1512
16.0k
      if (!SignExtend) {
1513
8.42k
        switch(SrcRegKind) {
1514
0
          default: break;
1515
0
          case 'b':
1516
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTB;
1517
0
               break;
1518
0
          case 'h':
1519
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTH;
1520
0
               break;
1521
8.42k
          case 'w':
1522
8.42k
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTW;
1523
8.42k
               break;
1524
8.42k
        }
1525
8.42k
      } else {
1526
7.64k
          switch(SrcRegKind) {
1527
0
            default: break;
1528
0
            case 'b':
1529
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTB;
1530
0
              break;
1531
0
            case 'h':
1532
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTH;
1533
0
              break;
1534
5.98k
            case 'w':
1535
5.98k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTW;
1536
5.98k
              break;
1537
1.66k
            case 'x':
1538
1.66k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTX;
1539
1.66k
              break;
1540
7.64k
          }
1541
7.64k
      }
1542
16.0k
    }
1543
16.0k
  }
1544
1545
26.2k
  if (DoShift || IsLSL) {
1546
19.7k
    SStream_concat(O, " #%u", Log2_32(Width / 8));
1547
1548
19.7k
    if (MI->csh->detail) {
1549
19.7k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1550
19.7k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.value = Log2_32(Width / 8);
1551
19.7k
    }
1552
19.7k
  }
1553
26.2k
}
1554
1555
static void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind, unsigned Width)
1556
6.76k
{
1557
6.76k
  unsigned SignExtend = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1558
6.76k
  unsigned DoShift = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
1559
1560
6.76k
  printMemExtendImpl(MI, SignExtend, DoShift, Width, SrcRegKind, O);
1561
6.76k
}
1562
1563
static void printRegWithShiftExtend(MCInst *MI, unsigned OpNum, SStream *O,
1564
            bool SignExtend, int ExtWidth,
1565
            char SrcRegKind, char Suffix)
1566
24.2k
{
1567
24.2k
  bool DoShift;
1568
1569
24.2k
  printOperand(MI, OpNum, O);
1570
1571
24.2k
  if (Suffix == 's' || Suffix == 'd')
1572
15.1k
    SStream_concat(O, ".%c", Suffix);
1573
1574
24.2k
  DoShift = ExtWidth != 8;
1575
24.2k
  if (SignExtend || DoShift || SrcRegKind == 'w') {
1576
19.4k
    SStream_concat0(O, ", ");
1577
19.4k
    printMemExtendImpl(MI, SignExtend, DoShift, ExtWidth, SrcRegKind, O);
1578
19.4k
  }
1579
24.2k
}
1580
1581
static void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1582
3.93k
{
1583
3.93k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1584
3.93k
  SStream_concat0(O, getCondCodeName(CC));
1585
1586
3.93k
  if (MI->csh->detail)
1587
3.93k
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(CC + 1);
1588
3.93k
}
1589
1590
static void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1591
653
{
1592
653
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1593
653
  SStream_concat0(O, getCondCodeName(getInvertedCondCode(CC)));
1594
1595
653
  if (MI->csh->detail) {
1596
653
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(getInvertedCondCode(CC) + 1);
1597
653
  }
1598
653
}
1599
1600
static void printImmScale(MCInst *MI, unsigned OpNum, SStream *O, int Scale)
1601
28.2k
{
1602
28.2k
  int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1603
1604
28.2k
  printInt64Bang(O, val);
1605
1606
28.2k
  if (MI->csh->detail) {
1607
28.2k
    if (MI->csh->doing_mem) {
1608
23.2k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1609
23.2k
    } else {
1610
4.97k
#ifndef CAPSTONE_DIET
1611
4.97k
      uint8_t access;
1612
1613
4.97k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1614
4.97k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1615
4.97k
      MI->ac_idx++;
1616
4.97k
#endif
1617
4.97k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1618
4.97k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = val;
1619
4.97k
      MI->flat_insn->detail->arm64.op_count++;
1620
4.97k
    }
1621
28.2k
  }
1622
28.2k
}
1623
1624
static void printUImm12Offset(MCInst *MI, unsigned OpNum, SStream *O, unsigned Scale)
1625
11.8k
{
1626
11.8k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1627
1628
11.8k
  if (MCOperand_isImm(MO)) {
1629
11.8k
    int64_t val = Scale * MCOperand_getImm(MO);
1630
11.8k
    printInt64Bang(O, val);
1631
1632
11.8k
    if (MI->csh->detail) {
1633
11.8k
      if (MI->csh->doing_mem) {
1634
11.8k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1635
11.8k
      } else {
1636
0
#ifndef CAPSTONE_DIET
1637
0
        uint8_t access;
1638
1639
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1640
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1641
0
        MI->ac_idx++;
1642
0
#endif
1643
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1644
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int)val;
1645
0
        MI->flat_insn->detail->arm64.op_count++;
1646
0
      }
1647
11.8k
    }
1648
11.8k
  }
1649
11.8k
}
1650
1651
#if 0
1652
static void printAMIndexedWB(MCInst *MI, unsigned OpNum, SStream *O, unsigned int Scale)
1653
{
1654
  MCOperand *MO = MCInst_getOperand(MI, OpNum + 1);
1655
1656
  SStream_concat(O, "[%s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1657
1658
  if (MCOperand_isImm(MO)) {
1659
    int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1660
    printInt64Bang(O, val);
1661
  // } else {
1662
  //   // assert(MO1.isExpr() && "Unexpected operand type!");
1663
  //   SStream_concat0(O, ", ");
1664
  //   MO1.getExpr()->print(O, &MAI);
1665
  }
1666
1667
  SStream_concat0(O, "]");
1668
}
1669
#endif
1670
1671
// IsSVEPrefetch = false
1672
static void printPrefetchOp(MCInst *MI, unsigned OpNum, SStream *O, bool IsSVEPrefetch)
1673
10.0k
{
1674
10.0k
  unsigned prfop = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1675
1676
10.0k
  if (IsSVEPrefetch) {
1677
8.40k
    const SVEPRFM *PRFM = lookupSVEPRFMByEncoding(prfop);
1678
8.40k
    if (PRFM)
1679
7.40k
      SStream_concat0(O, PRFM->Name);
1680
1681
8.40k
    return;
1682
8.40k
  } else {
1683
1.65k
    const PRFM *PRFM = lookupPRFMByEncoding(prfop);
1684
1.65k
    if (PRFM)
1685
750
      SStream_concat0(O, PRFM->Name);
1686
1687
1.65k
    return;
1688
1.65k
  }
1689
1690
  // FIXME: set OpcodePub?
1691
1692
0
  printInt32Bang(O, prfop);
1693
1694
0
  if (MI->csh->detail) {
1695
0
#ifndef CAPSTONE_DIET
1696
0
    uint8_t access;
1697
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1698
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1699
0
    MI->ac_idx++;
1700
0
#endif
1701
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1702
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = prfop;
1703
0
    MI->flat_insn->detail->arm64.op_count++;
1704
0
  }
1705
0
}
1706
1707
static void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1708
704
{
1709
704
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1710
704
  unsigned int psbhintop = MCOperand_getImm(Op);
1711
1712
704
  const PSB *PSB = lookupPSBByEncoding(psbhintop);
1713
704
  if (PSB)
1714
704
    SStream_concat0(O, PSB->Name);
1715
0
  else
1716
0
    printUInt32Bang(O, psbhintop);
1717
704
}
1718
1719
693
static void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O) {
1720
693
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, OpNum)) ^ 32;
1721
1722
693
  const BTI *BTI = lookupBTIByEncoding(btihintop);
1723
693
  if (BTI)
1724
693
  SStream_concat0(O, BTI->Name);
1725
0
  else
1726
0
  printUInt32Bang(O, btihintop);
1727
693
}
1728
1729
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1730
1.94k
{
1731
1.94k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1732
1.94k
  float FPImm = MCOperand_isFPImm(MO) ? MCOperand_getFPImm(MO) : AArch64_AM_getFPImmFloat((int)MCOperand_getImm(MO));
1733
1734
  // 8 decimal places are enough to perfectly represent permitted floats.
1735
#if defined(_KERNEL_MODE)
1736
  // Issue #681: Windows kernel does not support formatting float point
1737
  SStream_concat0(O, "#<float_point_unsupported>");
1738
#else
1739
1.94k
  SStream_concat(O, "#%.8f", FPImm);
1740
1.94k
#endif
1741
1742
1.94k
  if (MI->csh->detail) {
1743
1.94k
#ifndef CAPSTONE_DIET
1744
1.94k
    uint8_t access;
1745
1746
1.94k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1747
1.94k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1748
1.94k
    MI->ac_idx++;
1749
1.94k
#endif
1750
1.94k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_FP;
1751
1.94k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].fp = FPImm;
1752
1.94k
    MI->flat_insn->detail->arm64.op_count++;
1753
1.94k
  }
1754
1.94k
}
1755
1756
//static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride = 1)
1757
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride)
1758
305k
{
1759
611k
  while (Stride--) {
1760
305k
    if (Reg >= AArch64_Q0 && Reg <= AArch64_Q30) // AArch64_Q0 .. AArch64_Q30
1761
257k
      Reg += 1;
1762
48.2k
    else if (Reg == AArch64_Q31) // Vector lists can wrap around.
1763
10.7k
      Reg = AArch64_Q0;
1764
37.4k
    else if (Reg >= AArch64_Z0 && Reg <= AArch64_Z30) // AArch64_Z0 .. AArch64_Z30
1765
36.3k
      Reg += 1;
1766
1.15k
    else if (Reg == AArch64_Z31) // Vector lists can wrap around.
1767
1.15k
      Reg = AArch64_Z0;
1768
305k
  }
1769
1770
305k
  return Reg;
1771
305k
}
1772
1773
static void printGPRSeqPairsClassOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned int size)
1774
6.51k
{
1775
  // static_assert(size == 64 || size == 32,
1776
  //    "Template parameter must be either 32 or 64");
1777
6.51k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1778
6.51k
  unsigned Sube = (size == 32) ? AArch64_sube32 : AArch64_sube64;
1779
6.51k
  unsigned Subo = (size == 32) ? AArch64_subo32 : AArch64_subo64;
1780
6.51k
  unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube);
1781
6.51k
  unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo);
1782
1783
6.51k
  SStream_concat(O, "%s, %s", getRegisterName(Even, AArch64_NoRegAltName),
1784
6.51k
      getRegisterName(Odd, AArch64_NoRegAltName));
1785
1786
6.51k
  if (MI->csh->detail) {
1787
6.51k
#ifndef CAPSTONE_DIET
1788
6.51k
    uint8_t access;
1789
1790
6.51k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1791
6.51k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1792
6.51k
    MI->ac_idx++;
1793
6.51k
#endif
1794
1795
6.51k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1796
6.51k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Even;
1797
6.51k
    MI->flat_insn->detail->arm64.op_count++;
1798
1799
6.51k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1800
6.51k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Odd;
1801
6.51k
    MI->flat_insn->detail->arm64.op_count++;
1802
6.51k
  }
1803
6.51k
}
1804
1805
static void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1806
    char *LayoutSuffix, MCRegisterInfo *MRI, arm64_vas vas)
1807
127k
{
1808
1.88M
#define GETREGCLASS_CONTAIN0(_class, _reg) MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, _class), _reg)
1809
127k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1810
127k
  unsigned NumRegs = 1, FirstReg, i;
1811
1812
127k
  SStream_concat0(O, "{");
1813
1814
  // Work out how many registers there are in the list (if there is an actual
1815
  // list).
1816
127k
  if (GETREGCLASS_CONTAIN0(AArch64_DDRegClassID , Reg) ||
1817
123k
      GETREGCLASS_CONTAIN0(AArch64_ZPR2RegClassID, Reg) ||
1818
119k
      GETREGCLASS_CONTAIN0(AArch64_QQRegClassID, Reg))
1819
26.7k
    NumRegs = 2;
1820
100k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDRegClassID, Reg) ||
1821
94.7k
      GETREGCLASS_CONTAIN0(AArch64_ZPR3RegClassID, Reg) ||
1822
92.7k
      GETREGCLASS_CONTAIN0(AArch64_QQQRegClassID, Reg))
1823
30.2k
    NumRegs = 3;
1824
70.5k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDDRegClassID, Reg) ||
1825
63.9k
      GETREGCLASS_CONTAIN0(AArch64_ZPR4RegClassID, Reg) ||
1826
62.2k
      GETREGCLASS_CONTAIN0(AArch64_QQQQRegClassID, Reg))
1827
30.3k
    NumRegs = 4;
1828
1829
  // Now forget about the list and find out what the first register is.
1830
127k
  if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_dsub0)))
1831
17.1k
    Reg = FirstReg;
1832
110k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_qsub0)))
1833
62.6k
    Reg = FirstReg;
1834
47.9k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_zsub0)))
1835
7.68k
    Reg = FirstReg;
1836
1837
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1838
  // printing (otherwise getRegisterName fails).
1839
127k
  if (GETREGCLASS_CONTAIN0(AArch64_FPR64RegClassID, Reg)) {
1840
19.9k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(MRI, AArch64_FPR128RegClassID);
1841
19.9k
    Reg = MCRegisterInfo_getMatchingSuperReg(MRI, Reg, AArch64_dsub, FPR128RC);
1842
19.9k
  }
1843
1844
433k
  for (i = 0; i < NumRegs; ++i, Reg = getNextVectorRegister(Reg, 1)) {
1845
305k
    bool isZReg = GETREGCLASS_CONTAIN0(AArch64_ZPRRegClassID, Reg);
1846
305k
    if (isZReg)
1847
37.4k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName), LayoutSuffix);
1848
268k
    else
1849
268k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_vreg), LayoutSuffix);
1850
1851
305k
    if (MI->csh->detail) {
1852
305k
#ifndef CAPSTONE_DIET
1853
305k
      uint8_t access;
1854
1855
305k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1856
305k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1857
305k
      MI->ac_idx++;
1858
305k
#endif
1859
305k
      unsigned regForDetail = isZReg ? Reg : AArch64_map_vregister(Reg);
1860
305k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1861
305k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = regForDetail;
1862
305k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].vas = vas;
1863
305k
      MI->flat_insn->detail->arm64.op_count++;
1864
305k
    }
1865
1866
305k
    if (i + 1 != NumRegs)
1867
178k
      SStream_concat0(O, ", ");
1868
305k
  }
1869
1870
127k
  SStream_concat0(O, "}");
1871
127k
}
1872
1873
static void printTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O, unsigned NumLanes, char LaneKind)
1874
127k
{
1875
127k
  char Suffix[32];
1876
127k
  arm64_vas vas = 0;
1877
1878
127k
  if (NumLanes) {
1879
50.4k
    cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, LaneKind);
1880
1881
50.4k
    switch(LaneKind) {
1882
0
      default: break;
1883
14.2k
      case 'b':
1884
14.2k
        switch(NumLanes) {
1885
0
          default: break;
1886
0
          case 1:
1887
0
               vas = ARM64_VAS_1B;
1888
0
               break;
1889
0
          case 4:
1890
0
               vas = ARM64_VAS_4B;
1891
0
               break;
1892
5.44k
          case 8:
1893
5.44k
               vas = ARM64_VAS_8B;
1894
5.44k
               break;
1895
8.83k
          case 16:
1896
8.83k
               vas = ARM64_VAS_16B;
1897
8.83k
               break;
1898
14.2k
        }
1899
14.2k
        break;
1900
14.2k
      case 'h':
1901
14.2k
        switch(NumLanes) {
1902
0
          default: break;
1903
0
          case 1:
1904
0
               vas = ARM64_VAS_1H;
1905
0
               break;
1906
0
          case 2:
1907
0
               vas = ARM64_VAS_2H;
1908
0
               break;
1909
6.02k
          case 4:
1910
6.02k
               vas = ARM64_VAS_4H;
1911
6.02k
               break;
1912
8.23k
          case 8:
1913
8.23k
               vas = ARM64_VAS_8H;
1914
8.23k
               break;
1915
14.2k
        }
1916
14.2k
        break;
1917
14.2k
      case 's':
1918
12.2k
        switch(NumLanes) {
1919
0
          default: break;
1920
0
          case 1:
1921
0
               vas = ARM64_VAS_1S;
1922
0
               break;
1923
3.69k
          case 2:
1924
3.69k
               vas = ARM64_VAS_2S;
1925
3.69k
               break;
1926
8.54k
          case 4:
1927
8.54k
               vas = ARM64_VAS_4S;
1928
8.54k
               break;
1929
12.2k
        }
1930
12.2k
        break;
1931
12.2k
      case 'd':
1932
9.63k
        switch(NumLanes) {
1933
0
          default: break;
1934
4.83k
          case 1:
1935
4.83k
               vas = ARM64_VAS_1D;
1936
4.83k
               break;
1937
4.79k
          case 2:
1938
4.79k
               vas = ARM64_VAS_2D;
1939
4.79k
               break;
1940
9.63k
        }
1941
9.63k
        break;
1942
9.63k
      case 'q':
1943
0
        switch(NumLanes) {
1944
0
          default: break;
1945
0
          case 1:
1946
0
               vas = ARM64_VAS_1Q;
1947
0
               break;
1948
0
        }
1949
0
        break;
1950
50.4k
    }
1951
77.2k
  } else {
1952
77.2k
    cs_snprintf(Suffix, sizeof(Suffix), ".%c", LaneKind);
1953
1954
77.2k
    switch(LaneKind) {
1955
0
      default: break;
1956
17.1k
      case 'b':
1957
17.1k
           vas = ARM64_VAS_1B;
1958
17.1k
           break;
1959
13.6k
      case 'h':
1960
13.6k
           vas = ARM64_VAS_1H;
1961
13.6k
           break;
1962
24.3k
      case 's':
1963
24.3k
           vas = ARM64_VAS_1S;
1964
24.3k
           break;
1965
22.0k
      case 'd':
1966
22.0k
           vas = ARM64_VAS_1D;
1967
22.0k
           break;
1968
0
      case 'q':
1969
0
           vas = ARM64_VAS_1Q;
1970
0
           break;
1971
77.2k
    }
1972
77.2k
  }
1973
1974
127k
  printVectorList(MI, OpNum, O, Suffix, MI->MRI, vas);
1975
127k
}
1976
1977
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
1978
72.8k
{
1979
72.8k
  SStream_concat0(O, "[");
1980
72.8k
  printInt32(O, (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum)));
1981
72.8k
  SStream_concat0(O, "]");
1982
1983
72.8k
  if (MI->csh->detail) {
1984
72.8k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].vector_index = (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1985
72.8k
  }
1986
72.8k
}
1987
1988
static void printAlignedLabel(MCInst *MI, unsigned OpNum, SStream *O)
1989
15.1k
{
1990
15.1k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1991
1992
  // If the label has already been resolved to an immediate offset (say, when
1993
  // we're running the disassembler), just print the immediate.
1994
15.1k
  if (MCOperand_isImm(Op)) {
1995
15.1k
    uint64_t imm = (MCOperand_getImm(Op) * 4) + MI->address;
1996
15.1k
    printUInt64Bang(O, imm);
1997
1998
15.1k
    if (MI->csh->detail) {
1999
15.1k
#ifndef CAPSTONE_DIET
2000
15.1k
      uint8_t access;
2001
2002
15.1k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2003
15.1k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2004
15.1k
      MI->ac_idx++;
2005
15.1k
#endif
2006
15.1k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2007
15.1k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2008
15.1k
      MI->flat_insn->detail->arm64.op_count++;
2009
15.1k
    }
2010
15.1k
  }
2011
15.1k
}
2012
2013
static void printAdrpLabel(MCInst *MI, unsigned OpNum, SStream *O)
2014
1.52k
{
2015
1.52k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
2016
2017
1.52k
  if (MCOperand_isImm(Op)) {
2018
    // ADRP sign extends a 21-bit offset, shifts it left by 12
2019
    // and adds it to the value of the PC with its bottom 12 bits cleared
2020
1.52k
    uint64_t imm = (MCOperand_getImm(Op) * 0x1000) + (MI->address & ~0xfff);
2021
1.52k
    printUInt64Bang(O, imm);
2022
2023
1.52k
    if (MI->csh->detail) {
2024
1.52k
#ifndef CAPSTONE_DIET
2025
1.52k
      uint8_t access;
2026
2027
1.52k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2028
1.52k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2029
1.52k
      MI->ac_idx++;
2030
1.52k
#endif
2031
1.52k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2032
1.52k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2033
1.52k
      MI->flat_insn->detail->arm64.op_count++;
2034
1.52k
    }
2035
1.52k
  }
2036
1.52k
}
2037
2038
static void printBarrierOption(MCInst *MI, unsigned OpNum, SStream *O)
2039
1.55k
{
2040
1.55k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2041
1.55k
  unsigned Opcode = MCInst_getOpcode(MI);
2042
1.55k
  const char *Name = NULL;
2043
2044
1.55k
  if (Opcode == AArch64_ISB) {
2045
66
    const ISB *ISB = lookupISBByEncoding(Val);
2046
66
    Name = ISB ? ISB->Name : NULL;
2047
1.48k
  } else if (Opcode == AArch64_TSB) {
2048
0
    const TSB *TSB = lookupTSBByEncoding(Val);
2049
0
    Name = TSB ? TSB->Name : NULL;
2050
1.48k
  } else {
2051
1.48k
    const DB *DB = lookupDBByEncoding(Val);
2052
1.48k
    Name = DB ? DB->Name : NULL;
2053
1.48k
  }
2054
2055
1.55k
  if (Name) {
2056
400
    SStream_concat0(O, Name);
2057
2058
400
    if (MI->csh->detail) {
2059
400
#ifndef CAPSTONE_DIET
2060
400
      uint8_t access;
2061
2062
400
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2063
400
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2064
400
      MI->ac_idx++;
2065
400
#endif
2066
400
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2067
400
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2068
400
      MI->flat_insn->detail->arm64.op_count++;
2069
400
    }
2070
1.15k
  } else {
2071
1.15k
    printUInt32Bang(O, Val);
2072
2073
1.15k
    if (MI->csh->detail) {
2074
1.15k
#ifndef CAPSTONE_DIET
2075
1.15k
      uint8_t access;
2076
2077
1.15k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2078
1.15k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2079
1.15k
      MI->ac_idx++;
2080
1.15k
#endif
2081
1.15k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2082
1.15k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2083
1.15k
      MI->flat_insn->detail->arm64.op_count++;
2084
1.15k
    }
2085
1.15k
  }
2086
1.55k
}
2087
2088
67
static void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O) {
2089
67
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
2090
  // assert(MI->getOpcode() == AArch64::DSBnXS);
2091
2092
67
  const char *Name = NULL;
2093
67
  const DBnXS *DB = lookupDBnXSByEncoding(Val);
2094
67
  Name = DB ? DB->Name : NULL;
2095
2096
67
  if (Name) {
2097
67
    SStream_concat0(O, Name);
2098
2099
67
    if (MI->csh->detail) {
2100
67
#ifndef CAPSTONE_DIET
2101
67
      uint8_t access;
2102
2103
67
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2104
67
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2105
67
      MI->ac_idx++;
2106
67
#endif
2107
67
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2108
67
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2109
67
      MI->flat_insn->detail->arm64.op_count++;
2110
67
    }
2111
67
  }
2112
0
  else {
2113
0
    printUInt32Bang(O, Val);
2114
2115
0
    if (MI->csh->detail) {
2116
0
#ifndef CAPSTONE_DIET
2117
0
      uint8_t access;
2118
2119
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2120
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2121
0
      MI->ac_idx++;
2122
0
#endif
2123
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2124
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2125
0
      MI->flat_insn->detail->arm64.op_count++;
2126
0
    }
2127
0
  }
2128
67
}
2129
2130
static void printMRSSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2131
3.00k
{
2132
3.00k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2133
3.00k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2134
2135
  // Horrible hack for the one register that has identical encodings but
2136
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2137
  // going to get the wrong entry
2138
3.00k
  if (Val == ARM64_SYSREG_DBGDTRRX_EL0) {
2139
201
    SStream_concat0(O, "dbgdtrrx_el0");
2140
2141
201
    if (MI->csh->detail) {
2142
201
#ifndef CAPSTONE_DIET
2143
201
      uint8_t access;
2144
2145
201
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2146
201
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2147
201
      MI->ac_idx++;
2148
201
#endif
2149
2150
201
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2151
201
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2152
201
      MI->flat_insn->detail->arm64.op_count++;
2153
201
    }
2154
2155
201
    return;
2156
201
  }
2157
2158
  // Another hack for a register which has an alternative name which is not an alias,
2159
  // and is not in the Armv9-A documentation.
2160
2.80k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2161
68
    SStream_concat0(O, "ttbr0_el2");
2162
2163
68
    if (MI->csh->detail) {
2164
68
#ifndef CAPSTONE_DIET
2165
68
      uint8_t access;
2166
2167
68
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2168
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2169
68
      MI->ac_idx++;
2170
68
#endif
2171
2172
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2173
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2174
68
      MI->flat_insn->detail->arm64.op_count++;
2175
68
    }
2176
2177
68
    return;
2178
68
  }
2179
2180
  // if (Reg && Reg->Readable && Reg->haveFeatures(STI.getFeatureBits()))
2181
2.73k
  if (Reg && Reg->Readable) {
2182
254
    SStream_concat0(O, Reg->Name);
2183
2184
254
    if (MI->csh->detail) {
2185
254
#ifndef CAPSTONE_DIET
2186
254
      uint8_t access;
2187
2188
254
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2189
254
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2190
254
      MI->ac_idx++;
2191
254
#endif
2192
2193
254
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2194
254
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2195
254
      MI->flat_insn->detail->arm64.op_count++;
2196
254
    }
2197
2.48k
  } else {
2198
2.48k
    char result[128];
2199
2200
2.48k
    AArch64SysReg_genericRegisterString(Val, result);
2201
2.48k
    SStream_concat0(O, result);
2202
2203
2.48k
    if (MI->csh->detail) {
2204
2.48k
#ifndef CAPSTONE_DIET
2205
2.48k
      uint8_t access;
2206
2.48k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2207
2.48k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2208
2.48k
      MI->ac_idx++;
2209
2.48k
#endif
2210
2.48k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2211
2.48k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2212
2.48k
      MI->flat_insn->detail->arm64.op_count++;
2213
2.48k
    }
2214
2.48k
  }
2215
2.73k
}
2216
2217
static void printMSRSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2218
4.34k
{
2219
4.34k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2220
4.34k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2221
2222
  // Horrible hack for the one register that has identical encodings but
2223
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2224
  // going to get the wrong entry
2225
4.34k
  if (Val == ARM64_SYSREG_DBGDTRTX_EL0) {
2226
68
    SStream_concat0(O, "dbgdtrtx_el0");
2227
2228
68
    if (MI->csh->detail) {
2229
68
#ifndef CAPSTONE_DIET
2230
68
      uint8_t access;
2231
2232
68
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2233
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2234
68
      MI->ac_idx++;
2235
68
#endif
2236
2237
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2238
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2239
68
      MI->flat_insn->detail->arm64.op_count++;
2240
68
    }
2241
2242
68
    return;
2243
68
  }
2244
2245
  // Another hack for a register which has an alternative name which is not an alias,
2246
  // and is not in the Armv9-A documentation.
2247
4.27k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2248
94
    SStream_concat0(O, "ttbr0_el2");
2249
2250
94
    if (MI->csh->detail) {
2251
94
#ifndef CAPSTONE_DIET
2252
94
      uint8_t access;
2253
2254
94
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2255
94
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2256
94
      MI->ac_idx++;
2257
94
#endif
2258
2259
94
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2260
94
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2261
94
      MI->flat_insn->detail->arm64.op_count++;
2262
94
    }
2263
2264
94
    return;
2265
94
  }
2266
2267
  // if (Reg && Reg->Writeable && Reg->haveFeatures(STI.getFeatureBits()))
2268
4.17k
  if (Reg && Reg->Writeable) {
2269
532
    SStream_concat0(O, Reg->Name);
2270
2271
532
    if (MI->csh->detail) {
2272
532
#ifndef CAPSTONE_DIET
2273
532
      uint8_t access;
2274
2275
532
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2276
532
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2277
532
      MI->ac_idx++;
2278
532
#endif
2279
2280
532
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2281
532
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2282
532
      MI->flat_insn->detail->arm64.op_count++;
2283
532
    }
2284
3.64k
  } else {
2285
3.64k
    char result[128];
2286
2287
3.64k
    AArch64SysReg_genericRegisterString(Val, result);
2288
3.64k
    SStream_concat0(O, result);
2289
2290
3.64k
    if (MI->csh->detail) {
2291
3.64k
#ifndef CAPSTONE_DIET
2292
3.64k
      uint8_t access;
2293
3.64k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2294
3.64k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2295
3.64k
      MI->ac_idx++;
2296
3.64k
#endif
2297
3.64k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2298
3.64k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2299
3.64k
      MI->flat_insn->detail->arm64.op_count++;
2300
3.64k
    }
2301
3.64k
  }
2302
4.17k
}
2303
2304
static void printSystemPStateField(MCInst *MI, unsigned OpNum, SStream *O)
2305
822
{
2306
822
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2307
2308
822
  const PState *PState = lookupPStateByEncoding(Val);
2309
2310
822
  if (PState) {
2311
822
    SStream_concat0(O, PState->Name);
2312
2313
822
    if (MI->csh->detail) {
2314
822
#ifndef CAPSTONE_DIET
2315
822
      uint8_t access;
2316
822
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2317
822
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2318
822
      MI->ac_idx++;
2319
822
#endif
2320
822
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_PSTATE;
2321
822
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].pstate = Val;
2322
822
      MI->flat_insn->detail->arm64.op_count++;
2323
822
    }
2324
822
  } else {
2325
0
    printUInt32Bang(O, Val);
2326
2327
0
    if (MI->csh->detail) {
2328
0
#ifndef CAPSTONE_DIET
2329
0
      unsigned char access;
2330
2331
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2332
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2333
0
      MI->ac_idx++;
2334
0
#endif
2335
2336
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2337
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2338
0
      MI->flat_insn->detail->arm64.op_count++;
2339
0
    }
2340
0
  }
2341
822
}
2342
2343
static void printSIMDType10Operand(MCInst *MI, unsigned OpNum, SStream *O)
2344
3.73k
{
2345
3.73k
  uint8_t RawVal = (uint8_t)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2346
3.73k
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2347
2348
3.73k
  SStream_concat(O, "#%#016llx", Val);
2349
2350
3.73k
  if (MI->csh->detail) {
2351
3.73k
#ifndef CAPSTONE_DIET
2352
3.73k
    unsigned char access;
2353
2354
3.73k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2355
3.73k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2356
3.73k
    MI->ac_idx++;
2357
3.73k
#endif
2358
3.73k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2359
3.73k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2360
3.73k
    MI->flat_insn->detail->arm64.op_count++;
2361
3.73k
  }
2362
3.73k
}
2363
2364
static void printComplexRotationOp(MCInst *MI, unsigned OpNum, SStream *O, int64_t Angle, int64_t Remainder)
2365
4.55k
{
2366
4.55k
  unsigned int Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2367
4.55k
  printInt64Bang(O, (Val * Angle) + Remainder);
2368
4.55k
  op_addImm(MI, (Val * Angle) + Remainder);
2369
4.55k
}
2370
2371
static void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
2372
0
{
2373
0
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
2374
    // assert(MCOperand_isImm(MO) && "Unexpected operand type!");
2375
0
    unsigned svcrop = MCOperand_getImm(MO);
2376
0
  const SVCR *svcr = lookupSVCRByEncoding(svcrop);
2377
    // assert(svcr && "Unexpected SVCR operand!");
2378
0
  SStream_concat0(O, svcr->Name);
2379
2380
0
  if (MI->csh->detail) {
2381
0
#ifndef CAPSTONE_DIET
2382
0
    uint8_t access;
2383
2384
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2385
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2386
0
    MI->ac_idx++;
2387
0
#endif
2388
2389
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SVCR;
2390
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = (unsigned)ARM64_SYSREG_SVCR;
2391
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].svcr = svcr->Encoding;
2392
0
    MI->flat_insn->detail->arm64.op_count++;
2393
0
  }
2394
0
}
2395
2396
static void printMatrix(MCInst *MI, unsigned OpNum, SStream *O, int EltSize)
2397
225
{
2398
225
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2399
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2400
225
  unsigned Reg = MCOperand_getReg(RegOp);
2401
2402
225
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2403
225
  const char *sizeStr = "";
2404
225
    switch (EltSize) {
2405
225
    case 0:
2406
225
    sizeStr = "";
2407
225
      break;
2408
0
    case 8:
2409
0
      sizeStr = ".b";
2410
0
      break;
2411
0
    case 16:
2412
0
      sizeStr = ".h";
2413
0
      break;
2414
0
    case 32:
2415
0
      sizeStr = ".s";
2416
0
      break;
2417
0
    case 64:
2418
0
      sizeStr = ".d";
2419
0
      break;
2420
0
    case 128:
2421
0
      sizeStr = ".q";
2422
0
      break;
2423
0
    default:
2424
0
    break;
2425
    //   llvm_unreachable("Unsupported element size");
2426
225
    }
2427
225
  SStream_concat0(O, sizeStr);
2428
2429
225
  if (MI->csh->detail) {
2430
225
#ifndef CAPSTONE_DIET
2431
225
    uint8_t access;
2432
2433
225
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2434
225
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2435
225
    MI->ac_idx++;
2436
225
#endif
2437
2438
225
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2439
225
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2440
225
    MI->flat_insn->detail->arm64.op_count++;
2441
225
  }
2442
225
}
2443
2444
static void printMatrixIndex(MCInst *MI, unsigned OpNum, SStream *O)
2445
9.12k
{
2446
9.12k
  int64_t imm = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2447
9.12k
  printInt64(O, imm);
2448
2449
9.12k
  if (MI->csh->detail) {
2450
9.12k
    if (MI->csh->doing_SME_Index) {
2451
      // Access op_count-1 as We want to add info to previous operand, not create a new one
2452
9.12k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = imm;
2453
9.12k
    }
2454
9.12k
  }
2455
9.12k
}
2456
2457
static void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
2458
1.46k
{
2459
1.46k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2460
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2461
1.46k
  unsigned Reg = MCOperand_getReg(RegOp);
2462
1.46k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2463
2464
1.46k
  if (MI->csh->detail) {
2465
1.46k
#ifndef CAPSTONE_DIET
2466
1.46k
    uint8_t access;
2467
2468
1.46k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2469
1.46k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2470
1.46k
    MI->ac_idx++;
2471
1.46k
#endif
2472
2473
1.46k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2474
1.46k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2475
1.46k
    MI->flat_insn->detail->arm64.op_count++;
2476
1.46k
  }
2477
1.46k
}
2478
2479
static void printMatrixTileVector(MCInst *MI, unsigned OpNum, SStream *O, bool IsVertical)
2480
8.15k
{
2481
8.15k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2482
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2483
8.15k
  unsigned Reg = MCOperand_getReg(RegOp);
2484
8.15k
#ifndef CAPSTONE_DIET
2485
8.15k
  const char *RegName = getRegisterName(Reg, AArch64_NoRegAltName);
2486
2487
8.15k
  const size_t strLn = strlen(RegName);
2488
  // +2 for extra chars, + 1 for null char \0
2489
8.15k
  char *RegNameNew = cs_mem_malloc(sizeof(char) * (strLn + 2 + 1));
2490
8.15k
  int index = 0, i;
2491
65.7k
  for (i = 0; i < (strLn + 2); i++){
2492
57.5k
    if(RegName[i] != '.'){
2493
49.4k
      RegNameNew[index] = RegName[i];
2494
49.4k
      index++;
2495
49.4k
    }
2496
8.15k
    else{
2497
8.15k
      RegNameNew[index] = IsVertical ? 'v' : 'h';
2498
8.15k
      RegNameNew[index + 1] = '.';
2499
8.15k
      index += 2;
2500
8.15k
    }
2501
57.5k
  }
2502
8.15k
  SStream_concat0(O, RegNameNew);
2503
8.15k
#endif
2504
2505
8.15k
  if (MI->csh->detail) {
2506
8.15k
#ifndef CAPSTONE_DIET
2507
8.15k
    uint8_t access;
2508
2509
8.15k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2510
8.15k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2511
8.15k
    MI->ac_idx++;
2512
8.15k
#endif
2513
2514
8.15k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2515
8.15k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2516
8.15k
    MI->flat_insn->detail->arm64.op_count++;
2517
8.15k
  }
2518
8.15k
#ifndef CAPSTONE_DIET
2519
8.15k
  cs_mem_free(RegNameNew);
2520
8.15k
#endif
2521
8.15k
}
2522
2523
static const unsigned MatrixZADRegisterTable[] = {
2524
  AArch64_ZAD0, AArch64_ZAD1, AArch64_ZAD2, AArch64_ZAD3,
2525
  AArch64_ZAD4, AArch64_ZAD5, AArch64_ZAD6, AArch64_ZAD7
2526
};
2527
2528
776
static void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O){
2529
776
  unsigned MaxRegs = 8;
2530
776
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2531
2532
776
  unsigned NumRegs = 0, I;
2533
6.98k
  for (I = 0; I < MaxRegs; ++I)
2534
6.20k
    if ((RegMask & (1 << I)) != 0)
2535
1.69k
      ++NumRegs;
2536
2537
776
  SStream_concat0(O, "{");
2538
776
  unsigned Printed = 0, J;
2539
6.98k
  for (J = 0; J < MaxRegs; ++J) {
2540
6.20k
    unsigned Reg = RegMask & (1 << J);
2541
6.20k
    if (Reg == 0)
2542
4.51k
      continue;
2543
1.69k
    SStream_concat0(O, getRegisterName(MatrixZADRegisterTable[J], AArch64_NoRegAltName));
2544
2545
1.69k
    if (MI->csh->detail) {
2546
1.69k
#ifndef CAPSTONE_DIET
2547
1.69k
      uint8_t access;
2548
2549
1.69k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2550
1.69k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2551
1.69k
      MI->ac_idx++;
2552
1.69k
#endif
2553
2554
1.69k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2555
1.69k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MatrixZADRegisterTable[J];
2556
1.69k
      MI->flat_insn->detail->arm64.op_count++;
2557
1.69k
    }
2558
2559
1.69k
    if (Printed + 1 != NumRegs)
2560
921
      SStream_concat0(O, ", ");
2561
1.69k
    ++Printed;
2562
1.69k
  }
2563
776
  SStream_concat0(O, "}");
2564
776
}
2565
2566
static void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2567
3.94k
{
2568
3.94k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2569
2570
3.94k
  const SVEPREDPAT *Pat = lookupSVEPREDPATByEncoding(Val);
2571
3.94k
  if (Pat)
2572
2.08k
    SStream_concat0(O, Pat->Name);
2573
1.86k
  else
2574
1.86k
    printUInt32Bang(O, Val);
2575
3.94k
}
2576
2577
// default suffix = 0
2578
static void printSVERegOp(MCInst *MI, unsigned OpNum, SStream *O, char suffix)
2579
192k
{
2580
192k
  unsigned int Reg;
2581
2582
#if 0
2583
  switch (suffix) {
2584
    case 0:
2585
    case 'b':
2586
    case 'h':
2587
    case 's':
2588
    case 'd':
2589
    case 'q':
2590
      break;
2591
    default:
2592
      // llvm_unreachable("Invalid kind specifier.");
2593
  }
2594
#endif
2595
2596
192k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2597
2598
192k
  if (MI->csh->detail) {
2599
192k
#ifndef CAPSTONE_DIET
2600
192k
      uint8_t access;
2601
2602
192k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2603
192k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2604
192k
      MI->ac_idx++;
2605
192k
#endif
2606
192k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2607
192k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2608
192k
    MI->flat_insn->detail->arm64.op_count++;
2609
192k
  }
2610
2611
192k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2612
2613
192k
  if (suffix != '\0')
2614
126k
    SStream_concat(O, ".%c", suffix);
2615
192k
}
2616
2617
static void printImmSVE16(int16_t Val, SStream *O)
2618
850
{
2619
850
  printUInt32Bang(O, Val);
2620
850
}
2621
2622
static void printImmSVE32(int32_t Val, SStream *O)
2623
1.67k
{
2624
1.67k
  printUInt32Bang(O, Val);
2625
1.67k
}
2626
2627
static void printImmSVE64(int64_t Val, SStream *O)
2628
1.82k
{
2629
1.82k
  printUInt64Bang(O, Val);
2630
1.82k
}
2631
2632
static void printImm8OptLsl32(MCInst *MI, unsigned OpNum, SStream *O)
2633
1.89k
{
2634
1.89k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2635
1.89k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2636
1.89k
  uint32_t Val;
2637
2638
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2639
  //  "Unexepected shift type!");
2640
2641
  // #0 lsl #8 is never pretty printed
2642
1.89k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2643
222
    printUInt32Bang(O, UnscaledVal);
2644
222
    printShifter(MI, OpNum + 1, O);
2645
222
    return;
2646
222
  }
2647
2648
1.67k
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2649
1.67k
  printImmSVE32(Val, O);
2650
1.67k
}
2651
2652
static void printImm8OptLsl64(MCInst *MI, unsigned OpNum, SStream *O)
2653
1.07k
{
2654
1.07k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2655
1.07k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2656
1.07k
  uint64_t Val;
2657
2658
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2659
  //  "Unexepected shift type!");
2660
2661
  // #0 lsl #8 is never pretty printed
2662
1.07k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2663
230
    printUInt32Bang(O, UnscaledVal);
2664
230
    printShifter(MI, OpNum + 1, O);
2665
230
    return;
2666
230
  }
2667
2668
846
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2669
846
  printImmSVE64(Val, O);
2670
846
}
2671
2672
static void printSVELogicalImm16(MCInst *MI, unsigned OpNum, SStream *O)
2673
482
{
2674
482
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2675
482
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2676
2677
  // Prefer the default format for 16bit values, hex otherwise.
2678
482
  printImmSVE16(PrintVal, O);
2679
482
}
2680
2681
static void printSVELogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
2682
1.10k
{
2683
1.10k
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2684
1.10k
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2685
2686
  // Prefer the default format for 16bit values, hex otherwise.
2687
1.10k
  if ((uint16_t)PrintVal == (uint32_t)PrintVal)
2688
368
    printImmSVE16(PrintVal, O);
2689
734
  else
2690
734
    printUInt64Bang(O, PrintVal);
2691
1.10k
}
2692
2693
static void printSVELogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
2694
976
{
2695
976
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2696
976
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2697
2698
976
  printImmSVE64(PrintVal, O);
2699
976
}
2700
2701
static void printZPRasFPR(MCInst *MI, unsigned OpNum, SStream *O, int Width)
2702
2.26k
{
2703
2.26k
  unsigned int Base, Reg;
2704
2705
2.26k
  switch (Width) {
2706
0
    default: // llvm_unreachable("Unsupported width");
2707
237
    case 8:   Base = AArch64_B0; break;
2708
298
    case 16:  Base = AArch64_H0; break;
2709
648
    case 32:  Base = AArch64_S0; break;
2710
1.01k
    case 64:  Base = AArch64_D0; break;
2711
66
    case 128: Base = AArch64_Q0; break;
2712
2.26k
  }
2713
2714
2.26k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) - AArch64_Z0 + Base;
2715
2716
2.26k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2717
2718
2.26k
  if (MI->csh->detail) {
2719
2.26k
#ifndef CAPSTONE_DIET
2720
2.26k
    uint8_t access;
2721
2722
2.26k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2723
2.26k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2724
2.26k
    MI->ac_idx++;
2725
2.26k
#endif
2726
2.26k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2727
2.26k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2728
2.26k
    MI->flat_insn->detail->arm64.op_count++;
2729
2.26k
  }
2730
2.26k
}
2731
2732
static void printExactFPImm(MCInst *MI, unsigned OpNum, SStream *O, unsigned ImmIs0, unsigned ImmIs1)
2733
797
{
2734
797
  const ExactFPImm *Imm0Desc = lookupExactFPImmByEnum(ImmIs0);
2735
797
  const ExactFPImm *Imm1Desc = lookupExactFPImmByEnum(ImmIs1);
2736
797
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2737
2738
797
  SStream_concat0(O, Val ? Imm1Desc->Repr : Imm0Desc->Repr);
2739
797
}
2740
2741
static void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2742
3.96k
{
2743
3.96k
  unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2744
2745
3.96k
  SStream_concat0(O, getRegisterName(getWRegFromXReg(Reg), AArch64_NoRegAltName));
2746
3.96k
}
2747
2748
static void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O) 
2749
928
{
2750
928
    unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2751
2752
928
    SStream_concat0(O, getRegisterName(MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0), AArch64_NoRegAltName));
2753
928
}
2754
2755
#define PRINT_ALIAS_INSTR
2756
#include "AArch64GenAsmWriter.inc"
2757
#include "AArch64GenRegisterName.inc"
2758
2759
void AArch64_post_printer(csh handle, cs_insn *flat_insn, char *insn_asm, MCInst *mci)
2760
447k
{
2761
447k
  if (((cs_struct *)handle)->detail != CS_OPT_ON)
2762
0
    return;
2763
2764
447k
  if (mci->csh->detail) {
2765
447k
    unsigned opcode = MCInst_getOpcode(mci);
2766
2767
447k
    switch (opcode) {
2768
355k
      default:
2769
355k
        break;
2770
355k
      case AArch64_LD1Fourv16b_POST:
2771
1.44k
      case AArch64_LD1Fourv1d_POST:
2772
1.73k
      case AArch64_LD1Fourv2d_POST:
2773
1.83k
      case AArch64_LD1Fourv2s_POST:
2774
2.45k
      case AArch64_LD1Fourv4h_POST:
2775
3.66k
      case AArch64_LD1Fourv4s_POST:
2776
3.81k
      case AArch64_LD1Fourv8b_POST:
2777
4.54k
      case AArch64_LD1Fourv8h_POST:
2778
4.96k
      case AArch64_LD1Onev16b_POST:
2779
5.03k
      case AArch64_LD1Onev1d_POST:
2780
5.24k
      case AArch64_LD1Onev2d_POST:
2781
5.47k
      case AArch64_LD1Onev2s_POST:
2782
5.58k
      case AArch64_LD1Onev4h_POST:
2783
5.73k
      case AArch64_LD1Onev4s_POST:
2784
5.94k
      case AArch64_LD1Onev8b_POST:
2785
6.40k
      case AArch64_LD1Onev8h_POST:
2786
6.76k
      case AArch64_LD1Rv16b_POST:
2787
7.01k
      case AArch64_LD1Rv1d_POST:
2788
7.21k
      case AArch64_LD1Rv2d_POST:
2789
7.35k
      case AArch64_LD1Rv2s_POST:
2790
7.45k
      case AArch64_LD1Rv4h_POST:
2791
7.66k
      case AArch64_LD1Rv4s_POST:
2792
7.69k
      case AArch64_LD1Rv8b_POST:
2793
7.78k
      case AArch64_LD1Rv8h_POST:
2794
8.38k
      case AArch64_LD1Threev16b_POST:
2795
8.88k
      case AArch64_LD1Threev1d_POST:
2796
9.08k
      case AArch64_LD1Threev2d_POST:
2797
9.28k
      case AArch64_LD1Threev2s_POST:
2798
9.36k
      case AArch64_LD1Threev4h_POST:
2799
10.0k
      case AArch64_LD1Threev4s_POST:
2800
10.1k
      case AArch64_LD1Threev8b_POST:
2801
10.8k
      case AArch64_LD1Threev8h_POST:
2802
11.0k
      case AArch64_LD1Twov16b_POST:
2803
11.1k
      case AArch64_LD1Twov1d_POST:
2804
11.3k
      case AArch64_LD1Twov2d_POST:
2805
11.4k
      case AArch64_LD1Twov2s_POST:
2806
11.7k
      case AArch64_LD1Twov4h_POST:
2807
11.9k
      case AArch64_LD1Twov4s_POST:
2808
12.6k
      case AArch64_LD1Twov8b_POST:
2809
12.6k
      case AArch64_LD1Twov8h_POST:
2810
13.2k
      case AArch64_LD1i16_POST:
2811
16.8k
      case AArch64_LD1i32_POST:
2812
17.5k
      case AArch64_LD1i64_POST:
2813
19.0k
      case AArch64_LD1i8_POST:
2814
19.0k
      case AArch64_LD2Rv16b_POST:
2815
19.3k
      case AArch64_LD2Rv1d_POST:
2816
19.4k
      case AArch64_LD2Rv2d_POST:
2817
19.5k
      case AArch64_LD2Rv2s_POST:
2818
19.6k
      case AArch64_LD2Rv4h_POST:
2819
19.9k
      case AArch64_LD2Rv4s_POST:
2820
20.0k
      case AArch64_LD2Rv8b_POST:
2821
20.1k
      case AArch64_LD2Rv8h_POST:
2822
20.8k
      case AArch64_LD2Twov16b_POST:
2823
21.0k
      case AArch64_LD2Twov2d_POST:
2824
21.2k
      case AArch64_LD2Twov2s_POST:
2825
21.4k
      case AArch64_LD2Twov4h_POST:
2826
21.5k
      case AArch64_LD2Twov4s_POST:
2827
21.9k
      case AArch64_LD2Twov8b_POST:
2828
22.4k
      case AArch64_LD2Twov8h_POST:
2829
22.6k
      case AArch64_LD2i16_POST:
2830
24.0k
      case AArch64_LD2i32_POST:
2831
25.8k
      case AArch64_LD2i64_POST:
2832
27.4k
      case AArch64_LD2i8_POST:
2833
27.4k
      case AArch64_LD3Rv16b_POST:
2834
27.7k
      case AArch64_LD3Rv1d_POST:
2835
28.1k
      case AArch64_LD3Rv2d_POST:
2836
28.2k
      case AArch64_LD3Rv2s_POST:
2837
28.3k
      case AArch64_LD3Rv4h_POST:
2838
28.8k
      case AArch64_LD3Rv4s_POST:
2839
28.9k
      case AArch64_LD3Rv8b_POST:
2840
29.5k
      case AArch64_LD3Rv8h_POST:
2841
29.6k
      case AArch64_LD3Threev16b_POST:
2842
30.2k
      case AArch64_LD3Threev2d_POST:
2843
30.3k
      case AArch64_LD3Threev2s_POST:
2844
30.7k
      case AArch64_LD3Threev4h_POST:
2845
31.0k
      case AArch64_LD3Threev4s_POST:
2846
31.1k
      case AArch64_LD3Threev8b_POST:
2847
31.8k
      case AArch64_LD3Threev8h_POST:
2848
32.5k
      case AArch64_LD3i16_POST:
2849
34.1k
      case AArch64_LD3i32_POST:
2850
35.9k
      case AArch64_LD3i64_POST:
2851
36.6k
      case AArch64_LD3i8_POST:
2852
36.8k
      case AArch64_LD4Fourv16b_POST:
2853
37.2k
      case AArch64_LD4Fourv2d_POST:
2854
37.3k
      case AArch64_LD4Fourv2s_POST:
2855
37.5k
      case AArch64_LD4Fourv4h_POST:
2856
38.1k
      case AArch64_LD4Fourv4s_POST:
2857
38.3k
      case AArch64_LD4Fourv8b_POST:
2858
38.4k
      case AArch64_LD4Fourv8h_POST:
2859
38.4k
      case AArch64_LD4Rv16b_POST:
2860
39.1k
      case AArch64_LD4Rv1d_POST:
2861
39.3k
      case AArch64_LD4Rv2d_POST:
2862
40.1k
      case AArch64_LD4Rv2s_POST:
2863
40.2k
      case AArch64_LD4Rv4h_POST:
2864
40.5k
      case AArch64_LD4Rv4s_POST:
2865
40.5k
      case AArch64_LD4Rv8b_POST:
2866
41.0k
      case AArch64_LD4Rv8h_POST:
2867
41.3k
      case AArch64_LD4i16_POST:
2868
42.2k
      case AArch64_LD4i32_POST:
2869
44.1k
      case AArch64_LD4i64_POST:
2870
45.3k
      case AArch64_LD4i8_POST:
2871
45.7k
      case AArch64_LDRBBpost:
2872
45.8k
      case AArch64_LDRBpost:
2873
45.9k
      case AArch64_LDRDpost:
2874
46.1k
      case AArch64_LDRHHpost:
2875
46.2k
      case AArch64_LDRHpost:
2876
46.4k
      case AArch64_LDRQpost:
2877
46.6k
      case AArch64_LDPDpost:
2878
46.7k
      case AArch64_LDPQpost:
2879
46.8k
      case AArch64_LDPSWpost:
2880
46.9k
      case AArch64_LDPSpost:
2881
48.0k
      case AArch64_LDPWpost:
2882
48.1k
      case AArch64_LDPXpost:
2883
48.2k
      case AArch64_ST1Fourv16b_POST:
2884
48.3k
      case AArch64_ST1Fourv1d_POST:
2885
48.7k
      case AArch64_ST1Fourv2d_POST:
2886
48.7k
      case AArch64_ST1Fourv2s_POST:
2887
49.5k
      case AArch64_ST1Fourv4h_POST:
2888
49.5k
      case AArch64_ST1Fourv4s_POST:
2889
49.8k
      case AArch64_ST1Fourv8b_POST:
2890
51.1k
      case AArch64_ST1Fourv8h_POST:
2891
51.2k
      case AArch64_ST1Onev16b_POST:
2892
51.3k
      case AArch64_ST1Onev1d_POST:
2893
51.4k
      case AArch64_ST1Onev2d_POST:
2894
51.6k
      case AArch64_ST1Onev2s_POST:
2895
51.7k
      case AArch64_ST1Onev4h_POST:
2896
51.8k
      case AArch64_ST1Onev4s_POST:
2897
52.2k
      case AArch64_ST1Onev8b_POST:
2898
52.2k
      case AArch64_ST1Onev8h_POST:
2899
52.3k
      case AArch64_ST1Threev16b_POST:
2900
52.4k
      case AArch64_ST1Threev1d_POST:
2901
52.5k
      case AArch64_ST1Threev2d_POST:
2902
52.6k
      case AArch64_ST1Threev2s_POST:
2903
53.6k
      case AArch64_ST1Threev4h_POST:
2904
53.8k
      case AArch64_ST1Threev4s_POST:
2905
55.0k
      case AArch64_ST1Threev8b_POST:
2906
55.2k
      case AArch64_ST1Threev8h_POST:
2907
55.3k
      case AArch64_ST1Twov16b_POST:
2908
55.3k
      case AArch64_ST1Twov1d_POST:
2909
55.4k
      case AArch64_ST1Twov2d_POST:
2910
55.6k
      case AArch64_ST1Twov2s_POST:
2911
55.7k
      case AArch64_ST1Twov4h_POST:
2912
55.8k
      case AArch64_ST1Twov4s_POST:
2913
55.9k
      case AArch64_ST1Twov8b_POST:
2914
56.6k
      case AArch64_ST1Twov8h_POST:
2915
57.1k
      case AArch64_ST1i16_POST:
2916
57.5k
      case AArch64_ST1i32_POST:
2917
58.4k
      case AArch64_ST1i64_POST:
2918
58.7k
      case AArch64_ST1i8_POST:
2919
58.8k
      case AArch64_ST2GPostIndex:
2920
59.3k
      case AArch64_ST2Twov16b_POST:
2921
59.4k
      case AArch64_ST2Twov2d_POST:
2922
59.5k
      case AArch64_ST2Twov2s_POST:
2923
60.1k
      case AArch64_ST2Twov4h_POST:
2924
60.6k
      case AArch64_ST2Twov4s_POST:
2925
60.8k
      case AArch64_ST2Twov8b_POST:
2926
61.4k
      case AArch64_ST2Twov8h_POST:
2927
61.9k
      case AArch64_ST2i16_POST:
2928
62.1k
      case AArch64_ST2i32_POST:
2929
62.3k
      case AArch64_ST2i64_POST:
2930
63.4k
      case AArch64_ST2i8_POST:
2931
63.7k
      case AArch64_ST3Threev16b_POST:
2932
63.9k
      case AArch64_ST3Threev2d_POST:
2933
64.4k
      case AArch64_ST3Threev2s_POST:
2934
64.6k
      case AArch64_ST3Threev4h_POST:
2935
65.2k
      case AArch64_ST3Threev4s_POST:
2936
65.3k
      case AArch64_ST3Threev8b_POST:
2937
65.3k
      case AArch64_ST3Threev8h_POST:
2938
66.3k
      case AArch64_ST3i16_POST:
2939
67.4k
      case AArch64_ST3i32_POST:
2940
67.6k
      case AArch64_ST3i64_POST:
2941
69.1k
      case AArch64_ST3i8_POST:
2942
70.0k
      case AArch64_ST4Fourv16b_POST:
2943
70.1k
      case AArch64_ST4Fourv2d_POST:
2944
70.2k
      case AArch64_ST4Fourv2s_POST:
2945
70.3k
      case AArch64_ST4Fourv4h_POST:
2946
70.4k
      case AArch64_ST4Fourv4s_POST:
2947
70.5k
      case AArch64_ST4Fourv8b_POST:
2948
70.8k
      case AArch64_ST4Fourv8h_POST:
2949
71.3k
      case AArch64_ST4i16_POST:
2950
71.7k
      case AArch64_ST4i32_POST:
2951
71.9k
      case AArch64_ST4i64_POST:
2952
72.0k
      case AArch64_ST4i8_POST:
2953
72.4k
      case AArch64_STPDpost:
2954
72.6k
      case AArch64_STPQpost:
2955
72.9k
      case AArch64_STPSpost:
2956
73.3k
      case AArch64_STPWpost:
2957
74.2k
      case AArch64_STPXpost:
2958
74.4k
      case AArch64_STRBBpost:
2959
74.7k
      case AArch64_STRBpost:
2960
74.7k
      case AArch64_STRDpost:
2961
75.2k
      case AArch64_STRHHpost:
2962
75.2k
      case AArch64_STRHpost:
2963
75.6k
      case AArch64_STRQpost:
2964
75.6k
      case AArch64_STRSpost:
2965
75.7k
      case AArch64_STRWpost:
2966
75.9k
      case AArch64_STRXpost:
2967
76.1k
      case AArch64_STZ2GPostIndex:
2968
76.3k
      case AArch64_STZGPostIndex:
2969
76.4k
      case AArch64_STGPostIndex:
2970
76.4k
      case AArch64_STGPpost:
2971
76.7k
      case AArch64_LDRSBWpost:
2972
77.4k
      case AArch64_LDRSBXpost:
2973
77.7k
      case AArch64_LDRSHWpost:
2974
77.9k
      case AArch64_LDRSHXpost:
2975
78.0k
      case AArch64_LDRSWpost:
2976
78.0k
      case AArch64_LDRSpost:
2977
78.1k
      case AArch64_LDRWpost:
2978
78.2k
      case AArch64_LDRXpost:
2979
78.2k
        flat_insn->detail->arm64.writeback = true;
2980
78.2k
          flat_insn->detail->arm64.post_index = true;
2981
78.2k
        break;
2982
301
      case AArch64_LDRAAwriteback:
2983
933
      case AArch64_LDRABwriteback:
2984
1.56k
      case AArch64_ST2GPreIndex:
2985
2.00k
      case AArch64_LDPDpre:
2986
2.26k
      case AArch64_LDPQpre:
2987
2.53k
      case AArch64_LDPSWpre:
2988
2.77k
      case AArch64_LDPSpre:
2989
3.01k
      case AArch64_LDPWpre:
2990
3.12k
      case AArch64_LDPXpre:
2991
3.72k
      case AArch64_LDRBBpre:
2992
3.84k
      case AArch64_LDRBpre:
2993
3.92k
      case AArch64_LDRDpre:
2994
4.22k
      case AArch64_LDRHHpre:
2995
4.38k
      case AArch64_LDRHpre:
2996
4.45k
      case AArch64_LDRQpre:
2997
5.28k
      case AArch64_LDRSBWpre:
2998
5.51k
      case AArch64_LDRSBXpre:
2999
6.09k
      case AArch64_LDRSHWpre:
3000
6.16k
      case AArch64_LDRSHXpre:
3001
6.23k
      case AArch64_LDRSWpre:
3002
6.44k
      case AArch64_LDRSpre:
3003
6.51k
      case AArch64_LDRWpre:
3004
6.64k
      case AArch64_LDRXpre:
3005
6.83k
      case AArch64_STGPreIndex:
3006
6.93k
      case AArch64_STPDpre:
3007
7.52k
      case AArch64_STPQpre:
3008
7.90k
      case AArch64_STPSpre:
3009
8.00k
      case AArch64_STPWpre:
3010
8.28k
      case AArch64_STPXpre:
3011
8.54k
      case AArch64_STRBBpre:
3012
9.35k
      case AArch64_STRBpre:
3013
9.42k
      case AArch64_STRDpre:
3014
9.77k
      case AArch64_STRHHpre:
3015
10.3k
      case AArch64_STRHpre:
3016
10.4k
      case AArch64_STRQpre:
3017
10.5k
      case AArch64_STRSpre:
3018
11.0k
      case AArch64_STRWpre:
3019
11.4k
      case AArch64_STRXpre:
3020
12.2k
      case AArch64_STZ2GPreIndex:
3021
13.0k
      case AArch64_STZGPreIndex:
3022
13.0k
      case AArch64_STGPpre:
3023
        flat_insn->detail->arm64.writeback = true;
3024
13.0k
        break;
3025
447k
    }
3026
447k
  }
3027
447k
}
3028
3029
#endif