Coverage Report

Created: 2025-11-11 06:33

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
40.5k
{
38
40.5k
  SStream ss;
39
40.5k
  char *p, *p2, tmp[8];
40
40.5k
  unsigned int unit = 0;
41
40.5k
  int i;
42
40.5k
  cs_tms320c64x *tms320c64x;
43
44
40.5k
  if (mci->csh->detail) {
45
40.5k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
40.5k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
40.5k
      switch(insn->detail->groups[i]) {
49
10.7k
        case TMS320C64X_GRP_FUNIT_D:
50
10.7k
          unit = TMS320C64X_FUNIT_D;
51
10.7k
          break;
52
9.95k
        case TMS320C64X_GRP_FUNIT_L:
53
9.95k
          unit = TMS320C64X_FUNIT_L;
54
9.95k
          break;
55
2.50k
        case TMS320C64X_GRP_FUNIT_M:
56
2.50k
          unit = TMS320C64X_FUNIT_M;
57
2.50k
          break;
58
16.2k
        case TMS320C64X_GRP_FUNIT_S:
59
16.2k
          unit = TMS320C64X_FUNIT_S;
60
16.2k
          break;
61
1.00k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.00k
          unit = TMS320C64X_FUNIT_NO;
63
1.00k
          break;
64
40.5k
      }
65
40.5k
      if (unit != 0)
66
40.5k
        break;
67
40.5k
    }
68
40.5k
    tms320c64x->funit.unit = unit;
69
70
40.5k
    SStream_Init(&ss);
71
40.5k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
27.2k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
40.5k
    p = strchr(insn_asm, '\t');
75
40.5k
    if (p != NULL)
76
39.9k
      *p++ = '\0';
77
78
40.5k
    SStream_concat0(&ss, insn_asm);
79
40.5k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
30.6k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
23.3k
        p2--;
82
7.26k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
7.26k
      if (*p2 == 'a')
87
4.21k
        strcpy(tmp, "1T");
88
3.05k
      else
89
3.05k
        strcpy(tmp, "2T");
90
33.2k
    } else {
91
33.2k
      tmp[0] = '\0';
92
33.2k
    }
93
40.5k
    switch(tms320c64x->funit.unit) {
94
10.7k
      case TMS320C64X_FUNIT_D:
95
10.7k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
10.7k
        break;
97
9.95k
      case TMS320C64X_FUNIT_L:
98
9.95k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
9.95k
        break;
100
2.50k
      case TMS320C64X_FUNIT_M:
101
2.50k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.50k
        break;
103
16.2k
      case TMS320C64X_FUNIT_S:
104
16.2k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
16.2k
        break;
106
40.5k
    }
107
40.5k
    if (tms320c64x->funit.crosspath > 0)
108
11.7k
      SStream_concat0(&ss, "X");
109
110
40.5k
    if (p != NULL)
111
39.9k
      SStream_concat(&ss, "\t%s", p);
112
113
40.5k
    if (tms320c64x->parallel != 0)
114
19.5k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
40.5k
    strcpy(insn_asm, ss.buffer);
118
40.5k
  }
119
40.5k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
147k
{
129
147k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
147k
  unsigned reg;
131
132
147k
  if (MCOperand_isReg(Op)) {
133
101k
    reg = MCOperand_getReg(Op);
134
101k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
2.58k
      switch(reg) {
136
1.02k
        case TMS320C64X_REG_EFR:
137
1.02k
          SStream_concat0(O, "EFR");
138
1.02k
          break;
139
818
        case TMS320C64X_REG_IFR:
140
818
          SStream_concat0(O, "IFR");
141
818
          break;
142
750
        default:
143
750
          SStream_concat0(O, getRegisterName(reg));
144
750
          break;
145
2.58k
      }
146
99.1k
    } else {
147
99.1k
      SStream_concat0(O, getRegisterName(reg));
148
99.1k
    }
149
150
101k
    if (MI->csh->detail) {
151
101k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
101k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
101k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
101k
    }
155
101k
  } else if (MCOperand_isImm(Op)) {
156
45.3k
    int64_t Imm = MCOperand_getImm(Op);
157
158
45.3k
    if (Imm >= 0) {
159
36.7k
      if (Imm > HEX_THRESHOLD)
160
22.9k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
13.8k
      else
162
13.8k
        SStream_concat(O, "%"PRIu64, Imm);
163
36.7k
    } else {
164
8.60k
      if (Imm < -HEX_THRESHOLD)
165
6.93k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
1.67k
      else
167
1.67k
        SStream_concat(O, "-%"PRIu64, -Imm);
168
8.60k
    }
169
170
45.3k
    if (MI->csh->detail) {
171
45.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
45.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
45.3k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
45.3k
    }
175
45.3k
  }
176
147k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
8.07k
{
180
8.07k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
8.07k
  int64_t Val = MCOperand_getImm(Op);
182
8.07k
  unsigned scaled, base, offset, mode, unit;
183
8.07k
  cs_tms320c64x *tms320c64x;
184
8.07k
  char st, nd;
185
186
8.07k
  scaled = (Val >> 19) & 1;
187
8.07k
  base = (Val >> 12) & 0x7f;
188
8.07k
  offset = (Val >> 5) & 0x7f;
189
8.07k
  mode = (Val >> 1) & 0xf;
190
8.07k
  unit = Val & 1;
191
192
8.07k
  if (scaled) {
193
6.99k
    st = '[';
194
6.99k
    nd = ']';
195
6.99k
  } else {
196
1.07k
    st = '(';
197
1.07k
    nd = ')';
198
1.07k
  }
199
200
8.07k
  switch(mode) {
201
902
    case 0:
202
902
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
902
      break;
204
477
    case 1:
205
477
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
477
      break;
207
460
    case 4:
208
460
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
460
      break;
210
835
    case 5:
211
835
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
835
      break;
213
383
    case 8:
214
383
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
383
      break;
216
1.25k
    case 9:
217
1.25k
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
1.25k
      break;
219
798
    case 10:
220
798
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
798
      break;
222
1.01k
    case 11:
223
1.01k
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
1.01k
      break;
225
386
    case 12:
226
386
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
386
      break;
228
329
    case 13:
229
329
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
329
      break;
231
717
    case 14:
232
717
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
717
      break;
234
511
    case 15:
235
511
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
511
      break;
237
8.07k
  }
238
239
8.07k
  if (MI->csh->detail) {
240
8.07k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
8.07k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
8.07k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
8.07k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
8.07k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
8.07k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
8.07k
    switch(mode) {
248
902
      case 0:
249
902
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
902
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
902
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
902
        break;
253
477
      case 1:
254
477
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
477
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
477
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
477
        break;
258
460
      case 4:
259
460
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
460
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
460
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
460
        break;
263
835
      case 5:
264
835
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
835
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
835
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
835
        break;
268
383
      case 8:
269
383
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
383
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
383
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
383
        break;
273
1.25k
      case 9:
274
1.25k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
1.25k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
1.25k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
1.25k
        break;
278
798
      case 10:
279
798
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
798
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
798
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
798
        break;
283
1.01k
      case 11:
284
1.01k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
1.01k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
1.01k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
1.01k
        break;
288
386
      case 12:
289
386
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
386
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
386
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
386
        break;
293
329
      case 13:
294
329
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
329
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
329
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
329
        break;
298
717
      case 14:
299
717
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
717
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
717
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
717
        break;
303
511
      case 15:
304
511
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
511
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
511
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
511
        break;
308
8.07k
    }
309
8.07k
    tms320c64x->op_count++;
310
8.07k
  }
311
8.07k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
7.53k
{
315
7.53k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
7.53k
  int64_t Val = MCOperand_getImm(Op);
317
7.53k
  uint16_t offset;
318
7.53k
  unsigned basereg;
319
7.53k
  cs_tms320c64x *tms320c64x;
320
321
7.53k
  basereg = Val & 0x7f;
322
7.53k
  offset = (Val >> 7) & 0x7fff;
323
7.53k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
7.53k
  if (MI->csh->detail) {
326
7.53k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
7.53k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
7.53k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
7.53k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
7.53k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
7.53k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
7.53k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
7.53k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
7.53k
    tms320c64x->op_count++;
336
7.53k
  }
337
7.53k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
25.5k
{
341
25.5k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
25.5k
  unsigned reg = MCOperand_getReg(Op);
343
25.5k
  cs_tms320c64x *tms320c64x;
344
345
25.5k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
25.5k
  if (MI->csh->detail) {
348
25.5k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
25.5k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
25.5k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
25.5k
    tms320c64x->op_count++;
353
25.5k
  }
354
25.5k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
79.9k
{
358
79.9k
  unsigned opcode = MCInst_getOpcode(MI);
359
79.9k
  MCOperand *op;
360
361
79.9k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
441
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
811
    case TMS320C64x_ADD_l1_irr:
366
1.42k
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
2.50k
    case TMS320C64x_ADD_s1_irr:
369
2.50k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
2.50k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
2.50k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
2.50k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
2.50k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
606
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
606
        op = MCInst_getOperand(MI, 2);
377
606
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
606
        SStream_concat0(O, "SUB\t");
380
606
        printOperand(MI, 1, O);
381
606
        SStream_concat0(O, ", ");
382
606
        printOperand(MI, 2, O);
383
606
        SStream_concat0(O, ", ");
384
606
        printOperand(MI, 0, O);
385
386
606
        return true;
387
606
      }
388
1.89k
      break;
389
79.9k
  }
390
79.3k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
413
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
877
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
1.18k
    case TMS320C64x_ADD_l1_irr:
397
1.46k
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
1.78k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
2.82k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
2.97k
    case TMS320C64x_OR_s1_irr:
404
2.97k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
2.97k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
2.97k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
2.97k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
2.97k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
285
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
285
        MI->size--;
412
413
285
        SStream_concat0(O, "MV\t");
414
285
        printOperand(MI, 1, O);
415
285
        SStream_concat0(O, ", ");
416
285
        printOperand(MI, 0, O);
417
418
285
        return true;
419
285
      }
420
2.68k
      break;
421
79.3k
  }
422
79.0k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
459
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
786
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
1.35k
    case TMS320C64x_XOR_s1_irr:
429
1.35k
      if ((MCInst_getNumOperands(MI) == 3) &&
430
1.35k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
1.35k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
1.35k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
1.35k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
166
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
166
        MI->size--;
437
438
166
        SStream_concat0(O, "NOT\t");
439
166
        printOperand(MI, 1, O);
440
166
        SStream_concat0(O, ", ");
441
166
        printOperand(MI, 0, O);
442
443
166
        return true;
444
166
      }
445
1.18k
      break;
446
79.0k
  }
447
78.8k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
1.63k
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
4.63k
    case TMS320C64x_MVK_l2_ir:
452
4.63k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
4.63k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
4.63k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
4.63k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
1.01k
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
1.01k
        MI->size--;
459
460
1.01k
        SStream_concat0(O, "ZERO\t");
461
1.01k
        printOperand(MI, 0, O);
462
463
1.01k
        return true;
464
1.01k
      }
465
3.62k
      break;
466
78.8k
  }
467
77.8k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
399
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
713
    case TMS320C64x_SUB_s1_rrr:
472
713
      if ((MCInst_getNumOperands(MI) == 3) &&
473
713
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
713
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
713
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
713
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
147
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
147
        MI->size -= 2;
480
481
147
        SStream_concat0(O, "ZERO\t");
482
147
        printOperand(MI, 0, O);
483
484
147
        return true;
485
147
      }
486
566
      break;
487
77.8k
  }
488
77.7k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
274
    case TMS320C64x_SUB_l1_irr:
491
1.02k
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
1.31k
    case TMS320C64x_SUB_s1_irr:
494
1.31k
      if ((MCInst_getNumOperands(MI) == 3) &&
495
1.31k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
1.31k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
1.31k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
1.31k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
350
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
350
        MI->size--;
502
503
350
        SStream_concat0(O, "NEG\t");
504
350
        printOperand(MI, 1, O);
505
350
        SStream_concat0(O, ", ");
506
350
        printOperand(MI, 0, O);
507
508
350
        return true;
509
350
      }
510
968
      break;
511
77.7k
  }
512
77.3k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
540
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
1.19k
    case TMS320C64x_PACKLH2_s1_rrr:
517
1.19k
      if ((MCInst_getNumOperands(MI) == 3) &&
518
1.19k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
1.19k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
1.19k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
1.19k
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
109
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
109
        MI->size--;
525
526
109
        SStream_concat0(O, "SWAP2\t");
527
109
        printOperand(MI, 1, O);
528
109
        SStream_concat0(O, ", ");
529
109
        printOperand(MI, 0, O);
530
531
109
        return true;
532
109
      }
533
1.08k
      break;
534
77.3k
  }
535
77.2k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.89k
    case TMS320C64x_NOP_n:
539
1.89k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.89k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.89k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
378
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
378
        MI->size--;
545
546
378
        SStream_concat0(O, "IDLE");
547
548
378
        return true;
549
378
      }
550
1.51k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
1.51k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
1.51k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
1.06k
        MI->size--;
555
556
1.06k
        SStream_concat0(O, "NOP");
557
558
1.06k
        return true;
559
1.06k
      }
560
443
      break;
561
77.2k
  }
562
563
75.8k
  return false;
564
77.2k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
79.9k
{
568
79.9k
  if (!printAliasInstruction(MI, O, Info))
569
75.8k
    printInstruction(MI, O, Info);
570
79.9k
}
571
572
#endif