Coverage Report

Created: 2025-11-11 06:33

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && !defined(CAPSTONE_X86_ATT_DISABLE)
20
21
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
22
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
23
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
24
#endif
25
26
#if !defined(CAPSTONE_HAS_OSXKERNEL)
27
#include <ctype.h>
28
#endif
29
#include <capstone/platform.h>
30
31
#if defined(CAPSTONE_HAS_OSXKERNEL)
32
#include <Availability.h>
33
#include <libkern/libkern.h>
34
#else
35
#include <stdio.h>
36
#include <stdlib.h>
37
#endif
38
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
#include "X86Mapping.h"
46
#include "X86BaseInfo.h"
47
#include "X86InstPrinterCommon.h"
48
49
#define GET_INSTRINFO_ENUM
50
#ifdef CAPSTONE_X86_REDUCE
51
#include "X86GenInstrInfo_reduce.inc"
52
#else
53
#include "X86GenInstrInfo.inc"
54
#endif
55
56
#define GET_REGINFO_ENUM
57
#include "X86GenRegisterInfo.inc"
58
59
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
60
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
61
62
63
static void set_mem_access(MCInst *MI, bool status)
64
130k
{
65
130k
  if (MI->csh->detail != CS_OPT_ON)
66
0
    return;
67
68
130k
  MI->csh->doing_mem = status;
69
130k
  if (!status)
70
    // done, create the next operand slot
71
65.4k
    MI->flat_insn->detail->x86.op_count++;
72
130k
}
73
74
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
75
13.7k
{
76
13.7k
  switch(MI->csh->mode) {
77
5.68k
    case CS_MODE_16:
78
5.68k
      switch(MI->flat_insn->id) {
79
1.60k
        default:
80
1.60k
          MI->x86opsize = 2;
81
1.60k
          break;
82
708
        case X86_INS_LJMP:
83
1.88k
        case X86_INS_LCALL:
84
1.88k
          MI->x86opsize = 4;
85
1.88k
          break;
86
862
        case X86_INS_SGDT:
87
1.40k
        case X86_INS_SIDT:
88
1.89k
        case X86_INS_LGDT:
89
2.19k
        case X86_INS_LIDT:
90
2.19k
          MI->x86opsize = 6;
91
2.19k
          break;
92
5.68k
      }
93
5.68k
      break;
94
5.68k
    case CS_MODE_32:
95
4.11k
      switch(MI->flat_insn->id) {
96
1.08k
        default:
97
1.08k
          MI->x86opsize = 4;
98
1.08k
          break;
99
530
        case X86_INS_LJMP:
100
931
        case X86_INS_JMP:
101
1.43k
        case X86_INS_LCALL:
102
1.92k
        case X86_INS_SGDT:
103
2.29k
        case X86_INS_SIDT:
104
2.74k
        case X86_INS_LGDT:
105
3.03k
        case X86_INS_LIDT:
106
3.03k
          MI->x86opsize = 6;
107
3.03k
          break;
108
4.11k
      }
109
4.11k
      break;
110
4.11k
    case CS_MODE_64:
111
3.99k
      switch(MI->flat_insn->id) {
112
901
        default:
113
901
          MI->x86opsize = 8;
114
901
          break;
115
770
        case X86_INS_LJMP:
116
1.21k
        case X86_INS_LCALL:
117
1.81k
        case X86_INS_SGDT:
118
2.16k
        case X86_INS_SIDT:
119
2.75k
        case X86_INS_LGDT:
120
3.09k
        case X86_INS_LIDT:
121
3.09k
          MI->x86opsize = 10;
122
3.09k
          break;
123
3.99k
      }
124
3.99k
      break;
125
3.99k
    default:  // never reach
126
0
      break;
127
13.7k
  }
128
129
13.7k
  printMemReference(MI, OpNo, O);
130
13.7k
}
131
132
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
133
94.8k
{
134
94.8k
  MI->x86opsize = 1;
135
94.8k
  printMemReference(MI, OpNo, O);
136
94.8k
}
137
138
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
139
38.2k
{
140
38.2k
  MI->x86opsize = 2;
141
142
38.2k
  printMemReference(MI, OpNo, O);
143
38.2k
}
144
145
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
146
43.2k
{
147
43.2k
  MI->x86opsize = 4;
148
149
43.2k
  printMemReference(MI, OpNo, O);
150
43.2k
}
151
152
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
153
22.8k
{
154
22.8k
  MI->x86opsize = 8;
155
22.8k
  printMemReference(MI, OpNo, O);
156
22.8k
}
157
158
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
159
8.77k
{
160
8.77k
  MI->x86opsize = 16;
161
8.77k
  printMemReference(MI, OpNo, O);
162
8.77k
}
163
164
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
165
4.41k
{
166
4.41k
  MI->x86opsize = 64;
167
4.41k
  printMemReference(MI, OpNo, O);
168
4.41k
}
169
170
#ifndef CAPSTONE_X86_REDUCE
171
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
172
5.06k
{
173
5.06k
  MI->x86opsize = 32;
174
5.06k
  printMemReference(MI, OpNo, O);
175
5.06k
}
176
177
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
178
9.01k
{
179
9.01k
  switch(MCInst_getOpcode(MI)) {
180
7.00k
    default:
181
7.00k
      MI->x86opsize = 4;
182
7.00k
      break;
183
882
    case X86_FSTENVm:
184
2.01k
    case X86_FLDENVm:
185
      // TODO: fix this in tablegen instead
186
2.01k
      switch(MI->csh->mode) {
187
0
        default:    // never reach
188
0
          break;
189
831
        case CS_MODE_16:
190
831
          MI->x86opsize = 14;
191
831
          break;
192
715
        case CS_MODE_32:
193
1.18k
        case CS_MODE_64:
194
1.18k
          MI->x86opsize = 28;
195
1.18k
          break;
196
2.01k
      }
197
2.01k
      break;
198
9.01k
  }
199
200
9.01k
  printMemReference(MI, OpNo, O);
201
9.01k
}
202
203
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
204
7.25k
{
205
7.25k
  MI->x86opsize = 8;
206
7.25k
  printMemReference(MI, OpNo, O);
207
7.25k
}
208
209
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
210
672
{
211
672
  MI->x86opsize = 10;
212
672
  printMemReference(MI, OpNo, O);
213
672
}
214
215
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
216
5.61k
{
217
5.61k
  MI->x86opsize = 16;
218
5.61k
  printMemReference(MI, OpNo, O);
219
5.61k
}
220
221
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
222
5.78k
{
223
5.78k
  MI->x86opsize = 32;
224
5.78k
  printMemReference(MI, OpNo, O);
225
5.78k
}
226
227
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
228
4.86k
{
229
4.86k
  MI->x86opsize = 64;
230
4.86k
  printMemReference(MI, OpNo, O);
231
4.86k
}
232
233
#endif
234
235
static void printRegName(SStream *OS, unsigned RegNo);
236
237
// local printOperand, without updating public operands
238
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
239
370k
{
240
370k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
241
370k
  if (MCOperand_isReg(Op)) {
242
370k
    printRegName(O, MCOperand_getReg(Op));
243
370k
  } else if (MCOperand_isImm(Op)) {
244
0
    uint8_t encsize;
245
0
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
246
247
    // Print X86 immediates as signed values.
248
0
    int64_t imm = MCOperand_getImm(Op);
249
0
    if (imm < 0) {
250
0
      if (MI->csh->imm_unsigned) {
251
0
        if (opsize) {
252
0
          switch(opsize) {
253
0
            default:
254
0
              break;
255
0
            case 1:
256
0
              imm &= 0xff;
257
0
              break;
258
0
            case 2:
259
0
              imm &= 0xffff;
260
0
              break;
261
0
            case 4:
262
0
              imm &= 0xffffffff;
263
0
              break;
264
0
          }
265
0
        }
266
267
0
        SStream_concat(O, "$0x%"PRIx64, imm);
268
0
      } else {
269
0
        if (imm < -HEX_THRESHOLD)
270
0
          SStream_concat(O, "$-0x%"PRIx64, -imm);
271
0
        else
272
0
          SStream_concat(O, "$-%"PRIu64, -imm);
273
0
      }
274
0
    } else {
275
0
      if (imm > HEX_THRESHOLD)
276
0
        SStream_concat(O, "$0x%"PRIx64, imm);
277
0
      else
278
0
        SStream_concat(O, "$%"PRIu64, imm);
279
0
    }
280
0
  }
281
370k
}
282
283
// convert Intel access info to AT&T access info
284
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
285
637k
{
286
637k
  uint8_t count, i;
287
637k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
288
289
637k
  if (!arr) {
290
0
    access[0] = 0;
291
0
    return;
292
0
  }
293
294
  // find the non-zero last entry
295
1.90M
  for(count = 0; arr[count]; count++);
296
297
637k
  if (count == 0)
298
54.9k
    return;
299
300
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
301
582k
  count--;
302
1.84M
  for(i = 0; i <= count; i++) {
303
1.26M
    if (arr[count - i] != CS_AC_IGNORE)
304
1.06M
      access[i] = arr[count - i];
305
193k
    else
306
193k
      access[i] = 0;
307
1.26M
  }
308
582k
}
309
310
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
311
29.1k
{
312
29.1k
  MCOperand *SegReg;
313
29.1k
  int reg;
314
315
29.1k
  if (MI->csh->detail) {
316
29.1k
    uint8_t access[6];
317
318
29.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
319
29.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
320
29.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
321
29.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
322
29.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
323
29.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
324
29.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
325
326
29.1k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
327
29.1k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
328
29.1k
  }
329
330
29.1k
  SegReg = MCInst_getOperand(MI, Op+1);
331
29.1k
  reg = MCOperand_getReg(SegReg);
332
  // If this has a segment register, print it.
333
29.1k
  if (reg) {
334
988
    _printOperand(MI, Op + 1, O);
335
988
    SStream_concat0(O, ":");
336
337
988
    if (MI->csh->detail) {
338
988
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
339
988
    }
340
988
  }
341
342
29.1k
  SStream_concat0(O, "(");
343
29.1k
  set_mem_access(MI, true);
344
345
29.1k
  printOperand(MI, Op, O);
346
347
29.1k
  SStream_concat0(O, ")");
348
29.1k
  set_mem_access(MI, false);
349
29.1k
}
350
351
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
352
36.2k
{
353
36.2k
  if (MI->csh->detail) {
354
36.2k
    uint8_t access[6];
355
356
36.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
357
36.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
358
36.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
359
36.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
360
36.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
361
36.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
362
36.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
363
364
36.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
365
36.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
366
36.2k
  }
367
368
  // DI accesses are always ES-based on non-64bit mode
369
36.2k
  if (MI->csh->mode != CS_MODE_64) {
370
19.0k
    SStream_concat0(O, "%es:(");
371
19.0k
    if (MI->csh->detail) {
372
19.0k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
373
19.0k
    }
374
19.0k
  } else
375
17.2k
    SStream_concat0(O, "(");
376
377
36.2k
  set_mem_access(MI, true);
378
379
36.2k
  printOperand(MI, Op, O);
380
381
36.2k
  SStream_concat0(O, ")");
382
36.2k
  set_mem_access(MI, false);
383
36.2k
}
384
385
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
386
11.0k
{
387
11.0k
  MI->x86opsize = 1;
388
11.0k
  printSrcIdx(MI, OpNo, O);
389
11.0k
}
390
391
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
392
7.01k
{
393
7.01k
  MI->x86opsize = 2;
394
7.01k
  printSrcIdx(MI, OpNo, O);
395
7.01k
}
396
397
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
398
7.67k
{
399
7.67k
  MI->x86opsize = 4;
400
7.67k
  printSrcIdx(MI, OpNo, O);
401
7.67k
}
402
403
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
404
3.38k
{
405
3.38k
  MI->x86opsize = 8;
406
3.38k
  printSrcIdx(MI, OpNo, O);
407
3.38k
}
408
409
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
410
14.8k
{
411
14.8k
  MI->x86opsize = 1;
412
14.8k
  printDstIdx(MI, OpNo, O);
413
14.8k
}
414
415
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
416
8.35k
{
417
8.35k
  MI->x86opsize = 2;
418
8.35k
  printDstIdx(MI, OpNo, O);
419
8.35k
}
420
421
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
422
8.79k
{
423
8.79k
  MI->x86opsize = 4;
424
8.79k
  printDstIdx(MI, OpNo, O);
425
8.79k
}
426
427
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
428
4.27k
{
429
4.27k
  MI->x86opsize = 8;
430
4.27k
  printDstIdx(MI, OpNo, O);
431
4.27k
}
432
433
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
434
8.09k
{
435
8.09k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
436
8.09k
  MCOperand *SegReg = MCInst_getOperand(MI, Op+1);
437
8.09k
  int reg;
438
439
8.09k
  if (MI->csh->detail) {
440
8.09k
    uint8_t access[6];
441
442
8.09k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
443
8.09k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
444
8.09k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
445
8.09k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
446
8.09k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
447
8.09k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
448
8.09k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
449
450
8.09k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
451
8.09k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
452
8.09k
  }
453
454
  // If this has a segment register, print it.
455
8.09k
  reg = MCOperand_getReg(SegReg);
456
8.09k
  if (reg) {
457
402
    _printOperand(MI, Op + 1, O);
458
402
    SStream_concat0(O, ":");
459
460
402
    if (MI->csh->detail) {
461
402
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
462
402
    }
463
402
  }
464
465
8.09k
  if (MCOperand_isImm(DispSpec)) {
466
8.09k
    int64_t imm = MCOperand_getImm(DispSpec);
467
8.09k
    if (MI->csh->detail)
468
8.09k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
469
8.09k
    if (imm < 0) {
470
1.25k
      SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & imm);
471
6.83k
    } else {
472
6.83k
      if (imm > HEX_THRESHOLD)
473
6.07k
        SStream_concat(O, "0x%"PRIx64, imm);
474
765
      else
475
765
        SStream_concat(O, "%"PRIu64, imm);
476
6.83k
    }
477
8.09k
  }
478
479
8.09k
  if (MI->csh->detail)
480
8.09k
    MI->flat_insn->detail->x86.op_count++;
481
8.09k
}
482
483
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
484
50.5k
{
485
50.5k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
486
487
50.5k
  if (val > HEX_THRESHOLD)
488
44.9k
    SStream_concat(O, "$0x%x", val);
489
5.58k
  else
490
5.58k
    SStream_concat(O, "$%u", val);
491
492
50.5k
  if (MI->csh->detail) {
493
50.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
494
50.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
495
50.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
496
50.5k
    MI->flat_insn->detail->x86.op_count++;
497
50.5k
  }
498
50.5k
}
499
500
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
501
4.91k
{
502
4.91k
  MI->x86opsize = 1;
503
4.91k
  printMemOffset(MI, OpNo, O);
504
4.91k
}
505
506
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
507
1.21k
{
508
1.21k
  MI->x86opsize = 2;
509
1.21k
  printMemOffset(MI, OpNo, O);
510
1.21k
}
511
512
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
513
1.65k
{
514
1.65k
  MI->x86opsize = 4;
515
1.65k
  printMemOffset(MI, OpNo, O);
516
1.65k
}
517
518
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
519
308
{
520
308
  MI->x86opsize = 8;
521
308
  printMemOffset(MI, OpNo, O);
522
308
}
523
524
/// printPCRelImm - This is used to print an immediate value that ends up
525
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
526
/// print slightly differently than normal immediates.  For example, a $ is not
527
/// emitted.
528
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
529
46.9k
{
530
46.9k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
531
46.9k
  if (MCOperand_isImm(Op)) {
532
46.9k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
533
534
    // truncat imm for non-64bit
535
46.9k
    if (MI->csh->mode != CS_MODE_64) {
536
31.8k
      imm = imm & 0xffffffff;
537
31.8k
    }
538
539
46.9k
    if (imm < 0) {
540
1.55k
      SStream_concat(O, "0x%"PRIx64, imm);
541
45.3k
    } else {
542
45.3k
      if (imm > HEX_THRESHOLD)
543
45.3k
        SStream_concat(O, "0x%"PRIx64, imm);
544
28
      else
545
28
        SStream_concat(O, "%"PRIu64, imm);
546
45.3k
    }
547
46.9k
    if (MI->csh->detail) {
548
46.9k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
549
46.9k
      MI->has_imm = true;
550
46.9k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
551
46.9k
      MI->flat_insn->detail->x86.op_count++;
552
46.9k
    }
553
46.9k
  }
554
46.9k
}
555
556
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
557
283k
{
558
283k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
559
283k
  if (MCOperand_isReg(Op)) {
560
253k
    unsigned int reg = MCOperand_getReg(Op);
561
253k
    printRegName(O, reg);
562
253k
    if (MI->csh->detail) {
563
253k
      if (MI->csh->doing_mem) {
564
25.4k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
565
228k
      } else {
566
228k
        uint8_t access[6];
567
568
228k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
569
228k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
570
228k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
571
572
228k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
573
228k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
574
575
228k
        MI->flat_insn->detail->x86.op_count++;
576
228k
      }
577
253k
    }
578
253k
  } else if (MCOperand_isImm(Op)) {
579
    // Print X86 immediates as signed values.
580
30.1k
    uint8_t encsize;
581
30.1k
    int64_t imm = MCOperand_getImm(Op);
582
30.1k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
583
584
30.1k
    if (opsize == 1)    // print 1 byte immediate in positive form
585
11.9k
      imm = imm & 0xff;
586
587
30.1k
    switch(MI->flat_insn->id) {
588
13.5k
      default:
589
13.5k
        if (imm >= 0) {
590
11.4k
          if (imm > HEX_THRESHOLD)
591
10.0k
            SStream_concat(O, "$0x%"PRIx64, imm);
592
1.41k
          else
593
1.41k
            SStream_concat(O, "$%"PRIu64, imm);
594
11.4k
        } else {
595
2.08k
          if (MI->csh->imm_unsigned) {
596
0
            if (opsize) {
597
0
              switch(opsize) {
598
0
                default:
599
0
                  break;
600
0
                case 1:
601
0
                  imm &= 0xff;
602
0
                  break;
603
0
                case 2:
604
0
                  imm &= 0xffff;
605
0
                  break;
606
0
                case 4:
607
0
                  imm &= 0xffffffff;
608
0
                  break;
609
0
              }
610
0
            }
611
612
0
            SStream_concat(O, "$0x%"PRIx64, imm);
613
2.08k
          } else {
614
2.08k
            if (imm == 0x8000000000000000LL)  // imm == -imm
615
0
              SStream_concat0(O, "$0x8000000000000000");
616
2.08k
            else if (imm < -HEX_THRESHOLD)
617
1.73k
              SStream_concat(O, "$-0x%"PRIx64, -imm);
618
349
            else
619
349
              SStream_concat(O, "$-%"PRIu64, -imm);
620
2.08k
          }
621
2.08k
        }
622
13.5k
        break;
623
624
13.5k
      case X86_INS_MOVABS:
625
4.73k
      case X86_INS_MOV:
626
        // do not print number in negative form
627
4.73k
        if (imm > HEX_THRESHOLD)
628
3.96k
          SStream_concat(O, "$0x%"PRIx64, imm);
629
764
        else
630
764
          SStream_concat(O, "$%"PRIu64, imm);
631
4.73k
        break;
632
633
0
      case X86_INS_IN:
634
0
      case X86_INS_OUT:
635
0
      case X86_INS_INT:
636
        // do not print number in negative form
637
0
        imm = imm & 0xff;
638
0
        if (imm >= 0 && imm <= HEX_THRESHOLD)
639
0
          SStream_concat(O, "$%u", imm);
640
0
        else {
641
0
          SStream_concat(O, "$0x%x", imm);
642
0
        }
643
0
        break;
644
645
744
      case X86_INS_LCALL:
646
1.76k
      case X86_INS_LJMP:
647
1.76k
      case X86_INS_JMP:
648
        // always print address in positive form
649
1.76k
        if (OpNo == 1) { // selector is ptr16
650
880
          imm = imm & 0xffff;
651
880
          opsize = 2;
652
880
        } else
653
880
          opsize = 4;
654
1.76k
        SStream_concat(O, "$0x%"PRIx64, imm);
655
1.76k
        break;
656
657
2.63k
      case X86_INS_AND:
658
4.65k
      case X86_INS_OR:
659
6.60k
      case X86_INS_XOR:
660
        // do not print number in negative form
661
6.60k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
662
433
          SStream_concat(O, "$%u", imm);
663
6.17k
        else {
664
6.17k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
665
6.17k
          SStream_concat(O, "$0x%"PRIx64, imm);
666
6.17k
        }
667
6.60k
        break;
668
669
2.91k
      case X86_INS_RET:
670
3.45k
      case X86_INS_RETF:
671
        // RET imm16
672
3.45k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
673
283
          SStream_concat(O, "$%u", imm);
674
3.17k
        else {
675
3.17k
          imm = 0xffff & imm;
676
3.17k
          SStream_concat(O, "$0x%x", imm);
677
3.17k
        }
678
3.45k
        break;
679
30.1k
    }
680
681
30.1k
    if (MI->csh->detail) {
682
30.1k
      if (MI->csh->doing_mem) {
683
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
684
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
685
30.1k
      } else {
686
30.1k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
687
30.1k
        MI->has_imm = true;
688
30.1k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
689
690
30.1k
        if (opsize > 0) {
691
25.2k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
692
25.2k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
693
25.2k
        } else if (MI->op1_size > 0)
694
0
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->op1_size;
695
4.82k
        else
696
4.82k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
697
698
30.1k
        MI->flat_insn->detail->x86.op_count++;
699
30.1k
      }
700
30.1k
    }
701
30.1k
  }
702
283k
}
703
704
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
705
271k
{
706
271k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
707
271k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
708
271k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
709
271k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
710
271k
  uint64_t ScaleVal;
711
271k
  int segreg;
712
271k
  int64_t DispVal = 1;
713
714
271k
  if (MI->csh->detail) {
715
271k
    uint8_t access[6];
716
717
271k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
718
271k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
719
271k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
720
271k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
721
271k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
722
270k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
723
270k
        }
724
271k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
725
271k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
726
727
271k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
728
271k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
729
271k
  }
730
731
  // If this has a segment register, print it.
732
271k
  segreg = MCOperand_getReg(SegReg);
733
271k
  if (segreg) {
734
8.54k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
735
8.54k
    SStream_concat0(O, ":");
736
737
8.54k
    if (MI->csh->detail) {
738
8.54k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(segreg);
739
8.54k
    }
740
8.54k
  }
741
742
271k
  if (MCOperand_isImm(DispSpec)) {
743
271k
    DispVal = MCOperand_getImm(DispSpec);
744
271k
    if (MI->csh->detail)
745
271k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
746
271k
    if (DispVal) {
747
87.3k
      if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
748
82.7k
        printInt64(O, DispVal);
749
82.7k
      } else {
750
        // only immediate as address of memory
751
4.56k
        if (DispVal < 0) {
752
1.79k
          SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & DispVal);
753
2.77k
        } else {
754
2.77k
          if (DispVal > HEX_THRESHOLD)
755
2.53k
            SStream_concat(O, "0x%"PRIx64, DispVal);
756
232
          else
757
232
            SStream_concat(O, "%"PRIu64, DispVal);
758
2.77k
        }
759
4.56k
      }
760
87.3k
    }
761
271k
  }
762
763
271k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
764
266k
    SStream_concat0(O, "(");
765
766
266k
    if (MCOperand_getReg(BaseReg))
767
266k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
768
769
266k
        if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
770
93.8k
      SStream_concat0(O, ", ");
771
93.8k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
772
93.8k
      ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
773
93.8k
      if (MI->csh->detail)
774
93.8k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
775
93.8k
      if (ScaleVal != 1) {
776
9.72k
        SStream_concat(O, ", %u", ScaleVal);
777
9.72k
      }
778
93.8k
    }
779
780
266k
    SStream_concat0(O, ")");
781
266k
  } else {
782
5.03k
    if (!DispVal)
783
469
      SStream_concat0(O, "0");
784
5.03k
  }
785
786
271k
  if (MI->csh->detail)
787
271k
    MI->flat_insn->detail->x86.op_count++;
788
271k
}
789
790
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
791
7.49k
{
792
7.49k
  switch(MI->Opcode) {
793
289
    default: break;
794
1.62k
    case X86_LEA16r:
795
1.62k
         MI->x86opsize = 2;
796
1.62k
         break;
797
723
    case X86_LEA32r:
798
1.49k
    case X86_LEA64_32r:
799
1.49k
         MI->x86opsize = 4;
800
1.49k
         break;
801
278
    case X86_LEA64r:
802
278
         MI->x86opsize = 8;
803
278
         break;
804
408
    case X86_BNDCL32rm:
805
707
    case X86_BNDCN32rm:
806
1.18k
    case X86_BNDCU32rm:
807
1.84k
    case X86_BNDSTXmr:
808
2.27k
    case X86_BNDLDXrm:
809
2.65k
    case X86_BNDCL64rm:
810
3.37k
    case X86_BNDCN64rm:
811
3.80k
    case X86_BNDCU64rm:
812
3.80k
         MI->x86opsize = 16;
813
3.80k
         break;
814
7.49k
  }
815
816
7.49k
  printMemReference(MI, OpNo, O);
817
7.49k
}
818
819
#include "X86InstPrinter.h"
820
821
// Include the auto-generated portion of the assembly writer.
822
#ifdef CAPSTONE_X86_REDUCE
823
#include "X86GenAsmWriter_reduce.inc"
824
#else
825
#include "X86GenAsmWriter.inc"
826
#endif
827
828
#include "X86GenRegisterName.inc"
829
830
static void printRegName(SStream *OS, unsigned RegNo)
831
989k
{
832
989k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
833
989k
}
834
835
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
836
723k
{
837
723k
  x86_reg reg, reg2;
838
723k
  enum cs_ac_type access1, access2;
839
723k
  int i;
840
841
  // perhaps this instruction does not need printer
842
723k
  if (MI->assembly[0]) {
843
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
844
0
    return;
845
0
  }
846
847
  // Output CALLpcrel32 as "callq" in 64-bit mode.
848
  // In Intel annotation it's always emitted as "call".
849
  //
850
  // TODO: Probably this hack should be redesigned via InstAlias in
851
  // InstrInfo.td as soon as Requires clause is supported properly
852
  // for InstAlias.
853
723k
  if (MI->csh->mode == CS_MODE_64 && MCInst_getOpcode(MI) == X86_CALLpcrel32) {
854
0
    SStream_concat0(OS, "callq\t");
855
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
856
0
    printPCRelImm(MI, 0, OS);
857
0
    return;
858
0
  }
859
860
723k
  X86_lockrep(MI, OS);
861
723k
  printInstruction(MI, OS);
862
863
723k
  if (MI->has_imm) {
864
    // if op_count > 1, then this operand's size is taken from the destination op
865
133k
    if (MI->flat_insn->detail->x86.op_count > 1) {
866
73.4k
      if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP && MI->flat_insn->id != X86_INS_JMP) {
867
217k
        for (i = 0; i < MI->flat_insn->detail->x86.op_count; i++) {
868
146k
          if (MI->flat_insn->detail->x86.operands[i].type == X86_OP_IMM)
869
72.5k
            MI->flat_insn->detail->x86.operands[i].size =
870
72.5k
              MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count - 1].size;
871
146k
        }
872
71.4k
      }
873
73.4k
    } else
874
60.0k
      MI->flat_insn->detail->x86.operands[0].size = MI->imm_size;
875
133k
  }
876
877
723k
  if (MI->csh->detail) {
878
723k
    uint8_t access[6] = {0};
879
880
    // some instructions need to supply immediate 1 in the first op
881
723k
    switch(MCInst_getOpcode(MI)) {
882
673k
      default:
883
673k
        break;
884
673k
      case X86_SHL8r1:
885
1.08k
      case X86_SHL16r1:
886
1.79k
      case X86_SHL32r1:
887
2.73k
      case X86_SHL64r1:
888
3.32k
      case X86_SAL8r1:
889
4.08k
      case X86_SAL16r1:
890
5.48k
      case X86_SAL32r1:
891
6.38k
      case X86_SAL64r1:
892
6.96k
      case X86_SHR8r1:
893
7.56k
      case X86_SHR16r1:
894
8.63k
      case X86_SHR32r1:
895
9.64k
      case X86_SHR64r1:
896
10.2k
      case X86_SAR8r1:
897
10.7k
      case X86_SAR16r1:
898
11.3k
      case X86_SAR32r1:
899
12.4k
      case X86_SAR64r1:
900
14.8k
      case X86_RCL8r1:
901
16.5k
      case X86_RCL16r1:
902
19.1k
      case X86_RCL32r1:
903
20.0k
      case X86_RCL64r1:
904
20.4k
      case X86_RCR8r1:
905
21.2k
      case X86_RCR16r1:
906
22.3k
      case X86_RCR32r1:
907
22.9k
      case X86_RCR64r1:
908
23.4k
      case X86_ROL8r1:
909
23.8k
      case X86_ROL16r1:
910
24.4k
      case X86_ROL32r1:
911
25.0k
      case X86_ROL64r1:
912
25.7k
      case X86_ROR8r1:
913
26.4k
      case X86_ROR16r1:
914
27.2k
      case X86_ROR32r1:
915
27.8k
      case X86_ROR64r1:
916
28.6k
      case X86_SHL8m1:
917
29.2k
      case X86_SHL16m1:
918
30.0k
      case X86_SHL32m1:
919
30.7k
      case X86_SHL64m1:
920
31.1k
      case X86_SAL8m1:
921
31.8k
      case X86_SAL16m1:
922
32.4k
      case X86_SAL32m1:
923
33.3k
      case X86_SAL64m1:
924
34.6k
      case X86_SHR8m1:
925
35.3k
      case X86_SHR16m1:
926
36.0k
      case X86_SHR32m1:
927
36.3k
      case X86_SHR64m1:
928
37.0k
      case X86_SAR8m1:
929
37.9k
      case X86_SAR16m1:
930
39.0k
      case X86_SAR32m1:
931
39.5k
      case X86_SAR64m1:
932
39.8k
      case X86_RCL8m1:
933
40.4k
      case X86_RCL16m1:
934
40.8k
      case X86_RCL32m1:
935
41.3k
      case X86_RCL64m1:
936
41.8k
      case X86_RCR8m1:
937
42.3k
      case X86_RCR16m1:
938
42.6k
      case X86_RCR32m1:
939
43.0k
      case X86_RCR64m1:
940
44.0k
      case X86_ROL8m1:
941
44.9k
      case X86_ROL16m1:
942
45.8k
      case X86_ROL32m1:
943
46.7k
      case X86_ROL64m1:
944
47.6k
      case X86_ROR8m1:
945
48.5k
      case X86_ROR16m1:
946
49.4k
      case X86_ROR32m1:
947
50.3k
      case X86_ROR64m1:
948
        // shift all the ops right to leave 1st slot for this new register op
949
50.3k
        memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
950
50.3k
            sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
951
50.3k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_IMM;
952
50.3k
        MI->flat_insn->detail->x86.operands[0].imm = 1;
953
50.3k
        MI->flat_insn->detail->x86.operands[0].size = 1;
954
50.3k
        MI->flat_insn->detail->x86.op_count++;
955
723k
    }
956
957
    // special instruction needs to supply register op
958
    // first op can be embedded in the asm by llvm.
959
    // so we have to add the missing register as the first operand
960
961
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
962
963
723k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
964
723k
    if (reg) {
965
      // shift all the ops right to leave 1st slot for this new register op
966
41.2k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
967
41.2k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
968
41.2k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
969
41.2k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
970
41.2k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
971
41.2k
      MI->flat_insn->detail->x86.operands[0].access = access1;
972
973
41.2k
      MI->flat_insn->detail->x86.op_count++;
974
682k
    } else {
975
682k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
976
977
20.9k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
978
20.9k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
979
20.9k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
980
20.9k
        MI->flat_insn->detail->x86.operands[0].access = access1;
981
20.9k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
982
20.9k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
983
20.9k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
984
20.9k
        MI->flat_insn->detail->x86.operands[0].access = access2;
985
20.9k
        MI->flat_insn->detail->x86.op_count = 2;
986
20.9k
      }
987
682k
    }
988
989
723k
#ifndef CAPSTONE_DIET
990
723k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
991
723k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
992
723k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
993
723k
#endif
994
723k
  }
995
723k
}
996
997
#endif