Coverage Report

Created: 2025-11-16 06:38

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
127k
{
67
127k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
127k
  MI->csh->doing_mem = status;
71
127k
  if (!status)
72
    // done, create the next operand slot
73
63.9k
    MI->flat_insn->detail->x86.op_count++;
74
127k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
13.8k
{
78
13.8k
  switch (MI->csh->mode) {
79
4.75k
  case CS_MODE_16:
80
4.75k
    switch (MI->flat_insn->id) {
81
1.75k
    default:
82
1.75k
      MI->x86opsize = 2;
83
1.75k
      break;
84
641
    case X86_INS_LJMP:
85
1.23k
    case X86_INS_LCALL:
86
1.23k
      MI->x86opsize = 4;
87
1.23k
      break;
88
511
    case X86_INS_SGDT:
89
956
    case X86_INS_SIDT:
90
1.37k
    case X86_INS_LGDT:
91
1.77k
    case X86_INS_LIDT:
92
1.77k
      MI->x86opsize = 6;
93
1.77k
      break;
94
4.75k
    }
95
4.75k
    break;
96
4.75k
  case CS_MODE_32:
97
4.64k
    switch (MI->flat_insn->id) {
98
1.06k
    default:
99
1.06k
      MI->x86opsize = 4;
100
1.06k
      break;
101
406
    case X86_INS_LJMP:
102
1.13k
    case X86_INS_JMP:
103
1.60k
    case X86_INS_LCALL:
104
2.23k
    case X86_INS_SGDT:
105
2.73k
    case X86_INS_SIDT:
106
3.15k
    case X86_INS_LGDT:
107
3.58k
    case X86_INS_LIDT:
108
3.58k
      MI->x86opsize = 6;
109
3.58k
      break;
110
4.64k
    }
111
4.64k
    break;
112
4.64k
  case CS_MODE_64:
113
4.46k
    switch (MI->flat_insn->id) {
114
992
    default:
115
992
      MI->x86opsize = 8;
116
992
      break;
117
906
    case X86_INS_LJMP:
118
1.32k
    case X86_INS_LCALL:
119
1.87k
    case X86_INS_SGDT:
120
2.38k
    case X86_INS_SIDT:
121
3.01k
    case X86_INS_LGDT:
122
3.46k
    case X86_INS_LIDT:
123
3.46k
      MI->x86opsize = 10;
124
3.46k
      break;
125
4.46k
    }
126
4.46k
    break;
127
4.46k
  default: // never reach
128
0
    break;
129
13.8k
  }
130
131
13.8k
  printMemReference(MI, OpNo, O);
132
13.8k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
79.6k
{
136
79.6k
  MI->x86opsize = 1;
137
79.6k
  printMemReference(MI, OpNo, O);
138
79.6k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
36.6k
{
142
36.6k
  MI->x86opsize = 2;
143
144
36.6k
  printMemReference(MI, OpNo, O);
145
36.6k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
42.6k
{
149
42.6k
  MI->x86opsize = 4;
150
151
42.6k
  printMemReference(MI, OpNo, O);
152
42.6k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
21.8k
{
156
21.8k
  MI->x86opsize = 8;
157
21.8k
  printMemReference(MI, OpNo, O);
158
21.8k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
8.89k
{
162
8.89k
  MI->x86opsize = 16;
163
8.89k
  printMemReference(MI, OpNo, O);
164
8.89k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
4.80k
{
168
4.80k
  MI->x86opsize = 64;
169
4.80k
  printMemReference(MI, OpNo, O);
170
4.80k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
5.47k
{
175
5.47k
  MI->x86opsize = 32;
176
5.47k
  printMemReference(MI, OpNo, O);
177
5.47k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
8.81k
{
181
8.81k
  switch (MCInst_getOpcode(MI)) {
182
7.00k
  default:
183
7.00k
    MI->x86opsize = 4;
184
7.00k
    break;
185
666
  case X86_FSTENVm:
186
1.81k
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
1.81k
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
665
    case CS_MODE_16:
192
665
      MI->x86opsize = 14;
193
665
      break;
194
540
    case CS_MODE_32:
195
1.14k
    case CS_MODE_64:
196
1.14k
      MI->x86opsize = 28;
197
1.14k
      break;
198
1.81k
    }
199
1.81k
    break;
200
8.81k
  }
201
202
8.81k
  printMemReference(MI, OpNo, O);
203
8.81k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
7.33k
{
207
7.33k
  MI->x86opsize = 8;
208
7.33k
  printMemReference(MI, OpNo, O);
209
7.33k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
604
{
213
604
  MI->x86opsize = 10;
214
604
  printMemReference(MI, OpNo, O);
215
604
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
6.37k
{
219
6.37k
  MI->x86opsize = 16;
220
6.37k
  printMemReference(MI, OpNo, O);
221
6.37k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
5.89k
{
225
5.89k
  MI->x86opsize = 32;
226
5.89k
  printMemReference(MI, OpNo, O);
227
5.89k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
4.92k
{
231
4.92k
  MI->x86opsize = 64;
232
4.92k
  printMemReference(MI, OpNo, O);
233
4.92k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
347k
{
242
347k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
347k
  if (MCOperand_isReg(Op)) {
244
347k
    printRegName(O, MCOperand_getReg(Op));
245
347k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
347k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
904k
{
290
904k
  uint8_t count, i;
291
904k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
904k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
904k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
2.61M
  for (count = 0; arr[count]; count++)
301
1.70M
    ;
302
303
904k
  if (count == 0)
304
64.1k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
840k
  count--;
308
2.54M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.70M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.70M
       i++) {
311
1.70M
    if (arr[count - i] != CS_AC_IGNORE)
312
1.47M
      access[i] = arr[count - i];
313
236k
    else
314
236k
      access[i] = 0;
315
1.70M
  }
316
840k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
29.1k
{
320
29.1k
  MCOperand *SegReg;
321
29.1k
  int reg;
322
323
29.1k
  if (MI->csh->detail_opt) {
324
29.1k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
29.1k
    MI->flat_insn->detail->x86
327
29.1k
      .operands[MI->flat_insn->detail->x86.op_count]
328
29.1k
      .type = X86_OP_MEM;
329
29.1k
    MI->flat_insn->detail->x86
330
29.1k
      .operands[MI->flat_insn->detail->x86.op_count]
331
29.1k
      .size = MI->x86opsize;
332
29.1k
    MI->flat_insn->detail->x86
333
29.1k
      .operands[MI->flat_insn->detail->x86.op_count]
334
29.1k
      .mem.segment = X86_REG_INVALID;
335
29.1k
    MI->flat_insn->detail->x86
336
29.1k
      .operands[MI->flat_insn->detail->x86.op_count]
337
29.1k
      .mem.base = X86_REG_INVALID;
338
29.1k
    MI->flat_insn->detail->x86
339
29.1k
      .operands[MI->flat_insn->detail->x86.op_count]
340
29.1k
      .mem.index = X86_REG_INVALID;
341
29.1k
    MI->flat_insn->detail->x86
342
29.1k
      .operands[MI->flat_insn->detail->x86.op_count]
343
29.1k
      .mem.scale = 1;
344
29.1k
    MI->flat_insn->detail->x86
345
29.1k
      .operands[MI->flat_insn->detail->x86.op_count]
346
29.1k
      .mem.disp = 0;
347
348
29.1k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
29.1k
            &MI->flat_insn->detail->x86.eflags);
350
29.1k
    MI->flat_insn->detail->x86
351
29.1k
      .operands[MI->flat_insn->detail->x86.op_count]
352
29.1k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
29.1k
  }
354
355
29.1k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
29.1k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
29.1k
  if (reg) {
359
1.11k
    _printOperand(MI, Op + 1, O);
360
1.11k
    SStream_concat0(O, ":");
361
362
1.11k
    if (MI->csh->detail_opt) {
363
1.11k
      MI->flat_insn->detail->x86
364
1.11k
        .operands[MI->flat_insn->detail->x86.op_count]
365
1.11k
        .mem.segment = X86_register_map(reg);
366
1.11k
    }
367
1.11k
  }
368
369
29.1k
  SStream_concat0(O, "(");
370
29.1k
  set_mem_access(MI, true);
371
372
29.1k
  printOperand(MI, Op, O);
373
374
29.1k
  SStream_concat0(O, ")");
375
29.1k
  set_mem_access(MI, false);
376
29.1k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
34.7k
{
380
34.7k
  if (MI->csh->detail_opt) {
381
34.7k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
34.7k
    MI->flat_insn->detail->x86
384
34.7k
      .operands[MI->flat_insn->detail->x86.op_count]
385
34.7k
      .type = X86_OP_MEM;
386
34.7k
    MI->flat_insn->detail->x86
387
34.7k
      .operands[MI->flat_insn->detail->x86.op_count]
388
34.7k
      .size = MI->x86opsize;
389
34.7k
    MI->flat_insn->detail->x86
390
34.7k
      .operands[MI->flat_insn->detail->x86.op_count]
391
34.7k
      .mem.segment = X86_REG_INVALID;
392
34.7k
    MI->flat_insn->detail->x86
393
34.7k
      .operands[MI->flat_insn->detail->x86.op_count]
394
34.7k
      .mem.base = X86_REG_INVALID;
395
34.7k
    MI->flat_insn->detail->x86
396
34.7k
      .operands[MI->flat_insn->detail->x86.op_count]
397
34.7k
      .mem.index = X86_REG_INVALID;
398
34.7k
    MI->flat_insn->detail->x86
399
34.7k
      .operands[MI->flat_insn->detail->x86.op_count]
400
34.7k
      .mem.scale = 1;
401
34.7k
    MI->flat_insn->detail->x86
402
34.7k
      .operands[MI->flat_insn->detail->x86.op_count]
403
34.7k
      .mem.disp = 0;
404
405
34.7k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
34.7k
            &MI->flat_insn->detail->x86.eflags);
407
34.7k
    MI->flat_insn->detail->x86
408
34.7k
      .operands[MI->flat_insn->detail->x86.op_count]
409
34.7k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
34.7k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
34.7k
  if (MI->csh->mode != CS_MODE_64) {
414
18.8k
    SStream_concat0(O, "%es:(");
415
18.8k
    if (MI->csh->detail_opt) {
416
18.8k
      MI->flat_insn->detail->x86
417
18.8k
        .operands[MI->flat_insn->detail->x86.op_count]
418
18.8k
        .mem.segment = X86_REG_ES;
419
18.8k
    }
420
18.8k
  } else
421
15.8k
    SStream_concat0(O, "(");
422
423
34.7k
  set_mem_access(MI, true);
424
425
34.7k
  printOperand(MI, Op, O);
426
427
34.7k
  SStream_concat0(O, ")");
428
34.7k
  set_mem_access(MI, false);
429
34.7k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
10.0k
{
433
10.0k
  MI->x86opsize = 1;
434
10.0k
  printSrcIdx(MI, OpNo, O);
435
10.0k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
6.60k
{
439
6.60k
  MI->x86opsize = 2;
440
6.60k
  printSrcIdx(MI, OpNo, O);
441
6.60k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
9.26k
{
445
9.26k
  MI->x86opsize = 4;
446
9.26k
  printSrcIdx(MI, OpNo, O);
447
9.26k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
3.22k
{
451
3.22k
  MI->x86opsize = 8;
452
3.22k
  printSrcIdx(MI, OpNo, O);
453
3.22k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
13.8k
{
457
13.8k
  MI->x86opsize = 1;
458
13.8k
  printDstIdx(MI, OpNo, O);
459
13.8k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
7.62k
{
463
7.62k
  MI->x86opsize = 2;
464
7.62k
  printDstIdx(MI, OpNo, O);
465
7.62k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
9.35k
{
469
9.35k
  MI->x86opsize = 4;
470
9.35k
  printDstIdx(MI, OpNo, O);
471
9.35k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
3.92k
{
475
3.92k
  MI->x86opsize = 8;
476
3.92k
  printDstIdx(MI, OpNo, O);
477
3.92k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
7.16k
{
481
7.16k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
7.16k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
7.16k
  int reg;
484
485
7.16k
  if (MI->csh->detail_opt) {
486
7.16k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
7.16k
    MI->flat_insn->detail->x86
489
7.16k
      .operands[MI->flat_insn->detail->x86.op_count]
490
7.16k
      .type = X86_OP_MEM;
491
7.16k
    MI->flat_insn->detail->x86
492
7.16k
      .operands[MI->flat_insn->detail->x86.op_count]
493
7.16k
      .size = MI->x86opsize;
494
7.16k
    MI->flat_insn->detail->x86
495
7.16k
      .operands[MI->flat_insn->detail->x86.op_count]
496
7.16k
      .mem.segment = X86_REG_INVALID;
497
7.16k
    MI->flat_insn->detail->x86
498
7.16k
      .operands[MI->flat_insn->detail->x86.op_count]
499
7.16k
      .mem.base = X86_REG_INVALID;
500
7.16k
    MI->flat_insn->detail->x86
501
7.16k
      .operands[MI->flat_insn->detail->x86.op_count]
502
7.16k
      .mem.index = X86_REG_INVALID;
503
7.16k
    MI->flat_insn->detail->x86
504
7.16k
      .operands[MI->flat_insn->detail->x86.op_count]
505
7.16k
      .mem.scale = 1;
506
7.16k
    MI->flat_insn->detail->x86
507
7.16k
      .operands[MI->flat_insn->detail->x86.op_count]
508
7.16k
      .mem.disp = 0;
509
510
7.16k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
7.16k
            &MI->flat_insn->detail->x86.eflags);
512
7.16k
    MI->flat_insn->detail->x86
513
7.16k
      .operands[MI->flat_insn->detail->x86.op_count]
514
7.16k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
7.16k
  }
516
517
  // If this has a segment register, print it.
518
7.16k
  reg = MCOperand_getReg(SegReg);
519
7.16k
  if (reg) {
520
516
    _printOperand(MI, Op + 1, O);
521
516
    SStream_concat0(O, ":");
522
523
516
    if (MI->csh->detail_opt) {
524
516
      MI->flat_insn->detail->x86
525
516
        .operands[MI->flat_insn->detail->x86.op_count]
526
516
        .mem.segment = X86_register_map(reg);
527
516
    }
528
516
  }
529
530
7.16k
  if (MCOperand_isImm(DispSpec)) {
531
7.16k
    int64_t imm = MCOperand_getImm(DispSpec);
532
7.16k
    if (MI->csh->detail_opt)
533
7.16k
      MI->flat_insn->detail->x86
534
7.16k
        .operands[MI->flat_insn->detail->x86.op_count]
535
7.16k
        .mem.disp = imm;
536
7.16k
    if (imm < 0) {
537
1.27k
      SStream_concat(O, "0x%" PRIx64,
538
1.27k
               arch_masks[MI->csh->mode] & imm);
539
5.89k
    } else {
540
5.89k
      if (imm > HEX_THRESHOLD)
541
5.27k
        SStream_concat(O, "0x%" PRIx64, imm);
542
623
      else
543
623
        SStream_concat(O, "%" PRIu64, imm);
544
5.89k
    }
545
7.16k
  }
546
547
7.16k
  if (MI->csh->detail_opt)
548
7.16k
    MI->flat_insn->detail->x86.op_count++;
549
7.16k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
50.3k
{
553
50.3k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
50.3k
  if (val > HEX_THRESHOLD)
556
44.9k
    SStream_concat(O, "$0x%x", val);
557
5.37k
  else
558
5.37k
    SStream_concat(O, "$%u", val);
559
560
50.3k
  if (MI->csh->detail_opt) {
561
50.3k
    MI->flat_insn->detail->x86
562
50.3k
      .operands[MI->flat_insn->detail->x86.op_count]
563
50.3k
      .type = X86_OP_IMM;
564
50.3k
    MI->flat_insn->detail->x86
565
50.3k
      .operands[MI->flat_insn->detail->x86.op_count]
566
50.3k
      .imm = val;
567
50.3k
    MI->flat_insn->detail->x86
568
50.3k
      .operands[MI->flat_insn->detail->x86.op_count]
569
50.3k
      .size = 1;
570
50.3k
    MI->flat_insn->detail->x86.op_count++;
571
50.3k
  }
572
50.3k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
3.71k
{
576
3.71k
  MI->x86opsize = 1;
577
3.71k
  printMemOffset(MI, OpNo, O);
578
3.71k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
1.10k
{
582
1.10k
  MI->x86opsize = 2;
583
1.10k
  printMemOffset(MI, OpNo, O);
584
1.10k
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
1.84k
{
588
1.84k
  MI->x86opsize = 4;
589
1.84k
  printMemOffset(MI, OpNo, O);
590
1.84k
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
506
{
594
506
  MI->x86opsize = 8;
595
506
  printMemOffset(MI, OpNo, O);
596
506
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
36.8k
{
604
36.8k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
36.8k
  if (MCOperand_isImm(Op)) {
606
36.8k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
36.8k
            MI->address;
608
609
    // truncate imm for non-64bit
610
36.8k
    if (MI->csh->mode != CS_MODE_64) {
611
24.3k
      imm = imm & 0xffffffff;
612
24.3k
    }
613
614
36.8k
    if (imm < 0) {
615
1.16k
      SStream_concat(O, "0x%" PRIx64, imm);
616
35.6k
    } else {
617
35.6k
      if (imm > HEX_THRESHOLD)
618
35.6k
        SStream_concat(O, "0x%" PRIx64, imm);
619
28
      else
620
28
        SStream_concat(O, "%" PRIu64, imm);
621
35.6k
    }
622
36.8k
    if (MI->csh->detail_opt) {
623
36.8k
      MI->flat_insn->detail->x86
624
36.8k
        .operands[MI->flat_insn->detail->x86.op_count]
625
36.8k
        .type = X86_OP_IMM;
626
36.8k
      MI->has_imm = true;
627
36.8k
      MI->flat_insn->detail->x86
628
36.8k
        .operands[MI->flat_insn->detail->x86.op_count]
629
36.8k
        .imm = imm;
630
36.8k
      MI->flat_insn->detail->x86.op_count++;
631
36.8k
    }
632
36.8k
  }
633
36.8k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
395k
{
637
395k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
395k
  if (MCOperand_isReg(Op)) {
639
349k
    unsigned int reg = MCOperand_getReg(Op);
640
349k
    printRegName(O, reg);
641
349k
    if (MI->csh->detail_opt) {
642
349k
      if (MI->csh->doing_mem) {
643
39.8k
        MI->flat_insn->detail->x86
644
39.8k
          .operands[MI->flat_insn->detail->x86
645
39.8k
                .op_count]
646
39.8k
          .mem.base = X86_register_map(reg);
647
309k
      } else {
648
309k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
309k
        MI->flat_insn->detail->x86
651
309k
          .operands[MI->flat_insn->detail->x86
652
309k
                .op_count]
653
309k
          .type = X86_OP_REG;
654
309k
        MI->flat_insn->detail->x86
655
309k
          .operands[MI->flat_insn->detail->x86
656
309k
                .op_count]
657
309k
          .reg = X86_register_map(reg);
658
309k
        MI->flat_insn->detail->x86
659
309k
          .operands[MI->flat_insn->detail->x86
660
309k
                .op_count]
661
309k
          .size =
662
309k
          MI->csh->regsize_map[X86_register_map(
663
309k
            reg)];
664
665
309k
        get_op_access(
666
309k
          MI->csh, MCInst_getOpcode(MI), access,
667
309k
          &MI->flat_insn->detail->x86.eflags);
668
309k
        MI->flat_insn->detail->x86
669
309k
          .operands[MI->flat_insn->detail->x86
670
309k
                .op_count]
671
309k
          .access =
672
309k
          access[MI->flat_insn->detail->x86
673
309k
                   .op_count];
674
675
309k
        MI->flat_insn->detail->x86.op_count++;
676
309k
      }
677
349k
    }
678
349k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
46.3k
    uint8_t encsize;
681
46.3k
    int64_t imm = MCOperand_getImm(Op);
682
46.3k
    uint8_t opsize =
683
46.3k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
46.3k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
22.1k
      imm = imm & 0xff;
687
22.1k
    }
688
689
46.3k
    switch (MI->flat_insn->id) {
690
22.2k
    default:
691
22.2k
      if (imm >= 0) {
692
20.1k
        if (imm > HEX_THRESHOLD)
693
18.4k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
1.71k
        else
695
1.71k
          SStream_concat(O, "$%" PRIu64, imm);
696
20.1k
      } else {
697
2.13k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
2.13k
        } else {
716
2.13k
          if (imm ==
717
2.13k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
2.13k
          else if (imm < -HEX_THRESHOLD)
722
1.85k
            SStream_concat(O,
723
1.85k
                     "$-0x%" PRIx64,
724
1.85k
                     -imm);
725
272
          else
726
272
            SStream_concat(O, "$-%" PRIu64,
727
272
                     -imm);
728
2.13k
        }
729
2.13k
      }
730
22.2k
      break;
731
732
22.2k
    case X86_INS_MOVABS:
733
8.74k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
8.74k
      if (imm > HEX_THRESHOLD)
736
7.80k
        SStream_concat(O, "$0x%" PRIx64, imm);
737
940
      else
738
940
        SStream_concat(O, "$%" PRIu64, imm);
739
8.74k
      break;
740
741
0
    case X86_INS_IN:
742
0
    case X86_INS_OUT:
743
0
    case X86_INS_INT:
744
      // do not print number in negative form
745
0
      imm = imm & 0xff;
746
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
747
0
        SStream_concat(O, "$%u", imm);
748
0
      else {
749
0
        SStream_concat(O, "$0x%x", imm);
750
0
      }
751
0
      break;
752
753
648
    case X86_INS_LCALL:
754
1.26k
    case X86_INS_LJMP:
755
1.26k
    case X86_INS_JMP:
756
      // always print address in positive form
757
1.26k
      if (OpNo == 1) { // selector is ptr16
758
634
        imm = imm & 0xffff;
759
634
        opsize = 2;
760
634
      } else
761
634
        opsize = 4;
762
1.26k
      SStream_concat(O, "$0x%" PRIx64, imm);
763
1.26k
      break;
764
765
3.64k
    case X86_INS_AND:
766
5.92k
    case X86_INS_OR:
767
8.06k
    case X86_INS_XOR:
768
      // do not print number in negative form
769
8.06k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
770
941
        SStream_concat(O, "$%u", imm);
771
7.12k
      else {
772
7.12k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
773
7.12k
              imm;
774
7.12k
        SStream_concat(O, "$0x%" PRIx64, imm);
775
7.12k
      }
776
8.06k
      break;
777
778
4.70k
    case X86_INS_RET:
779
5.93k
    case X86_INS_RETF:
780
      // RET imm16
781
5.93k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
782
283
        SStream_concat(O, "$%u", imm);
783
5.65k
      else {
784
5.65k
        imm = 0xffff & imm;
785
5.65k
        SStream_concat(O, "$0x%x", imm);
786
5.65k
      }
787
5.93k
      break;
788
46.3k
    }
789
790
46.3k
    if (MI->csh->detail_opt) {
791
46.3k
      if (MI->csh->doing_mem) {
792
0
        MI->flat_insn->detail->x86
793
0
          .operands[MI->flat_insn->detail->x86
794
0
                .op_count]
795
0
          .type = X86_OP_MEM;
796
0
        MI->flat_insn->detail->x86
797
0
          .operands[MI->flat_insn->detail->x86
798
0
                .op_count]
799
0
          .mem.disp = imm;
800
46.3k
      } else {
801
46.3k
        MI->flat_insn->detail->x86
802
46.3k
          .operands[MI->flat_insn->detail->x86
803
46.3k
                .op_count]
804
46.3k
          .type = X86_OP_IMM;
805
46.3k
        MI->has_imm = true;
806
46.3k
        MI->flat_insn->detail->x86
807
46.3k
          .operands[MI->flat_insn->detail->x86
808
46.3k
                .op_count]
809
46.3k
          .imm = imm;
810
811
46.3k
        if (opsize > 0) {
812
38.5k
          MI->flat_insn->detail->x86
813
38.5k
            .operands[MI->flat_insn->detail
814
38.5k
                  ->x86.op_count]
815
38.5k
            .size = opsize;
816
38.5k
          MI->flat_insn->detail->x86.encoding
817
38.5k
            .imm_size = encsize;
818
38.5k
        } else if (MI->op1_size > 0)
819
0
          MI->flat_insn->detail->x86
820
0
            .operands[MI->flat_insn->detail
821
0
                  ->x86.op_count]
822
0
            .size = MI->op1_size;
823
7.79k
        else
824
7.79k
          MI->flat_insn->detail->x86
825
7.79k
            .operands[MI->flat_insn->detail
826
7.79k
                  ->x86.op_count]
827
7.79k
            .size = MI->imm_size;
828
829
46.3k
        MI->flat_insn->detail->x86.op_count++;
830
46.3k
      }
831
46.3k
    }
832
46.3k
  }
833
395k
}
834
835
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
836
254k
{
837
254k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
838
254k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
839
254k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
840
254k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
841
254k
  uint64_t ScaleVal;
842
254k
  int segreg;
843
254k
  int64_t DispVal = 1;
844
845
254k
  if (MI->csh->detail_opt) {
846
254k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
847
848
254k
    MI->flat_insn->detail->x86
849
254k
      .operands[MI->flat_insn->detail->x86.op_count]
850
254k
      .type = X86_OP_MEM;
851
254k
    MI->flat_insn->detail->x86
852
254k
      .operands[MI->flat_insn->detail->x86.op_count]
853
254k
      .size = MI->x86opsize;
854
254k
    MI->flat_insn->detail->x86
855
254k
      .operands[MI->flat_insn->detail->x86.op_count]
856
254k
      .mem.segment = X86_REG_INVALID;
857
254k
    MI->flat_insn->detail->x86
858
254k
      .operands[MI->flat_insn->detail->x86.op_count]
859
254k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
860
254k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
861
253k
      MI->flat_insn->detail->x86
862
253k
        .operands[MI->flat_insn->detail->x86.op_count]
863
253k
        .mem.index =
864
253k
        X86_register_map(MCOperand_getReg(IndexReg));
865
253k
    }
866
254k
    MI->flat_insn->detail->x86
867
254k
      .operands[MI->flat_insn->detail->x86.op_count]
868
254k
      .mem.scale = 1;
869
254k
    MI->flat_insn->detail->x86
870
254k
      .operands[MI->flat_insn->detail->x86.op_count]
871
254k
      .mem.disp = 0;
872
873
254k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
874
254k
            &MI->flat_insn->detail->x86.eflags);
875
254k
    MI->flat_insn->detail->x86
876
254k
      .operands[MI->flat_insn->detail->x86.op_count]
877
254k
      .access = access[MI->flat_insn->detail->x86.op_count];
878
254k
  }
879
880
  // If this has a segment register, print it.
881
254k
  segreg = MCOperand_getReg(SegReg);
882
254k
  if (segreg) {
883
8.52k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
884
8.52k
    SStream_concat0(O, ":");
885
886
8.52k
    if (MI->csh->detail_opt) {
887
8.52k
      MI->flat_insn->detail->x86
888
8.52k
        .operands[MI->flat_insn->detail->x86.op_count]
889
8.52k
        .mem.segment = X86_register_map(segreg);
890
8.52k
    }
891
8.52k
  }
892
893
254k
  if (MCOperand_isImm(DispSpec)) {
894
254k
    DispVal = MCOperand_getImm(DispSpec);
895
254k
    if (MI->csh->detail_opt)
896
254k
      MI->flat_insn->detail->x86
897
254k
        .operands[MI->flat_insn->detail->x86.op_count]
898
254k
        .mem.disp = DispVal;
899
254k
    if (DispVal) {
900
80.3k
      if (MCOperand_getReg(IndexReg) ||
901
76.1k
          MCOperand_getReg(BaseReg)) {
902
76.1k
        printInt64(O, DispVal);
903
76.1k
      } else {
904
        // only immediate as address of memory
905
4.19k
        if (DispVal < 0) {
906
1.43k
          SStream_concat(
907
1.43k
            O, "0x%" PRIx64,
908
1.43k
            arch_masks[MI->csh->mode] &
909
1.43k
              DispVal);
910
2.75k
        } else {
911
2.75k
          if (DispVal > HEX_THRESHOLD)
912
2.32k
            SStream_concat(O, "0x%" PRIx64,
913
2.32k
                     DispVal);
914
432
          else
915
432
            SStream_concat(O, "%" PRIu64,
916
432
                     DispVal);
917
2.75k
        }
918
4.19k
      }
919
80.3k
    }
920
254k
  }
921
922
254k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
923
250k
    SStream_concat0(O, "(");
924
925
250k
    if (MCOperand_getReg(BaseReg))
926
249k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
927
928
250k
    if (MCOperand_getReg(IndexReg) &&
929
89.3k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
930
88.3k
      SStream_concat0(O, ", ");
931
88.3k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
932
88.3k
      ScaleVal = MCOperand_getImm(
933
88.3k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
934
88.3k
      if (MI->csh->detail_opt)
935
88.3k
        MI->flat_insn->detail->x86
936
88.3k
          .operands[MI->flat_insn->detail->x86
937
88.3k
                .op_count]
938
88.3k
          .mem.scale = (int)ScaleVal;
939
88.3k
      if (ScaleVal != 1) {
940
10.3k
        SStream_concat(O, ", %u", ScaleVal);
941
10.3k
      }
942
88.3k
    }
943
944
250k
    SStream_concat0(O, ")");
945
250k
  } else {
946
4.61k
    if (!DispVal)
947
419
      SStream_concat0(O, "0");
948
4.61k
  }
949
950
254k
  if (MI->csh->detail_opt)
951
254k
    MI->flat_insn->detail->x86.op_count++;
952
254k
}
953
954
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
955
7.09k
{
956
7.09k
  switch (MI->Opcode) {
957
274
  default:
958
274
    break;
959
1.01k
  case X86_LEA16r:
960
1.01k
    MI->x86opsize = 2;
961
1.01k
    break;
962
626
  case X86_LEA32r:
963
1.29k
  case X86_LEA64_32r:
964
1.29k
    MI->x86opsize = 4;
965
1.29k
    break;
966
403
  case X86_LEA64r:
967
403
    MI->x86opsize = 8;
968
403
    break;
969
0
#ifndef CAPSTONE_X86_REDUCE
970
396
  case X86_BNDCL32rm:
971
844
  case X86_BNDCN32rm:
972
1.25k
  case X86_BNDCU32rm:
973
1.99k
  case X86_BNDSTXmr:
974
2.54k
  case X86_BNDLDXrm:
975
2.94k
  case X86_BNDCL64rm:
976
3.62k
  case X86_BNDCN64rm:
977
4.11k
  case X86_BNDCU64rm:
978
4.11k
    MI->x86opsize = 16;
979
4.11k
    break;
980
7.09k
#endif
981
7.09k
  }
982
983
7.09k
  printMemReference(MI, OpNo, O);
984
7.09k
}
985
986
#include "X86InstPrinter.h"
987
988
// Include the auto-generated portion of the assembly writer.
989
#ifdef CAPSTONE_X86_REDUCE
990
#include "X86GenAsmWriter_reduce.inc"
991
#else
992
#include "X86GenAsmWriter.inc"
993
#endif
994
995
#include "X86GenRegisterName.inc"
996
997
static void printRegName(SStream *OS, unsigned RegNo)
998
940k
{
999
940k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1000
940k
}
1001
1002
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1003
652k
{
1004
652k
  x86_reg reg, reg2;
1005
652k
  enum cs_ac_type access1, access2;
1006
652k
  int i;
1007
1008
  // perhaps this instruction does not need printer
1009
652k
  if (MI->assembly[0]) {
1010
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1011
0
    return;
1012
0
  }
1013
1014
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1015
  // In Intel annotation it's always emitted as "call".
1016
  //
1017
  // TODO: Probably this hack should be redesigned via InstAlias in
1018
  // InstrInfo.td as soon as Requires clause is supported properly
1019
  // for InstAlias.
1020
652k
  if (MI->csh->mode == CS_MODE_64 &&
1021
260k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1022
0
    SStream_concat0(OS, "callq\t");
1023
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1024
0
    printPCRelImm(MI, 0, OS);
1025
0
    return;
1026
0
  }
1027
1028
652k
  X86_lockrep(MI, OS);
1029
652k
  printInstruction(MI, OS);
1030
1031
652k
  if (MI->has_imm) {
1032
    // if op_count > 1, then this operand's size is taken from the destination op
1033
107k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1034
57.6k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1035
57.0k
          MI->flat_insn->id != X86_INS_LJMP &&
1036
56.2k
          MI->flat_insn->id != X86_INS_JMP) {
1037
56.2k
        for (i = 0;
1038
171k
             i < MI->flat_insn->detail->x86.op_count;
1039
115k
             i++) {
1040
115k
          if (MI->flat_insn->detail->x86
1041
115k
                .operands[i]
1042
115k
                .type == X86_OP_IMM)
1043
57.3k
            MI->flat_insn->detail->x86
1044
57.3k
              .operands[i]
1045
57.3k
              .size =
1046
57.3k
              MI->flat_insn->detail
1047
57.3k
                ->x86
1048
57.3k
                .operands
1049
57.3k
                  [MI->flat_insn
1050
57.3k
                     ->detail
1051
57.3k
                     ->x86
1052
57.3k
                     .op_count -
1053
57.3k
                   1]
1054
57.3k
                .size;
1055
115k
        }
1056
56.2k
      }
1057
57.6k
    } else
1058
49.5k
      MI->flat_insn->detail->x86.operands[0].size =
1059
49.5k
        MI->imm_size;
1060
107k
  }
1061
1062
652k
  if (MI->csh->detail_opt) {
1063
652k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1064
1065
    // some instructions need to supply immediate 1 in the first op
1066
652k
    switch (MCInst_getOpcode(MI)) {
1067
607k
    default:
1068
607k
      break;
1069
607k
    case X86_SHL8r1:
1070
843
    case X86_SHL16r1:
1071
1.46k
    case X86_SHL32r1:
1072
1.99k
    case X86_SHL64r1:
1073
2.57k
    case X86_SAL8r1:
1074
3.26k
    case X86_SAL16r1:
1075
4.32k
    case X86_SAL32r1:
1076
5.01k
    case X86_SAL64r1:
1077
5.48k
    case X86_SHR8r1:
1078
6.24k
    case X86_SHR16r1:
1079
7.36k
    case X86_SHR32r1:
1080
8.44k
    case X86_SHR64r1:
1081
9.05k
    case X86_SAR8r1:
1082
9.63k
    case X86_SAR16r1:
1083
10.3k
    case X86_SAR32r1:
1084
11.4k
    case X86_SAR64r1:
1085
12.7k
    case X86_RCL8r1:
1086
14.5k
    case X86_RCL16r1:
1087
16.0k
    case X86_RCL32r1:
1088
16.8k
    case X86_RCL64r1:
1089
17.3k
    case X86_RCR8r1:
1090
18.1k
    case X86_RCR16r1:
1091
19.0k
    case X86_RCR32r1:
1092
19.6k
    case X86_RCR64r1:
1093
20.1k
    case X86_ROL8r1:
1094
20.7k
    case X86_ROL16r1:
1095
21.2k
    case X86_ROL32r1:
1096
21.8k
    case X86_ROL64r1:
1097
22.6k
    case X86_ROR8r1:
1098
23.6k
    case X86_ROR16r1:
1099
24.3k
    case X86_ROR32r1:
1100
25.3k
    case X86_ROR64r1:
1101
26.1k
    case X86_SHL8m1:
1102
26.7k
    case X86_SHL16m1:
1103
27.6k
    case X86_SHL32m1:
1104
28.5k
    case X86_SHL64m1:
1105
29.0k
    case X86_SAL8m1:
1106
29.5k
    case X86_SAL16m1:
1107
30.1k
    case X86_SAL32m1:
1108
30.6k
    case X86_SAL64m1:
1109
31.5k
    case X86_SHR8m1:
1110
32.1k
    case X86_SHR16m1:
1111
32.6k
    case X86_SHR32m1:
1112
32.9k
    case X86_SHR64m1:
1113
33.4k
    case X86_SAR8m1:
1114
34.1k
    case X86_SAR16m1:
1115
34.8k
    case X86_SAR32m1:
1116
35.4k
    case X86_SAR64m1:
1117
35.8k
    case X86_RCL8m1:
1118
36.4k
    case X86_RCL16m1:
1119
36.9k
    case X86_RCL32m1:
1120
37.3k
    case X86_RCL64m1:
1121
37.8k
    case X86_RCR8m1:
1122
38.3k
    case X86_RCR16m1:
1123
38.7k
    case X86_RCR32m1:
1124
39.2k
    case X86_RCR64m1:
1125
40.0k
    case X86_ROL8m1:
1126
40.9k
    case X86_ROL16m1:
1127
41.8k
    case X86_ROL32m1:
1128
42.7k
    case X86_ROL64m1:
1129
43.4k
    case X86_ROR8m1:
1130
44.0k
    case X86_ROR16m1:
1131
44.7k
    case X86_ROR32m1:
1132
45.2k
    case X86_ROR64m1:
1133
      // shift all the ops right to leave 1st slot for this new register op
1134
45.2k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1135
45.2k
        &(MI->flat_insn->detail->x86.operands[0]),
1136
45.2k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1137
45.2k
          (ARR_SIZE(MI->flat_insn->detail->x86
1138
45.2k
                .operands) -
1139
45.2k
           1));
1140
45.2k
      MI->flat_insn->detail->x86.operands[0].type =
1141
45.2k
        X86_OP_IMM;
1142
45.2k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1143
45.2k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1144
45.2k
      MI->flat_insn->detail->x86.op_count++;
1145
652k
    }
1146
1147
    // special instruction needs to supply register op
1148
    // first op can be embedded in the asm by llvm.
1149
    // so we have to add the missing register as the first operand
1150
1151
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1152
1153
652k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1154
652k
    if (reg) {
1155
      // shift all the ops right to leave 1st slot for this new register op
1156
36.9k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1157
36.9k
        &(MI->flat_insn->detail->x86.operands[0]),
1158
36.9k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1159
36.9k
          (ARR_SIZE(MI->flat_insn->detail->x86
1160
36.9k
                .operands) -
1161
36.9k
           1));
1162
36.9k
      MI->flat_insn->detail->x86.operands[0].type =
1163
36.9k
        X86_OP_REG;
1164
36.9k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1165
36.9k
      MI->flat_insn->detail->x86.operands[0].size =
1166
36.9k
        MI->csh->regsize_map[reg];
1167
36.9k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1168
1169
36.9k
      MI->flat_insn->detail->x86.op_count++;
1170
615k
    } else {
1171
615k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1172
615k
                &access1, &reg2, &access2)) {
1173
19.5k
        MI->flat_insn->detail->x86.operands[0].type =
1174
19.5k
          X86_OP_REG;
1175
19.5k
        MI->flat_insn->detail->x86.operands[0].reg =
1176
19.5k
          reg;
1177
19.5k
        MI->flat_insn->detail->x86.operands[0].size =
1178
19.5k
          MI->csh->regsize_map[reg];
1179
19.5k
        MI->flat_insn->detail->x86.operands[0].access =
1180
19.5k
          access1;
1181
19.5k
        MI->flat_insn->detail->x86.operands[1].type =
1182
19.5k
          X86_OP_REG;
1183
19.5k
        MI->flat_insn->detail->x86.operands[1].reg =
1184
19.5k
          reg2;
1185
19.5k
        MI->flat_insn->detail->x86.operands[1].size =
1186
19.5k
          MI->csh->regsize_map[reg2];
1187
19.5k
        MI->flat_insn->detail->x86.operands[1].access =
1188
19.5k
          access2;
1189
19.5k
        MI->flat_insn->detail->x86.op_count = 2;
1190
19.5k
      }
1191
615k
    }
1192
1193
652k
#ifndef CAPSTONE_DIET
1194
652k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1195
652k
            &MI->flat_insn->detail->x86.eflags);
1196
652k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1197
652k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1198
652k
#endif
1199
652k
  }
1200
652k
}
1201
1202
#endif