Coverage Report

Created: 2025-11-24 06:12

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/ARM/ARMInstPrinter.c
Line
Count
Source
1
//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an ARM MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
/* Capstone Disassembly Engine */
15
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
16
17
#ifdef CAPSTONE_HAS_ARM
18
19
#include <stdio.h>  // DEBUG
20
#include <stdlib.h>
21
#include <string.h>
22
#include <capstone/platform.h>
23
24
#include "ARMInstPrinter.h"
25
#include "ARMAddressingModes.h"
26
#include "ARMBaseInfo.h"
27
#include "ARMDisassembler.h"
28
#include "../../MCInst.h"
29
#include "../../SStream.h"
30
#include "../../MCRegisterInfo.h"
31
#include "../../utils.h"
32
#include "ARMMapping.h"
33
34
#define GET_SUBTARGETINFO_ENUM
35
#include "ARMGenSubtargetInfo.inc"
36
37
#include "ARMGenSystemRegister.inc"
38
39
static void printRegName(cs_struct *h, SStream *OS, unsigned RegNo);
40
41
// Autogenerated by tblgen.
42
static void printInstruction(MCInst *MI, SStream *O);
43
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
44
static void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O);
45
static void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
46
47
static void printAddrModeTBB(MCInst *MI, unsigned OpNum, SStream *O);
48
static void printAddrModeTBH(MCInst *MI, unsigned OpNum, SStream *O);
49
static void printAddrMode2Operand(MCInst *MI, unsigned OpNum, SStream *O);
50
static void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned OpNum, SStream *O);
51
static void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
52
static void printAddrMode3Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);
53
static void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
54
static void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op, SStream *O, bool AlwaysPrintImm0);
55
static void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum, SStream *O);
56
static void printPostIdxRegOperand(MCInst *MI, unsigned OpNum, SStream *O);
57
static void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum, SStream *O);
58
static void printAddrMode5Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);
59
static void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O);
60
static void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O);
61
static void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
62
63
static void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
64
static void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O);
65
static void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
66
static void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O);
67
static void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O);
68
static void printAdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned);
69
static void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
70
static void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O);
71
static void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O);
72
static void printThumbAddrModeRROperand(MCInst *MI, unsigned OpNum, SStream *O);
73
static void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned Scale);
74
static void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned OpNum, SStream *O);
75
static void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned OpNum, SStream *O);
76
static void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned OpNum, SStream *O);
77
static void printThumbAddrModeSPOperand(MCInst *MI, unsigned OpNum, SStream *O);
78
static void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O);
79
static void printAddrModeImm12Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);
80
static void printT2AddrModeImm8Operand(MCInst *MI, unsigned OpNum, SStream *O, bool);
81
static void printT2AddrModeImm8s4Operand(MCInst *MI, unsigned OpNum, SStream *O, bool);
82
static void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum, SStream *O);
83
static void printT2AddrModeImm8OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
84
static void printT2AddrModeImm8s4OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
85
static void printT2AddrModeSoRegOperand(MCInst *MI, unsigned OpNum, SStream *O);
86
static void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O);
87
static void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O);
88
static void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O);
89
static void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O);
90
static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O);
91
static void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O);
92
static void printSBitModifierOperand(MCInst *MI, unsigned OpNum, SStream *O);
93
static void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O);
94
static void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O);
95
static void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O);
96
static void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O);
97
static void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O);
98
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
99
static void printNEONModImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
100
static void printImmPlusOneOperand(MCInst *MI, unsigned OpNum, SStream *O);
101
static void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
102
static void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O);
103
static void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O);
104
static void printFBits16(MCInst *MI, unsigned OpNum, SStream *O);
105
static void printFBits32(MCInst *MI, unsigned OpNum, SStream *O);
106
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O);
107
static void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O);
108
static void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O);
109
static void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum, SStream *O);
110
static void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O);
111
static void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O);
112
static void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
113
static void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
114
static void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
115
static void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
116
static void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
117
static void printVectorListThreeSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
118
static void printVectorListFourSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
119
static void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum, SStream *O);
120
static void printVectorListFourSpaced(MCInst *MI, unsigned OpNum, SStream *O);
121
static void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O);
122
static void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
123
124
static void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O);
125
static void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O);
126
static void printComplexRotationOp(MCInst *MI, unsigned OpNo, SStream *O, int64_t Angle, int64_t Remainder);
127
static void printAddrMode5FP16Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);
128
129
130
#ifndef CAPSTONE_DIET
131
// copy & normalize access info
132
static uint8_t get_op_access(cs_struct *h, unsigned int id, unsigned int index)
133
172k
{
134
172k
  const uint8_t *arr = ARM_get_op_access(h, id);
135
136
172k
  if (!arr || arr[index] == CS_AC_IGNORE)
137
745
    return 0;
138
139
171k
  return arr[index];
140
172k
}
141
#endif
142
143
static void set_mem_access(MCInst *MI, bool status)
144
74.0k
{
145
74.0k
  if (MI->csh->detail != CS_OPT_ON)
146
0
    return;
147
148
74.0k
  MI->csh->doing_mem = status;
149
74.0k
  if (status) {
150
37.0k
#ifndef CAPSTONE_DIET
151
37.0k
    uint8_t access;
152
37.0k
#endif
153
154
37.0k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;
155
37.0k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = ARM_REG_INVALID;
156
37.0k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;
157
37.0k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;
158
37.0k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = 0;
159
160
37.0k
#ifndef CAPSTONE_DIET
161
37.0k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
162
37.0k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
163
37.0k
    MI->ac_idx++;
164
37.0k
#endif
165
37.0k
  } else {
166
    // done, create the next operand slot
167
37.0k
    MI->flat_insn->detail->arm.op_count++;
168
37.0k
  }
169
74.0k
}
170
171
static void op_addImm(MCInst *MI, int v)
172
164
{
173
164
  if (MI->csh->detail) {
174
164
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
175
164
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = v;
176
164
    MI->flat_insn->detail->arm.op_count++;
177
164
  }
178
164
}
179
180
#define GET_INSTRINFO_ENUM
181
#include "ARMGenInstrInfo.inc"
182
183
static void printCustomAliasOperand(MCInst *MI,
184
    unsigned OpIdx, unsigned PrintMethodIdx, SStream *OS);
185
186
#define PRINT_ALIAS_INSTR
187
#include "ARMGenAsmWriter.inc"
188
#include "ARMGenRegisterName.inc"
189
#include "ARMGenRegisterName_digit.inc"
190
191
void ARM_getRegName(cs_struct *handle, int value)
192
2.34k
{
193
2.34k
  if (value == CS_OPT_SYNTAX_NOREGNAME) {
194
0
    handle->get_regname = getRegisterName_digit;
195
0
    handle->reg_name = ARM_reg_name2;
196
2.34k
  } else {
197
2.34k
    handle->get_regname = getRegisterName;
198
2.34k
    handle->reg_name = ARM_reg_name;
199
2.34k
  }
200
2.34k
}
201
202
/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
203
///
204
/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
205
static unsigned translateShiftImm(unsigned imm)
206
4.76k
{
207
  // lsr #32 and asr #32 exist, but should be encoded as a 0.
208
  //assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
209
4.76k
  if (imm == 0)
210
1.07k
    return 32;
211
3.69k
  return imm;
212
4.76k
}
213
214
/// Prints the shift value with an immediate value.
215
static void printRegImmShift(MCInst *MI, SStream *O, ARM_AM_ShiftOpc ShOpc, unsigned ShImm)
216
2.47k
{
217
2.47k
  if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm))
218
32
    return;
219
220
2.44k
  SStream_concat0(O, ", ");
221
222
  //assert (!(ShOpc == ARM_AM_ror && !ShImm) && "Cannot have ror #0");
223
2.44k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
224
225
2.44k
  if (MI->csh->detail) {
226
2.44k
    if (MI->csh->doing_mem)
227
752
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = (arm_shifter)ShOpc;
228
1.69k
    else
229
1.69k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = (arm_shifter)ShOpc;
230
2.44k
  }
231
232
2.44k
  if (ShOpc != ARM_AM_rrx) {
233
2.36k
    SStream_concat0(O, " ");
234
2.36k
    SStream_concat(O, "#%u", translateShiftImm(ShImm));
235
2.36k
    if (MI->csh->detail) {
236
2.36k
      if (MI->csh->doing_mem)
237
711
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = translateShiftImm(ShImm);
238
1.65k
      else
239
1.65k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = translateShiftImm(ShImm);
240
2.36k
    }
241
2.36k
  }
242
2.44k
}
243
244
static void printRegName(cs_struct *h, SStream *OS, unsigned RegNo)
245
2.41M
{
246
2.41M
#ifndef CAPSTONE_DIET
247
2.41M
  SStream_concat0(OS, h->get_regname(RegNo));
248
2.41M
#endif
249
2.41M
}
250
251
// TODO
252
static const name_map insn_update_flgs[] = {
253
  { ARM_INS_CMN, "cmn" },
254
  { ARM_INS_CMP, "cmp" },
255
  { ARM_INS_TEQ, "teq" },
256
  { ARM_INS_TST, "tst" },
257
258
  { ARM_INS_ADC, "adcs" },
259
  { ARM_INS_ADD, "adds" },
260
  { ARM_INS_AND, "ands" },
261
  { ARM_INS_ASR, "asrs" },
262
  { ARM_INS_BIC, "bics" },
263
  { ARM_INS_EOR, "eors" },
264
  { ARM_INS_LSL, "lsls" },
265
  { ARM_INS_LSR, "lsrs" },
266
  { ARM_INS_MLA, "mlas" },
267
  { ARM_INS_MOV, "movs" },
268
  { ARM_INS_MUL, "muls" },
269
  { ARM_INS_MVN, "mvns" },
270
  { ARM_INS_ORN, "orns" },
271
  { ARM_INS_ORR, "orrs" },
272
  { ARM_INS_ROR, "rors" },
273
  { ARM_INS_RRX, "rrxs" },
274
  { ARM_INS_RSB, "rsbs" },
275
  { ARM_INS_RSC, "rscs" },
276
  { ARM_INS_SBC, "sbcs" },
277
  { ARM_INS_SMLAL, "smlals" },
278
  { ARM_INS_SMULL, "smulls" },
279
  { ARM_INS_SUB, "subs" },
280
  { ARM_INS_UMLAL, "umlals" },
281
  { ARM_INS_UMULL, "umulls" },
282
283
  { ARM_INS_UADD8, "uadd8" },
284
};
285
286
void ARM_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
287
96.3k
{
288
96.3k
  if (((cs_struct *)ud)->detail != CS_OPT_ON)
289
0
    return;
290
291
  // check if this insn requests write-back
292
96.3k
  if (mci->writeback || (strrchr(insn_asm, '!')) != NULL) {
293
8.96k
    insn->detail->arm.writeback = true;
294
87.3k
  } else if (mci->csh->mode & CS_MODE_THUMB) {
295
    // handle some special instructions with writeback
296
        //printf(">> Opcode = %u\n", mci->Opcode);
297
70.6k
    switch(mci->Opcode) {
298
70.0k
      default:
299
70.0k
        break;
300
70.0k
      case ARM_t2LDC2L_PRE:
301
0
      case ARM_t2LDC2_PRE:
302
0
      case ARM_t2LDCL_PRE:
303
0
      case ARM_t2LDC_PRE:
304
305
0
      case ARM_t2LDRB_PRE:
306
0
      case ARM_t2LDRD_PRE:
307
0
      case ARM_t2LDRH_PRE:
308
0
      case ARM_t2LDRSB_PRE:
309
0
      case ARM_t2LDRSH_PRE:
310
0
      case ARM_t2LDR_PRE:
311
312
0
      case ARM_t2STC2L_PRE:
313
0
      case ARM_t2STC2_PRE:
314
0
      case ARM_t2STCL_PRE:
315
0
      case ARM_t2STC_PRE:
316
317
0
      case ARM_t2STRB_PRE:
318
0
      case ARM_t2STRD_PRE:
319
0
      case ARM_t2STRH_PRE:
320
0
      case ARM_t2STR_PRE:
321
0
        insn->detail->arm.writeback = true;
322
0
        break;
323
9
      case ARM_t2LDC2L_POST:
324
16
      case ARM_t2LDC2_POST:
325
19
      case ARM_t2LDCL_POST:
326
54
      case ARM_t2LDC_POST:
327
328
73
      case ARM_t2LDRB_POST:
329
114
      case ARM_t2LDRD_POST:
330
134
      case ARM_t2LDRH_POST:
331
246
      case ARM_t2LDRSB_POST:
332
346
      case ARM_t2LDRSH_POST:
333
377
      case ARM_t2LDR_POST:
334
335
383
      case ARM_t2STC2L_POST:
336
403
      case ARM_t2STC2_POST:
337
418
      case ARM_t2STCL_POST:
338
438
      case ARM_t2STC_POST:
339
340
440
      case ARM_t2STRB_POST:
341
579
      case ARM_t2STRD_POST:
342
605
      case ARM_t2STRH_POST:
343
606
      case ARM_t2STR_POST:
344
606
        insn->detail->arm.writeback = true;
345
606
        insn->detail->arm.post_index = true;
346
606
        break;
347
70.6k
    }
348
70.6k
  } else { // ARM mode
349
    // handle some special instructions with writeback
350
        //printf(">> Opcode = %u\n", mci->Opcode);
351
16.6k
    switch(mci->Opcode) {
352
15.9k
      default:
353
15.9k
        break;
354
15.9k
      case ARM_LDC2L_PRE:
355
0
      case ARM_LDC2_PRE:
356
0
      case ARM_LDCL_PRE:
357
0
      case ARM_LDC_PRE:
358
359
0
      case ARM_LDRD_PRE:
360
0
      case ARM_LDRH_PRE:
361
0
      case ARM_LDRSB_PRE:
362
0
      case ARM_LDRSH_PRE:
363
364
0
      case ARM_STC2L_PRE:
365
0
      case ARM_STC2_PRE:
366
0
      case ARM_STCL_PRE:
367
0
      case ARM_STC_PRE:
368
369
0
      case ARM_STRD_PRE:
370
0
      case ARM_STRH_PRE:
371
0
        insn->detail->arm.writeback = true;
372
0
        break;
373
2
      case ARM_LDC2L_POST:
374
3
      case ARM_LDC2_POST:
375
41
      case ARM_LDCL_POST:
376
64
      case ARM_LDC_POST:
377
378
64
      case ARM_LDRBT_POST:
379
64
      case ARM_LDRD_POST:
380
64
      case ARM_LDRH_POST:
381
64
      case ARM_LDRSB_POST:
382
64
      case ARM_LDRSH_POST:
383
384
81
      case ARM_STC2L_POST:
385
91
      case ARM_STC2_POST:
386
167
      case ARM_STCL_POST:
387
318
      case ARM_STC_POST:
388
389
318
      case ARM_STRBT_POST:
390
318
      case ARM_STRD_POST:
391
318
      case ARM_STRH_POST:
392
393
330
      case ARM_LDRB_POST_IMM:
394
422
      case ARM_LDR_POST_IMM:
395
430
      case ARM_LDR_POST_REG:
396
533
      case ARM_STRB_POST_IMM:
397
398
673
      case ARM_STR_POST_IMM:
399
699
      case ARM_STR_POST_REG:
400
699
        insn->detail->arm.writeback = true;
401
699
        insn->detail->arm.post_index = true;
402
699
        break;
403
16.6k
    }
404
16.6k
  }
405
406
  // check if this insn requests update flags
407
96.3k
  if (insn->detail->arm.update_flags == false) {
408
    // some insn still update flags, regardless of tabgen info
409
72.3k
    unsigned int i, j;
410
411
2.16M
    for (i = 0; i < ARR_SIZE(insn_update_flgs); i++) {
412
2.09M
      if (insn->id == insn_update_flgs[i].id &&
413
5.71k
          !strncmp(insn_asm, insn_update_flgs[i].name,
414
5.71k
            strlen(insn_update_flgs[i].name))) {
415
9
        insn->detail->arm.update_flags = true;
416
        // we have to update regs_write array as well
417
9
        for (j = 0; j < ARR_SIZE(insn->detail->regs_write); j++) {
418
9
          if (insn->detail->regs_write[j] == 0) {
419
9
            insn->detail->regs_write[j] = ARM_REG_CPSR;
420
9
            break;
421
9
          }
422
9
        }
423
9
        break;
424
9
      }
425
2.09M
    }
426
72.3k
  }
427
428
  // instruction should not have invalid CC
429
96.3k
  if (insn->detail->arm.cc == ARM_CC_INVALID) {
430
9.64k
    insn->detail->arm.cc = ARM_CC_AL;
431
9.64k
  }
432
433
  // manual fix for some special instructions
434
  // printf(">>> id: %u, mcid: %u\n", insn->id, mci->Opcode);
435
96.3k
  switch(mci->Opcode) {
436
96.3k
    default:
437
96.3k
      break;
438
96.3k
    case ARM_MOVPCLR:
439
3
      insn->detail->arm.operands[0].type = ARM_OP_REG;
440
3
      insn->detail->arm.operands[0].reg = ARM_REG_PC;
441
3
      insn->detail->arm.operands[0].access = CS_AC_WRITE;
442
3
      insn->detail->arm.operands[1].type = ARM_OP_REG;
443
3
      insn->detail->arm.operands[1].reg = ARM_REG_LR;
444
3
      insn->detail->arm.operands[1].access = CS_AC_READ;
445
3
      insn->detail->arm.op_count = 2;
446
3
      break;
447
96.3k
  }
448
96.3k
}
449
450
void ARM_printInst(MCInst *MI, SStream *O, void *Info)
451
96.3k
{
452
96.3k
  MCRegisterInfo *MRI = (MCRegisterInfo *)Info;
453
96.3k
  unsigned Opcode = MCInst_getOpcode(MI), tmp, i;
454
455
  //printf(">>> Opcode = %u\n", Opcode);
456
96.3k
  switch (Opcode) {
457
    // Check for MOVs and print canonical forms, instead.
458
28
    case ARM_MOVsr: {
459
      // FIXME: Thumb variants?
460
28
      unsigned int opc;
461
28
      MCOperand *Dst = MCInst_getOperand(MI, 0);
462
28
      MCOperand *MO1 = MCInst_getOperand(MI, 1);
463
28
      MCOperand *MO2 = MCInst_getOperand(MI, 2);
464
28
      MCOperand *MO3 = MCInst_getOperand(MI, 3);
465
466
28
      opc = ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO3));
467
28
      SStream_concat0(O, ARM_AM_getShiftOpcStr(opc));
468
469
28
      switch (opc) {
470
0
        default: break;
471
17
        case ARM_AM_asr:
472
17
           MCInst_setOpcodePub(MI, ARM_INS_ASR);
473
17
           break;
474
4
        case ARM_AM_lsl:
475
4
           MCInst_setOpcodePub(MI, ARM_INS_LSL);
476
4
           break;
477
2
        case ARM_AM_lsr:
478
2
           MCInst_setOpcodePub(MI, ARM_INS_LSR);
479
2
           break;
480
5
        case ARM_AM_ror:
481
5
           MCInst_setOpcodePub(MI, ARM_INS_ROR);
482
5
           break;
483
0
        case ARM_AM_rrx:
484
0
           MCInst_setOpcodePub(MI, ARM_INS_RRX);
485
0
           break;
486
28
      }
487
488
28
      printSBitModifierOperand(MI, 6, O);
489
28
      printPredicateOperand(MI, 4, O);
490
491
28
      SStream_concat0(O, "\t");
492
28
      printRegName(MI->csh, O, MCOperand_getReg(Dst));
493
494
28
      if (MI->csh->detail) {
495
28
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
496
28
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(Dst);
497
28
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_WRITE;
498
28
        MI->flat_insn->detail->arm.op_count++;
499
28
      }
500
501
28
      SStream_concat0(O, ", ");
502
28
      printRegName(MI->csh, O, MCOperand_getReg(MO1));
503
504
28
      if (MI->csh->detail) {
505
28
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
506
28
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
507
28
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
508
28
        MI->flat_insn->detail->arm.op_count++;
509
28
      }
510
511
28
      SStream_concat0(O, ", ");
512
28
      printRegName(MI->csh, O, MCOperand_getReg(MO2));
513
514
28
      if (MI->csh->detail) {
515
28
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
516
28
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO2);
517
28
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
518
28
        MI->flat_insn->detail->arm.op_count++;
519
28
      }
520
521
28
      return;
522
28
    }
523
524
85
    case ARM_MOVsi: {
525
      // FIXME: Thumb variants?
526
85
      unsigned int opc;
527
85
      MCOperand *Dst = MCInst_getOperand(MI, 0);
528
85
      MCOperand *MO1 = MCInst_getOperand(MI, 1);
529
85
      MCOperand *MO2 = MCInst_getOperand(MI, 2);
530
531
85
      opc = ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO2));
532
85
      SStream_concat0(O, ARM_AM_getShiftOpcStr(opc));
533
534
85
      switch(opc) {
535
0
        default:
536
0
          break;
537
17
        case ARM_AM_asr:
538
17
          MCInst_setOpcodePub(MI, ARM_INS_ASR);
539
17
          break;
540
11
        case ARM_AM_lsl:
541
11
          MCInst_setOpcodePub(MI, ARM_INS_LSL);
542
11
          break;
543
3
        case ARM_AM_lsr:
544
3
          MCInst_setOpcodePub(MI, ARM_INS_LSR);
545
3
          break;
546
13
        case ARM_AM_ror:
547
13
          MCInst_setOpcodePub(MI, ARM_INS_ROR);
548
13
          break;
549
41
        case ARM_AM_rrx:
550
41
          MCInst_setOpcodePub(MI, ARM_INS_RRX);
551
41
          break;
552
85
      }
553
554
85
      printSBitModifierOperand(MI, 5, O);
555
85
      printPredicateOperand(MI, 3, O);
556
557
85
      SStream_concat0(O, "\t");
558
85
      printRegName(MI->csh, O, MCOperand_getReg(Dst));
559
560
85
      if (MI->csh->detail) {
561
85
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
562
85
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(Dst);
563
85
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_WRITE;
564
85
        MI->flat_insn->detail->arm.op_count++;
565
85
      }
566
567
85
      SStream_concat0(O, ", ");
568
85
      printRegName(MI->csh, O, MCOperand_getReg(MO1));
569
85
      if (MI->csh->detail) {
570
85
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
571
85
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
572
85
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
573
85
        MI->flat_insn->detail->arm.op_count++;
574
85
      }
575
576
85
      if (opc == ARM_AM_rrx) {
577
        //printAnnotation(O, Annot);
578
41
        return;
579
41
      }
580
581
44
      SStream_concat0(O, ", ");
582
44
      tmp = translateShiftImm(getSORegOffset((unsigned int)MCOperand_getImm(MO2)));
583
44
      printUInt32Bang(O, tmp);
584
44
      if (MI->csh->detail) {
585
44
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type =
586
44
          (arm_shifter)opc;
587
44
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = tmp;
588
44
      }
589
590
44
      return;
591
85
    }
592
593
    // A8.6.123 PUSH
594
37
    case ARM_STMDB_UPD:
595
104
    case ARM_t2STMDB_UPD:
596
104
      if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP &&
597
54
            MCInst_getNumOperands(MI) > 5) {
598
        // Should only print PUSH if there are at least two registers in the list.
599
54
        SStream_concat0(O, "push");
600
54
        MCInst_setOpcodePub(MI, ARM_INS_PUSH);
601
54
        printPredicateOperand(MI, 2, O);
602
603
54
        if (Opcode == ARM_t2STMDB_UPD)
604
33
          SStream_concat0(O, ".w");
605
606
54
        SStream_concat0(O, "\t");
607
608
54
        if (MI->csh->detail) {
609
54
          MI->flat_insn->detail->regs_read[MI->flat_insn->detail->regs_read_count] = ARM_REG_SP;
610
54
          MI->flat_insn->detail->regs_read_count++;
611
54
          MI->flat_insn->detail->regs_write[MI->flat_insn->detail->regs_write_count] = ARM_REG_SP;
612
54
          MI->flat_insn->detail->regs_write_count++;
613
54
        }
614
615
54
        printRegisterList(MI, 4, O);
616
54
        return;
617
54
      } else
618
50
        break;
619
620
56
    case ARM_STR_PRE_IMM:
621
56
      if (MCOperand_getReg(MCInst_getOperand(MI, 2)) == ARM_SP &&
622
10
          MCOperand_getImm(MCInst_getOperand(MI, 3)) == -4) {
623
0
        SStream_concat0(O, "push");
624
0
        MCInst_setOpcodePub(MI, ARM_INS_PUSH);
625
626
0
        printPredicateOperand(MI, 4, O);
627
628
0
        SStream_concat0(O, "\t{");
629
630
0
        printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, 1)));
631
632
0
        if (MI->csh->detail) {
633
0
#ifndef CAPSTONE_DIET
634
0
          uint8_t access;
635
0
#endif
636
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
637
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 1));
638
0
#ifndef CAPSTONE_DIET
639
0
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
640
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
641
0
          MI->ac_idx++;
642
0
#endif
643
0
          MI->flat_insn->detail->arm.op_count++;
644
0
        }
645
646
0
        SStream_concat0(O, "}");
647
648
0
        return;
649
0
      } else
650
56
        break;
651
652
    // A8.6.122 POP
653
26
    case ARM_LDMIA_UPD:
654
79
    case ARM_t2LDMIA_UPD:
655
79
      if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP &&
656
68
          MCInst_getNumOperands(MI) > 5) {
657
        // Should only print POP if there are at least two registers in the list.
658
36
        SStream_concat0(O, "pop");
659
36
        MCInst_setOpcodePub(MI, ARM_INS_POP);
660
661
36
        printPredicateOperand(MI, 2, O);
662
36
        if (Opcode == ARM_t2LDMIA_UPD)
663
20
          SStream_concat0(O, ".w");
664
665
36
        SStream_concat0(O, "\t");
666
667
        // unlike LDM, POP only write to registers, so skip the 1st access code
668
36
        MI->ac_idx = 1;
669
36
        if (MI->csh->detail) {
670
36
          MI->flat_insn->detail->regs_read[MI->flat_insn->detail->regs_read_count] = ARM_REG_SP;
671
36
          MI->flat_insn->detail->regs_read_count++;
672
36
          MI->flat_insn->detail->regs_write[MI->flat_insn->detail->regs_write_count] = ARM_REG_SP;
673
36
          MI->flat_insn->detail->regs_write_count++;
674
36
        }
675
676
36
        printRegisterList(MI, 4, O);
677
678
36
        return;
679
36
      }
680
43
      break;
681
682
92
    case ARM_LDR_POST_IMM:
683
92
      if (MCOperand_getReg(MCInst_getOperand(MI, 2)) == ARM_SP) {
684
18
        MCOperand *MO2 = MCInst_getOperand(MI, 4);
685
686
18
        if (getAM2Offset((unsigned int)MCOperand_getImm(MO2)) == 4) {
687
1
          SStream_concat0(O, "pop");
688
1
          MCInst_setOpcodePub(MI, ARM_INS_POP);
689
1
          printPredicateOperand(MI, 5, O);
690
1
          SStream_concat0(O, "\t{");
691
692
1
          printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, 0)));
693
694
1
          if (MI->csh->detail) {
695
1
            MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
696
1
            MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
697
1
            MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_WRITE;
698
1
            MI->flat_insn->detail->arm.op_count++;
699
                        // this instruction implicitly read/write SP register
700
1
                        MI->flat_insn->detail->regs_read[MI->flat_insn->detail->regs_read_count] = ARM_REG_SP;
701
1
                        MI->flat_insn->detail->regs_read_count++;
702
1
                        MI->flat_insn->detail->regs_write[MI->flat_insn->detail->regs_write_count] = ARM_REG_SP;
703
1
                        MI->flat_insn->detail->regs_write_count++;
704
1
          }
705
1
          SStream_concat0(O, "}");
706
1
          return;
707
1
        }
708
18
      }
709
91
      break;
710
711
    // A8.6.355 VPUSH
712
91
    case ARM_VSTMSDB_UPD:
713
26
    case ARM_VSTMDDB_UPD:
714
26
      if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP) {
715
19
        SStream_concat0(O, "vpush");
716
19
        MCInst_setOpcodePub(MI, ARM_INS_VPUSH);
717
19
        printPredicateOperand(MI, 2, O);
718
19
        SStream_concat0(O, "\t");
719
19
        printRegisterList(MI, 4, O);
720
19
        return;
721
19
      }
722
7
      break;
723
724
    // A8.6.354 VPOP
725
131
    case ARM_VLDMSIA_UPD:
726
264
    case ARM_VLDMDIA_UPD:
727
264
      if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP) {
728
131
        SStream_concat0(O, "vpop");
729
131
        MCInst_setOpcodePub(MI, ARM_INS_VPOP);
730
131
        printPredicateOperand(MI, 2, O);
731
131
        SStream_concat0(O, "\t");
732
131
        printRegisterList(MI, 4, O);
733
131
        return;
734
131
      }
735
133
      break;
736
737
437
    case ARM_tLDMIA: {
738
437
        bool Writeback = true;
739
437
        unsigned BaseReg = MCOperand_getReg(MCInst_getOperand(MI, 0));
740
437
        unsigned i;
741
742
2.36k
        for (i = 3; i < MCInst_getNumOperands(MI); ++i) {
743
1.92k
          if (MCOperand_getReg(MCInst_getOperand(MI, i)) == BaseReg)
744
171
            Writeback = false;
745
1.92k
        }
746
747
437
        SStream_concat0(O, "ldm");
748
437
        MCInst_setOpcodePub(MI, ARM_INS_LDM);
749
750
437
        printPredicateOperand(MI, 1, O);
751
437
        SStream_concat0(O, "\t");
752
437
        printRegName(MI->csh, O, BaseReg);
753
437
        if (MI->csh->detail) {
754
437
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
755
437
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = BaseReg;
756
437
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ | CS_AC_WRITE;
757
437
          MI->flat_insn->detail->arm.op_count++;
758
437
        }
759
760
437
        if (Writeback) {
761
266
          MI->writeback = true;
762
266
          SStream_concat0(O, "!");
763
266
        }
764
765
437
        SStream_concat0(O, ", ");
766
437
        printRegisterList(MI, 3, O);
767
437
        return;
768
264
      }
769
770
    // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
771
    // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
772
    // a single GPRPair reg operand is used in the .td file to replace the two
773
    // GPRs. However, when decoding them, the two GRPs cannot be automatically
774
    // expressed as a GPRPair, so we have to manually merge them.
775
    // FIXME: We would really like to be able to tablegen'erate this.
776
130
    case ARM_LDREXD:
777
135
    case ARM_STREXD:
778
136
    case ARM_LDAEXD:
779
177
    case ARM_STLEXD: {
780
177
      const MCRegisterClass *MRC = MCRegisterInfo_getRegClass(MRI, ARM_GPRRegClassID);
781
177
      bool isStore = Opcode == ARM_STREXD || Opcode == ARM_STLEXD;
782
177
      unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, isStore ? 1 : 0));
783
784
177
      if (MCRegisterClass_contains(MRC, Reg)) {
785
0
          MCInst NewMI;
786
787
0
          MCInst_Init(&NewMI);
788
0
          MCInst_setOpcode(&NewMI, Opcode);
789
790
0
          if (isStore)
791
0
          MCInst_addOperand2(&NewMI, MCInst_getOperand(MI, 0));
792
793
0
          MCOperand_CreateReg0(&NewMI, MCRegisterInfo_getMatchingSuperReg(MRI, Reg, ARM_gsub_0,
794
0
              MCRegisterInfo_getRegClass(MRI, ARM_GPRPairRegClassID)));
795
796
          // Copy the rest operands into NewMI.
797
0
          for(i = isStore ? 3 : 2; i < MCInst_getNumOperands(MI); ++i)
798
0
          MCInst_addOperand2(&NewMI, MCInst_getOperand(MI, i));
799
800
0
          printInstruction(&NewMI, O);
801
0
          return;
802
0
      }
803
177
      break;
804
177
    }
805
806
177
    case ARM_TSB:
807
59
    case ARM_t2TSB:
808
59
      SStream_concat0(O, "tsb\tcsync");
809
59
      MCInst_setOpcodePub(MI, ARM_INS_TSB);
810
      // TODO: add csync to operands[]?
811
59
      return;
812
96.3k
  }
813
814
95.4k
  MI->MRI = MRI;
815
816
95.4k
  if (!printAliasInstr(MI, O)) {
817
94.8k
    printInstruction(MI, O);
818
94.8k
  }
819
95.4k
}
820
821
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
822
149k
{
823
149k
  int32_t imm;
824
149k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
825
826
149k
  if (MCOperand_isReg(Op)) {
827
126k
    unsigned Reg = MCOperand_getReg(Op);
828
829
126k
    printRegName(MI->csh, O, Reg);
830
831
126k
    if (MI->csh->detail) {
832
126k
      if (MI->csh->doing_mem) {
833
0
        if (MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base == ARM_REG_INVALID)
834
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = Reg;
835
0
        else
836
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = Reg;
837
126k
      } else {
838
126k
#ifndef CAPSTONE_DIET
839
126k
        uint8_t access;
840
126k
#endif
841
842
126k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
843
126k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg;
844
126k
#ifndef CAPSTONE_DIET
845
126k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
846
126k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
847
126k
        MI->ac_idx++;
848
126k
#endif
849
126k
        MI->flat_insn->detail->arm.op_count++;
850
126k
      }
851
126k
    }
852
126k
  } else if (MCOperand_isImm(Op)) {
853
22.1k
    unsigned int opc = MCInst_getOpcode(MI);
854
855
22.1k
    imm = (int32_t)MCOperand_getImm(Op);
856
857
    // relative branch only has relative offset, so we have to update it
858
    // to reflect absolute address. 
859
    // Note: in ARM, PC is always 2 instructions ahead, so we have to
860
    // add 8 in ARM mode, or 4 in Thumb mode
861
    // printf(">> opcode: %u\n", MCInst_getOpcode(MI));
862
22.1k
    if (ARM_rel_branch(MI->csh, opc)) {
863
3.65k
      uint32_t address;
864
865
      // only do this for relative branch
866
3.65k
      if (MI->csh->mode & CS_MODE_THUMB) {
867
3.21k
        address = (uint32_t)MI->address + 4;
868
3.21k
        if (ARM_blx_to_arm_mode(MI->csh, opc)) {
869
          // here need to align down to the nearest 4-byte address
870
6
#define _ALIGN_DOWN(v, align_width) ((v/align_width)*align_width)
871
6
          address = _ALIGN_DOWN(address, 4);
872
6
#undef _ALIGN_DOWN
873
6
        }
874
3.21k
      } else {
875
443
        address = (uint32_t)MI->address + 8;
876
443
      }
877
878
3.65k
      imm += address;
879
3.65k
      printUInt32Bang(O, imm);
880
18.4k
    } else {
881
18.4k
      switch(MI->flat_insn->id) {
882
18.2k
        default:
883
18.2k
          if (MI->csh->imm_unsigned)
884
0
            printUInt32Bang(O, imm);
885
18.2k
          else
886
18.2k
            printInt32Bang(O, imm);
887
18.2k
          break;
888
77
        case ARM_INS_AND:
889
86
        case ARM_INS_ORR:
890
217
        case ARM_INS_EOR:
891
233
        case ARM_INS_BIC:
892
236
        case ARM_INS_MVN:
893
          // do not print number in negative form
894
236
          printUInt32Bang(O, imm);
895
236
          break;
896
18.4k
      }
897
18.4k
    }
898
899
22.1k
    if (MI->csh->detail) {
900
22.1k
      if (MI->csh->doing_mem)
901
0
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = imm;
902
22.1k
      else {
903
22.1k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
904
22.1k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = imm;
905
22.1k
        MI->flat_insn->detail->arm.op_count++;
906
22.1k
      }
907
22.1k
    }
908
22.1k
  }
909
149k
}
910
911
static void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O)
912
2.79k
{
913
2.79k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
914
2.79k
  int32_t OffImm;
915
2.79k
  bool isSub;
916
2.79k
  SStream_concat0(O, "[pc, ");
917
918
2.79k
  OffImm = (int32_t)MCOperand_getImm(MO1);
919
2.79k
  isSub = OffImm < 0;
920
921
  // Special value for #-0. All others are normal.
922
2.79k
  if (OffImm == INT32_MIN)
923
17
    OffImm = 0;
924
925
2.79k
  if (isSub) {
926
1.14k
    SStream_concat(O, "#-0x%x", -OffImm);
927
1.64k
  } else {
928
1.64k
    printUInt32Bang(O, OffImm);
929
1.64k
  }
930
931
2.79k
  SStream_concat0(O, "]");
932
933
2.79k
  if (MI->csh->detail) {
934
2.79k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;
935
2.79k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = ARM_REG_PC;
936
2.79k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;
937
2.79k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;
938
2.79k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;
939
2.79k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
940
2.79k
    MI->flat_insn->detail->arm.op_count++;
941
2.79k
  }
942
2.79k
}
943
944
// so_reg is a 4-operand unit corresponding to register forms of the A5.1
945
// "Addressing Mode 1 - Data-processing operands" forms.  This includes:
946
//    REG 0   0           - e.g. R5
947
//    REG REG 0,SH_OPC    - e.g. R5, ROR R3
948
//    REG 0   IMM,SH_OPC  - e.g. R5, LSL #3
949
static void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
950
837
{
951
837
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
952
837
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
953
837
  MCOperand *MO3 = MCInst_getOperand(MI, OpNum + 2);
954
837
  ARM_AM_ShiftOpc ShOpc;
955
956
837
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
957
958
837
  if (MI->csh->detail) {
959
837
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
960
837
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
961
837
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
962
963
837
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = (MCOperand_getImm(MO3) & 7) + ARM_SFT_ASR_REG - 1;
964
837
    MI->flat_insn->detail->arm.op_count++;
965
837
  }
966
967
  // Print the shift opc.
968
837
  ShOpc = ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO3));
969
837
  SStream_concat0(O, ", ");
970
837
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
971
837
  if (ShOpc == ARM_AM_rrx)
972
0
    return;
973
974
837
  SStream_concat0(O, " ");
975
976
837
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
977
978
837
  if (MI->csh->detail)
979
837
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = MCOperand_getReg(MO2);
980
837
}
981
982
static void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
983
1.07k
{
984
1.07k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
985
1.07k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
986
987
1.07k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
988
989
1.07k
  if (MI->csh->detail) {
990
1.07k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
991
1.07k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
992
1.07k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
993
1.07k
    MI->flat_insn->detail->arm.op_count++;
994
1.07k
  }
995
996
  // Print the shift opc.
997
1.07k
  printRegImmShift(MI, O, ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO2)),
998
1.07k
      getSORegOffset((unsigned int)MCOperand_getImm(MO2)));
999
1.07k
}
1000
1001
//===--------------------------------------------------------------------===//
1002
// Addressing Mode #2
1003
//===--------------------------------------------------------------------===//
1004
1005
static void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned Op, SStream *O)
1006
770
{
1007
770
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1008
770
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
1009
770
  MCOperand *MO3 = MCInst_getOperand(MI, Op + 2);
1010
770
  unsigned int imm3 = (unsigned int)MCOperand_getImm(MO3);
1011
770
  ARM_AM_AddrOpc subtracted = getAM2Op((unsigned int)MCOperand_getImm(MO3));
1012
1013
770
  SStream_concat0(O, "[");
1014
770
  set_mem_access(MI, true);
1015
1016
770
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1017
770
  if (MI->csh->detail) {
1018
770
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1019
770
  }
1020
1021
770
  if (!MCOperand_getReg(MO2)) {
1022
0
    unsigned tmp = getAM2Offset(imm3);
1023
0
    if (tmp) { // Don't print +0.
1024
0
      subtracted = getAM2Op(imm3);
1025
1026
0
      SStream_concat0(O, ", ");
1027
0
      if (tmp > HEX_THRESHOLD)
1028
0
        SStream_concat(O, "#%s0x%x", ARM_AM_getAddrOpcStr(subtracted), tmp);
1029
0
      else
1030
0
        SStream_concat(O, "#%s%u", ARM_AM_getAddrOpcStr(subtracted), tmp);
1031
0
      if (MI->csh->detail) {
1032
0
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = (arm_shifter)getAM2Op(imm3);
1033
0
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = tmp;
1034
0
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1035
0
      }
1036
0
    }
1037
1038
0
    SStream_concat0(O, "]");
1039
0
    set_mem_access(MI, false);
1040
1041
0
    return;
1042
0
  }
1043
1044
770
  SStream_concat0(O, ", ");
1045
770
  SStream_concat0(O, ARM_AM_getAddrOpcStr(subtracted));
1046
770
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
1047
770
  if (MI->csh->detail) {
1048
770
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
1049
770
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1050
770
  }
1051
1052
770
  printRegImmShift(MI, O, getAM2ShiftOpc(imm3), getAM2Offset(imm3));
1053
770
  SStream_concat0(O, "]");
1054
770
  set_mem_access(MI, false);
1055
770
}
1056
1057
static void printAddrModeTBB(MCInst *MI, unsigned Op, SStream *O)
1058
98
{
1059
98
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1060
98
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
1061
1062
98
  SStream_concat0(O, "[");
1063
98
  set_mem_access(MI, true);
1064
1065
98
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1066
1067
98
  if (MI->csh->detail)
1068
98
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1069
1070
98
  SStream_concat0(O, ", ");
1071
98
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
1072
1073
98
  if (MI->csh->detail)
1074
98
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
1075
1076
98
  SStream_concat0(O, "]");
1077
98
  set_mem_access(MI, false);
1078
98
}
1079
1080
static void printAddrModeTBH(MCInst *MI, unsigned Op, SStream *O)
1081
57
{
1082
57
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1083
57
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
1084
1085
57
  SStream_concat0(O, "[");
1086
57
  set_mem_access(MI, true);
1087
1088
57
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1089
1090
57
  if (MI->csh->detail)
1091
57
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1092
1093
57
  SStream_concat0(O, ", ");
1094
57
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
1095
1096
57
  if (MI->csh->detail)
1097
57
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
1098
1099
57
  SStream_concat0(O, ", lsl #1]");
1100
1101
57
  if (MI->csh->detail) {
1102
57
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = ARM_SFT_LSL;
1103
57
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = 1;
1104
57
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.lshift = 1;
1105
57
  }
1106
1107
57
  set_mem_access(MI, false);
1108
57
}
1109
1110
static void printAddrMode2Operand(MCInst *MI, unsigned Op, SStream *O)
1111
7.36k
{
1112
7.36k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1113
1114
7.36k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
1115
0
    printOperand(MI, Op, O);
1116
0
    return;
1117
0
  }
1118
1119
//#ifndef NDEBUG
1120
//  const MCOperand &MO3 = MI->getOperand(Op + 2);
1121
//  unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
1122
//  assert(IdxMode != ARMII::IndexModePost && "Should be pre or offset index op");
1123
//#endif
1124
1125
7.36k
  printAM2PreOrOffsetIndexOp(MI, Op, O);
1126
7.36k
}
1127
1128
static void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1129
732
{
1130
732
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1131
732
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1132
732
  ARM_AM_AddrOpc subtracted = getAM2Op((unsigned int)MCOperand_getImm(MO2));
1133
1134
732
  if (!MCOperand_getReg(MO1)) {
1135
642
    unsigned ImmOffs = getAM2Offset((unsigned int)MCOperand_getImm(MO2));
1136
642
    if (ImmOffs > HEX_THRESHOLD)
1137
513
      SStream_concat(O, "#%s0x%x",
1138
513
          ARM_AM_getAddrOpcStr(subtracted), ImmOffs);
1139
129
    else
1140
129
      SStream_concat(O, "#%s%u",
1141
129
          ARM_AM_getAddrOpcStr(subtracted), ImmOffs);
1142
1143
642
    if (MI->csh->detail) {
1144
642
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1145
642
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = ImmOffs;
1146
642
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1147
642
      MI->flat_insn->detail->arm.op_count++;
1148
642
    }
1149
642
    return;
1150
642
  }
1151
1152
90
  SStream_concat0(O, ARM_AM_getAddrOpcStr(subtracted));
1153
90
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1154
1155
90
  if (MI->csh->detail) {
1156
90
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1157
90
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
1158
90
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1159
90
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1160
90
    MI->flat_insn->detail->arm.op_count++;
1161
90
  }
1162
1163
90
  printRegImmShift(MI, O, getAM2ShiftOpc((unsigned int)MCOperand_getImm(MO2)),
1164
90
      getAM2Offset((unsigned int)MCOperand_getImm(MO2)));
1165
90
}
1166
1167
//===--------------------------------------------------------------------===//
1168
// Addressing Mode #3
1169
//===--------------------------------------------------------------------===//
1170
1171
static void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op, SStream *O,
1172
    bool AlwaysPrintImm0)
1173
1.09k
{
1174
1.09k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1175
1.09k
  MCOperand *MO2 = MCInst_getOperand(MI, Op+1);
1176
1.09k
  MCOperand *MO3 = MCInst_getOperand(MI, Op+2);
1177
1.09k
  ARM_AM_AddrOpc sign = getAM3Op((unsigned int)MCOperand_getImm(MO3));
1178
1.09k
  unsigned ImmOffs;
1179
1180
1.09k
  SStream_concat0(O, "[");
1181
1.09k
  set_mem_access(MI, true);
1182
1183
1.09k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1184
1185
1.09k
  if (MI->csh->detail)
1186
1.09k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1187
1188
1.09k
  if (MCOperand_getReg(MO2)) {
1189
597
    SStream_concat0(O, ", ");
1190
597
    SStream_concat0(O, ARM_AM_getAddrOpcStr(sign));
1191
1192
597
    printRegName(MI->csh, O, MCOperand_getReg(MO2));
1193
1194
597
    if (MI->csh->detail) {
1195
597
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
1196
597
      if (sign == ARM_AM_sub) {
1197
60
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = -1;
1198
60
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = true;
1199
60
      }
1200
597
    }
1201
1202
597
    SStream_concat0(O, "]");
1203
597
    set_mem_access(MI, false);
1204
1205
597
    return;
1206
597
  }
1207
1208
  // If the op is sub we have to print the immediate even if it is 0
1209
499
  ImmOffs = getAM3Offset((unsigned int)MCOperand_getImm(MO3));
1210
1211
499
  if (AlwaysPrintImm0 || ImmOffs || (sign == ARM_AM_sub)) {
1212
498
    if (ImmOffs > HEX_THRESHOLD)
1213
290
      SStream_concat(O, ", #%s0x%x", ARM_AM_getAddrOpcStr(sign), ImmOffs);
1214
208
    else
1215
208
      SStream_concat(O, ", #%s%u", ARM_AM_getAddrOpcStr(sign), ImmOffs);
1216
498
  }
1217
1218
499
  if (MI->csh->detail) {
1219
499
    if (sign == ARM_AM_sub) {
1220
174
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = -(int)ImmOffs;
1221
174
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = true;
1222
174
    } else
1223
325
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = (int)ImmOffs;
1224
499
  }
1225
1226
499
  SStream_concat0(O, "]");
1227
499
  set_mem_access(MI, false);
1228
499
}
1229
1230
static void printAddrMode3Operand(MCInst *MI, unsigned Op, SStream *O,
1231
    bool AlwaysPrintImm0)
1232
1.09k
{
1233
1.09k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1234
1235
1.09k
  if (!MCOperand_isReg(MO1)) {   // For label symbolic references.
1236
0
    printOperand(MI, Op, O);
1237
0
    return;
1238
0
  }
1239
1240
1.09k
  printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
1241
1.09k
}
1242
1243
static void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1244
699
{
1245
699
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1246
699
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1247
699
  ARM_AM_AddrOpc subtracted = getAM3Op((unsigned int)MCOperand_getImm(MO2));
1248
699
  unsigned ImmOffs;
1249
1250
699
  if (MCOperand_getReg(MO1)) {
1251
430
    SStream_concat0(O, ARM_AM_getAddrOpcStr(subtracted));
1252
430
    printRegName(MI->csh, O, MCOperand_getReg(MO1));
1253
1254
430
    if (MI->csh->detail) {
1255
430
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1256
430
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
1257
430
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1258
430
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1259
430
      MI->flat_insn->detail->arm.op_count++;
1260
430
    }
1261
1262
430
    return;
1263
430
  }
1264
1265
269
  ImmOffs = getAM3Offset((unsigned int)MCOperand_getImm(MO2));
1266
269
  if (ImmOffs > HEX_THRESHOLD)
1267
220
    SStream_concat(O, "#%s0x%x", ARM_AM_getAddrOpcStr(subtracted), ImmOffs);
1268
49
  else
1269
49
    SStream_concat(O, "#%s%u", ARM_AM_getAddrOpcStr(subtracted), ImmOffs);
1270
1271
269
  if (MI->csh->detail) {
1272
269
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1273
269
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = ImmOffs;
1274
269
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1275
269
    MI->flat_insn->detail->arm.op_count++;
1276
269
  }
1277
269
}
1278
1279
static void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum, SStream *O)
1280
86
{
1281
86
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1282
86
  unsigned Imm = (unsigned int)MCOperand_getImm(MO);
1283
1284
86
  if ((Imm & 0xff) > HEX_THRESHOLD)
1285
79
    SStream_concat(O, "#%s0x%x", ((Imm & 256) ? "" : "-"), (Imm & 0xff));
1286
7
  else
1287
7
    SStream_concat(O, "#%s%u", ((Imm & 256) ? "" : "-"), (Imm & 0xff));
1288
1289
86
  if (MI->csh->detail) {
1290
86
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1291
86
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Imm & 0xff;
1292
86
    MI->flat_insn->detail->arm.op_count++;
1293
86
  }
1294
86
}
1295
1296
static void printPostIdxRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1297
197
{
1298
197
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1299
197
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1300
1301
197
  SStream_concat0(O, (MCOperand_getImm(MO2) ? "" : "-"));
1302
197
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1303
1304
197
  if (MI->csh->detail) {
1305
197
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1306
197
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
1307
197
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1308
197
    MI->flat_insn->detail->arm.op_count++;
1309
197
  }
1310
197
}
1311
1312
static void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum, SStream *O)
1313
433
{
1314
433
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1315
433
  int Imm = (int)MCOperand_getImm(MO);
1316
1317
433
  if (((Imm & 0xff) << 2) > HEX_THRESHOLD) {
1318
416
    SStream_concat(O, "#%s0x%x", ((Imm & 256) ? "" : "-"), ((Imm & 0xff) << 2));
1319
416
  } else {
1320
17
    SStream_concat(O, "#%s%u", ((Imm & 256) ? "" : "-"), ((Imm & 0xff) << 2));
1321
17
  }
1322
1323
433
  if (MI->csh->detail) {
1324
433
    int v = (Imm & 256) ? ((Imm & 0xff) << 2) : -((Imm & 0xff) << 2);
1325
433
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1326
433
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = v;
1327
433
    MI->flat_insn->detail->arm.op_count++;
1328
433
  }
1329
433
}
1330
1331
static void printAddrMode5Operand(MCInst *MI, unsigned OpNum, SStream *O,
1332
    bool AlwaysPrintImm0)
1333
2.45k
{
1334
2.45k
  unsigned ImmOffs;
1335
2.45k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1336
2.45k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1337
2.45k
  ARM_AM_AddrOpc Op = ARM_AM_getAM5Op((unsigned int)MCOperand_getImm(MO2));
1338
1339
2.45k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
1340
0
    printOperand(MI, OpNum, O);
1341
0
    return;
1342
0
  }
1343
1344
2.45k
  SStream_concat0(O, "[");
1345
2.45k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1346
1347
2.45k
  if (MI->csh->detail) {
1348
2.45k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;
1349
2.45k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1350
2.45k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;
1351
2.45k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;
1352
2.45k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = 0;
1353
2.45k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1354
2.45k
  }
1355
1356
2.45k
  ImmOffs = ARM_AM_getAM5Offset((unsigned int)MCOperand_getImm(MO2));
1357
2.45k
  if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) {
1358
2.43k
    if (ImmOffs * 4 > HEX_THRESHOLD)
1359
2.03k
      SStream_concat(O, ", #%s0x%x",
1360
2.03k
          ARM_AM_getAddrOpcStr(Op),
1361
2.03k
          ImmOffs * 4);
1362
401
    else
1363
401
      SStream_concat(O, ", #%s%u",
1364
401
          ARM_AM_getAddrOpcStr(Op),
1365
401
          ImmOffs * 4);
1366
1367
2.43k
    if (MI->csh->detail) {
1368
2.43k
      if (Op)
1369
1.50k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = ImmOffs * 4;
1370
931
      else
1371
931
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = -(int)ImmOffs * 4;
1372
2.43k
    }
1373
2.43k
  }
1374
1375
2.45k
  SStream_concat0(O, "]");
1376
1377
2.45k
  if (MI->csh->detail) {
1378
2.45k
    MI->flat_insn->detail->arm.op_count++;
1379
2.45k
  }
1380
2.45k
}
1381
1382
static void printAddrMode5FP16Operand(MCInst *MI, unsigned OpNum, SStream *O,
1383
    bool AlwaysPrintImm0)
1384
36
{
1385
36
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1386
36
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1387
36
  unsigned ImmOffs = getAM5FP16Offset((unsigned)MCOperand_getImm(MO2));
1388
36
  unsigned Op = getAM5FP16Op((unsigned)MCOperand_getImm(MO2));
1389
1390
36
  if (!MCOperand_isReg(MO1)) {  // FIXME: This is for CP entries, but isn't right.
1391
0
    printOperand(MI, OpNum, O);
1392
0
    return;
1393
0
  }
1394
1395
36
  SStream_concat0(O, "[");
1396
36
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1397
1398
36
  if (MI->csh->detail) {
1399
36
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;
1400
36
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1401
36
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;
1402
36
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;
1403
36
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = 0;
1404
36
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1405
36
  }
1406
1407
36
  if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) {
1408
36
  if (ImmOffs * 2 > HEX_THRESHOLD)
1409
34
    SStream_concat(O, ", #%s0x%x", ARM_AM_getAddrOpcStr(Op), ImmOffs * 2);
1410
2
  else
1411
2
    SStream_concat(O, ", #%s%u", ARM_AM_getAddrOpcStr(Op), ImmOffs * 2);
1412
1413
36
  if (MI->csh->detail) {
1414
36
    if (Op)
1415
1
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = ImmOffs * 2;
1416
35
    else
1417
35
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = -(int)ImmOffs * 2;
1418
36
  }
1419
36
  }
1420
1421
36
  SStream_concat0(O, "]");
1422
1423
36
  if (MI->csh->detail) {
1424
36
    MI->flat_insn->detail->arm.op_count++;
1425
36
  }
1426
36
}
1427
1428
static void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O)
1429
8.31k
{
1430
8.31k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1431
8.31k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1432
8.31k
  unsigned tmp;
1433
1434
8.31k
  SStream_concat0(O, "[");
1435
8.31k
  set_mem_access(MI, true);
1436
1437
8.31k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1438
1439
8.31k
  if (MI->csh->detail)
1440
8.31k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1441
1442
8.31k
  tmp = (unsigned int)MCOperand_getImm(MO2);
1443
8.31k
  if (tmp) {
1444
3.58k
    if (tmp << 3 > HEX_THRESHOLD)
1445
3.58k
      SStream_concat(O, ":0x%x", (tmp << 3));
1446
0
    else
1447
0
      SStream_concat(O, ":%u", (tmp << 3));
1448
1449
3.58k
    if (MI->csh->detail)
1450
3.58k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = tmp << 3;
1451
3.58k
  }
1452
1453
8.31k
  SStream_concat0(O, "]");
1454
8.31k
  set_mem_access(MI, false);
1455
8.31k
}
1456
1457
static void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O)
1458
4.51k
{
1459
4.51k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1460
1461
4.51k
  SStream_concat0(O, "[");
1462
4.51k
  set_mem_access(MI, true);
1463
1464
4.51k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1465
1466
4.51k
  if (MI->csh->detail)
1467
4.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1468
1469
4.51k
  SStream_concat0(O, "]");
1470
4.51k
  set_mem_access(MI, false);
1471
4.51k
}
1472
1473
static void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1474
2.24k
{
1475
2.24k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1476
1477
2.24k
  if (MCOperand_getReg(MO) == 0) {
1478
959
    MI->writeback = true;
1479
959
    SStream_concat0(O, "!");
1480
1.28k
  } else {
1481
1.28k
    SStream_concat0(O, ", ");
1482
1.28k
    printRegName(MI->csh, O, MCOperand_getReg(MO));
1483
1484
1.28k
    if (MI->csh->detail) {
1485
1.28k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1486
1.28k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO);
1487
1.28k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1488
1.28k
      MI->flat_insn->detail->arm.op_count++;
1489
1.28k
    }
1490
1.28k
  }
1491
2.24k
}
1492
1493
static void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1494
511
{
1495
511
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1496
511
  uint32_t v = ~(uint32_t)MCOperand_getImm(MO);
1497
511
  int32_t lsb = CountTrailingZeros_32(v);
1498
511
  int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
1499
1500
  //assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
1501
511
  printUInt32Bang(O, lsb);
1502
1503
511
  if (width > HEX_THRESHOLD)
1504
90
    SStream_concat(O, ", #0x%x", width);
1505
421
  else
1506
421
    SStream_concat(O, ", #%u", width);
1507
1508
511
  if (MI->csh->detail) {
1509
511
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1510
511
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = lsb;
1511
511
    MI->flat_insn->detail->arm.op_count++;
1512
511
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1513
511
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = width;
1514
511
    MI->flat_insn->detail->arm.op_count++;
1515
511
  }
1516
511
}
1517
1518
static void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O)
1519
1.30k
{
1520
1.30k
  unsigned val = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1521
1.30k
  SStream_concat0(O, ARM_MB_MemBOptToString(val,
1522
1.30k
        ARM_getFeatureBits(MI->csh->mode, ARM_HasV8Ops)));
1523
1524
1.30k
  if (MI->csh->detail) {
1525
1.30k
    MI->flat_insn->detail->arm.mem_barrier = (arm_mem_barrier)(val + 1);
1526
1.30k
  }
1527
1.30k
}
1528
1529
static void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
1530
2.54k
{
1531
2.54k
  unsigned val = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1532
2.54k
  SStream_concat0(O, ARM_ISB_InstSyncBOptToString(val));
1533
2.54k
}
1534
1535
static void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
1536
0
{
1537
0
  unsigned val = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1538
0
  SStream_concat0(O, ARM_TSB_TraceSyncBOptToString(val));
1539
  // TODO: add to detail?
1540
0
}
1541
1542
static void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1543
239
{
1544
239
  unsigned ShiftOp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1545
239
  bool isASR = (ShiftOp & (1 << 5)) != 0;
1546
239
  unsigned Amt = ShiftOp & 0x1f;
1547
1548
239
  if (isASR) {
1549
81
    unsigned tmp = Amt == 0 ? 32 : Amt;
1550
81
    if (tmp > HEX_THRESHOLD)
1551
7
      SStream_concat(O, ", asr #0x%x", tmp);
1552
74
    else
1553
74
      SStream_concat(O, ", asr #%u", tmp);
1554
1555
81
    if (MI->csh->detail) {
1556
81
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_ASR;
1557
81
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = tmp;
1558
81
    }
1559
158
  } else if (Amt) {
1560
18
    if (Amt > HEX_THRESHOLD)
1561
12
      SStream_concat(O, ", lsl #0x%x", Amt);
1562
6
    else
1563
6
      SStream_concat(O, ", lsl #%u", Amt);
1564
1565
18
    if (MI->csh->detail) {
1566
18
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_LSL;
1567
18
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Amt;
1568
18
    }
1569
18
  }
1570
239
}
1571
1572
static void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
1573
509
{
1574
509
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1575
1576
509
  if (Imm == 0)
1577
3
    return;
1578
1579
  //assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
1580
506
  if (Imm > HEX_THRESHOLD)
1581
169
    SStream_concat(O, ", lsl #0x%x", Imm);
1582
337
  else
1583
337
    SStream_concat(O, ", lsl #%u", Imm);
1584
1585
506
  if (MI->csh->detail) {
1586
506
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_LSL;
1587
506
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Imm;
1588
506
  }
1589
506
}
1590
1591
static void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
1592
9
{
1593
9
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1594
1595
  // A shift amount of 32 is encoded as 0.
1596
9
  if (Imm == 0)
1597
0
    Imm = 32;
1598
1599
  //assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
1600
9
  if (Imm > HEX_THRESHOLD)
1601
4
    SStream_concat(O, ", asr #0x%x", Imm);
1602
5
  else
1603
5
    SStream_concat(O, ", asr #%u", Imm);
1604
1605
9
  if (MI->csh->detail) {
1606
9
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_ASR;
1607
9
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Imm;
1608
9
  }
1609
9
}
1610
1611
// FIXME: push {r1, r2, r3, ...} can exceed the number of operands in MCInst struct
1612
static void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O)
1613
2.91k
{
1614
2.91k
  unsigned i, e;
1615
2.91k
#ifndef CAPSTONE_DIET
1616
2.91k
  uint8_t access = 0;
1617
2.91k
#endif
1618
1619
2.91k
  SStream_concat0(O, "{");
1620
1621
2.91k
#ifndef CAPSTONE_DIET
1622
2.91k
  if (MI->csh->detail) {
1623
2.91k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1624
2.91k
  }
1625
2.91k
#endif
1626
1627
20.6k
  for (i = OpNum, e = MCInst_getNumOperands(MI); i != e; ++i) {
1628
17.7k
    if (i != OpNum)
1629
14.8k
      SStream_concat0(O, ", ");
1630
1631
17.7k
    printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, i)));
1632
1633
17.7k
    if (MI->csh->detail) {
1634
17.7k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1635
17.7k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, i));
1636
17.7k
#ifndef CAPSTONE_DIET
1637
17.7k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
1638
17.7k
#endif
1639
17.7k
      MI->flat_insn->detail->arm.op_count++;
1640
17.7k
    }
1641
17.7k
  }
1642
1643
2.91k
  SStream_concat0(O, "}");
1644
1645
2.91k
#ifndef CAPSTONE_DIET
1646
2.91k
  if (MI->csh->detail) {
1647
2.91k
    MI->ac_idx++;
1648
2.91k
  }
1649
2.91k
#endif
1650
2.91k
}
1651
1652
static void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O)
1653
177
{
1654
177
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1655
1656
177
  printRegName(MI->csh, O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0));
1657
1658
177
  if (MI->csh->detail) {
1659
177
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1660
177
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0);
1661
177
    MI->flat_insn->detail->arm.op_count++;
1662
177
  }
1663
1664
177
  SStream_concat0(O, ", ");
1665
1666
177
  printRegName(MI->csh, O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1));
1667
1668
177
  if (MI->csh->detail) {
1669
177
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1670
177
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1);
1671
177
    MI->flat_insn->detail->arm.op_count++;
1672
177
  }
1673
177
}
1674
1675
// SETEND BE/LE
1676
static void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O)
1677
2
{
1678
2
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1679
1680
2
  if (MCOperand_getImm(Op)) {
1681
1
    SStream_concat0(O, "be");
1682
1683
1
    if (MI->csh->detail) {
1684
1
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_SETEND;
1685
1
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].setend = ARM_SETEND_BE;
1686
1
      MI->flat_insn->detail->arm.op_count++;
1687
1
    }
1688
1
  } else {
1689
1
    SStream_concat0(O, "le");
1690
1691
1
    if (MI->csh->detail) {
1692
1
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_SETEND;
1693
1
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].setend = ARM_SETEND_LE;
1694
1
      MI->flat_insn->detail->arm.op_count++;
1695
1
    }
1696
1
  }
1697
2
}
1698
1699
static void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O)
1700
94
{
1701
94
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1702
94
  unsigned int mode = (unsigned int)MCOperand_getImm(Op);
1703
1704
94
  SStream_concat0(O, ARM_PROC_IModToString(mode));
1705
1706
94
  if (MI->csh->detail) {
1707
94
    MI->flat_insn->detail->arm.cps_mode = mode;
1708
94
  }
1709
94
}
1710
1711
static void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O)
1712
94
{
1713
94
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1714
94
  unsigned IFlags = (unsigned int)MCOperand_getImm(Op);
1715
94
  int i;
1716
1717
376
  for (i = 2; i >= 0; --i)
1718
282
    if (IFlags & (1 << i)) {
1719
233
      SStream_concat0(O, ARM_PROC_IFlagsToString(1 << i));
1720
233
    }
1721
1722
94
  if (IFlags == 0) {
1723
4
    SStream_concat0(O, "none");
1724
4
    IFlags = ARM_CPSFLAG_NONE;
1725
4
  }
1726
1727
94
  if (MI->csh->detail) {
1728
94
    MI->flat_insn->detail->arm.cps_flag = IFlags;
1729
94
  }
1730
94
}
1731
1732
static void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O)
1733
568
{
1734
568
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1735
568
  unsigned SpecRegRBit = (unsigned)MCOperand_getImm(Op) >> 4;
1736
568
  unsigned Mask = (unsigned)MCOperand_getImm(Op) & 0xf;
1737
568
  unsigned reg;
1738
1739
568
  if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) {
1740
484
    const MClassSysReg *TheReg;
1741
484
    unsigned SYSm = (unsigned)MCOperand_getImm(Op) & 0xFFF;  // 12-bit SYMm
1742
484
    unsigned Opcode = MCInst_getOpcode(MI);
1743
1744
484
    if (Opcode == ARM_t2MSR_M && ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) {
1745
290
      TheReg = lookupMClassSysRegBy12bitSYSmValue(SYSm);
1746
290
      if (TheReg && MClassSysReg_isInRequiredFeatures(TheReg, ARM_FeatureDSP)) {
1747
29
        SStream_concat0(O, TheReg->Name);
1748
29
        ARM_addSysReg(MI, TheReg->sysreg);
1749
29
        return;
1750
29
      }
1751
290
    }
1752
1753
    // Handle the basic 8-bit mask.
1754
455
    SYSm &= 0xff;
1755
455
    if (Opcode == ARM_t2MSR_M && ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) {
1756
      // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an
1757
      // alias for MSR APSR_nzcvq.
1758
261
      TheReg = lookupMClassSysRegAPSRNonDeprecated(SYSm);
1759
261
      if (TheReg) {
1760
5
        SStream_concat0(O, TheReg->Name);
1761
5
        ARM_addSysReg(MI, TheReg->sysreg);
1762
5
        return;
1763
5
      }
1764
261
    }
1765
1766
450
    TheReg = lookupMClassSysRegBy8bitSYSmValue(SYSm);
1767
450
    if (TheReg) {
1768
435
      SStream_concat0(O, TheReg->Name);
1769
435
      ARM_addSysReg(MI, TheReg->sysreg);
1770
435
      return;
1771
435
    }
1772
1773
15
    if (SYSm > HEX_THRESHOLD)
1774
15
      SStream_concat(O, "%x", SYSm);
1775
0
    else
1776
0
      SStream_concat(O, "%u", SYSm);
1777
1778
15
    if (MI->csh->detail)
1779
15
      MCOperand_CreateImm0(MI, SYSm);
1780
1781
15
    return;
1782
450
  }
1783
1784
  // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
1785
  // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
1786
84
  if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
1787
32
    SStream_concat0(O, "apsr_");
1788
32
    switch (Mask) {
1789
0
      default: // llvm_unreachable("Unexpected mask value!");
1790
4
      case 4:  SStream_concat0(O, "g"); ARM_addSysReg(MI, ARM_SYSREG_APSR_G); return;
1791
26
      case 8:  SStream_concat0(O, "nzcvq"); ARM_addSysReg(MI, ARM_SYSREG_APSR_NZCVQ); return;
1792
2
      case 12: SStream_concat0(O, "nzcvqg"); ARM_addSysReg(MI, ARM_SYSREG_APSR_NZCVQG); return;
1793
32
    }
1794
32
  }
1795
1796
52
  if (SpecRegRBit) {
1797
24
    SStream_concat0(O, "spsr");
1798
28
  } else {
1799
28
    SStream_concat0(O, "cpsr");
1800
28
  }
1801
1802
52
  reg = 0;
1803
52
  if (Mask) {
1804
51
    SStream_concat0(O, "_");
1805
1806
51
    if (Mask & 8) {
1807
8
      SStream_concat0(O, "f");
1808
8
      reg += SpecRegRBit ? ARM_SYSREG_SPSR_F : ARM_SYSREG_CPSR_F;
1809
8
    }
1810
1811
51
    if (Mask & 4) {
1812
22
      SStream_concat0(O, "s");
1813
22
      reg += SpecRegRBit ? ARM_SYSREG_SPSR_S : ARM_SYSREG_CPSR_S;
1814
22
    }
1815
1816
51
    if (Mask & 2) {
1817
24
      SStream_concat0(O, "x");
1818
24
      reg += SpecRegRBit ? ARM_SYSREG_SPSR_X : ARM_SYSREG_CPSR_X;
1819
24
    }
1820
1821
51
    if (Mask & 1) {
1822
37
      SStream_concat0(O, "c");
1823
37
      reg += SpecRegRBit ? ARM_SYSREG_SPSR_C : ARM_SYSREG_CPSR_C;
1824
37
    }
1825
1826
51
    ARM_addSysReg(MI, reg);
1827
51
  }
1828
52
}
1829
1830
static void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1831
961
{
1832
961
  uint32_t Banked = (uint32_t)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1833
961
  const BankedReg *TheReg = lookupBankedRegByEncoding(Banked);
1834
1835
961
  SStream_concat0(O, TheReg->Name);
1836
961
  ARM_addSysReg(MI, TheReg->sysreg);
1837
961
}
1838
1839
static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
1840
84.6k
{
1841
84.6k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1842
  // Handle the undefined 15 CC value here for printing so we don't abort().
1843
84.6k
  if ((unsigned)CC == 15) {
1844
51
    SStream_concat0(O, "<und>");
1845
1846
51
    if (MI->csh->detail)
1847
51
      MI->flat_insn->detail->arm.cc = ARM_CC_INVALID;
1848
84.5k
  } else {
1849
84.5k
    if (CC != ARMCC_AL) {
1850
19.5k
      SStream_concat0(O, ARMCC_ARMCondCodeToString(CC));
1851
19.5k
    }
1852
1853
84.5k
    if (MI->csh->detail)
1854
84.5k
      MI->flat_insn->detail->arm.cc = CC + 1;
1855
84.5k
  }
1856
84.6k
}
1857
1858
static void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
1859
2.10k
{
1860
2.10k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1861
2.10k
  SStream_concat0(O, ARMCC_ARMCondCodeToString(CC));
1862
1863
2.10k
  if (MI->csh->detail)
1864
2.10k
    MI->flat_insn->detail->arm.cc = CC + 1;
1865
2.10k
}
1866
1867
static void printSBitModifierOperand(MCInst *MI, unsigned OpNum, SStream *O)
1868
21.9k
{
1869
21.9k
  if (MCOperand_getReg(MCInst_getOperand(MI, OpNum))) {
1870
    //assert(MCOperand_getReg(MCInst_getOperand(MI, OpNum)) == ARM_CPSR &&
1871
    //       "Expect ARM CPSR register!");
1872
17.2k
    SStream_concat0(O, "s");
1873
1874
17.2k
    if (MI->csh->detail)
1875
17.2k
      MI->flat_insn->detail->arm.update_flags = true;
1876
17.2k
  }
1877
21.9k
}
1878
1879
static void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O)
1880
3.92k
{
1881
3.92k
  unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1882
1883
3.92k
  printUInt32(O, tmp);
1884
1885
3.92k
  if (MI->csh->detail) {
1886
3.92k
    if (MI->csh->doing_mem) {
1887
3.92k
      MI->flat_insn->detail->arm.op_count--;
1888
3.92k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].neon_lane = (int8_t)tmp;
1889
3.92k
      MI->ac_idx--; // consecutive operands share the same access right
1890
3.92k
    } else {
1891
0
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1892
0
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
1893
0
      MI->flat_insn->detail->arm.op_count++;
1894
0
    }
1895
3.92k
  }
1896
3.92k
}
1897
1898
static void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O)
1899
4.31k
{
1900
4.31k
  unsigned imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1901
1902
4.31k
  SStream_concat(O, "p%u", imm);
1903
1904
4.31k
  if (MI->csh->detail) {
1905
4.31k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_PIMM;
1906
4.31k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = imm;
1907
4.31k
    MI->flat_insn->detail->arm.op_count++;
1908
4.31k
  }
1909
4.31k
}
1910
1911
static void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O)
1912
5.80k
{
1913
5.80k
  unsigned imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1914
1915
5.80k
  SStream_concat(O, "c%u", imm);
1916
1917
5.80k
  if (MI->csh->detail) {
1918
5.80k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_CIMM;
1919
5.80k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = imm;
1920
5.80k
    MI->flat_insn->detail->arm.op_count++;
1921
5.80k
  }
1922
5.80k
}
1923
1924
static void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O)
1925
225
{
1926
225
  unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1927
225
  if (tmp > HEX_THRESHOLD)
1928
209
    SStream_concat(O, "{0x%x}", tmp);
1929
16
  else
1930
16
    SStream_concat(O, "{%u}", tmp);
1931
1932
225
  if (MI->csh->detail) {
1933
225
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1934
225
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
1935
225
    MI->flat_insn->detail->arm.op_count++;
1936
225
  }
1937
225
}
1938
1939
static void printAdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned scale)
1940
1.37k
{
1941
1.37k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1942
1943
1.37k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO) << scale;
1944
1945
1.37k
  if (OffImm == INT32_MIN) {
1946
0
    SStream_concat0(O, "#-0");
1947
1948
0
    if (MI->csh->detail) {
1949
0
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1950
0
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = 0;
1951
0
      MI->flat_insn->detail->arm.op_count++;
1952
0
    }
1953
1.37k
  } else {
1954
1.37k
    if (OffImm < 0)
1955
0
      SStream_concat(O, "#-0x%x", -OffImm);
1956
1.37k
    else {
1957
1.37k
      if (OffImm > HEX_THRESHOLD)
1958
1.23k
        SStream_concat(O, "#0x%x", OffImm);
1959
146
      else
1960
146
        SStream_concat(O, "#%u", OffImm);
1961
1.37k
    }
1962
1963
1.37k
    if (MI->csh->detail) {
1964
1.37k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1965
1.37k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = OffImm;
1966
1.37k
      MI->flat_insn->detail->arm.op_count++;
1967
1.37k
    }
1968
1.37k
  }
1969
1.37k
}
1970
1971
static void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1972
839
{
1973
839
  unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum)) * 4;
1974
1975
839
  printUInt32Bang(O, tmp);
1976
1977
839
  if (MI->csh->detail) {
1978
839
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1979
839
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
1980
839
    MI->flat_insn->detail->arm.op_count++;
1981
839
  }
1982
839
}
1983
1984
static void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O)
1985
4.19k
{
1986
4.19k
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1987
4.19k
  unsigned tmp = Imm == 0 ? 32 : Imm;
1988
1989
4.19k
  printUInt32Bang(O, tmp);
1990
1991
4.19k
  if (MI->csh->detail) {
1992
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1993
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
1994
4.19k
    MI->flat_insn->detail->arm.op_count++;
1995
4.19k
  }
1996
4.19k
}
1997
1998
static void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O)
1999
2.10k
{
2000
  // (3 - the number of trailing zeros) is the number of then / else.
2001
2.10k
  unsigned Mask = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2002
2.10k
  unsigned Firstcond = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum - 1));
2003
2.10k
  unsigned CondBit0 = Firstcond & 1;
2004
2.10k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
2005
  //assert(NumTZ <= 3 && "Invalid IT mask!");
2006
2.10k
  unsigned Pos, e;
2007
2008
7.32k
  for (Pos = 3, e = NumTZ; Pos > e; --Pos) {
2009
5.21k
    bool T = ((Mask >> Pos) & 1) == CondBit0;
2010
5.21k
    if (T)
2011
1.52k
      SStream_concat0(O, "t");
2012
3.69k
    else
2013
3.69k
      SStream_concat0(O, "e");
2014
    // TODO: detail for this t/e
2015
5.21k
  }
2016
2.10k
}
2017
2018
static void printThumbAddrModeRROperand(MCInst *MI, unsigned Op, SStream *O)
2019
1.60k
{
2020
1.60k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
2021
1.60k
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
2022
1.60k
  unsigned RegNum;
2023
2024
1.60k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
2025
0
    printOperand(MI, Op, O);
2026
0
    return;
2027
0
  }
2028
2029
1.60k
  SStream_concat0(O, "[");
2030
1.60k
  set_mem_access(MI, true);
2031
2032
1.60k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2033
2034
1.60k
  if (MI->csh->detail)
2035
1.60k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2036
2037
1.60k
  RegNum = MCOperand_getReg(MO2);
2038
1.60k
  if (RegNum) {
2039
1.60k
    SStream_concat0(O, ", ");
2040
1.60k
    printRegName(MI->csh, O, RegNum);
2041
2042
1.60k
    if (MI->csh->detail)
2043
1.60k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = RegNum;
2044
1.60k
  }
2045
2046
1.60k
  SStream_concat0(O, "]");
2047
1.60k
  set_mem_access(MI, false);
2048
1.60k
}
2049
2050
static void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned Op, SStream *O,
2051
    unsigned Scale)
2052
14.3k
{
2053
14.3k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
2054
14.3k
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
2055
14.3k
  unsigned ImmOffs, tmp;
2056
2057
14.3k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
2058
0
    printOperand(MI, Op, O);
2059
0
    return;
2060
0
  }
2061
2062
14.3k
  SStream_concat0(O, "[");
2063
14.3k
  set_mem_access(MI, true);
2064
2065
14.3k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2066
2067
14.3k
  if (MI->csh->detail)
2068
14.3k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2069
2070
14.3k
  ImmOffs = (unsigned int)MCOperand_getImm(MO2);
2071
14.3k
  if (ImmOffs) {
2072
13.7k
    tmp = ImmOffs * Scale;
2073
13.7k
    SStream_concat0(O, ", ");
2074
13.7k
    printUInt32Bang(O, tmp);
2075
2076
13.7k
    if (MI->csh->detail)
2077
13.7k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = tmp;
2078
13.7k
  }
2079
2080
14.3k
  SStream_concat0(O, "]");
2081
14.3k
  set_mem_access(MI, false);
2082
14.3k
}
2083
2084
static void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned Op, SStream *O)
2085
35.4k
{
2086
35.4k
  printThumbAddrModeImm5SOperand(MI, Op, O, 1);
2087
35.4k
}
2088
2089
static void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned Op, SStream *O)
2090
43.2k
{
2091
43.2k
  printThumbAddrModeImm5SOperand(MI, Op, O, 2);
2092
43.2k
}
2093
2094
static void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned Op, SStream *O)
2095
46.1k
{
2096
46.1k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
2097
46.1k
}
2098
2099
static void printThumbAddrModeSPOperand(MCInst *MI, unsigned Op, SStream *O)
2100
25.5k
{
2101
25.5k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
2102
25.5k
}
2103
2104
// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
2105
// register with shift forms.
2106
// REG 0   0           - e.g. R5
2107
// REG IMM, SH_OPC     - e.g. R5, LSL #3
2108
static void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O)
2109
543
{
2110
543
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2111
543
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
2112
543
  unsigned Reg = MCOperand_getReg(MO1);
2113
2114
543
  printRegName(MI->csh, O, Reg);
2115
2116
543
  if (MI->csh->detail) {
2117
543
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2118
543
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg;
2119
543
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
2120
543
    MI->flat_insn->detail->arm.op_count++;
2121
543
  }
2122
2123
  // Print the shift opc.
2124
  //assert(MO2.isImm() && "Not a valid t2_so_reg value!");
2125
543
  printRegImmShift(MI, O, ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO2)),
2126
543
      getSORegOffset((unsigned int)MCOperand_getImm(MO2)));
2127
543
}
2128
2129
static void printAddrModeImm12Operand(MCInst *MI, unsigned OpNum,
2130
    SStream *O, bool AlwaysPrintImm0)
2131
1.11k
{
2132
1.11k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2133
1.11k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum+1);
2134
1.11k
  int32_t OffImm;
2135
1.11k
  bool isSub;
2136
2137
1.11k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
2138
0
    printOperand(MI, OpNum, O);
2139
0
    return;
2140
0
  }
2141
2142
1.11k
  SStream_concat0(O, "[");
2143
1.11k
  set_mem_access(MI, true);
2144
2145
1.11k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2146
2147
1.11k
  if (MI->csh->detail)
2148
1.11k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2149
2150
1.11k
  OffImm = (int32_t)MCOperand_getImm(MO2);
2151
1.11k
  isSub = OffImm < 0;
2152
2153
  // Special value for #-0. All others are normal.
2154
1.11k
  if (OffImm == INT32_MIN)
2155
3
    OffImm = 0;
2156
2157
1.11k
  if (isSub) {
2158
189
    if (OffImm < -HEX_THRESHOLD)
2159
183
      SStream_concat(O, ", #-0x%x", -OffImm);
2160
6
    else
2161
6
      SStream_concat(O, ", #-%u", -OffImm);
2162
925
  } else if (AlwaysPrintImm0 || OffImm > 0) {
2163
916
    if (OffImm >= 0) {
2164
916
      if (OffImm > HEX_THRESHOLD)
2165
891
        SStream_concat(O, ", #0x%x", OffImm);
2166
25
      else
2167
25
        SStream_concat(O, ", #%u", OffImm);
2168
916
    } else {
2169
0
      if (OffImm < -HEX_THRESHOLD)
2170
0
        SStream_concat(O, ", #-0x%x", -OffImm);
2171
0
      else
2172
0
        SStream_concat(O, ", #-%u", -OffImm);
2173
0
    }
2174
916
  }
2175
2176
1.11k
  if (MI->csh->detail)
2177
1.11k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;
2178
2179
1.11k
  SStream_concat0(O, "]");
2180
1.11k
  set_mem_access(MI, false);
2181
1.11k
}
2182
2183
static void printT2AddrModeImm8Operand(MCInst *MI, unsigned OpNum, SStream *O,
2184
    bool AlwaysPrintImm0)
2185
324
{
2186
324
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2187
324
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum+1);
2188
324
  int32_t OffImm;
2189
324
  bool isSub;
2190
2191
324
  SStream_concat0(O, "[");
2192
324
  set_mem_access(MI, true);
2193
2194
324
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2195
2196
324
  if (MI->csh->detail)
2197
324
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2198
2199
324
  OffImm = (int32_t)MCOperand_getImm(MO2);
2200
324
  isSub = OffImm < 0;
2201
2202
  // Don't print +0.
2203
324
  if (OffImm == INT32_MIN)
2204
46
    OffImm = 0;
2205
2206
324
  if (isSub)
2207
96
    SStream_concat(O, ", #-0x%x", -OffImm);
2208
228
  else if (AlwaysPrintImm0 || OffImm > 0) {
2209
188
    if (OffImm > HEX_THRESHOLD)
2210
166
      SStream_concat(O, ", #0x%x", OffImm);
2211
22
    else
2212
22
      SStream_concat(O, ", #%u", OffImm);
2213
188
  }
2214
2215
324
  if (MI->csh->detail)
2216
324
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;
2217
2218
324
  SStream_concat0(O, "]");
2219
324
  set_mem_access(MI, false);
2220
324
}
2221
2222
static void printT2AddrModeImm8s4Operand(MCInst *MI,
2223
    unsigned OpNum, SStream *O, bool AlwaysPrintImm0)
2224
730
{
2225
730
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2226
730
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
2227
730
  int32_t OffImm;
2228
730
  bool isSub;
2229
2230
730
  if (!MCOperand_isReg(MO1)) {   //  For label symbolic references.
2231
0
    printOperand(MI, OpNum, O);
2232
0
    return;
2233
0
  }
2234
2235
730
  SStream_concat0(O, "[");
2236
730
  set_mem_access(MI, true);
2237
2238
730
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2239
2240
730
  if (MI->csh->detail)
2241
730
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2242
2243
730
  OffImm = (int32_t)MCOperand_getImm(MO2);
2244
730
  isSub = OffImm < 0;
2245
2246
  //assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
2247
2248
  // Don't print +0.
2249
730
  if (OffImm == INT32_MIN)
2250
12
    OffImm = 0;
2251
2252
730
  if (isSub) {
2253
375
    SStream_concat(O, ", #-0x%x", -OffImm);
2254
375
  } else if (AlwaysPrintImm0 || OffImm > 0) {
2255
352
    if (OffImm > HEX_THRESHOLD)
2256
348
      SStream_concat(O, ", #0x%x", OffImm);
2257
4
    else
2258
4
      SStream_concat(O, ", #%u", OffImm);
2259
352
  }
2260
2261
730
  if (MI->csh->detail)
2262
730
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;
2263
2264
730
  SStream_concat0(O, "]");
2265
730
  set_mem_access(MI, false);
2266
730
}
2267
2268
static void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum, SStream *O)
2269
28
{
2270
28
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2271
28
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
2272
28
  unsigned tmp;
2273
2274
28
  SStream_concat0(O, "[");
2275
28
  set_mem_access(MI, true);
2276
2277
28
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2278
2279
28
  if (MI->csh->detail)
2280
28
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2281
2282
28
  if (MCOperand_getImm(MO2)) {
2283
9
    SStream_concat0(O, ", ");
2284
9
    tmp = (unsigned int)MCOperand_getImm(MO2) * 4;
2285
9
    printUInt32Bang(O, tmp);
2286
2287
9
    if (MI->csh->detail)
2288
9
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = tmp;
2289
9
  }
2290
2291
28
  SStream_concat0(O, "]");
2292
28
  set_mem_access(MI, false);
2293
28
}
2294
2295
static void printT2AddrModeImm8OffsetOperand(MCInst *MI,
2296
    unsigned OpNum, SStream *O)
2297
311
{
2298
311
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2299
311
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
2300
2301
311
  SStream_concat0(O, ", ");
2302
311
  if (OffImm == INT32_MIN) {
2303
3
    SStream_concat0(O, "#-0");
2304
2305
3
    if (MI->csh->detail) {
2306
3
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2307
3
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = 0;
2308
3
      MI->flat_insn->detail->arm.op_count++;
2309
3
    }
2310
308
  } else {
2311
308
    printInt32Bang(O, OffImm);
2312
2313
308
    if (MI->csh->detail) {
2314
308
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2315
308
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = OffImm;
2316
308
      MI->flat_insn->detail->arm.op_count++;
2317
308
    }
2318
308
  }
2319
311
}
2320
2321
static void printT2AddrModeImm8s4OffsetOperand(MCInst *MI,
2322
    unsigned OpNum, SStream *O)
2323
180
{
2324
180
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2325
180
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
2326
2327
  //assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
2328
2329
180
  SStream_concat0(O, ", ");
2330
2331
180
  if (OffImm == INT32_MIN) {
2332
21
    SStream_concat0(O, "#-0");
2333
2334
21
    if (MI->csh->detail) {
2335
21
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2336
21
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = 0;
2337
21
      MI->flat_insn->detail->arm.op_count++;
2338
21
    }
2339
159
  } else {
2340
159
    printInt32Bang(O, OffImm);
2341
2342
159
    if (MI->csh->detail) {
2343
159
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2344
159
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = OffImm;
2345
159
      MI->flat_insn->detail->arm.op_count++;
2346
159
    }
2347
159
  }
2348
180
}
2349
2350
static void printT2AddrModeSoRegOperand(MCInst *MI,
2351
    unsigned OpNum, SStream *O)
2352
68
{
2353
68
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2354
68
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum+1);
2355
68
  MCOperand *MO3 = MCInst_getOperand(MI, OpNum+2);
2356
68
  unsigned ShAmt;
2357
2358
68
  SStream_concat0(O, "[");
2359
68
  set_mem_access(MI, true);
2360
2361
68
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2362
2363
68
  if (MI->csh->detail)
2364
68
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2365
2366
  //assert(MCOperand_getReg(MO2.getReg() && "Invalid so_reg load / store address!");
2367
68
  SStream_concat0(O, ", ");
2368
68
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
2369
2370
68
  if (MI->csh->detail)
2371
68
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
2372
2373
68
  ShAmt = (unsigned int)MCOperand_getImm(MO3);
2374
68
  if (ShAmt) {
2375
    //assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
2376
35
    SStream_concat0(O, ", lsl ");
2377
35
    SStream_concat(O, "#%u", ShAmt);
2378
2379
35
    if (MI->csh->detail) {
2380
35
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = ARM_SFT_LSL;
2381
35
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = ShAmt;
2382
35
    }
2383
35
  }
2384
2385
68
  SStream_concat0(O, "]");
2386
68
  set_mem_access(MI, false);
2387
68
}
2388
2389
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
2390
69
{
2391
69
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
2392
2393
#if defined(_KERNEL_MODE)
2394
  // Issue #681: Windows kernel does not support formatting float point
2395
  SStream_concat(O, "#<float_point_unsupported>");
2396
#else
2397
69
  SStream_concat(O, "#%e", getFPImmFloat((unsigned int)MCOperand_getImm(MO)));
2398
69
#endif
2399
2400
69
  if (MI->csh->detail) {
2401
69
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_FP;
2402
69
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].fp = getFPImmFloat((unsigned int)MCOperand_getImm(MO));
2403
69
    MI->flat_insn->detail->arm.op_count++;
2404
69
  }
2405
69
}
2406
2407
static void printNEONModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
2408
379
{
2409
379
  unsigned EncodedImm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2410
379
  unsigned EltBits;
2411
379
  uint64_t Val = ARM_AM_decodeNEONModImm(EncodedImm, &EltBits);
2412
2413
379
  if (Val > HEX_THRESHOLD)
2414
367
    SStream_concat(O, "#0x%"PRIx64, Val);
2415
12
  else
2416
12
    SStream_concat(O, "#%"PRIu64, Val);
2417
2418
379
  if (MI->csh->detail) {
2419
379
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2420
379
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = (unsigned int)Val;
2421
379
    MI->flat_insn->detail->arm.op_count++;
2422
379
  }
2423
379
}
2424
2425
static void printImmPlusOneOperand(MCInst *MI, unsigned OpNum, SStream *O)
2426
282
{
2427
282
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2428
2429
282
  printUInt32Bang(O, Imm + 1);
2430
2431
282
  if (MI->csh->detail) {
2432
282
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2433
282
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Imm + 1;
2434
282
    MI->flat_insn->detail->arm.op_count++;
2435
282
  }
2436
282
}
2437
2438
static void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
2439
358
{
2440
358
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2441
2442
358
  if (Imm == 0)
2443
150
    return;
2444
2445
208
  SStream_concat0(O, ", ror #");
2446
2447
208
  switch (Imm) {
2448
0
    default: //assert (0 && "illegal ror immediate!");
2449
152
    case 1: SStream_concat0(O, "8"); break;
2450
8
    case 2: SStream_concat0(O, "16"); break;
2451
48
    case 3: SStream_concat0(O, "24"); break;
2452
208
  }
2453
2454
208
  if (MI->csh->detail) {
2455
208
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_ROR;
2456
208
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Imm * 8;
2457
208
  }
2458
208
}
2459
2460
static void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
2461
1.03k
{
2462
1.03k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
2463
1.03k
  unsigned Bits = MCOperand_getImm(Op) & 0xFF;
2464
1.03k
  unsigned Rot = (MCOperand_getImm(Op) & 0xF00) >> 7;
2465
1.03k
  int32_t Rotated;
2466
1.03k
  bool  PrintUnsigned = false;
2467
2468
1.03k
  switch (MCInst_getOpcode(MI)) {
2469
139
    case ARM_MOVi:
2470
      // Movs to PC should be treated unsigned
2471
139
      PrintUnsigned = (MCOperand_getReg(MCInst_getOperand(MI, OpNum - 1)) == ARM_PC);
2472
139
      break;
2473
74
    case ARM_MSRi:
2474
      // Movs to special registers should be treated unsigned
2475
74
      PrintUnsigned = true;
2476
74
      break;
2477
1.03k
  }
2478
2479
1.03k
  Rotated = rotr32(Bits, Rot);
2480
1.03k
  if (getSOImmVal(Rotated) == MCOperand_getImm(Op)) {
2481
    // #rot has the least possible value
2482
834
    if (PrintUnsigned) {
2483
73
      if (Rotated > HEX_THRESHOLD || Rotated < -HEX_THRESHOLD)
2484
22
        SStream_concat(O, "#0x%x", Rotated);
2485
51
      else
2486
51
        SStream_concat(O, "#%u", Rotated);
2487
761
    } else if (Rotated >= 0) {
2488
629
      if (Rotated > HEX_THRESHOLD)
2489
606
        SStream_concat(O, "#0x%x", Rotated);
2490
23
      else
2491
23
        SStream_concat(O, "#%u", Rotated);
2492
629
    } else {
2493
132
      SStream_concat(O, "#0x%x", Rotated);
2494
132
    }
2495
2496
834
    if (MI->csh->detail) {
2497
834
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2498
834
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Rotated;
2499
834
      MI->flat_insn->detail->arm.op_count++;
2500
834
    }
2501
2502
834
    return;
2503
834
  }
2504
2505
  // Explicit #bits, #rot implied
2506
204
  SStream_concat(O, "#%u, #%u", Bits, Rot);
2507
2508
204
  if (MI->csh->detail) {
2509
204
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2510
204
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Bits;
2511
204
    MI->flat_insn->detail->arm.op_count++;
2512
204
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2513
204
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Rot;
2514
204
    MI->flat_insn->detail->arm.op_count++;
2515
204
  }
2516
204
}
2517
2518
static void printFBits16(MCInst *MI, unsigned OpNum, SStream *O)
2519
239
{
2520
239
  unsigned tmp;
2521
2522
239
  tmp = 16 - (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2523
2524
239
  printUInt32Bang(O, tmp);
2525
2526
239
  if (MI->csh->detail) {
2527
239
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2528
239
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
2529
239
    MI->flat_insn->detail->arm.op_count++;
2530
239
  }
2531
239
}
2532
2533
static void printFBits32(MCInst *MI, unsigned OpNum, SStream *O)
2534
46
{
2535
46
  unsigned tmp;
2536
2537
46
  tmp = 32 - (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2538
2539
46
  printUInt32Bang(O, tmp);
2540
2541
46
  if (MI->csh->detail) {
2542
46
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2543
46
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
2544
46
    MI->flat_insn->detail->arm.op_count++;
2545
46
  }
2546
46
}
2547
2548
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
2549
1.51k
{
2550
1.51k
  unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2551
2552
1.51k
  if (tmp > HEX_THRESHOLD)
2553
0
    SStream_concat(O, "[0x%x]", tmp);
2554
1.51k
  else
2555
1.51k
    SStream_concat(O, "[%u]", tmp);
2556
2557
1.51k
  if (MI->csh->detail) {
2558
1.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].vector_index = tmp;
2559
1.51k
  }
2560
1.51k
}
2561
2562
static void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O)
2563
250
{
2564
250
  SStream_concat0(O, "{");
2565
2566
250
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2567
2568
250
  if (MI->csh->detail) {
2569
250
#ifndef CAPSTONE_DIET
2570
250
    uint8_t access;
2571
2572
250
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2573
250
#endif
2574
2575
250
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2576
250
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2577
250
#ifndef CAPSTONE_DIET
2578
250
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2579
250
#endif
2580
250
    MI->flat_insn->detail->arm.op_count++;
2581
2582
250
#ifndef CAPSTONE_DIET
2583
250
  MI->ac_idx++;
2584
250
#endif
2585
250
  }
2586
2587
250
  SStream_concat0(O, "}");
2588
250
}
2589
2590
static void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O)
2591
1.51k
{
2592
1.51k
#ifndef CAPSTONE_DIET
2593
1.51k
  uint8_t access;
2594
1.51k
#endif
2595
1.51k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2596
1.51k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
2597
1.51k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
2598
2599
1.51k
#ifndef CAPSTONE_DIET
2600
1.51k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2601
1.51k
#endif
2602
2603
1.51k
  SStream_concat0(O, "{");
2604
2605
1.51k
  printRegName(MI->csh, O, Reg0);
2606
2607
1.51k
  if (MI->csh->detail) {
2608
1.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2609
1.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;
2610
1.51k
#ifndef CAPSTONE_DIET
2611
1.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2612
1.51k
#endif
2613
1.51k
    MI->flat_insn->detail->arm.op_count++;
2614
1.51k
  }
2615
2616
1.51k
  SStream_concat0(O, ", ");
2617
2618
1.51k
  printRegName(MI->csh, O, Reg1);
2619
2620
1.51k
  if (MI->csh->detail) {
2621
1.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2622
1.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;
2623
1.51k
#ifndef CAPSTONE_DIET
2624
1.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2625
1.51k
#endif
2626
1.51k
    MI->flat_insn->detail->arm.op_count++;
2627
1.51k
  }
2628
2629
1.51k
  SStream_concat0(O, "}");
2630
2631
1.51k
#ifndef CAPSTONE_DIET
2632
1.51k
  MI->ac_idx++;
2633
1.51k
#endif
2634
1.51k
}
2635
2636
static void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum, SStream *O)
2637
660
{
2638
660
#ifndef CAPSTONE_DIET
2639
660
  uint8_t access;
2640
660
#endif
2641
660
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2642
660
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
2643
660
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
2644
2645
660
#ifndef CAPSTONE_DIET
2646
660
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2647
660
#endif
2648
2649
660
  SStream_concat0(O, "{");
2650
2651
660
  printRegName(MI->csh, O, Reg0);
2652
2653
660
  if (MI->csh->detail) {
2654
660
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2655
660
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;
2656
660
#ifndef CAPSTONE_DIET
2657
660
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2658
660
#endif
2659
660
    MI->flat_insn->detail->arm.op_count++;
2660
660
  }
2661
2662
660
  SStream_concat0(O, ", ");
2663
2664
660
  printRegName(MI->csh, O, Reg1);
2665
2666
660
  if (MI->csh->detail) {
2667
660
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2668
660
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;
2669
660
#ifndef CAPSTONE_DIET
2670
660
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2671
660
#endif
2672
660
    MI->flat_insn->detail->arm.op_count++;
2673
660
  }
2674
2675
660
  SStream_concat0(O, "}");
2676
2677
660
#ifndef CAPSTONE_DIET
2678
660
  MI->ac_idx++;
2679
660
#endif
2680
660
}
2681
2682
static void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O)
2683
618
{
2684
618
#ifndef CAPSTONE_DIET
2685
618
  uint8_t access;
2686
2687
618
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2688
618
#endif
2689
2690
  // Normally, it's not safe to use register enum values directly with
2691
  // addition to get the next register, but for VFP registers, the
2692
  // sort order is guaranteed because they're all of the form D<n>.
2693
618
  SStream_concat0(O, "{");
2694
2695
618
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2696
2697
618
  if (MI->csh->detail) {
2698
618
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2699
618
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2700
618
#ifndef CAPSTONE_DIET
2701
618
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2702
618
#endif
2703
618
    MI->flat_insn->detail->arm.op_count++;
2704
618
  }
2705
2706
618
  SStream_concat0(O, ", ");
2707
2708
618
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);
2709
2710
618
  if (MI->csh->detail) {
2711
618
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2712
618
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;
2713
618
#ifndef CAPSTONE_DIET
2714
618
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2715
618
#endif
2716
618
    MI->flat_insn->detail->arm.op_count++;
2717
618
  }
2718
2719
618
  SStream_concat0(O, ", ");
2720
2721
618
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
2722
2723
618
  if (MI->csh->detail) {
2724
618
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2725
618
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
2726
618
#ifndef CAPSTONE_DIET
2727
618
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2728
618
#endif
2729
618
    MI->flat_insn->detail->arm.op_count++;
2730
618
  }
2731
2732
618
  SStream_concat0(O, "}");
2733
2734
618
#ifndef CAPSTONE_DIET
2735
618
  MI->ac_idx++;
2736
618
#endif
2737
618
}
2738
2739
static void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O)
2740
1.43k
{
2741
1.43k
#ifndef CAPSTONE_DIET
2742
1.43k
  uint8_t access;
2743
2744
1.43k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2745
1.43k
#endif
2746
2747
  // Normally, it's not safe to use register enum values directly with
2748
  // addition to get the next register, but for VFP registers, the
2749
  // sort order is guaranteed because they're all of the form D<n>.
2750
1.43k
  SStream_concat0(O, "{");
2751
2752
1.43k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2753
2754
1.43k
  if (MI->csh->detail) {
2755
1.43k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2756
1.43k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2757
1.43k
#ifndef CAPSTONE_DIET
2758
1.43k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2759
1.43k
#endif
2760
1.43k
    MI->flat_insn->detail->arm.op_count++;
2761
1.43k
  }
2762
2763
1.43k
  SStream_concat0(O, ", ");
2764
2765
1.43k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);
2766
2767
1.43k
  if (MI->csh->detail) {
2768
1.43k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2769
1.43k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;
2770
1.43k
#ifndef CAPSTONE_DIET
2771
1.43k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2772
1.43k
#endif
2773
1.43k
    MI->flat_insn->detail->arm.op_count++;
2774
1.43k
  }
2775
2776
1.43k
  SStream_concat0(O, ", ");
2777
2778
1.43k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
2779
2780
1.43k
  if (MI->csh->detail) {
2781
1.43k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2782
1.43k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
2783
1.43k
#ifndef CAPSTONE_DIET
2784
1.43k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2785
1.43k
#endif
2786
1.43k
    MI->flat_insn->detail->arm.op_count++;
2787
1.43k
  }
2788
2789
1.43k
  SStream_concat0(O, ", ");
2790
2791
1.43k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3);
2792
2793
1.43k
  if (MI->csh->detail) {
2794
1.43k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2795
1.43k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3;
2796
1.43k
#ifndef CAPSTONE_DIET
2797
1.43k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2798
1.43k
#endif
2799
1.43k
    MI->flat_insn->detail->arm.op_count++;
2800
1.43k
  }
2801
2802
1.43k
  SStream_concat0(O, "}");
2803
2804
1.43k
#ifndef CAPSTONE_DIET
2805
1.43k
  MI->ac_idx++;
2806
1.43k
#endif
2807
1.43k
}
2808
2809
static void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
2810
18
{
2811
18
#ifndef CAPSTONE_DIET
2812
18
  uint8_t access;
2813
2814
18
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2815
18
#endif
2816
2817
18
  SStream_concat0(O, "{");
2818
2819
18
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2820
2821
18
  if (MI->csh->detail) {
2822
18
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2823
18
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2824
18
#ifndef CAPSTONE_DIET
2825
18
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2826
18
#endif
2827
18
    MI->flat_insn->detail->arm.op_count++;
2828
18
  }
2829
2830
18
  SStream_concat0(O, "[]}");
2831
2832
18
#ifndef CAPSTONE_DIET
2833
18
  MI->ac_idx++;
2834
18
#endif
2835
18
}
2836
2837
static void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
2838
622
{
2839
622
#ifndef CAPSTONE_DIET
2840
622
  uint8_t access;
2841
622
#endif
2842
622
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2843
622
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
2844
622
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
2845
2846
622
#ifndef CAPSTONE_DIET
2847
622
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2848
622
#endif
2849
2850
622
  SStream_concat0(O, "{");
2851
2852
622
  printRegName(MI->csh, O, Reg0);
2853
2854
622
  if (MI->csh->detail) {
2855
622
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2856
622
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;
2857
622
#ifndef CAPSTONE_DIET
2858
622
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2859
622
#endif
2860
622
    MI->flat_insn->detail->arm.op_count++;
2861
622
  }
2862
2863
622
  SStream_concat0(O, "[], ");
2864
2865
622
  printRegName(MI->csh, O, Reg1);
2866
2867
622
  if (MI->csh->detail) {
2868
622
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2869
622
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;
2870
622
#ifndef CAPSTONE_DIET
2871
622
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2872
622
#endif
2873
622
    MI->flat_insn->detail->arm.op_count++;
2874
622
  }
2875
2876
622
  SStream_concat0(O, "[]}");
2877
2878
622
#ifndef CAPSTONE_DIET
2879
622
  MI->ac_idx++;
2880
622
#endif
2881
622
}
2882
2883
static void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
2884
0
{
2885
0
#ifndef CAPSTONE_DIET
2886
0
  uint8_t access;
2887
2888
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2889
0
#endif
2890
2891
  // Normally, it's not safe to use register enum values directly with
2892
  // addition to get the next register, but for VFP registers, the
2893
  // sort order is guaranteed because they're all of the form D<n>.
2894
0
  SStream_concat0(O, "{");
2895
2896
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2897
2898
0
  if (MI->csh->detail) {
2899
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2900
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2901
0
#ifndef CAPSTONE_DIET
2902
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2903
0
#endif
2904
0
    MI->flat_insn->detail->arm.op_count++;
2905
0
  }
2906
2907
0
  SStream_concat0(O, "[], ");
2908
2909
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);
2910
2911
0
  if (MI->csh->detail) {
2912
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2913
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;
2914
0
#ifndef CAPSTONE_DIET
2915
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2916
0
#endif
2917
0
    MI->flat_insn->detail->arm.op_count++;
2918
0
  }
2919
2920
0
  SStream_concat0(O, "[], ");
2921
2922
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
2923
2924
0
  if (MI->csh->detail) {
2925
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2926
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
2927
0
#ifndef CAPSTONE_DIET
2928
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2929
0
#endif
2930
0
    MI->flat_insn->detail->arm.op_count++;
2931
0
  }
2932
2933
0
  SStream_concat0(O, "[]}");
2934
2935
0
#ifndef CAPSTONE_DIET
2936
0
  MI->ac_idx++;
2937
0
#endif
2938
0
}
2939
2940
static void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
2941
0
{
2942
0
#ifndef CAPSTONE_DIET
2943
0
  uint8_t access;
2944
2945
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2946
0
#endif
2947
2948
  // Normally, it's not safe to use register enum values directly with
2949
  // addition to get the next register, but for VFP registers, the
2950
  // sort order is guaranteed because they're all of the form D<n>.
2951
0
  SStream_concat0(O, "{");
2952
2953
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2954
2955
0
  if (MI->csh->detail) {
2956
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2957
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2958
0
#ifndef CAPSTONE_DIET
2959
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2960
0
#endif
2961
0
    MI->flat_insn->detail->arm.op_count++;
2962
0
  }
2963
2964
0
  SStream_concat0(O, "[], ");
2965
2966
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);
2967
2968
0
  if (MI->csh->detail) {
2969
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2970
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;
2971
0
#ifndef CAPSTONE_DIET
2972
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2973
0
#endif
2974
0
    MI->flat_insn->detail->arm.op_count++;
2975
0
  }
2976
2977
0
  SStream_concat0(O, "[], ");
2978
2979
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
2980
2981
0
  if (MI->csh->detail) {
2982
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2983
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
2984
0
#ifndef CAPSTONE_DIET
2985
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2986
0
#endif
2987
0
    MI->flat_insn->detail->arm.op_count++;
2988
0
  }
2989
2990
0
  SStream_concat0(O, "[], ");
2991
2992
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3);
2993
2994
0
  if (MI->csh->detail) {
2995
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2996
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3;
2997
0
#ifndef CAPSTONE_DIET
2998
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2999
0
#endif
3000
0
    MI->flat_insn->detail->arm.op_count++;
3001
0
  }
3002
3003
0
  SStream_concat0(O, "[]}");
3004
3005
0
#ifndef CAPSTONE_DIET
3006
0
  MI->ac_idx++;
3007
0
#endif
3008
0
}
3009
3010
static void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
3011
251
{
3012
251
#ifndef CAPSTONE_DIET
3013
251
  uint8_t access;
3014
251
#endif
3015
251
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3016
251
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
3017
251
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
3018
3019
251
#ifndef CAPSTONE_DIET
3020
251
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3021
251
#endif
3022
3023
251
  SStream_concat0(O, "{");
3024
3025
251
  printRegName(MI->csh, O, Reg0);
3026
3027
251
  if (MI->csh->detail) {
3028
251
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3029
251
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;
3030
251
#ifndef CAPSTONE_DIET
3031
251
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3032
251
#endif
3033
251
    MI->flat_insn->detail->arm.op_count++;
3034
251
  }
3035
3036
251
  SStream_concat0(O, "[], ");
3037
3038
251
  printRegName(MI->csh, O, Reg1);
3039
3040
251
  if (MI->csh->detail) {
3041
251
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3042
251
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;
3043
251
#ifndef CAPSTONE_DIET
3044
251
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3045
251
#endif
3046
251
    MI->flat_insn->detail->arm.op_count++;
3047
251
  }
3048
3049
251
  SStream_concat0(O, "[]}");
3050
3051
251
#ifndef CAPSTONE_DIET
3052
251
  MI->ac_idx++;
3053
251
#endif
3054
251
}
3055
3056
static void printVectorListThreeSpacedAllLanes(MCInst *MI,
3057
    unsigned OpNum, SStream *O)
3058
0
{
3059
0
#ifndef CAPSTONE_DIET
3060
0
  uint8_t access;
3061
3062
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3063
0
#endif
3064
3065
  // Normally, it's not safe to use register enum values directly with
3066
  // addition to get the next register, but for VFP registers, the
3067
  // sort order is guaranteed because they're all of the form D<n>.
3068
0
  SStream_concat0(O, "{");
3069
3070
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
3071
3072
0
  if (MI->csh->detail) {
3073
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3074
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3075
0
#ifndef CAPSTONE_DIET
3076
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3077
0
#endif
3078
0
    MI->flat_insn->detail->arm.op_count++;
3079
0
  }
3080
3081
0
  SStream_concat0(O, "[], ");
3082
3083
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
3084
3085
0
  if (MI->csh->detail) {
3086
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3087
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
3088
0
#ifndef CAPSTONE_DIET
3089
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3090
0
#endif
3091
0
    MI->flat_insn->detail->arm.op_count++;
3092
0
  }
3093
3094
0
  SStream_concat0(O, "[], ");
3095
3096
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);
3097
3098
0
  if (MI->csh->detail) {
3099
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3100
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;
3101
0
#ifndef CAPSTONE_DIET
3102
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3103
0
#endif
3104
0
    MI->flat_insn->detail->arm.op_count++;
3105
0
  }
3106
3107
0
  SStream_concat0(O, "[]}");
3108
3109
0
#ifndef CAPSTONE_DIET
3110
0
  MI->ac_idx++;
3111
0
#endif
3112
0
}
3113
3114
static void printVectorListFourSpacedAllLanes(MCInst *MI,
3115
    unsigned OpNum, SStream *O)
3116
0
{
3117
0
#ifndef CAPSTONE_DIET
3118
0
  uint8_t access;
3119
3120
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3121
0
#endif
3122
3123
  // Normally, it's not safe to use register enum values directly with
3124
  // addition to get the next register, but for VFP registers, the
3125
  // sort order is guaranteed because they're all of the form D<n>.
3126
0
  SStream_concat0(O, "{");
3127
3128
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
3129
3130
0
  if (MI->csh->detail) {
3131
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3132
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3133
0
#ifndef CAPSTONE_DIET
3134
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3135
0
#endif
3136
0
    MI->flat_insn->detail->arm.op_count++;
3137
0
  }
3138
3139
0
  SStream_concat0(O, "[], ");
3140
3141
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
3142
3143
0
  if (MI->csh->detail) {
3144
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3145
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
3146
0
#ifndef CAPSTONE_DIET
3147
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3148
0
#endif
3149
0
    MI->flat_insn->detail->arm.op_count++;
3150
0
  }
3151
3152
0
  SStream_concat0(O, "[], ");
3153
3154
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);
3155
3156
0
  if (MI->csh->detail) {
3157
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3158
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;
3159
0
#ifndef CAPSTONE_DIET
3160
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3161
0
#endif
3162
0
    MI->flat_insn->detail->arm.op_count++;
3163
0
  }
3164
3165
0
  SStream_concat0(O, "[], ");
3166
3167
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6);
3168
3169
0
  if (MI->csh->detail) {
3170
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3171
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6;
3172
0
#ifndef CAPSTONE_DIET
3173
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3174
0
#endif
3175
0
    MI->flat_insn->detail->arm.op_count++;
3176
0
  }
3177
3178
0
  SStream_concat0(O, "[]}");
3179
3180
0
#ifndef CAPSTONE_DIET
3181
0
  MI->ac_idx++;
3182
0
#endif
3183
0
}
3184
3185
static void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum, SStream *O)
3186
0
{
3187
0
#ifndef CAPSTONE_DIET
3188
0
  uint8_t access;
3189
3190
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3191
0
#endif
3192
3193
  // Normally, it's not safe to use register enum values directly with
3194
  // addition to get the next register, but for VFP registers, the
3195
  // sort order is guaranteed because they're all of the form D<n>.
3196
0
  SStream_concat0(O, "{");
3197
3198
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
3199
3200
0
  if (MI->csh->detail) {
3201
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3202
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3203
0
#ifndef CAPSTONE_DIET
3204
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3205
0
#endif
3206
0
    MI->flat_insn->detail->arm.op_count++;
3207
0
  }
3208
3209
0
  SStream_concat0(O, ", ");
3210
3211
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
3212
3213
0
  if (MI->csh->detail) {
3214
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3215
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
3216
0
#ifndef CAPSTONE_DIET
3217
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3218
0
#endif
3219
0
    MI->flat_insn->detail->arm.op_count++;
3220
0
  }
3221
3222
0
  SStream_concat0(O, ", ");
3223
3224
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);
3225
3226
0
  if (MI->csh->detail) {
3227
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3228
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;
3229
0
#ifndef CAPSTONE_DIET
3230
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3231
0
#endif
3232
0
    MI->flat_insn->detail->arm.op_count++;
3233
0
  }
3234
3235
0
  SStream_concat0(O, "}");
3236
3237
0
#ifndef CAPSTONE_DIET
3238
0
  MI->ac_idx++;
3239
0
#endif
3240
0
}
3241
3242
static void printVectorListFourSpaced(MCInst *MI, unsigned OpNum, SStream *O)
3243
0
{
3244
0
#ifndef CAPSTONE_DIET
3245
0
  uint8_t access;
3246
3247
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3248
0
#endif
3249
3250
  // Normally, it's not safe to use register enum values directly with
3251
  // addition to get the next register, but for VFP registers, the
3252
  // sort order is guaranteed because they're all of the form D<n>.
3253
0
  SStream_concat0(O, "{");
3254
3255
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
3256
3257
0
  if (MI->csh->detail) {
3258
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3259
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3260
0
#ifndef CAPSTONE_DIET
3261
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3262
0
#endif
3263
0
    MI->flat_insn->detail->arm.op_count++;
3264
0
  }
3265
3266
0
  SStream_concat0(O, ", ");
3267
3268
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
3269
3270
0
  if (MI->csh->detail) {
3271
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3272
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
3273
0
#ifndef CAPSTONE_DIET
3274
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3275
0
#endif
3276
0
    MI->flat_insn->detail->arm.op_count++;
3277
0
  }
3278
3279
0
  SStream_concat0(O, ", ");
3280
3281
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);
3282
3283
0
  if (MI->csh->detail) {
3284
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3285
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;
3286
0
#ifndef CAPSTONE_DIET
3287
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3288
0
#endif
3289
0
    MI->flat_insn->detail->arm.op_count++;
3290
0
  }
3291
3292
0
  SStream_concat0(O, ", ");
3293
3294
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6);
3295
3296
0
  if (MI->csh->detail) {
3297
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3298
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6;
3299
0
#ifndef CAPSTONE_DIET
3300
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3301
0
#endif
3302
0
    MI->flat_insn->detail->arm.op_count++;
3303
0
  }
3304
3305
0
  SStream_concat0(O, "}");
3306
3307
0
#ifndef CAPSTONE_DIET
3308
0
  MI->ac_idx++;
3309
0
#endif
3310
0
}
3311
3312
static void printComplexRotationOp(MCInst *MI, unsigned OpNo, SStream *O, int64_t Angle, int64_t Remainder)
3313
726
{
3314
726
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNo));
3315
726
  unsigned tmp = (unsigned)((Val * Angle) + Remainder);
3316
3317
726
  printUInt32Bang(O, tmp);
3318
726
  if (MI->csh->detail) {
3319
726
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
3320
726
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
3321
726
    MI->flat_insn->detail->arm.op_count++;
3322
726
  }
3323
726
}
3324
3325
void ARM_addVectorDataType(MCInst *MI, arm_vectordata_type vd)
3326
2.92k
{
3327
2.92k
  if (MI->csh->detail) {
3328
2.92k
    MI->flat_insn->detail->arm.vector_data = vd;
3329
2.92k
  }
3330
2.92k
}
3331
3332
void ARM_addVectorDataSize(MCInst *MI, int size)
3333
9.29k
{
3334
9.29k
  if (MI->csh->detail) {
3335
9.29k
    MI->flat_insn->detail->arm.vector_size = size;
3336
9.29k
  }
3337
9.29k
}
3338
3339
void ARM_addReg(MCInst *MI, int reg)
3340
595
{
3341
595
  if (MI->csh->detail) {
3342
595
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3343
595
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = reg;
3344
595
    MI->flat_insn->detail->arm.op_count++;
3345
595
  }
3346
595
}
3347
3348
void ARM_addUserMode(MCInst *MI)
3349
269
{
3350
269
  if (MI->csh->detail) {
3351
269
    MI->flat_insn->detail->arm.usermode = true;
3352
269
  }
3353
269
}
3354
3355
void ARM_addSysReg(MCInst *MI, arm_sysreg reg)
3356
606
{
3357
606
  if (MI->csh->detail) {
3358
606
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_SYSREG;
3359
606
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = reg;
3360
606
    MI->flat_insn->detail->arm.op_count++;
3361
606
  }
3362
606
}
3363
3364
#endif