Coverage Report

Created: 2025-11-24 06:12

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
3.63k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
2.08k
#define BIT_5(A)  ((A) & 0x00000020)
61
7.77k
#define BIT_6(A)  ((A) & 0x00000040)
62
7.77k
#define BIT_7(A)  ((A) & 0x00000080)
63
17.4k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
712
#define BIT_A(A)  ((A) & 0x00000400)
66
19.4k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
21.0k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.31k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
73.9k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
183k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
9.66k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
17.4k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
7.77k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
7.77k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
14.9k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
24.2k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
14.9k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
14.9k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
7.77k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
3.32k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
7.77k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
2.44k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
16.6k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
16.6k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
616k
{
149
616k
  const uint16_t v0 = info->code[addr + 0];
150
616k
  const uint16_t v1 = info->code[addr + 1];
151
616k
  return (v0 << 8) | v1;
152
616k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
269k
{
156
269k
  const uint32_t v0 = info->code[addr + 0];
157
269k
  const uint32_t v1 = info->code[addr + 1];
158
269k
  const uint32_t v2 = info->code[addr + 2];
159
269k
  const uint32_t v3 = info->code[addr + 3];
160
269k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
269k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
259
{
165
259
  const uint64_t v0 = info->code[addr + 0];
166
259
  const uint64_t v1 = info->code[addr + 1];
167
259
  const uint64_t v2 = info->code[addr + 2];
168
259
  const uint64_t v3 = info->code[addr + 3];
169
259
  const uint64_t v4 = info->code[addr + 4];
170
259
  const uint64_t v5 = info->code[addr + 5];
171
259
  const uint64_t v6 = info->code[addr + 6];
172
259
  const uint64_t v7 = info->code[addr + 7];
173
259
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
259
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
617k
{
178
617k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
617k
  if (info->code_len < addr + 2) {
180
1.06k
    return 0xaaaa;
181
1.06k
  }
182
616k
  return m68k_read_disassembler_16(info, addr);
183
617k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
272k
{
187
272k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
272k
  if (info->code_len < addr + 4) {
189
3.40k
    return 0xaaaaaaaa;
190
3.40k
  }
191
269k
  return m68k_read_disassembler_32(info, addr);
192
272k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
262
{
196
262
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
262
  if (info->code_len < addr + 8) {
198
3
    return 0xaaaaaaaaaaaaaaaaLL;
199
3
  }
200
259
  return m68k_read_disassembler_64(info, addr);
201
262
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
60.7k
  do {           \
269
60.7k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
16.4k
      d68000_invalid(info);   \
271
16.4k
      return;       \
272
16.4k
    }          \
273
60.7k
  } while (0)
274
275
14.4k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
602k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
272k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
262
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
14.4k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
344k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
13.5k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
262
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
12.0k
{
302
12.0k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
12.0k
}
304
305
static int make_int_16(int value)
306
6.12k
{
307
6.12k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
6.12k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
17.4k
{
312
17.4k
  uint32_t extension = read_imm_16(info);
313
314
17.4k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
17.4k
  if (EXT_FULL(extension)) {
317
7.77k
    uint32_t preindex;
318
7.77k
    uint32_t postindex;
319
320
7.77k
    op->mem.base_reg = M68K_REG_INVALID;
321
7.77k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
7.77k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
7.77k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
7.77k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
4.72k
      if (is_pc) {
335
1.17k
        op->mem.base_reg = M68K_REG_PC;
336
3.55k
      } else {
337
3.55k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
3.55k
      }
339
4.72k
    }
340
341
7.77k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
5.27k
      if (EXT_INDEX_AR(extension)) {
343
1.78k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
3.48k
      } else {
345
3.48k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
3.48k
      }
347
348
5.27k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
5.27k
      if (EXT_INDEX_SCALE(extension)) {
351
3.65k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
3.65k
      }
353
5.27k
    }
354
355
7.77k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
7.77k
    postindex = (extension & 7) > 4;
357
358
7.77k
    if (preindex) {
359
3.09k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
4.67k
    } else if (postindex) {
361
2.43k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
2.43k
    }
363
364
7.77k
    return;
365
7.77k
  }
366
367
9.66k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
9.66k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
9.66k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.13k
    if (is_pc) {
372
347
      op->mem.base_reg = M68K_REG_PC;
373
347
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
783
    } else {
375
783
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
783
    }
377
8.53k
  } else {
378
8.53k
    if (is_pc) {
379
1.16k
      op->mem.base_reg = M68K_REG_PC;
380
1.16k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
7.37k
    } else {
382
7.37k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
7.37k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
7.37k
    }
385
386
8.53k
    op->mem.disp = (int8_t)(extension & 0xff);
387
8.53k
  }
388
389
9.66k
  if (EXT_INDEX_SCALE(extension)) {
390
5.70k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
5.70k
  }
392
9.66k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
175k
{
397
  // default to memory
398
399
175k
  op->type = M68K_OP_MEM;
400
401
175k
  switch (instruction & 0x3f) {
402
48.1k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
48.1k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
48.1k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
48.1k
      op->type = M68K_OP_REG;
407
48.1k
      break;
408
409
8.17k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
8.17k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
8.17k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
8.17k
      op->type = M68K_OP_REG;
414
8.17k
      break;
415
416
24.7k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
24.7k
      op->address_mode = M68K_AM_REGI_ADDR;
419
24.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
24.7k
      break;
421
422
19.2k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
19.2k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
19.2k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
19.2k
      break;
427
428
34.6k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
34.6k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
34.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
34.6k
      break;
433
434
12.7k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
12.7k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
12.7k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
12.7k
      op->mem.disp = (int16_t)read_imm_16(info);
439
12.7k
      break;
440
441
14.1k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
14.1k
      get_with_index_address_mode(info, op, instruction, size, false);
444
14.1k
      break;
445
446
2.63k
    case 0x38:
447
      /* absolute short address */
448
2.63k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
2.63k
      op->imm = read_imm_16(info);
450
2.63k
      break;
451
452
1.19k
    case 0x39:
453
      /* absolute long address */
454
1.19k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.19k
      op->imm = read_imm_32(info);
456
1.19k
      break;
457
458
2.97k
    case 0x3a:
459
      /* program counter with displacement */
460
2.97k
      op->address_mode = M68K_AM_PCI_DISP;
461
2.97k
      op->mem.disp = (int16_t)read_imm_16(info);
462
2.97k
      break;
463
464
3.30k
    case 0x3b:
465
      /* program counter with index */
466
3.30k
      get_with_index_address_mode(info, op, instruction, size, true);
467
3.30k
      break;
468
469
2.97k
    case 0x3c:
470
2.97k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.97k
      op->type = M68K_OP_IMM;
472
473
2.97k
      if (size == 1)
474
299
        op->imm = read_imm_8(info) & 0xff;
475
2.67k
      else if (size == 2)
476
1.76k
        op->imm = read_imm_16(info) & 0xffff;
477
914
      else if (size == 4)
478
652
        op->imm = read_imm_32(info);
479
262
      else
480
262
        op->imm = read_imm_64(info);
481
482
2.97k
      break;
483
484
882
    default:
485
882
      break;
486
175k
  }
487
175k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
44.5k
{
491
44.5k
  info->groups[info->groups_count++] = (uint8_t)group;
492
44.5k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
245k
{
496
245k
  cs_m68k* ext;
497
498
245k
  MCInst_setOpcode(info->inst, opcode);
499
500
245k
  ext = &info->extension;
501
502
245k
  ext->op_count = (uint8_t)count;
503
245k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
245k
  ext->op_size.cpu_size = size;
505
506
245k
  return ext;
507
245k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
20.4k
{
511
20.4k
  cs_m68k_op* op0;
512
20.4k
  cs_m68k_op* op1;
513
20.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
20.4k
  op0 = &ext->operands[0];
516
20.4k
  op1 = &ext->operands[1];
517
518
20.4k
  if (isDreg) {
519
20.4k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
20.4k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
20.4k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
20.4k
  get_ea_mode_op(info, op1, info->ir, size);
527
20.4k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
20.4k
{
531
20.4k
  build_re_gen_1(info, true, opcode, size);
532
20.4k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
20.6k
{
536
20.6k
  cs_m68k_op* op0;
537
20.6k
  cs_m68k_op* op1;
538
20.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
20.6k
  op0 = &ext->operands[0];
541
20.6k
  op1 = &ext->operands[1];
542
543
20.6k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
20.6k
  if (isDreg) {
546
20.6k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
20.6k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
20.6k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
20.6k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
4.10k
{
556
4.10k
  cs_m68k_op* op0;
557
4.10k
  cs_m68k_op* op1;
558
4.10k
  cs_m68k_op* op2;
559
4.10k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
4.10k
  op0 = &ext->operands[0];
562
4.10k
  op1 = &ext->operands[1];
563
4.10k
  op2 = &ext->operands[2];
564
565
4.10k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
4.10k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
4.10k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
4.10k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
4.10k
  if (imm > 0) {
572
954
    ext->op_count = 3;
573
954
    op2->type = M68K_OP_IMM;
574
954
    op2->address_mode = M68K_AM_IMMEDIATE;
575
954
    op2->imm = imm;
576
954
  }
577
4.10k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
8.87k
{
581
8.87k
  cs_m68k_op* op0;
582
8.87k
  cs_m68k_op* op1;
583
8.87k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
8.87k
  op0 = &ext->operands[0];
586
8.87k
  op1 = &ext->operands[1];
587
588
8.87k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
8.87k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
8.87k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
8.87k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
8.87k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
19.3k
{
597
19.3k
  cs_m68k_op* op0;
598
19.3k
  cs_m68k_op* op1;
599
19.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
19.3k
  op0 = &ext->operands[0];
602
19.3k
  op1 = &ext->operands[1];
603
604
19.3k
  op0->type = M68K_OP_IMM;
605
19.3k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
19.3k
  op0->imm = imm;
607
608
19.3k
  get_ea_mode_op(info, op1, info->ir, size);
609
19.3k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.91k
{
613
7.91k
  cs_m68k_op* op0;
614
7.91k
  cs_m68k_op* op1;
615
7.91k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.91k
  op0 = &ext->operands[0];
618
7.91k
  op1 = &ext->operands[1];
619
620
7.91k
  op0->type = M68K_OP_IMM;
621
7.91k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.91k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.91k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.91k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.91k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
9.53k
{
630
9.53k
  cs_m68k_op* op0;
631
9.53k
  cs_m68k_op* op1;
632
9.53k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
9.53k
  op0 = &ext->operands[0];
635
9.53k
  op1 = &ext->operands[1];
636
637
9.53k
  op0->type = M68K_OP_IMM;
638
9.53k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
9.53k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
9.53k
  get_ea_mode_op(info, op1, info->ir, size);
642
9.53k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
4.35k
{
646
4.35k
  cs_m68k_op* op0;
647
4.35k
  cs_m68k_op* op1;
648
4.35k
  cs_m68k_op* op2;
649
4.35k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
4.35k
  op0 = &ext->operands[0];
652
4.35k
  op1 = &ext->operands[1];
653
4.35k
  op2 = &ext->operands[2];
654
655
4.35k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
4.35k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
4.35k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
4.35k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
4.35k
  if (imm > 0) {
662
1.46k
    ext->op_count = 3;
663
1.46k
    op2->type = M68K_OP_IMM;
664
1.46k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.46k
    op2->imm = imm;
666
1.46k
  }
667
4.35k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
15.4k
{
671
15.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
15.4k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
15.4k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
10.0k
{
677
10.0k
  cs_m68k_op* op0;
678
10.0k
  cs_m68k_op* op1;
679
10.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
10.0k
  op0 = &ext->operands[0];
682
10.0k
  op1 = &ext->operands[1];
683
684
10.0k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
10.0k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
10.0k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
10.0k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
28.8k
{
692
28.8k
  cs_m68k_op* op0;
693
28.8k
  cs_m68k_op* op1;
694
28.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
28.8k
  op0 = &ext->operands[0];
697
28.8k
  op1 = &ext->operands[1];
698
699
28.8k
  get_ea_mode_op(info, op0, info->ir, size);
700
28.8k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
28.8k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
769
{
705
769
  cs_m68k_op* op0;
706
769
  cs_m68k_op* op1;
707
769
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
769
  op0 = &ext->operands[0];
710
769
  op1 = &ext->operands[1];
711
712
769
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
769
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
769
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
769
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
769
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.50k
{
721
1.50k
  cs_m68k_op* op0;
722
1.50k
  cs_m68k_op* op1;
723
1.50k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.50k
  op0 = &ext->operands[0];
726
1.50k
  op1 = &ext->operands[1];
727
728
1.50k
  op0->type = M68K_OP_IMM;
729
1.50k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.50k
  op0->imm = imm;
731
732
1.50k
  op1->address_mode = M68K_AM_NONE;
733
1.50k
  op1->reg = reg;
734
1.50k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
14.0k
{
738
14.0k
  cs_m68k_op* op;
739
14.0k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
14.0k
  op = &ext->operands[0];
742
743
14.0k
  op->type = M68K_OP_BR_DISP;
744
14.0k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
14.0k
  op->br_disp.disp = displacement;
746
14.0k
  op->br_disp.disp_size = size;
747
748
14.0k
  set_insn_group(info, M68K_GRP_JUMP);
749
14.0k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
14.0k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
3.45k
{
754
3.45k
  cs_m68k_op* op;
755
3.45k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
3.45k
  op = &ext->operands[0];
758
759
3.45k
  op->type = M68K_OP_IMM;
760
3.45k
  op->address_mode = M68K_AM_IMMEDIATE;
761
3.45k
  op->imm = immediate;
762
763
3.45k
  set_insn_group(info, M68K_GRP_JUMP);
764
3.45k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
10.0k
{
768
10.0k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
10.0k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
992
{
773
992
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
992
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.36k
{
778
1.36k
  cs_m68k_op* op0;
779
1.36k
  cs_m68k_op* op1;
780
1.36k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.36k
  op0 = &ext->operands[0];
783
1.36k
  op1 = &ext->operands[1];
784
785
1.36k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.36k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.36k
  op1->type = M68K_OP_BR_DISP;
789
1.36k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.36k
  op1->br_disp.disp = displacement;
791
1.36k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.36k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.36k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.36k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
771
{
799
771
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
771
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
252
{
804
252
  cs_m68k_op* op0;
805
252
  cs_m68k_op* op1;
806
252
  cs_m68k_op* op2;
807
252
  uint32_t extension = read_imm_16(info);
808
252
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
252
  op0 = &ext->operands[0];
811
252
  op1 = &ext->operands[1];
812
252
  op2 = &ext->operands[2];
813
814
252
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
252
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
252
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
252
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
252
  get_ea_mode_op(info, op2, info->ir, size);
821
252
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
2.08k
{
825
2.08k
  uint8_t offset;
826
2.08k
  uint8_t width;
827
2.08k
  cs_m68k_op* op_ea;
828
2.08k
  cs_m68k_op* op1;
829
2.08k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
2.08k
  uint32_t extension = read_imm_16(info);
831
832
2.08k
  op_ea = &ext->operands[0];
833
2.08k
  op1 = &ext->operands[1];
834
835
2.08k
  if (BIT_B(extension))
836
1.49k
    offset = (extension >> 6) & 7;
837
586
  else
838
586
    offset = (extension >> 6) & 31;
839
840
2.08k
  if (BIT_5(extension))
841
974
    width = extension & 7;
842
1.10k
  else
843
1.10k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
2.08k
  if (has_d_arg) {
846
875
    ext->op_count = 2;
847
875
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
875
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
875
  }
850
851
2.08k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
2.08k
  op_ea->mem.bitfield = 1;
854
2.08k
  op_ea->mem.width = width;
855
2.08k
  op_ea->mem.offset = offset;
856
2.08k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
1.22k
{
860
1.22k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
1.22k
  cs_m68k_op* op;
862
863
1.22k
  op = &ext->operands[0];
864
865
1.22k
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
1.22k
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
1.22k
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.49k
{
871
1.49k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.49k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
21.4k
  for (v >>= 1; v; v >>= 1) {
875
19.9k
    r <<= 1;
876
19.9k
    r |= v & 1;
877
19.9k
    s--;
878
19.9k
  }
879
880
1.49k
  return r <<= s; // shift when v's highest bits are zero
881
1.49k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
812
{
885
812
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
812
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
4.01k
  for (v >>= 1; v; v >>= 1) {
889
3.20k
    r <<= 1;
890
3.20k
    r |= v & 1;
891
3.20k
    s--;
892
3.20k
  }
893
894
812
  return r <<= s; // shift when v's highest bits are zero
895
812
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
3.84k
{
900
3.84k
  cs_m68k_op* op0;
901
3.84k
  cs_m68k_op* op1;
902
3.84k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
3.84k
  op0 = &ext->operands[0];
905
3.84k
  op1 = &ext->operands[1];
906
907
3.84k
  op0->type = M68K_OP_REG_BITS;
908
3.84k
  op0->register_bits = read_imm_16(info);
909
910
3.84k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
3.84k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.49k
    op0->register_bits = reverse_bits(op0->register_bits);
914
3.84k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.23k
{
918
1.23k
  cs_m68k_op* op0;
919
1.23k
  cs_m68k_op* op1;
920
1.23k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.23k
  op0 = &ext->operands[0];
923
1.23k
  op1 = &ext->operands[1];
924
925
1.23k
  op1->type = M68K_OP_REG_BITS;
926
1.23k
  op1->register_bits = read_imm_16(info);
927
928
1.23k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.23k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
30.5k
{
933
30.5k
  cs_m68k_op* op;
934
30.5k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
30.5k
  MCInst_setOpcode(info->inst, opcode);
937
938
30.5k
  op = &ext->operands[0];
939
940
30.5k
  op->type = M68K_OP_IMM;
941
30.5k
  op->address_mode = M68K_AM_IMMEDIATE;
942
30.5k
  op->imm = data;
943
30.5k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
234
{
947
234
  build_imm(info, M68K_INS_ILLEGAL, data);
948
234
}
949
950
static void build_invalid(m68k_info *info, int data)
951
30.2k
{
952
30.2k
  build_imm(info, M68K_INS_INVALID, data);
953
30.2k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.74k
{
957
1.74k
  uint32_t word3;
958
1.74k
  uint32_t extension;
959
1.74k
  cs_m68k_op* op0;
960
1.74k
  cs_m68k_op* op1;
961
1.74k
  cs_m68k_op* op2;
962
1.74k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.74k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.74k
  word3 = peek_imm_32(info) & 0xffff;
967
1.74k
  if (!instruction_is_valid(info, word3))
968
425
    return;
969
970
1.31k
  op0 = &ext->operands[0];
971
1.31k
  op1 = &ext->operands[1];
972
1.31k
  op2 = &ext->operands[2];
973
974
1.31k
  extension = read_imm_32(info);
975
976
1.31k
  op0->address_mode = M68K_AM_NONE;
977
1.31k
  op0->type = M68K_OP_REG_PAIR;
978
1.31k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.31k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.31k
  op1->address_mode = M68K_AM_NONE;
982
1.31k
  op1->type = M68K_OP_REG_PAIR;
983
1.31k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.31k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.31k
  reg_0 = (extension >> 28) & 7;
987
1.31k
  reg_1 = (extension >> 12) & 7;
988
989
1.31k
  op2->address_mode = M68K_AM_NONE;
990
1.31k
  op2->type = M68K_OP_REG_PAIR;
991
1.31k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.31k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.31k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
766
{
997
766
  cs_m68k_op* op0;
998
766
  cs_m68k_op* op1;
999
766
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
766
  uint32_t extension = read_imm_16(info);
1002
1003
766
  if (BIT_B(extension))
1004
276
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
490
  else
1006
490
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
766
  op0 = &ext->operands[0];
1009
766
  op1 = &ext->operands[1];
1010
1011
766
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
766
  op1->address_mode = M68K_AM_NONE;
1014
766
  op1->type = M68K_OP_REG;
1015
766
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
766
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.14k
{
1020
1.14k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.14k
  int i;
1022
1023
3.42k
  for (i = 0; i < 2; ++i) {
1024
2.28k
    cs_m68k_op* op = &ext->operands[i];
1025
2.28k
    const int d = data[i];
1026
2.28k
    const int m = modes[i];
1027
1028
2.28k
    op->type = M68K_OP_MEM;
1029
1030
2.28k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.53k
      op->address_mode = m;
1032
1.53k
      op->reg = M68K_REG_A0 + d;
1033
1.53k
    } else {
1034
746
      op->address_mode = m;
1035
746
      op->imm = d;
1036
746
    }
1037
2.28k
  }
1038
1.14k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
455
{
1042
455
  cs_m68k_op* op0;
1043
455
  cs_m68k_op* op1;
1044
455
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
455
  op0 = &ext->operands[0];
1047
455
  op1 = &ext->operands[1];
1048
1049
455
  op0->address_mode = M68K_AM_NONE;
1050
455
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
455
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
455
  op1->type = M68K_OP_IMM;
1054
455
  op1->imm = disp;
1055
455
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.88k
{
1059
1.88k
  cs_m68k_op* op0;
1060
1.88k
  cs_m68k_op* op1;
1061
1.88k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.88k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
348
    case 0:
1066
348
      d68000_invalid(info);
1067
348
      return;
1068
      // Line
1069
275
    case 1:
1070
275
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
275
      break;
1072
      // Page
1073
968
    case 2:
1074
968
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
968
      break;
1076
      // All
1077
292
    case 3:
1078
292
      ext->op_count = 1;
1079
292
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
292
      break;
1081
1.88k
  }
1082
1083
1.53k
  op0 = &ext->operands[0];
1084
1.53k
  op1 = &ext->operands[1];
1085
1086
1.53k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.53k
  op0->type = M68K_OP_IMM;
1088
1.53k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.53k
  op1->type = M68K_OP_MEM;
1091
1.53k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.53k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.53k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
675
{
1097
675
  cs_m68k_op* op0;
1098
675
  cs_m68k_op* op1;
1099
675
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
675
  op0 = &ext->operands[0];
1102
675
  op1 = &ext->operands[1];
1103
1104
675
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
675
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
675
  op1->type = M68K_OP_MEM;
1108
675
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
675
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
675
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.89k
{
1114
1.89k
  cs_m68k_op* op0;
1115
1.89k
  cs_m68k_op* op1;
1116
1.89k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.89k
  op0 = &ext->operands[0];
1119
1.89k
  op1 = &ext->operands[1];
1120
1121
1.89k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.89k
  op0->type = M68K_OP_MEM;
1123
1.89k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.89k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.89k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.89k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
417
{
1131
417
  cs_m68k_op* op0;
1132
417
  cs_m68k_op* op1;
1133
417
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
417
  uint32_t extension = read_imm_16(info);
1135
1136
417
  op0 = &ext->operands[0];
1137
417
  op1 = &ext->operands[1];
1138
1139
417
  if (BIT_B(extension)) {
1140
57
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
57
    get_ea_mode_op(info, op1, info->ir, size);
1142
360
  } else {
1143
360
    get_ea_mode_op(info, op0, info->ir, size);
1144
360
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
360
  }
1146
417
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
20.6k
{
1150
20.6k
  build_er_gen_1(info, true, opcode, size);
1151
20.6k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
17.8k
{
1194
17.8k
  build_invalid(info, info->ir);
1195
17.8k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
234
{
1199
234
  build_illegal(info, info->ir);
1200
234
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
5.88k
{
1204
5.88k
  build_invalid(info, info->ir);
1205
5.88k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
6.56k
{
1209
6.56k
  build_invalid(info, info->ir);
1210
6.56k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
456
{
1214
456
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
456
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
311
{
1219
311
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
311
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
393
{
1224
393
  build_er_1(info, M68K_INS_ADD, 1);
1225
393
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
584
{
1229
584
  build_er_1(info, M68K_INS_ADD, 2);
1230
584
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
619
{
1234
619
  build_er_1(info, M68K_INS_ADD, 4);
1235
619
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
821
{
1239
821
  build_re_1(info, M68K_INS_ADD, 1);
1240
821
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
364
{
1244
364
  build_re_1(info, M68K_INS_ADD, 2);
1245
364
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
592
{
1249
592
  build_re_1(info, M68K_INS_ADD, 4);
1250
592
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
848
{
1254
848
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
848
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.78k
{
1259
1.78k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.78k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
477
{
1264
477
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
477
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
273
{
1269
273
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
273
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
242
{
1274
242
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
242
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.34k
{
1279
1.34k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.34k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
2.25k
{
1284
2.25k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
2.25k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
758
{
1289
758
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
758
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
315
{
1294
315
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
315
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
294
{
1299
294
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
294
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
219
{
1304
219
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
219
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
513
{
1309
513
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
513
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
317
{
1314
317
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
317
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
342
{
1319
342
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
342
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
405
{
1324
405
  build_er_1(info, M68K_INS_AND, 1);
1325
405
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
700
{
1329
700
  build_er_1(info, M68K_INS_AND, 2);
1330
700
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
605
{
1334
605
  build_er_1(info, M68K_INS_AND, 4);
1335
605
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
417
{
1339
417
  build_re_1(info, M68K_INS_AND, 1);
1340
417
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
603
{
1344
603
  build_re_1(info, M68K_INS_AND, 2);
1345
603
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
300
{
1349
300
  build_re_1(info, M68K_INS_AND, 4);
1350
300
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
428
{
1354
428
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
428
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
262
{
1359
262
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
262
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
295
{
1364
295
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
295
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
97
{
1369
97
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
97
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
208
{
1374
208
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
208
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
549
{
1379
549
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
549
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
335
{
1384
335
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
335
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
503
{
1389
503
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
503
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
330
{
1394
330
  build_r(info, M68K_INS_ASR, 1);
1395
330
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
433
{
1399
433
  build_r(info, M68K_INS_ASR, 2);
1400
433
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
308
{
1404
308
  build_r(info, M68K_INS_ASR, 4);
1405
308
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
536
{
1409
536
  build_ea(info, M68K_INS_ASR, 2);
1410
536
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
456
{
1414
456
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
456
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
250
{
1419
250
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
250
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
260
{
1424
260
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
260
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
712
{
1429
712
  build_r(info, M68K_INS_ASL, 1);
1430
712
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
490
{
1434
490
  build_r(info, M68K_INS_ASL, 2);
1435
490
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
225
{
1439
225
  build_r(info, M68K_INS_ASL, 4);
1440
225
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
693
{
1444
693
  build_ea(info, M68K_INS_ASL, 2);
1445
693
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
9.07k
{
1449
9.07k
  build_bcc(info, 1, make_int_8(info->ir));
1450
9.07k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
753
{
1454
753
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
753
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
528
{
1459
528
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
208
  build_bcc(info, 4, read_imm_32(info));
1461
208
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.71k
{
1465
1.71k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.71k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
250
{
1470
250
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
250
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.34k
{
1475
1.34k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.34k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
269
{
1480
269
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
269
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.32k
{
1485
1.32k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
906
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
906
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
538
{
1491
538
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
448
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
448
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
690
{
1498
690
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
490
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
490
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
434
{
1504
434
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
231
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
231
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
387
{
1510
387
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
172
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
172
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
556
{
1516
556
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
360
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
360
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
332
{
1522
332
  cs_m68k* ext = &info->extension;
1523
332
  cs_m68k_op temp;
1524
1525
332
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
112
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
112
  temp = ext->operands[0];
1531
112
  ext->operands[0] = ext->operands[1];
1532
112
  ext->operands[1] = temp;
1533
112
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
183
{
1537
183
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
102
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
102
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
167
{
1543
167
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
167
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
1.64k
{
1548
1.64k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
1.64k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
341
{
1553
341
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
341
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
439
{
1558
439
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
234
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
234
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
2.75k
{
1564
2.75k
  build_re_1(info, M68K_INS_BSET, 1);
1565
2.75k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
227
{
1569
227
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
227
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
1.34k
{
1574
1.34k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
1.34k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
399
{
1579
399
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
399
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
164
{
1584
164
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
84
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
84
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
3.50k
{
1590
3.50k
  build_re_1(info, M68K_INS_BTST, 4);
1591
3.50k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
138
{
1595
138
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
138
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
71
{
1600
71
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
149
{
1606
149
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
74
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
74
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
172
{
1612
172
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
105
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
105
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
149
{
1618
149
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
73
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
73
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
1.04k
{
1624
1.04k
  build_cas2(info, 2);
1625
1.04k
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
696
{
1629
696
  build_cas2(info, 4);
1630
696
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
528
{
1634
528
  build_er_1(info, M68K_INS_CHK, 2);
1635
528
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.06k
{
1639
1.06k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
788
  build_er_1(info, M68K_INS_CHK, 4);
1641
788
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
527
{
1645
527
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
322
  build_chk2_cmp2(info, 1);
1647
322
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
168
{
1651
168
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
84
  build_chk2_cmp2(info, 2);
1653
84
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
445
{
1657
445
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
360
  build_chk2_cmp2(info, 4);
1659
360
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
878
{
1663
878
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
638
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
638
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
235
{
1669
235
  build_ea(info, M68K_INS_CLR, 1);
1670
235
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
472
{
1674
472
  build_ea(info, M68K_INS_CLR, 2);
1675
472
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
187
{
1679
187
  build_ea(info, M68K_INS_CLR, 4);
1680
187
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
409
{
1684
409
  build_er_1(info, M68K_INS_CMP, 1);
1685
409
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
793
{
1689
793
  build_er_1(info, M68K_INS_CMP, 2);
1690
793
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
2.46k
{
1694
2.46k
  build_er_1(info, M68K_INS_CMP, 4);
1695
2.46k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
745
{
1699
745
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
745
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
837
{
1704
837
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
837
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
321
{
1709
321
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
321
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
192
{
1714
192
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
121
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
121
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
401
{
1720
401
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
93
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
93
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
195
{
1726
195
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
195
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
403
{
1731
403
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
207
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
207
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
484
{
1737
484
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
199
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
199
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
403
{
1743
403
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
403
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
178
{
1748
178
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
108
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
108
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
289
{
1754
289
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
91
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
91
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
249
{
1760
249
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
249
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
447
{
1765
447
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
447
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
73
{
1770
73
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
73
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
4.56k
{
1775
4.56k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
4.56k
  op->type = M68K_OP_BR_DISP;
1777
4.56k
  op->br_disp.disp = displacement;
1778
4.56k
  op->br_disp.disp_size = size;
1779
4.56k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
2.41k
{
1783
2.41k
  cs_m68k_op* op0;
1784
2.41k
  cs_m68k* ext;
1785
2.41k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
2.03k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
203
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
203
    info->pc += 2;
1791
203
    return;
1792
203
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.83k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.83k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.83k
  op0 = &ext->operands[0];
1799
1800
1.83k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.83k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.83k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.83k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
2.58k
{
1808
2.58k
  cs_m68k* ext;
1809
2.58k
  cs_m68k_op* op0;
1810
1811
2.58k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.29k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.29k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.29k
  op0 = &ext->operands[0];
1818
1819
1.29k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.29k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.29k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.29k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.86k
{
1827
1.86k
  cs_m68k* ext;
1828
1.86k
  cs_m68k_op* op0;
1829
1.86k
  cs_m68k_op* op1;
1830
1.86k
  uint32_t ext1, ext2;
1831
1832
1.86k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.43k
  ext1 = read_imm_16(info);
1835
1.43k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.43k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.43k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.43k
  op0 = &ext->operands[0];
1842
1.43k
  op1 = &ext->operands[1];
1843
1844
1.43k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.43k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.43k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.43k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.43k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.09k
{
1854
1.09k
  cs_m68k_op* special;
1855
1.09k
  cs_m68k_op* op_ea;
1856
1857
1.09k
  int regsel = (extension >> 10) & 0x7;
1858
1.09k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.09k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.09k
  special = &ext->operands[0];
1863
1.09k
  op_ea = &ext->operands[1];
1864
1865
1.09k
  if (!dir) {
1866
367
    cs_m68k_op* t = special;
1867
367
    special = op_ea;
1868
367
    op_ea = t;
1869
367
  }
1870
1871
1.09k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.09k
  if (regsel & 4)
1874
368
    special->reg = M68K_REG_FPCR;
1875
729
  else if (regsel & 2)
1876
264
    special->reg = M68K_REG_FPSR;
1877
465
  else if (regsel & 1)
1878
234
    special->reg = M68K_REG_FPIAR;
1879
1.09k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.04k
{
1883
2.04k
  cs_m68k_op* op_reglist;
1884
2.04k
  cs_m68k_op* op_ea;
1885
2.04k
  int dir = (extension >> 13) & 0x1;
1886
2.04k
  int mode = (extension >> 11) & 0x3;
1887
2.04k
  uint32_t reglist = extension & 0xff;
1888
2.04k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.04k
  op_reglist = &ext->operands[0];
1891
2.04k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.04k
  if (!dir) {
1896
400
    cs_m68k_op* t = op_reglist;
1897
400
    op_reglist = op_ea;
1898
400
    op_ea = t;
1899
400
  }
1900
1901
2.04k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.04k
  switch (mode) {
1904
395
    case 1 : // Dynamic list in dn register
1905
395
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
395
      break;
1907
1908
265
    case 0 :
1909
265
      op_reglist->address_mode = M68K_AM_NONE;
1910
265
      op_reglist->type = M68K_OP_REG_BITS;
1911
265
      op_reglist->register_bits = reglist << 16;
1912
265
      break;
1913
1914
812
    case 2 : // Static list
1915
812
      op_reglist->address_mode = M68K_AM_NONE;
1916
812
      op_reglist->type = M68K_OP_REG_BITS;
1917
812
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
812
      break;
1919
2.04k
  }
1920
2.04k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
15.5k
{
1924
15.5k
  cs_m68k *ext;
1925
15.5k
  cs_m68k_op* op0;
1926
15.5k
  cs_m68k_op* op1;
1927
15.5k
  bool supports_single_op;
1928
15.5k
  uint32_t next;
1929
15.5k
  int rm, src, dst, opmode;
1930
1931
1932
15.5k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
15.0k
  supports_single_op = true;
1935
1936
15.0k
  next = read_imm_16(info);
1937
1938
15.0k
  rm = (next >> 14) & 0x1;
1939
15.0k
  src = (next >> 10) & 0x7;
1940
15.0k
  dst = (next >> 7) & 0x7;
1941
15.0k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
15.0k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
77
    cs_m68k_op* op0;
1947
77
    cs_m68k_op* op1;
1948
77
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
77
    op0 = &ext->operands[0];
1951
77
    op1 = &ext->operands[1];
1952
1953
77
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
77
    op0->type = M68K_OP_IMM;
1955
77
    op0->imm = next & 0x3f;
1956
1957
77
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
77
    return;
1960
77
  }
1961
1962
  // deal with extended move stuff
1963
1964
14.9k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
367
    case 0x4: // FMOVEM ea, FPCR
1967
1.09k
    case 0x5: // FMOVEM FPCR, ea
1968
1.09k
      fmove_fpcr(info, next);
1969
1.09k
      return;
1970
1971
    // fmovem list
1972
400
    case 0x6:
1973
2.04k
    case 0x7:
1974
2.04k
      fmovem(info, next);
1975
2.04k
      return;
1976
14.9k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
11.7k
  if ((next >> 6) & 1)
1981
4.05k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
11.7k
  switch (opmode) {
1986
617
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
421
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
85
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
286
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
801
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
120
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
252
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
201
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
344
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
188
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
216
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
292
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
393
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
215
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
591
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
212
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
73
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
241
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
119
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
516
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
241
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
92
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
166
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
163
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
221
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
254
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
116
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
455
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
368
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
425
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
84
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
97
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
236
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
483
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
252
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
320
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
212
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.42k
    default:
2024
1.42k
      break;
2025
11.7k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
11.7k
  if ((next >> 6) & 1) {
2032
4.05k
    if ((next >> 2) & 1)
2033
2.43k
      info->inst->Opcode += 2;
2034
1.62k
    else
2035
1.62k
      info->inst->Opcode += 1;
2036
4.05k
  }
2037
2038
11.7k
  ext = &info->extension;
2039
2040
11.7k
  ext->op_count = 2;
2041
11.7k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
11.7k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
11.7k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
237
    op0 = &ext->operands[1];
2047
237
    op1 = &ext->operands[0];
2048
11.5k
  } else {
2049
11.5k
    op0 = &ext->operands[0];
2050
11.5k
    op1 = &ext->operands[1];
2051
11.5k
  }
2052
2053
11.7k
  if (rm == 0 && supports_single_op && src == dst) {
2054
827
    ext->op_count = 1;
2055
827
    op0->reg = M68K_REG_FP0 + dst;
2056
827
    return;
2057
827
  }
2058
2059
10.9k
  if (rm == 1) {
2060
5.99k
    switch (src) {
2061
1.42k
      case 0x00 :
2062
1.42k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.42k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.42k
        break;
2065
2066
451
      case 0x06 :
2067
451
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
451
        get_ea_mode_op(info, op0, info->ir, 1);
2069
451
        break;
2070
2071
841
      case 0x04 :
2072
841
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
841
        get_ea_mode_op(info, op0, info->ir, 2);
2074
841
        break;
2075
2076
1.16k
      case 0x01 :
2077
1.16k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
1.16k
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
1.16k
        get_ea_mode_op(info, op0, info->ir, 4);
2080
1.16k
        op0->type = M68K_OP_FP_SINGLE;
2081
1.16k
        break;
2082
2083
845
      case 0x05:
2084
845
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
845
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
845
        get_ea_mode_op(info, op0, info->ir, 8);
2087
845
        op0->type = M68K_OP_FP_DOUBLE;
2088
845
        break;
2089
2090
1.27k
      default :
2091
1.27k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.27k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.27k
        break;
2094
5.99k
    }
2095
5.99k
  } else {
2096
4.96k
    op0->reg = M68K_REG_FP0 + src;
2097
4.96k
  }
2098
2099
10.9k
  op1->reg = M68K_REG_FP0 + dst;
2100
10.9k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.24k
{
2104
1.24k
  cs_m68k* ext;
2105
1.24k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
675
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
675
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
675
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
819
{
2113
819
  cs_m68k* ext;
2114
2115
819
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
488
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
488
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
488
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.53k
{
2123
1.53k
  cs_m68k* ext;
2124
2125
1.53k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
990
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
990
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
990
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
990
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
445
{
2136
445
  uint32_t extension1;
2137
445
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
354
  extension1 = read_imm_16(info);
2140
2141
354
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
354
  info->inst->Opcode += (extension1 & 0x2f);
2145
354
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
282
{
2149
282
  uint32_t extension1, extension2;
2150
282
  cs_m68k_op* op0;
2151
282
  cs_m68k* ext;
2152
2153
282
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
82
  extension1 = read_imm_16(info);
2156
82
  extension2 = read_imm_16(info);
2157
2158
82
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
82
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
82
  op0 = &ext->operands[0];
2164
2165
82
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
82
  op0->type = M68K_OP_IMM;
2167
82
  op0->imm = extension2;
2168
82
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
181
{
2172
181
  uint32_t extension1, extension2;
2173
181
  cs_m68k* ext;
2174
181
  cs_m68k_op* op0;
2175
2176
181
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
82
  extension1 = read_imm_16(info);
2179
82
  extension2 = read_imm_32(info);
2180
2181
82
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
82
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
82
  op0 = &ext->operands[0];
2187
2188
82
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
82
  op0->type = M68K_OP_IMM;
2190
82
  op0->imm = extension2;
2191
82
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
1.65k
{
2195
1.65k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.24k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.24k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
590
{
2201
590
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
590
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
771
{
2206
771
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
771
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.27k
{
2211
1.27k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.27k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
622
{
2216
622
  build_er_1(info, M68K_INS_DIVU, 2);
2217
622
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.12k
{
2221
1.12k
  uint32_t extension, insn_signed;
2222
1.12k
  cs_m68k* ext;
2223
1.12k
  cs_m68k_op* op0;
2224
1.12k
  cs_m68k_op* op1;
2225
1.12k
  uint32_t reg_0, reg_1;
2226
2227
1.12k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
911
  extension = read_imm_16(info);
2230
911
  insn_signed = 0;
2231
2232
911
  if (BIT_B((extension)))
2233
354
    insn_signed = 1;
2234
2235
911
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
911
  op0 = &ext->operands[0];
2238
911
  op1 = &ext->operands[1];
2239
2240
911
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
911
  reg_0 = extension & 7;
2243
911
  reg_1 = (extension >> 12) & 7;
2244
2245
911
  op1->address_mode = M68K_AM_NONE;
2246
911
  op1->type = M68K_OP_REG_PAIR;
2247
911
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
911
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
911
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
612
    op1->type = M68K_OP_REG;
2252
612
    op1->reg = M68K_REG_D0 + reg_1;
2253
612
  }
2254
911
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
732
{
2258
732
  build_re_1(info, M68K_INS_EOR, 1);
2259
732
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
966
{
2263
966
  build_re_1(info, M68K_INS_EOR, 2);
2264
966
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.19k
{
2268
1.19k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.19k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
413
{
2273
413
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
413
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
335
{
2278
335
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
335
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
142
{
2283
142
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
142
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
205
{
2288
205
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
205
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
201
{
2293
201
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
201
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
560
{
2298
560
  build_r(info, M68K_INS_EXG, 4);
2299
560
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
388
{
2303
388
  cs_m68k_op* op0;
2304
388
  cs_m68k_op* op1;
2305
388
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
388
  op0 = &ext->operands[0];
2308
388
  op1 = &ext->operands[1];
2309
2310
388
  op0->address_mode = M68K_AM_NONE;
2311
388
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
388
  op1->address_mode = M68K_AM_NONE;
2314
388
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
388
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
101
{
2319
101
  cs_m68k_op* op0;
2320
101
  cs_m68k_op* op1;
2321
101
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
101
  op0 = &ext->operands[0];
2324
101
  op1 = &ext->operands[1];
2325
2326
101
  op0->address_mode = M68K_AM_NONE;
2327
101
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
101
  op1->address_mode = M68K_AM_NONE;
2330
101
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
101
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
299
{
2335
299
  build_d(info, M68K_INS_EXT, 2);
2336
299
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
134
{
2340
134
  build_d(info, M68K_INS_EXT, 4);
2341
134
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
596
{
2345
596
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
500
  build_d(info, M68K_INS_EXTB, 4);
2347
500
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
161
{
2351
161
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
161
  set_insn_group(info, M68K_GRP_JUMP);
2353
161
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
161
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
96
{
2358
96
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
96
  set_insn_group(info, M68K_GRP_JUMP);
2360
96
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
96
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
762
{
2365
762
  build_ea_a(info, M68K_INS_LEA, 4);
2366
762
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
208
{
2370
208
  build_link(info, read_imm_16(info), 2);
2371
208
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
483
{
2375
483
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
247
  build_link(info, read_imm_32(info), 4);
2377
247
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
437
{
2381
437
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
437
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
282
{
2386
282
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
282
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
314
{
2391
314
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
314
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
293
{
2396
293
  build_r(info, M68K_INS_LSR, 1);
2397
293
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
368
{
2401
368
  build_r(info, M68K_INS_LSR, 2);
2402
368
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
225
{
2406
225
  build_r(info, M68K_INS_LSR, 4);
2407
225
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
250
{
2411
250
  build_ea(info, M68K_INS_LSR, 2);
2412
250
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
354
{
2416
354
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
354
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
409
{
2421
409
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
409
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
244
{
2426
244
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
244
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
627
{
2431
627
  build_r(info, M68K_INS_LSL, 1);
2432
627
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
309
{
2436
309
  build_r(info, M68K_INS_LSL, 2);
2437
309
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
232
{
2441
232
  build_r(info, M68K_INS_LSL, 4);
2442
232
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
340
{
2446
340
  build_ea(info, M68K_INS_LSL, 2);
2447
340
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
7.46k
{
2451
7.46k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
7.46k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
7.50k
{
2456
7.50k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
7.50k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
13.8k
{
2461
13.8k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
13.8k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
1.46k
{
2466
1.46k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
1.46k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
2.11k
{
2471
2.11k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
2.11k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
294
{
2476
294
  cs_m68k_op* op0;
2477
294
  cs_m68k_op* op1;
2478
294
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
294
  op0 = &ext->operands[0];
2481
294
  op1 = &ext->operands[1];
2482
2483
294
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
294
  op1->address_mode = M68K_AM_NONE;
2486
294
  op1->reg = M68K_REG_CCR;
2487
294
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
471
{
2491
471
  cs_m68k_op* op0;
2492
471
  cs_m68k_op* op1;
2493
471
  cs_m68k* ext;
2494
2495
471
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
267
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
267
  op0 = &ext->operands[0];
2500
267
  op1 = &ext->operands[1];
2501
2502
267
  op0->address_mode = M68K_AM_NONE;
2503
267
  op0->reg = M68K_REG_CCR;
2504
2505
267
  get_ea_mode_op(info, op1, info->ir, 1);
2506
267
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
310
{
2510
310
  cs_m68k_op* op0;
2511
310
  cs_m68k_op* op1;
2512
310
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
310
  op0 = &ext->operands[0];
2515
310
  op1 = &ext->operands[1];
2516
2517
310
  op0->address_mode = M68K_AM_NONE;
2518
310
  op0->reg = M68K_REG_SR;
2519
2520
310
  get_ea_mode_op(info, op1, info->ir, 2);
2521
310
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
384
{
2525
384
  cs_m68k_op* op0;
2526
384
  cs_m68k_op* op1;
2527
384
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
384
  op0 = &ext->operands[0];
2530
384
  op1 = &ext->operands[1];
2531
2532
384
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
384
  op1->address_mode = M68K_AM_NONE;
2535
384
  op1->reg = M68K_REG_SR;
2536
384
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
258
{
2540
258
  cs_m68k_op* op0;
2541
258
  cs_m68k_op* op1;
2542
258
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
258
  op0 = &ext->operands[0];
2545
258
  op1 = &ext->operands[1];
2546
2547
258
  op0->address_mode = M68K_AM_NONE;
2548
258
  op0->reg = M68K_REG_USP;
2549
2550
258
  op1->address_mode = M68K_AM_NONE;
2551
258
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
258
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
232
{
2556
232
  cs_m68k_op* op0;
2557
232
  cs_m68k_op* op1;
2558
232
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
232
  op0 = &ext->operands[0];
2561
232
  op1 = &ext->operands[1];
2562
2563
232
  op0->address_mode = M68K_AM_NONE;
2564
232
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
232
  op1->address_mode = M68K_AM_NONE;
2567
232
  op1->reg = M68K_REG_USP;
2568
232
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
3.83k
{
2572
3.83k
  uint32_t extension;
2573
3.83k
  m68k_reg reg;
2574
3.83k
  cs_m68k* ext;
2575
3.83k
  cs_m68k_op* op0;
2576
3.83k
  cs_m68k_op* op1;
2577
2578
2579
3.83k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
3.63k
  extension = read_imm_16(info);
2582
3.63k
  reg = M68K_REG_INVALID;
2583
2584
3.63k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
3.63k
  op0 = &ext->operands[0];
2587
3.63k
  op1 = &ext->operands[1];
2588
2589
3.63k
  switch (extension & 0xfff) {
2590
76
    case 0x000: reg = M68K_REG_SFC; break;
2591
66
    case 0x001: reg = M68K_REG_DFC; break;
2592
201
    case 0x800: reg = M68K_REG_USP; break;
2593
375
    case 0x801: reg = M68K_REG_VBR; break;
2594
211
    case 0x002: reg = M68K_REG_CACR; break;
2595
69
    case 0x802: reg = M68K_REG_CAAR; break;
2596
201
    case 0x803: reg = M68K_REG_MSP; break;
2597
75
    case 0x804: reg = M68K_REG_ISP; break;
2598
199
    case 0x003: reg = M68K_REG_TC; break;
2599
113
    case 0x004: reg = M68K_REG_ITT0; break;
2600
205
    case 0x005: reg = M68K_REG_ITT1; break;
2601
51
    case 0x006: reg = M68K_REG_DTT0; break;
2602
293
    case 0x007: reg = M68K_REG_DTT1; break;
2603
68
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
78
    case 0x806: reg = M68K_REG_URP; break;
2605
485
    case 0x807: reg = M68K_REG_SRP; break;
2606
3.63k
  }
2607
2608
3.63k
  if (BIT_0(info->ir)) {
2609
1.73k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
1.73k
    op1->reg = reg;
2611
1.89k
  } else {
2612
1.89k
    op0->reg = reg;
2613
1.89k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
1.89k
  }
2615
3.63k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.14k
{
2619
1.14k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.14k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
351
{
2624
351
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
351
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
580
{
2629
580
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
580
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
659
{
2634
659
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
659
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
1.53k
{
2639
1.53k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
1.53k
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
819
{
2644
819
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
819
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
434
{
2649
434
  build_movep_re(info, 2);
2650
434
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
241
{
2654
241
  build_movep_re(info, 4);
2655
241
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
914
{
2659
914
  build_movep_er(info, 2);
2660
914
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
977
{
2664
977
  build_movep_er(info, 4);
2665
977
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
182
{
2669
182
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
107
  build_moves(info, 1);
2671
107
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
177
{
2675
  //uint32_t extension;
2676
177
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
90
  build_moves(info, 2);
2678
90
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
297
{
2682
297
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
220
  build_moves(info, 4);
2684
220
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
6.82k
{
2688
6.82k
  cs_m68k_op* op0;
2689
6.82k
  cs_m68k_op* op1;
2690
2691
6.82k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
6.82k
  op0 = &ext->operands[0];
2694
6.82k
  op1 = &ext->operands[1];
2695
2696
6.82k
  op0->type = M68K_OP_IMM;
2697
6.82k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
6.82k
  op0->imm = (info->ir & 0xff);
2699
2700
6.82k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
6.82k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
6.82k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
477
{
2706
477
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
477
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
477
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
396
  build_move16(info, data, modes);
2712
396
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
484
{
2716
484
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
484
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
484
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
241
  build_move16(info, data, modes);
2722
241
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
442
{
2726
442
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
442
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
442
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
219
  build_move16(info, data, modes);
2732
219
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
320
{
2736
320
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
320
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
320
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
78
  build_move16(info, data, modes);
2742
78
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
420
{
2746
420
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
420
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
420
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
208
  build_move16(info, data, modes);
2752
208
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.08k
{
2756
1.08k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.08k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.07k
{
2761
1.07k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.07k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
359
{
2766
359
  uint32_t extension, insn_signed;
2767
359
  cs_m68k* ext;
2768
359
  cs_m68k_op* op0;
2769
359
  cs_m68k_op* op1;
2770
359
  uint32_t reg_0, reg_1;
2771
2772
359
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
290
  extension = read_imm_16(info);
2775
290
  insn_signed = 0;
2776
2777
290
  if (BIT_B((extension)))
2778
72
    insn_signed = 1;
2779
2780
290
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
290
  op0 = &ext->operands[0];
2783
290
  op1 = &ext->operands[1];
2784
2785
290
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
290
  reg_0 = extension & 7;
2788
290
  reg_1 = (extension >> 12) & 7;
2789
2790
290
  op1->address_mode = M68K_AM_NONE;
2791
290
  op1->type = M68K_OP_REG_PAIR;
2792
290
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
290
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
290
  if (!BIT_A(extension)) {
2796
205
    op1->type = M68K_OP_REG;
2797
205
    op1->reg = M68K_REG_D0 + reg_1;
2798
205
  }
2799
290
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
1.03k
{
2803
1.03k
  build_ea(info, M68K_INS_NBCD, 1);
2804
1.03k
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
701
{
2808
701
  build_ea(info, M68K_INS_NEG, 1);
2809
701
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
622
{
2813
622
  build_ea(info, M68K_INS_NEG, 2);
2814
622
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
420
{
2818
420
  build_ea(info, M68K_INS_NEG, 4);
2819
420
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
593
{
2823
593
  build_ea(info, M68K_INS_NEGX, 1);
2824
593
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
400
{
2828
400
  build_ea(info, M68K_INS_NEGX, 2);
2829
400
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
612
{
2833
612
  build_ea(info, M68K_INS_NEGX, 4);
2834
612
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
66
{
2838
66
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
66
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
457
{
2843
457
  build_ea(info, M68K_INS_NOT, 1);
2844
457
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
582
{
2848
582
  build_ea(info, M68K_INS_NOT, 2);
2849
582
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
252
{
2853
252
  build_ea(info, M68K_INS_NOT, 4);
2854
252
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.07k
{
2858
1.07k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.07k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
1.01k
{
2863
1.01k
  build_er_1(info, M68K_INS_OR, 2);
2864
1.01k
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
936
{
2868
936
  build_er_1(info, M68K_INS_OR, 4);
2869
936
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
417
{
2873
417
  build_re_1(info, M68K_INS_OR, 1);
2874
417
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
467
{
2878
467
  build_re_1(info, M68K_INS_OR, 2);
2879
467
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
761
{
2883
761
  build_re_1(info, M68K_INS_OR, 4);
2884
761
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
10.0k
{
2888
10.0k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
10.0k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.21k
{
2893
1.21k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.21k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.06k
{
2898
1.06k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.06k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
529
{
2903
529
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
529
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
265
{
2908
265
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
265
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
647
{
2913
647
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
444
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
444
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
793
{
2919
793
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
549
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
549
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
673
{
2925
673
  build_ea(info, M68K_INS_PEA, 4);
2926
673
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
102
{
2930
102
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
102
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
241
{
2935
241
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
241
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
284
{
2940
284
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
284
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
311
{
2945
311
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
311
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
498
{
2950
498
  build_r(info, M68K_INS_ROR, 1);
2951
498
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
410
{
2955
410
  build_r(info, M68K_INS_ROR, 2);
2956
410
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
489
{
2960
489
  build_r(info, M68K_INS_ROR, 4);
2961
489
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
269
{
2965
269
  build_ea(info, M68K_INS_ROR, 2);
2966
269
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
322
{
2970
322
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
322
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
278
{
2975
278
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
278
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
228
{
2980
228
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
228
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
347
{
2985
347
  build_r(info, M68K_INS_ROL, 1);
2986
347
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
388
{
2990
388
  build_r(info, M68K_INS_ROL, 2);
2991
388
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
251
{
2995
251
  build_r(info, M68K_INS_ROL, 4);
2996
251
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
335
{
3000
335
  build_ea(info, M68K_INS_ROL, 2);
3001
335
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
247
{
3005
247
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
247
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
391
{
3010
391
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
391
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
238
{
3015
238
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
238
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
243
{
3020
243
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
243
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
232
{
3025
232
  build_r(info, M68K_INS_ROXR, 2);
3026
232
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
282
{
3030
282
  build_r(info, M68K_INS_ROXR, 4);
3031
282
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
396
{
3035
396
  build_ea(info, M68K_INS_ROXR, 2);
3036
396
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
241
{
3040
241
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
241
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
235
{
3045
235
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
235
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
264
{
3050
264
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
264
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
260
{
3055
260
  build_r(info, M68K_INS_ROXL, 1);
3056
260
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
286
{
3060
286
  build_r(info, M68K_INS_ROXL, 2);
3061
286
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
315
{
3065
315
  build_r(info, M68K_INS_ROXL, 4);
3066
315
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
519
{
3070
519
  build_ea(info, M68K_INS_ROXL, 2);
3071
519
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
167
{
3075
167
  set_insn_group(info, M68K_GRP_RET);
3076
167
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
95
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
95
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
217
{
3082
217
  set_insn_group(info, M68K_GRP_IRET);
3083
217
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
217
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
211
{
3088
211
  cs_m68k* ext;
3089
211
  cs_m68k_op* op;
3090
3091
211
  set_insn_group(info, M68K_GRP_RET);
3092
3093
211
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
99
{
3112
99
  set_insn_group(info, M68K_GRP_RET);
3113
99
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
99
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
87
{
3118
87
  set_insn_group(info, M68K_GRP_RET);
3119
87
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
87
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
495
{
3124
495
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
495
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
477
{
3129
477
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
477
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
1.37k
{
3134
1.37k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
1.37k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
1.37k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
279
{
3140
279
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
279
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
837
{
3145
837
  build_er_1(info, M68K_INS_SUB, 1);
3146
837
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.95k
{
3150
1.95k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.95k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
2.46k
{
3155
2.46k
  build_er_1(info, M68K_INS_SUB, 4);
3156
2.46k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
681
{
3160
681
  build_re_1(info, M68K_INS_SUB, 1);
3161
681
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
613
{
3165
613
  build_re_1(info, M68K_INS_SUB, 2);
3166
613
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
2.23k
{
3170
2.23k
  build_re_1(info, M68K_INS_SUB, 4);
3171
2.23k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
845
{
3175
845
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
845
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
695
{
3180
695
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
695
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
489
{
3185
489
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
489
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
707
{
3190
707
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
707
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
313
{
3195
313
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
313
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.82k
{
3200
1.82k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.82k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
2.63k
{
3205
2.63k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
2.63k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
713
{
3210
713
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
713
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
561
{
3215
561
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
561
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
306
{
3220
306
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
306
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
323
{
3225
323
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
323
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
437
{
3230
437
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
437
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
212
{
3235
212
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
212
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
545
{
3240
545
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
545
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
290
{
3245
290
  build_d(info, M68K_INS_SWAP, 0);
3246
290
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
408
{
3250
408
  build_ea(info, M68K_INS_TAS, 1);
3251
408
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.17k
{
3255
1.17k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.17k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
520
{
3260
520
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
325
  build_trap(info, 0, 0);
3262
3263
325
  info->extension.op_count = 0;
3264
325
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
646
{
3268
646
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
398
  build_trap(info, 2, read_imm_16(info));
3270
398
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
470
{
3274
470
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
269
  build_trap(info, 4, read_imm_32(info));
3276
269
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
199
{
3280
199
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
199
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
621
{
3285
621
  build_ea(info, M68K_INS_TST, 1);
3286
621
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
489
{
3290
489
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
285
  build_ea(info, M68K_INS_TST, 1);
3292
285
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
474
{
3296
474
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
275
  build_ea(info, M68K_INS_TST, 1);
3298
275
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
436
{
3302
436
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
214
  build_ea(info, M68K_INS_TST, 1);
3304
214
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
356
{
3308
356
  build_ea(info, M68K_INS_TST, 2);
3309
356
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
930
{
3313
930
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
604
  build_ea(info, M68K_INS_TST, 2);
3315
604
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
330
{
3319
330
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
241
  build_ea(info, M68K_INS_TST, 2);
3321
241
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
542
{
3325
542
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
213
  build_ea(info, M68K_INS_TST, 2);
3327
213
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
455
{
3331
455
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
231
  build_ea(info, M68K_INS_TST, 2);
3333
231
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
328
{
3337
328
  build_ea(info, M68K_INS_TST, 4);
3338
328
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
606
{
3342
606
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
344
  build_ea(info, M68K_INS_TST, 4);
3344
344
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
425
{
3348
425
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
212
  build_ea(info, M68K_INS_TST, 4);
3350
212
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
857
{
3354
857
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
469
  build_ea(info, M68K_INS_TST, 4);
3356
469
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
203
{
3360
203
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
68
  build_ea(info, M68K_INS_TST, 4);
3362
68
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
350
{
3366
350
  cs_m68k_op* op;
3367
350
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
350
  op = &ext->operands[0];
3370
3371
350
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
350
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
350
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.16k
{
3377
1.16k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
693
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
693
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
910
{
3383
910
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
654
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
654
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
258k
{
3392
258k
  const unsigned int instruction = info->ir;
3393
258k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
258k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
258k
    (i->instruction == d68000_invalid) ) {
3397
1.08k
    d68000_invalid(info);
3398
1.08k
    return 0;
3399
1.08k
  }
3400
3401
257k
  return 1;
3402
258k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
352k
{
3406
352k
  uint8_t i;
3407
3408
526k
  for (i = 0; i < count; ++i) {
3409
181k
    if (regs[i] == (uint16_t)reg)
3410
7.53k
      return 1;
3411
181k
  }
3412
3413
344k
  return 0;
3414
352k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
375k
{
3418
375k
  if (reg == M68K_REG_INVALID)
3419
23.8k
    return;
3420
3421
352k
  if (write)
3422
199k
  {
3423
199k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
4.41k
      return;
3425
3426
195k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
195k
    info->regs_write_count++;
3428
195k
  }
3429
152k
  else
3430
152k
  {
3431
152k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
3.11k
      return;
3433
3434
149k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
149k
    info->regs_read_count++;
3436
149k
  }
3437
352k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
122k
{
3441
122k
  switch (op->address_mode) {
3442
1.52k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.52k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.52k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.52k
      break;
3446
3447
20.4k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
54.9k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
54.9k
      add_reg_to_rw_list(info, op->reg, 1);
3450
54.9k
      break;
3451
3452
24.7k
    case M68K_AM_REGI_ADDR:
3453
40.0k
    case M68K_AM_REGI_ADDR_DISP:
3454
40.0k
      add_reg_to_rw_list(info, op->reg, 0);
3455
40.0k
      break;
3456
3457
7.37k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
10.3k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
12.5k
    case M68K_AM_MEMI_POST_INDEX:
3460
14.4k
    case M68K_AM_MEMI_PRE_INDEX:
3461
15.6k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
15.9k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
17.1k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
17.4k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
17.4k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
17.4k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
17.4k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
8.36k
    default:
3471
8.36k
      break;
3472
122k
  }
3473
122k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
18.4k
{
3477
18.4k
  int i;
3478
3479
166k
  for (i = 0; i < 8; ++i) {
3480
147k
    if (bits & (1 << i)) {
3481
35.7k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
35.7k
    }
3483
147k
  }
3484
18.4k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
6.16k
{
3488
6.16k
  uint32_t bits = op->register_bits;
3489
6.16k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
6.16k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
6.16k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
6.16k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
440k
{
3496
440k
  switch ((int)op->type) {
3497
200k
    case M68K_OP_REG:
3498
200k
      add_reg_to_rw_list(info, op->reg, write);
3499
200k
      break;
3500
3501
122k
    case M68K_OP_MEM:
3502
122k
      update_am_reg_list(info, op, write);
3503
122k
      break;
3504
3505
6.16k
    case M68K_OP_REG_BITS:
3506
6.16k
      update_reg_list_regbits(info, op, write);
3507
6.16k
      break;
3508
3509
4.33k
    case M68K_OP_REG_PAIR:
3510
4.33k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
4.33k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
4.33k
      break;
3513
440k
  }
3514
440k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
256k
{
3518
256k
  int i;
3519
3520
256k
  if (!info->extension.op_count)
3521
1.65k
    return;
3522
3523
254k
  if (info->extension.op_count == 1) {
3524
73.4k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
181k
  } else {
3526
    // first operand is always read
3527
181k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
366k
    for (i = 1; i < info->extension.op_count; ++i)
3531
185k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
181k
  }
3533
254k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
257k
{
3537
257k
  info->inst = inst;
3538
257k
  info->pc = pc;
3539
257k
  info->ir = 0;
3540
257k
  info->type = cpu_type;
3541
257k
  info->address_mask = 0xffffffff;
3542
3543
257k
  switch(info->type) {
3544
73.9k
    case M68K_CPU_TYPE_68000:
3545
73.9k
      info->type = TYPE_68000;
3546
73.9k
      info->address_mask = 0x00ffffff;
3547
73.9k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
183k
    case M68K_CPU_TYPE_68040:
3565
183k
      info->type = TYPE_68040;
3566
183k
      info->address_mask = 0xffffffff;
3567
183k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
257k
  }
3572
257k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
257k
{
3581
257k
  MCInst *inst = info->inst;
3582
257k
  cs_m68k* ext = &info->extension;
3583
257k
  int i;
3584
257k
  unsigned int size;
3585
3586
257k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
257k
  memset(ext, 0, sizeof(cs_m68k));
3589
257k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.28M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.02M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
257k
  info->ir = peek_imm_16(info);
3595
257k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
256k
    info->ir = read_imm_16(info);
3597
256k
    g_instruction_table[info->ir].instruction(info);
3598
256k
  }
3599
3600
257k
  size = info->pc - (unsigned int)pc;
3601
257k
  info->pc = (unsigned int)pc;
3602
3603
257k
  return size;
3604
257k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
258k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
258k
  int s;
3612
258k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
258k
  cs_struct* handle = instr->csh;
3614
258k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
258k
  if (code_len < 2) {
3619
965
    *size = 0;
3620
965
    return false;
3621
965
  }
3622
3623
257k
  if (instr->flat_insn->detail) {
3624
257k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
257k
  }
3626
3627
257k
  info->groups_count = 0;
3628
257k
  info->regs_read_count = 0;
3629
257k
  info->regs_write_count = 0;
3630
257k
  info->code = code;
3631
257k
  info->code_len = code_len;
3632
257k
  info->baseAddress = address;
3633
3634
257k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
257k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
257k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
257k
  if (handle->mode & CS_MODE_M68K_040)
3641
183k
    cpu_type = M68K_CPU_TYPE_68040;
3642
257k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
257k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
257k
  s = m68k_disassemble(info, address);
3647
3648
257k
  if (s == 0) {
3649
659
    *size = 2;
3650
659
    return false;
3651
659
  }
3652
3653
256k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
256k
  if (s > (int)code_len)
3662
1.18k
    *size = (uint16_t)code_len;
3663
255k
  else
3664
255k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
257k
}
3668