Coverage Report

Created: 2025-11-24 06:12

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
3.93k
{
38
3.93k
  SStream ss;
39
3.93k
  char *p, *p2, tmp[8];
40
3.93k
  unsigned int unit = 0;
41
3.93k
  int i;
42
3.93k
  cs_tms320c64x *tms320c64x;
43
44
3.93k
  if (mci->csh->detail) {
45
3.93k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
3.93k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
3.93k
      switch(insn->detail->groups[i]) {
49
811
        case TMS320C64X_GRP_FUNIT_D:
50
811
          unit = TMS320C64X_FUNIT_D;
51
811
          break;
52
433
        case TMS320C64X_GRP_FUNIT_L:
53
433
          unit = TMS320C64X_FUNIT_L;
54
433
          break;
55
273
        case TMS320C64X_GRP_FUNIT_M:
56
273
          unit = TMS320C64X_FUNIT_M;
57
273
          break;
58
2.17k
        case TMS320C64X_GRP_FUNIT_S:
59
2.17k
          unit = TMS320C64X_FUNIT_S;
60
2.17k
          break;
61
249
        case TMS320C64X_GRP_FUNIT_NO:
62
249
          unit = TMS320C64X_FUNIT_NO;
63
249
          break;
64
3.93k
      }
65
3.93k
      if (unit != 0)
66
3.93k
        break;
67
3.93k
    }
68
3.93k
    tms320c64x->funit.unit = unit;
69
70
3.93k
    SStream_Init(&ss);
71
3.93k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
1.99k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
3.93k
    p = strchr(insn_asm, '\t');
75
3.93k
    if (p != NULL)
76
3.83k
      *p++ = '\0';
77
78
3.93k
    SStream_concat0(&ss, insn_asm);
79
3.93k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
2.10k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
1.54k
        p2--;
82
554
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
554
      if (*p2 == 'a')
87
370
        strcpy(tmp, "1T");
88
184
      else
89
184
        strcpy(tmp, "2T");
90
3.38k
    } else {
91
3.38k
      tmp[0] = '\0';
92
3.38k
    }
93
3.93k
    switch(tms320c64x->funit.unit) {
94
811
      case TMS320C64X_FUNIT_D:
95
811
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
811
        break;
97
433
      case TMS320C64X_FUNIT_L:
98
433
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
433
        break;
100
273
      case TMS320C64X_FUNIT_M:
101
273
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
273
        break;
103
2.17k
      case TMS320C64X_FUNIT_S:
104
2.17k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
2.17k
        break;
106
3.93k
    }
107
3.93k
    if (tms320c64x->funit.crosspath > 0)
108
777
      SStream_concat0(&ss, "X");
109
110
3.93k
    if (p != NULL)
111
3.83k
      SStream_concat(&ss, "\t%s", p);
112
113
3.93k
    if (tms320c64x->parallel != 0)
114
1.69k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
3.93k
    strcpy(insn_asm, ss.buffer);
118
3.93k
  }
119
3.93k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
80.8k
{
129
80.8k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
80.8k
  unsigned reg;
131
132
80.8k
  if (MCOperand_isReg(Op)) {
133
58.4k
    reg = MCOperand_getReg(Op);
134
58.4k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
3.39k
      switch(reg) {
136
1.62k
        case TMS320C64X_REG_EFR:
137
1.62k
          SStream_concat0(O, "EFR");
138
1.62k
          break;
139
771
        case TMS320C64X_REG_IFR:
140
771
          SStream_concat0(O, "IFR");
141
771
          break;
142
998
        default:
143
998
          SStream_concat0(O, getRegisterName(reg));
144
998
          break;
145
3.39k
      }
146
55.0k
    } else {
147
55.0k
      SStream_concat0(O, getRegisterName(reg));
148
55.0k
    }
149
150
58.4k
    if (MI->csh->detail) {
151
58.4k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
58.4k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
58.4k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
58.4k
    }
155
58.4k
  } else if (MCOperand_isImm(Op)) {
156
22.4k
    int64_t Imm = MCOperand_getImm(Op);
157
158
22.4k
    if (Imm >= 0) {
159
17.2k
      if (Imm > HEX_THRESHOLD)
160
10.6k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
6.59k
      else
162
6.59k
        SStream_concat(O, "%"PRIu64, Imm);
163
17.2k
    } else {
164
5.25k
      if (Imm < -HEX_THRESHOLD)
165
4.18k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
1.06k
      else
167
1.06k
        SStream_concat(O, "-%"PRIu64, -Imm);
168
5.25k
    }
169
170
22.4k
    if (MI->csh->detail) {
171
22.4k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
22.4k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
22.4k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
22.4k
    }
175
22.4k
  }
176
80.8k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
4.89k
{
180
4.89k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
4.89k
  int64_t Val = MCOperand_getImm(Op);
182
4.89k
  unsigned scaled, base, offset, mode, unit;
183
4.89k
  cs_tms320c64x *tms320c64x;
184
4.89k
  char st, nd;
185
186
4.89k
  scaled = (Val >> 19) & 1;
187
4.89k
  base = (Val >> 12) & 0x7f;
188
4.89k
  offset = (Val >> 5) & 0x7f;
189
4.89k
  mode = (Val >> 1) & 0xf;
190
4.89k
  unit = Val & 1;
191
192
4.89k
  if (scaled) {
193
4.39k
    st = '[';
194
4.39k
    nd = ']';
195
4.39k
  } else {
196
504
    st = '(';
197
504
    nd = ')';
198
504
  }
199
200
4.89k
  switch(mode) {
201
880
    case 0:
202
880
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
880
      break;
204
354
    case 1:
205
354
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
354
      break;
207
459
    case 4:
208
459
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
459
      break;
210
380
    case 5:
211
380
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
380
      break;
213
399
    case 8:
214
399
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
399
      break;
216
329
    case 9:
217
329
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
329
      break;
219
424
    case 10:
220
424
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
424
      break;
222
659
    case 11:
223
659
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
659
      break;
225
240
    case 12:
226
240
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
240
      break;
228
130
    case 13:
229
130
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
130
      break;
231
281
    case 14:
232
281
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
281
      break;
234
360
    case 15:
235
360
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
360
      break;
237
4.89k
  }
238
239
4.89k
  if (MI->csh->detail) {
240
4.89k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
4.89k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
4.89k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
4.89k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
4.89k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
4.89k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
4.89k
    switch(mode) {
248
880
      case 0:
249
880
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
880
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
880
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
880
        break;
253
354
      case 1:
254
354
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
354
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
354
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
354
        break;
258
459
      case 4:
259
459
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
459
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
459
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
459
        break;
263
380
      case 5:
264
380
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
380
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
380
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
380
        break;
268
399
      case 8:
269
399
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
399
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
399
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
399
        break;
273
329
      case 9:
274
329
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
329
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
329
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
329
        break;
278
424
      case 10:
279
424
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
424
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
424
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
424
        break;
283
659
      case 11:
284
659
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
659
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
659
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
659
        break;
288
240
      case 12:
289
240
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
240
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
240
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
240
        break;
293
130
      case 13:
294
130
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
130
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
130
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
130
        break;
298
281
      case 14:
299
281
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
281
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
281
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
281
        break;
303
360
      case 15:
304
360
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
360
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
360
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
360
        break;
308
4.89k
    }
309
4.89k
    tms320c64x->op_count++;
310
4.89k
  }
311
4.89k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
4.00k
{
315
4.00k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
4.00k
  int64_t Val = MCOperand_getImm(Op);
317
4.00k
  uint16_t offset;
318
4.00k
  unsigned basereg;
319
4.00k
  cs_tms320c64x *tms320c64x;
320
321
4.00k
  basereg = Val & 0x7f;
322
4.00k
  offset = (Val >> 7) & 0x7fff;
323
4.00k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
4.00k
  if (MI->csh->detail) {
326
4.00k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
4.00k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
4.00k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
4.00k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
4.00k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
4.00k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
4.00k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
4.00k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
4.00k
    tms320c64x->op_count++;
336
4.00k
  }
337
4.00k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
14.0k
{
341
14.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
14.0k
  unsigned reg = MCOperand_getReg(Op);
343
14.0k
  cs_tms320c64x *tms320c64x;
344
345
14.0k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
14.0k
  if (MI->csh->detail) {
348
14.0k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
14.0k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
14.0k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
14.0k
    tms320c64x->op_count++;
353
14.0k
  }
354
14.0k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
45.9k
{
358
45.9k
  unsigned opcode = MCInst_getOpcode(MI);
359
45.9k
  MCOperand *op;
360
361
45.9k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
128
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
384
    case TMS320C64x_ADD_l1_irr:
366
635
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.06k
    case TMS320C64x_ADD_s1_irr:
369
1.06k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.06k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.06k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.06k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.06k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
453
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
453
        op = MCInst_getOperand(MI, 2);
377
453
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
453
        SStream_concat0(O, "SUB\t");
380
453
        printOperand(MI, 1, O);
381
453
        SStream_concat0(O, ", ");
382
453
        printOperand(MI, 2, O);
383
453
        SStream_concat0(O, ", ");
384
453
        printOperand(MI, 0, O);
385
386
453
        return true;
387
453
      }
388
612
      break;
389
45.9k
  }
390
45.5k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
99
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
316
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
528
    case TMS320C64x_ADD_l1_irr:
397
603
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
684
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
934
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
1.04k
    case TMS320C64x_OR_s1_irr:
404
1.04k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
1.04k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
1.04k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
1.04k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
1.04k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
219
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
219
        MI->size--;
412
413
219
        SStream_concat0(O, "MV\t");
414
219
        printOperand(MI, 1, O);
415
219
        SStream_concat0(O, ", ");
416
219
        printOperand(MI, 0, O);
417
418
219
        return true;
419
219
      }
420
829
      break;
421
45.5k
  }
422
45.3k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
233
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
487
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
691
    case TMS320C64x_XOR_s1_irr:
429
691
      if ((MCInst_getNumOperands(MI) == 3) &&
430
691
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
691
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
691
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
691
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
72
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
72
        MI->size--;
437
438
72
        SStream_concat0(O, "NOT\t");
439
72
        printOperand(MI, 1, O);
440
72
        SStream_concat0(O, ", ");
441
72
        printOperand(MI, 0, O);
442
443
72
        return true;
444
72
      }
445
619
      break;
446
45.3k
  }
447
45.2k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
837
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
1.65k
    case TMS320C64x_MVK_l2_ir:
452
1.65k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
1.65k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
1.65k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
1.65k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
338
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
338
        MI->size--;
459
460
338
        SStream_concat0(O, "ZERO\t");
461
338
        printOperand(MI, 0, O);
462
463
338
        return true;
464
338
      }
465
1.31k
      break;
466
45.2k
  }
467
44.9k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
166
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
281
    case TMS320C64x_SUB_s1_rrr:
472
281
      if ((MCInst_getNumOperands(MI) == 3) &&
473
281
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
281
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
281
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
281
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
71
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
71
        MI->size -= 2;
480
481
71
        SStream_concat0(O, "ZERO\t");
482
71
        printOperand(MI, 0, O);
483
484
71
        return true;
485
71
      }
486
210
      break;
487
44.9k
  }
488
44.8k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
369
    case TMS320C64x_SUB_l1_irr:
491
889
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
1.00k
    case TMS320C64x_SUB_s1_irr:
494
1.00k
      if ((MCInst_getNumOperands(MI) == 3) &&
495
1.00k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
1.00k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
1.00k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
1.00k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
183
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
183
        MI->size--;
502
503
183
        SStream_concat0(O, "NEG\t");
504
183
        printOperand(MI, 1, O);
505
183
        SStream_concat0(O, ", ");
506
183
        printOperand(MI, 0, O);
507
508
183
        return true;
509
183
      }
510
817
      break;
511
44.8k
  }
512
44.6k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
257
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
603
    case TMS320C64x_PACKLH2_s1_rrr:
517
603
      if ((MCInst_getNumOperands(MI) == 3) &&
518
603
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
603
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
603
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
603
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
69
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
69
        MI->size--;
525
526
69
        SStream_concat0(O, "SWAP2\t");
527
69
        printOperand(MI, 1, O);
528
69
        SStream_concat0(O, ", ");
529
69
        printOperand(MI, 0, O);
530
531
69
        return true;
532
69
      }
533
534
      break;
534
44.6k
  }
535
44.5k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.10k
    case TMS320C64x_NOP_n:
539
1.10k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.10k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.10k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
83
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
83
        MI->size--;
545
546
83
        SStream_concat0(O, "IDLE");
547
548
83
        return true;
549
83
      }
550
1.02k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
1.02k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
1.02k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
603
        MI->size--;
555
556
603
        SStream_concat0(O, "NOP");
557
558
603
        return true;
559
603
      }
560
421
      break;
561
44.5k
  }
562
563
43.8k
  return false;
564
44.5k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
45.9k
{
568
45.9k
  if (!printAliasInstruction(MI, O, Info))
569
43.8k
    printInstruction(MI, O, Info);
570
45.9k
}
571
572
#endif