Coverage Report

Created: 2025-12-05 06:11

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/M680X/M680XDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* M680X Backend by Wolfgang Schwotzer <wolfgang.schwotzer@gmx.net> 2017 */
3
4
/* ======================================================================== */
5
/* ================================ INCLUDES ============================== */
6
/* ======================================================================== */
7
8
#include <stdlib.h>
9
#include <stdio.h>
10
#include <string.h>
11
12
#include "../../cs_priv.h"
13
#include "../../utils.h"
14
15
#include "../../MCInst.h"
16
#include "../../MCInstrDesc.h"
17
#include "../../MCRegisterInfo.h"
18
#include "M680XInstPrinter.h"
19
#include "M680XDisassembler.h"
20
#include "M680XDisassemblerInternals.h"
21
22
#ifdef CAPSTONE_HAS_M680X
23
24
#ifndef DECL_SPEC
25
#ifdef _MSC_VER
26
#define DECL_SPEC __cdecl
27
#else
28
#define DECL_SPEC
29
#endif // _MSC_VER
30
#endif // DECL_SPEC
31
32
/* ======================================================================== */
33
/* ============================ GENERAL DEFINES =========================== */
34
/* ======================================================================== */
35
36
/* ======================================================================== */
37
/* =============================== PROTOTYPES ============================= */
38
/* ======================================================================== */
39
40
typedef enum insn_hdlr_id {
41
  illgl_hid,
42
  rel8_hid,
43
  rel16_hid,
44
  imm8_hid,
45
  imm16_hid,
46
  imm32_hid,
47
  dir_hid,
48
  ext_hid,
49
  idxX_hid,
50
  idxY_hid,
51
  idx09_hid,
52
  inh_hid,
53
  rr09_hid,
54
  rbits_hid,
55
  bitmv_hid,
56
  tfm_hid,
57
  opidx_hid,
58
  opidxdr_hid,
59
  idxX0_hid,
60
  idxX16_hid,
61
  imm8rel_hid,
62
  idxS_hid,
63
  idxS16_hid,
64
  idxXp_hid,
65
  idxX0p_hid,
66
  idx12_hid,
67
  idx12s_hid,
68
  rr12_hid,
69
  loop_hid,
70
  index_hid,
71
  imm8i12x_hid,
72
  imm16i12x_hid,
73
  exti12x_hid,
74
  HANDLER_ID_ENDING,
75
} insn_hdlr_id;
76
77
// Access modes for the first 4 operands. If there are more than
78
// four operands they use the same access mode as the 4th operand.
79
//
80
// u: unchanged
81
// r: (r)read access
82
// w: (w)write access
83
// m: (m)odify access (= read + write)
84
//
85
typedef enum e_access_mode {
86
87
  uuuu,
88
  rrrr,
89
  wwww,
90
  rwww,
91
  rrrm,
92
  rmmm,
93
  wrrr,
94
  mrrr,
95
  mwww,
96
  mmmm,
97
  mwrr,
98
  mmrr,
99
  wmmm,
100
  rruu,
101
  muuu,
102
  ACCESS_MODE_ENDING,
103
} e_access_mode;
104
105
// Access type values are compatible with enum cs_ac_type:
106
typedef cs_ac_type e_access;
107
0
#define UNCHANGED CS_AC_INVALID
108
439k
#define READ CS_AC_READ
109
566k
#define WRITE CS_AC_WRITE
110
663k
#define MODIFY CS_AC_READ_WRITE
111
112
/* Properties of one instruction in PAGE1 (without prefix) */
113
typedef struct inst_page1 {
114
  unsigned insn : 9; // A value of type m680x_insn
115
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
116
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
117
} inst_page1;
118
119
/* Properties of one instruction in any other PAGE X */
120
typedef struct inst_pageX {
121
  unsigned opcode : 8; // The opcode byte
122
  unsigned insn : 9; // A value of type m680x_insn
123
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
124
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
125
} inst_pageX;
126
127
typedef struct insn_props {
128
  unsigned group : 4;
129
  unsigned access_mode : 5; // A value of type e_access_mode
130
  unsigned reg0 : 5; // A value of type m680x_reg
131
  unsigned reg1 : 5; // A value of type m680x_reg
132
  bool cc_modified : 1;
133
  bool update_reg_access : 1;
134
} insn_props;
135
136
#include "m6800.inc"
137
#include "m6801.inc"
138
#include "hd6301.inc"
139
#include "m6811.inc"
140
#include "cpu12.inc"
141
#include "m6805.inc"
142
#include "m6808.inc"
143
#include "hcs08.inc"
144
#include "m6809.inc"
145
#include "hd6309.inc"
146
147
#include "insn_props.inc"
148
149
//////////////////////////////////////////////////////////////////////////////
150
151
// M680X instructions have 1 up to 8 bytes (CPU12: MOVW IDX2,IDX2).
152
// A reader is needed to read a byte or word from a given memory address.
153
// See also X86 reader(...)
154
static bool read_byte(const m680x_info *info, uint8_t *byte, uint16_t address)
155
1.06M
{
156
1.06M
  if (address < info->offset ||
157
1.06M
      (uint32_t)(address - info->offset) >= info->size)
158
    // out of code buffer range
159
2.16k
    return false;
160
161
1.06M
  *byte = info->code[address - info->offset];
162
163
1.06M
  return true;
164
1.06M
}
165
166
static bool read_byte_sign_extended(const m680x_info *info, int16_t *word,
167
            uint16_t address)
168
65.6k
{
169
65.6k
  if (address < info->offset ||
170
65.6k
      (uint32_t)(address - info->offset) >= info->size)
171
    // out of code buffer range
172
0
    return false;
173
174
65.6k
  *word = (int16_t)info->code[address - info->offset];
175
176
65.6k
  if (*word & 0x80)
177
24.4k
    *word |= 0xFF00;
178
179
65.6k
  return true;
180
65.6k
}
181
182
static bool read_word(const m680x_info *info, uint16_t *word, uint16_t address)
183
81.8k
{
184
81.8k
  if (address < info->offset ||
185
81.8k
      (uint32_t)(address + 1 - info->offset) >= info->size)
186
    // out of code buffer range
187
19
    return false;
188
189
81.8k
  *word = (uint16_t)info->code[address - info->offset] << 8;
190
81.8k
  *word |= (uint16_t)info->code[address + 1 - info->offset];
191
192
81.8k
  return true;
193
81.8k
}
194
195
static bool read_sdword(const m680x_info *info, int32_t *sdword,
196
      uint16_t address)
197
913
{
198
913
  if (address < info->offset ||
199
913
      (uint32_t)(address + 3 - info->offset) >= info->size)
200
    // out of code buffer range
201
0
    return false;
202
203
913
  *sdword = (uint32_t)info->code[address - info->offset] << 24;
204
913
  *sdword |= (uint32_t)info->code[address + 1 - info->offset] << 16;
205
913
  *sdword |= (uint32_t)info->code[address + 2 - info->offset] << 8;
206
913
  *sdword |= (uint32_t)info->code[address + 3 - info->offset];
207
208
913
  return true;
209
913
}
210
211
// For PAGE2 and PAGE3 opcodes when using an array of inst_page1 most
212
// entries have M680X_INS_ILLGL. To avoid wasting memory an inst_pageX is
213
// used which contains the opcode. Using a binary search for the right opcode
214
// is much faster (= O(log n) ) in comparison to a linear search ( = O(n) ).
215
static int binary_search(const inst_pageX *const inst_pageX_table,
216
       size_t table_size, unsigned int opcode)
217
155k
{
218
  // As part of the algorithm last may get negative.
219
  // => signed integer has to be used.
220
155k
  int first = 0;
221
155k
  int last = (int)table_size - 1;
222
155k
  int middle = (first + last) / 2;
223
224
741k
  while (first <= last) {
225
686k
    if (inst_pageX_table[middle].opcode < opcode) {
226
237k
      first = middle + 1;
227
448k
    } else if (inst_pageX_table[middle].opcode == opcode) {
228
99.6k
      return middle; /* item found */
229
99.6k
    } else
230
348k
      last = middle - 1;
231
232
586k
    middle = (first + last) / 2;
233
586k
  }
234
235
55.4k
  if (first > last)
236
55.4k
    return -1; /* item not found */
237
238
0
  return -2;
239
55.4k
}
240
241
void M680X_get_insn_id(cs_struct *handle, cs_insn *insn, unsigned int id)
242
438k
{
243
438k
  const m680x_info *const info = (const m680x_info *)handle->printer_info;
244
438k
  const cpu_tables *cpu = info->cpu;
245
438k
  uint8_t insn_prefix = (id >> 8) & 0xff;
246
  // opcode is the first instruction byte without the prefix.
247
438k
  uint8_t opcode = id & 0xff;
248
438k
  int index;
249
438k
  int i;
250
251
438k
  insn->id = M680X_INS_ILLGL;
252
253
1.05M
  for (i = 0; i < ARR_SIZE(cpu->pageX_prefix); ++i) {
254
1.04M
    if (cpu->pageX_table_size[i] == 0 ||
255
660k
        (cpu->inst_pageX_table[i] == NULL))
256
380k
      break;
257
258
660k
    if (cpu->pageX_prefix[i] == insn_prefix) {
259
39.3k
      index = binary_search(cpu->inst_pageX_table[i],
260
39.3k
                cpu->pageX_table_size[i], opcode);
261
39.3k
      insn->id =
262
39.3k
        (index >= 0) ?
263
30.0k
          cpu->inst_pageX_table[i][index].insn :
264
39.3k
          M680X_INS_ILLGL;
265
39.3k
      return;
266
39.3k
    }
267
660k
  }
268
269
398k
  if (insn_prefix != 0)
270
0
    return;
271
272
398k
  insn->id = cpu->inst_page1_table[id].insn;
273
274
398k
  if (insn->id != M680X_INS_ILLGL)
275
360k
    return;
276
277
  // Check if opcode byte is present in an overlay table
278
56.5k
  for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
279
54.9k
    if (cpu->overlay_table_size[i] == 0 ||
280
38.2k
        (cpu->inst_overlay_table[i] == NULL))
281
16.6k
      break;
282
283
38.2k
    if ((index = binary_search(cpu->inst_overlay_table[i],
284
38.2k
             cpu->overlay_table_size[i],
285
38.2k
             opcode)) >= 0) {
286
19.7k
      insn->id = cpu->inst_overlay_table[i][index].insn;
287
19.7k
      return;
288
19.7k
    }
289
38.2k
  }
290
38.0k
}
291
292
static void add_insn_group(cs_detail *detail, m680x_group_type group)
293
428k
{
294
428k
  if (detail != NULL && (group != M680X_GRP_INVALID) &&
295
98.0k
      (group != M680X_GRP_ENDING))
296
98.0k
    detail->groups[detail->groups_count++] = (uint8_t)group;
297
428k
}
298
299
static bool exists_reg_list(uint16_t *regs, uint8_t count, m680x_reg reg)
300
1.22M
{
301
1.22M
  uint8_t i;
302
303
2.05M
  for (i = 0; i < count; ++i) {
304
868k
    if (regs[i] == (uint16_t)reg)
305
36.5k
      return true;
306
868k
  }
307
308
1.18M
  return false;
309
1.22M
}
310
311
static void add_reg_to_rw_list(MCInst *MI, m680x_reg reg, e_access access)
312
808k
{
313
808k
  cs_detail *detail = MI->flat_insn->detail;
314
315
808k
  if (detail == NULL || (reg == M680X_REG_INVALID))
316
0
    return;
317
318
808k
  switch (access) {
319
412k
  case MODIFY:
320
412k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
321
412k
             reg))
322
405k
      detail->regs_read[detail->regs_read_count++] =
323
405k
        (uint16_t)reg;
324
325
    // intentionally fall through
326
327
537k
  case WRITE:
328
537k
    if (!exists_reg_list(detail->regs_write,
329
537k
             detail->regs_write_count, reg))
330
526k
      detail->regs_write[detail->regs_write_count++] =
331
526k
        (uint16_t)reg;
332
333
537k
    break;
334
335
271k
  case READ:
336
271k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
337
271k
             reg))
338
253k
      detail->regs_read[detail->regs_read_count++] =
339
253k
        (uint16_t)reg;
340
341
271k
    break;
342
343
0
  case UNCHANGED:
344
0
  default:
345
0
    break;
346
808k
  }
347
808k
}
348
349
static void update_am_reg_list(MCInst *MI, m680x_info *info, cs_m680x_op *op,
350
             e_access access)
351
570k
{
352
570k
  if (MI->flat_insn->detail == NULL)
353
0
    return;
354
355
570k
  switch (op->type) {
356
248k
  case M680X_OP_REGISTER:
357
248k
    add_reg_to_rw_list(MI, op->reg, access);
358
248k
    break;
359
360
116k
  case M680X_OP_INDEXED:
361
116k
    add_reg_to_rw_list(MI, op->idx.base_reg, READ);
362
363
116k
    if (op->idx.base_reg == M680X_REG_X &&
364
47.8k
        info->cpu->reg_byte_size[M680X_REG_H])
365
13.2k
      add_reg_to_rw_list(MI, M680X_REG_H, READ);
366
367
116k
    if (op->idx.offset_reg != M680X_REG_INVALID)
368
10.0k
      add_reg_to_rw_list(MI, op->idx.offset_reg, READ);
369
370
116k
    if (op->idx.inc_dec) {
371
24.7k
      add_reg_to_rw_list(MI, op->idx.base_reg, WRITE);
372
373
24.7k
      if (op->idx.base_reg == M680X_REG_X &&
374
9.15k
          info->cpu->reg_byte_size[M680X_REG_H])
375
2.99k
        add_reg_to_rw_list(MI, M680X_REG_H, WRITE);
376
24.7k
    }
377
378
116k
    break;
379
380
205k
  default:
381
205k
    break;
382
570k
  }
383
570k
}
384
385
static const e_access g_access_mode_to_access[4][15] = {
386
  {
387
    UNCHANGED,
388
    READ,
389
    WRITE,
390
    READ,
391
    READ,
392
    READ,
393
    WRITE,
394
    MODIFY,
395
    MODIFY,
396
    MODIFY,
397
    MODIFY,
398
    MODIFY,
399
    WRITE,
400
    READ,
401
    MODIFY,
402
  },
403
  {
404
    UNCHANGED,
405
    READ,
406
    WRITE,
407
    WRITE,
408
    READ,
409
    MODIFY,
410
    READ,
411
    READ,
412
    WRITE,
413
    MODIFY,
414
    WRITE,
415
    MODIFY,
416
    MODIFY,
417
    READ,
418
    UNCHANGED,
419
  },
420
  {
421
    UNCHANGED,
422
    READ,
423
    WRITE,
424
    WRITE,
425
    READ,
426
    MODIFY,
427
    READ,
428
    READ,
429
    WRITE,
430
    MODIFY,
431
    READ,
432
    READ,
433
    MODIFY,
434
    UNCHANGED,
435
    UNCHANGED,
436
  },
437
  {
438
    UNCHANGED,
439
    READ,
440
    WRITE,
441
    WRITE,
442
    MODIFY,
443
    MODIFY,
444
    READ,
445
    READ,
446
    WRITE,
447
    MODIFY,
448
    READ,
449
    READ,
450
    MODIFY,
451
    UNCHANGED,
452
    UNCHANGED,
453
  },
454
};
455
456
static e_access get_access(int operator_index, e_access_mode access_mode)
457
1.21M
{
458
1.21M
  int idx = (operator_index > 3) ? 3 : operator_index;
459
460
1.21M
  return g_access_mode_to_access[idx][access_mode];
461
1.21M
}
462
463
static void build_regs_read_write_counts(MCInst *MI, m680x_info *info,
464
           e_access_mode access_mode)
465
391k
{
466
391k
  cs_m680x *m680x = &info->m680x;
467
391k
  int i;
468
469
391k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count))
470
54.7k
    return;
471
472
907k
  for (i = 0; i < m680x->op_count; ++i) {
473
570k
    e_access access = get_access(i, access_mode);
474
570k
    update_am_reg_list(MI, info, &m680x->operands[i], access);
475
570k
  }
476
336k
}
477
478
static void add_operators_access(MCInst *MI, m680x_info *info,
479
         e_access_mode access_mode)
480
391k
{
481
391k
  cs_m680x *m680x = &info->m680x;
482
391k
  int offset = 0;
483
391k
  int i;
484
485
391k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count) ||
486
336k
      (access_mode == uuuu))
487
95.6k
    return;
488
489
824k
  for (i = 0; i < m680x->op_count; ++i) {
490
528k
    e_access access;
491
492
    // Ugly fix: MULD has a register operand, an immediate operand
493
    // AND an implicitly changed register W
494
528k
    if (info->insn == M680X_INS_MULD && (i == 1))
495
424
      offset = 1;
496
497
528k
    access = get_access(i + offset, access_mode);
498
528k
    m680x->operands[i].access = access;
499
528k
  }
500
296k
}
501
502
typedef struct insn_to_changed_regs {
503
  m680x_insn insn;
504
  e_access_mode access_mode;
505
  m680x_reg regs[10];
506
} insn_to_changed_regs;
507
508
static void set_changed_regs_read_write_counts(MCInst *MI, m680x_info *info)
509
39.4k
{
510
  //TABLE
511
2.17M
#define EOL M680X_REG_INVALID
512
39.4k
  static const insn_to_changed_regs changed_regs[] = {
513
39.4k
    { M680X_INS_BSR, mmmm, { M680X_REG_S, EOL } },
514
39.4k
    { M680X_INS_CALL, mmmm, { M680X_REG_S, EOL } },
515
39.4k
    {
516
39.4k
      M680X_INS_CWAI,
517
39.4k
      mrrr,
518
39.4k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
519
39.4k
        M680X_REG_X, M680X_REG_DP, M680X_REG_D, M680X_REG_CC,
520
39.4k
        EOL },
521
39.4k
    },
522
39.4k
    { M680X_INS_DAA, mrrr, { M680X_REG_A, EOL } },
523
39.4k
    { M680X_INS_DIV,
524
39.4k
      mmrr,
525
39.4k
      { M680X_REG_A, M680X_REG_H, M680X_REG_X, EOL } },
526
39.4k
    { M680X_INS_EDIV,
527
39.4k
      mmrr,
528
39.4k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
529
39.4k
    { M680X_INS_EDIVS,
530
39.4k
      mmrr,
531
39.4k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
532
39.4k
    { M680X_INS_EMACS, mrrr, { M680X_REG_X, M680X_REG_Y, EOL } },
533
39.4k
    { M680X_INS_EMAXM, rrrr, { M680X_REG_D, EOL } },
534
39.4k
    { M680X_INS_EMINM, rrrr, { M680X_REG_D, EOL } },
535
39.4k
    { M680X_INS_EMUL, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
536
39.4k
    { M680X_INS_EMULS, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
537
39.4k
    { M680X_INS_ETBL, wmmm, { M680X_REG_A, M680X_REG_B, EOL } },
538
39.4k
    { M680X_INS_FDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
539
39.4k
    { M680X_INS_IDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
540
39.4k
    { M680X_INS_IDIVS, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
541
39.4k
    { M680X_INS_JSR, mmmm, { M680X_REG_S, EOL } },
542
39.4k
    { M680X_INS_LBSR, mmmm, { M680X_REG_S, EOL } },
543
39.4k
    { M680X_INS_MAXM, rrrr, { M680X_REG_A, EOL } },
544
39.4k
    { M680X_INS_MINM, rrrr, { M680X_REG_A, EOL } },
545
39.4k
    { M680X_INS_MEM,
546
39.4k
      mmrr,
547
39.4k
      { M680X_REG_X, M680X_REG_Y, M680X_REG_A, EOL } },
548
39.4k
    { M680X_INS_MUL, mmmm, { M680X_REG_A, M680X_REG_B, EOL } },
549
39.4k
    { M680X_INS_MULD, mwrr, { M680X_REG_D, M680X_REG_W, EOL } },
550
39.4k
    { M680X_INS_PSHA, rmmm, { M680X_REG_A, M680X_REG_S, EOL } },
551
39.4k
    { M680X_INS_PSHB, rmmm, { M680X_REG_B, M680X_REG_S, EOL } },
552
39.4k
    { M680X_INS_PSHC, rmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
553
39.4k
    { M680X_INS_PSHD, rmmm, { M680X_REG_D, M680X_REG_S, EOL } },
554
39.4k
    { M680X_INS_PSHH, rmmm, { M680X_REG_H, M680X_REG_S, EOL } },
555
39.4k
    { M680X_INS_PSHX, rmmm, { M680X_REG_X, M680X_REG_S, EOL } },
556
39.4k
    { M680X_INS_PSHY, rmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
557
39.4k
    { M680X_INS_PULA, wmmm, { M680X_REG_A, M680X_REG_S, EOL } },
558
39.4k
    { M680X_INS_PULB, wmmm, { M680X_REG_B, M680X_REG_S, EOL } },
559
39.4k
    { M680X_INS_PULC, wmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
560
39.4k
    { M680X_INS_PULD, wmmm, { M680X_REG_D, M680X_REG_S, EOL } },
561
39.4k
    { M680X_INS_PULH, wmmm, { M680X_REG_H, M680X_REG_S, EOL } },
562
39.4k
    { M680X_INS_PULX, wmmm, { M680X_REG_X, M680X_REG_S, EOL } },
563
39.4k
    { M680X_INS_PULY, wmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
564
39.4k
    { M680X_INS_REV,
565
39.4k
      mmrr,
566
39.4k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
567
39.4k
    { M680X_INS_REVW,
568
39.4k
      mmmm,
569
39.4k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
570
39.4k
    { M680X_INS_RTC, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
571
39.4k
    {
572
39.4k
      M680X_INS_RTI,
573
39.4k
      mwww,
574
39.4k
      { M680X_REG_S, M680X_REG_CC, M680X_REG_B, M680X_REG_A,
575
39.4k
        M680X_REG_DP, M680X_REG_X, M680X_REG_Y, M680X_REG_U,
576
39.4k
        M680X_REG_PC, EOL },
577
39.4k
    },
578
39.4k
    { M680X_INS_RTS, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
579
39.4k
    { M680X_INS_SEX, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
580
39.4k
    { M680X_INS_SEXW, rwww, { M680X_REG_W, M680X_REG_D, EOL } },
581
39.4k
    { M680X_INS_SWI,
582
39.4k
      mmrr,
583
39.4k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
584
39.4k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
585
39.4k
        M680X_REG_CC, EOL } },
586
39.4k
    {
587
39.4k
      M680X_INS_SWI2,
588
39.4k
      mmrr,
589
39.4k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
590
39.4k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
591
39.4k
        M680X_REG_CC, EOL },
592
39.4k
    },
593
39.4k
    {
594
39.4k
      M680X_INS_SWI3,
595
39.4k
      mmrr,
596
39.4k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
597
39.4k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
598
39.4k
        M680X_REG_CC, EOL },
599
39.4k
    },
600
39.4k
    { M680X_INS_TBL, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
601
39.4k
    { M680X_INS_WAI,
602
39.4k
      mrrr,
603
39.4k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_X, M680X_REG_A,
604
39.4k
        M680X_REG_B, M680X_REG_CC, EOL } },
605
39.4k
    { M680X_INS_WAV,
606
39.4k
      rmmm,
607
39.4k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
608
39.4k
    { M680X_INS_WAVR,
609
39.4k
      rmmm,
610
39.4k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
611
39.4k
  };
612
613
39.4k
  int i, j;
614
615
39.4k
  if (MI->flat_insn->detail == NULL)
616
0
    return;
617
618
2.05M
  for (i = 0; i < ARR_SIZE(changed_regs); ++i) {
619
2.01M
    if (info->insn == changed_regs[i].insn) {
620
39.4k
      e_access_mode access_mode = changed_regs[i].access_mode;
621
622
164k
      for (j = 0; changed_regs[i].regs[j] != EOL; ++j) {
623
125k
        e_access access;
624
625
125k
        m680x_reg reg = changed_regs[i].regs[j];
626
627
125k
        if (!info->cpu->reg_byte_size[reg]) {
628
12.4k
          if (info->insn != M680X_INS_MUL)
629
12.0k
            continue;
630
631
          // Hack for M68HC05: MUL uses reg. A,X
632
417
          reg = M680X_REG_X;
633
417
        }
634
635
113k
        access = get_access(j, access_mode);
636
113k
        add_reg_to_rw_list(MI, reg, access);
637
113k
      }
638
39.4k
    }
639
2.01M
  }
640
641
39.4k
#undef EOL
642
39.4k
}
643
644
typedef struct insn_desc {
645
  uint32_t opcode;
646
  m680x_insn insn;
647
  insn_hdlr_id hid[2];
648
  uint16_t insn_size;
649
} insn_desc;
650
651
// If successful return the additional byte size needed for M6809
652
// indexed addressing mode (including the indexed addressing post_byte).
653
// On error return -1.
654
static int get_indexed09_post_byte_size(const m680x_info *info,
655
          uint16_t address)
656
54.4k
{
657
54.4k
  uint8_t ir = 0;
658
54.4k
  uint8_t post_byte;
659
660
  // Read the indexed addressing post byte.
661
54.4k
  if (!read_byte(info, &post_byte, address))
662
232
    return -1;
663
664
  // Depending on the indexed addressing mode more bytes have to be read.
665
54.1k
  switch (post_byte & 0x9F) {
666
2.14k
  case 0x87:
667
3.71k
  case 0x8A:
668
5.49k
  case 0x8E:
669
7.74k
  case 0x8F:
670
8.40k
  case 0x90:
671
9.13k
  case 0x92:
672
9.61k
  case 0x97:
673
10.0k
  case 0x9A:
674
10.8k
  case 0x9E:
675
10.8k
    return -1; // illegal indexed post bytes
676
677
1.08k
  case 0x88: // n8,R
678
2.79k
  case 0x8C: // n8,PCR
679
3.51k
  case 0x98: // [n8,R]
680
4.11k
  case 0x9C: // [n8,PCR]
681
4.11k
    if (!read_byte(info, &ir, address + 1))
682
38
      return -1;
683
4.07k
    return 2;
684
685
804
  case 0x89: // n16,R
686
2.91k
  case 0x8D: // n16,PCR
687
3.71k
  case 0x99: // [n16,R]
688
4.60k
  case 0x9D: // [n16,PCR]
689
4.60k
    if (!read_byte(info, &ir, address + 2))
690
84
      return -1;
691
4.52k
    return 3;
692
693
1.60k
  case 0x9F: // [n]
694
1.60k
    if ((post_byte & 0x60) != 0 ||
695
804
        !read_byte(info, &ir, address + 2))
696
813
      return -1;
697
792
    return 3;
698
54.1k
  }
699
700
  // Any other indexed post byte is valid and
701
  // no additional bytes have to be read.
702
33.0k
  return 1;
703
54.1k
}
704
705
// If successful return the additional byte size needed for CPU12
706
// indexed addressing mode (including the indexed addressing post_byte).
707
// On error return -1.
708
static int get_indexed12_post_byte_size(const m680x_info *info,
709
          uint16_t address, bool is_subset)
710
49.0k
{
711
49.0k
  uint8_t ir;
712
49.0k
  uint8_t post_byte;
713
714
  // Read the indexed addressing post byte.
715
49.0k
  if (!read_byte(info, &post_byte, address))
716
206
    return -1;
717
718
  // Depending on the indexed addressing mode more bytes have to be read.
719
48.8k
  if (!(post_byte & 0x20)) // n5,R
720
17.2k
    return 1;
721
722
31.5k
  switch (post_byte & 0xe7) {
723
3.30k
  case 0xe0:
724
6.78k
  case 0xe1: // n9,R
725
6.78k
    if (is_subset)
726
444
      return -1;
727
728
6.34k
    if (!read_byte(info, &ir, address))
729
0
      return -1;
730
6.34k
    return 2;
731
732
2.54k
  case 0xe2: // n16,R
733
5.80k
  case 0xe3: // [n16,R]
734
5.80k
    if (is_subset)
735
597
      return -1;
736
737
5.21k
    if (!read_byte(info, &ir, address + 1))
738
44
      return -1;
739
5.16k
    return 3;
740
741
1.27k
  case 0xe4: // A,R
742
2.35k
  case 0xe5: // B,R
743
3.38k
  case 0xe6: // D,R
744
5.17k
  case 0xe7: // [D,R]
745
18.9k
  default: // n,-r n,+r n,r- n,r+
746
18.9k
    break;
747
31.5k
  }
748
749
18.9k
  return 1;
750
31.5k
}
751
752
// Check for M6809/HD6309 TFR/EXG instruction for valid register
753
static bool is_tfr09_reg_valid(const m680x_info *info, uint8_t reg_nibble)
754
7.46k
{
755
7.46k
  if (info->cpu->tfr_reg_valid != NULL)
756
1.93k
    return info->cpu->tfr_reg_valid[reg_nibble];
757
758
5.52k
  return true; // e.g. for the M6309 all registers are valid
759
7.46k
}
760
761
// Check for CPU12 TFR/EXG instruction for valid register
762
static bool is_exg_tfr12_post_byte_valid(const m680x_info *info,
763
           uint8_t post_byte)
764
2.81k
{
765
2.81k
  return !(post_byte & 0x08);
766
2.81k
}
767
768
static bool is_tfm_reg_valid(const m680x_info *info, uint8_t reg_nibble)
769
3.90k
{
770
  // HD6809 TFM instruction: Only register X,Y,U,S,D is allowed
771
3.90k
  return reg_nibble <= 4;
772
3.90k
}
773
774
// If successful return the additional byte size needed for CPU12
775
// loop instructions DBEQ/DBNE/IBEQ/IBNE/TBEQ/TBNE (including the post byte).
776
// On error return -1.
777
static int get_loop_post_byte_size(const m680x_info *info, uint16_t address)
778
3.83k
{
779
3.83k
  uint8_t post_byte;
780
3.83k
  uint8_t rr;
781
782
3.83k
  if (!read_byte(info, &post_byte, address))
783
13
    return -1;
784
785
  // According to documentation bit 3 is don't care and not checked here.
786
3.82k
  if ((post_byte >= 0xc0) || ((post_byte & 0x07) == 2) ||
787
2.82k
      ((post_byte & 0x07) == 3))
788
2.08k
    return -1;
789
790
1.74k
  if (!read_byte(info, &rr, address + 1))
791
12
    return -1;
792
793
1.72k
  return 2;
794
1.74k
}
795
796
// If successful return the additional byte size needed for HD6309
797
// bit move instructions BAND/BEOR/BIAND/BIEOR/BIOR/BOR/LDBT/STBT
798
// (including the post byte).
799
// On error return -1.
800
static int get_bitmv_post_byte_size(const m680x_info *info, uint16_t address)
801
1.27k
{
802
1.27k
  uint8_t post_byte;
803
1.27k
  uint8_t rr;
804
805
1.27k
  if (!read_byte(info, &post_byte, address))
806
3
    return -1;
807
808
1.27k
  if ((post_byte & 0xc0) == 0xc0)
809
699
    return -1; // Invalid register specified
810
577
  else {
811
577
    if (!read_byte(info, &rr, address + 1))
812
5
      return -1;
813
577
  }
814
815
572
  return 2;
816
1.27k
}
817
818
static bool is_sufficient_code_size(const m680x_info *info, uint16_t address,
819
            insn_desc *insn_description)
820
410k
{
821
410k
  int i;
822
410k
  bool retval = true;
823
410k
  uint16_t size = 0;
824
410k
  int sz;
825
826
1.19M
  for (i = 0; i < 2; i++) {
827
802k
    uint8_t ir = 0;
828
802k
    bool is_subset = false;
829
830
802k
    switch (insn_description->hid[i]) {
831
956
    case imm32_hid:
832
956
      if ((retval = read_byte(info, &ir, address + size + 3)))
833
913
        size += 4;
834
956
      break;
835
836
53.3k
    case ext_hid:
837
59.8k
    case imm16_hid:
838
62.3k
    case rel16_hid:
839
65.1k
    case imm8rel_hid:
840
68.8k
    case opidxdr_hid:
841
71.2k
    case idxX16_hid:
842
72.0k
    case idxS16_hid:
843
72.0k
      if ((retval = read_byte(info, &ir, address + size + 1)))
844
71.3k
        size += 2;
845
72.0k
      break;
846
847
25.8k
    case rel8_hid:
848
80.8k
    case dir_hid:
849
87.2k
    case rbits_hid:
850
114k
    case imm8_hid:
851
120k
    case idxX_hid:
852
122k
    case idxXp_hid:
853
125k
    case idxY_hid:
854
126k
    case idxS_hid:
855
127k
    case index_hid:
856
127k
      if ((retval = read_byte(info, &ir, address + size)))
857
126k
        size++;
858
127k
      break;
859
860
0
    case illgl_hid:
861
472k
    case inh_hid:
862
481k
    case idxX0_hid:
863
482k
    case idxX0p_hid:
864
484k
    case opidx_hid:
865
484k
      retval = true;
866
484k
      break;
867
868
54.4k
    case idx09_hid:
869
54.4k
      sz = get_indexed09_post_byte_size(info, address + size);
870
54.4k
      if (sz >= 0)
871
42.4k
        size += sz;
872
11.9k
      else
873
11.9k
        retval = false;
874
54.4k
      break;
875
876
1.41k
    case idx12s_hid:
877
1.41k
      is_subset = true;
878
879
      // intentionally fall through
880
881
38.0k
    case idx12_hid:
882
38.0k
      sz = get_indexed12_post_byte_size(info, address + size,
883
38.0k
                is_subset);
884
38.0k
      if (sz >= 0)
885
36.7k
        size += sz;
886
1.24k
      else
887
1.24k
        retval = false;
888
38.0k
      break;
889
890
3.14k
    case exti12x_hid:
891
6.52k
    case imm16i12x_hid:
892
6.52k
      sz = get_indexed12_post_byte_size(info, address + size,
893
6.52k
                false);
894
6.52k
      if (sz >= 0) {
895
6.49k
        size += sz;
896
6.49k
        if ((retval = read_byte(info, &ir,
897
6.49k
              address + size + 1)))
898
6.43k
          size += 2;
899
6.49k
      } else
900
29
        retval = false;
901
6.52k
      break;
902
903
4.45k
    case imm8i12x_hid:
904
4.45k
      sz = get_indexed12_post_byte_size(info, address + size,
905
4.45k
                false);
906
4.45k
      if (sz >= 0) {
907
4.44k
        size += sz;
908
4.44k
        if ((retval = read_byte(info, &ir,
909
4.44k
              address + size)))
910
4.39k
          size++;
911
4.44k
      } else
912
15
        retval = false;
913
4.45k
      break;
914
915
2.12k
    case tfm_hid:
916
2.12k
      if ((retval = read_byte(info, &ir, address + size))) {
917
2.11k
        size++;
918
2.11k
        retval = is_tfm_reg_valid(info,
919
2.11k
                (ir >> 4) & 0x0F) &&
920
1.79k
           is_tfm_reg_valid(info, ir & 0x0F);
921
2.11k
      }
922
2.12k
      break;
923
924
3.97k
    case rr09_hid:
925
3.97k
      if ((retval = read_byte(info, &ir, address + size))) {
926
3.95k
        size++;
927
3.95k
        retval = is_tfr09_reg_valid(info,
928
3.95k
                  (ir >> 4) & 0x0F) &&
929
3.50k
           is_tfr09_reg_valid(info, ir & 0x0F);
930
3.95k
      }
931
3.97k
      break;
932
933
2.82k
    case rr12_hid:
934
2.82k
      if ((retval = read_byte(info, &ir, address + size))) {
935
2.81k
        size++;
936
2.81k
        retval = is_exg_tfr12_post_byte_valid(info, ir);
937
2.81k
      }
938
2.82k
      break;
939
940
1.27k
    case bitmv_hid:
941
1.27k
      sz = get_bitmv_post_byte_size(info, address + size);
942
1.27k
      if (sz >= 0)
943
572
        size += sz;
944
707
      else
945
707
        retval = false;
946
1.27k
      break;
947
948
3.83k
    case loop_hid:
949
3.83k
      sz = get_loop_post_byte_size(info, address + size);
950
3.83k
      if (sz >= 0)
951
1.72k
        size += sz;
952
2.10k
      else
953
2.10k
        retval = false;
954
3.83k
      break;
955
956
0
    default:
957
0
      CS_ASSERT(0 && "Unexpected instruction handler id");
958
0
      retval = false;
959
0
      break;
960
802k
    }
961
962
802k
    if (!retval)
963
18.9k
      return false;
964
802k
  }
965
966
391k
  insn_description->insn_size += size;
967
968
391k
  return retval;
969
410k
}
970
971
// Check for a valid M680X instruction AND for enough bytes in the code buffer
972
// Return an instruction description in insn_desc.
973
static bool decode_insn(const m680x_info *info, uint16_t address,
974
      insn_desc *insn_description)
975
438k
{
976
438k
  const inst_pageX *inst_table = NULL;
977
438k
  const cpu_tables *cpu = info->cpu;
978
438k
  size_t table_size = 0;
979
438k
  uint16_t base_address = address;
980
438k
  uint8_t ir; // instruction register
981
438k
  int i;
982
438k
  int index;
983
984
438k
  if (!read_byte(info, &ir, address++))
985
0
    return false;
986
987
438k
  insn_description->insn = M680X_INS_ILLGL;
988
438k
  insn_description->opcode = ir;
989
990
  // Check if a page prefix byte is present
991
1.05M
  for (i = 0; i < ARR_SIZE(cpu->pageX_table_size); ++i) {
992
1.04M
    if (cpu->pageX_table_size[i] == 0 ||
993
660k
        (cpu->inst_pageX_table[i] == NULL))
994
380k
      break;
995
996
660k
    if ((cpu->pageX_prefix[i] == ir)) {
997
      // Get pageX instruction and handler id.
998
      // Abort for illegal instr.
999
39.3k
      inst_table = cpu->inst_pageX_table[i];
1000
39.3k
      table_size = cpu->pageX_table_size[i];
1001
1002
39.3k
      if (!read_byte(info, &ir, address++))
1003
68
        return false;
1004
1005
39.3k
      insn_description->opcode =
1006
39.3k
        (insn_description->opcode << 8) | ir;
1007
1008
39.3k
      if ((index = binary_search(inst_table, table_size,
1009
39.3k
               ir)) < 0)
1010
9.26k
        return false;
1011
1012
30.0k
      insn_description->hid[0] =
1013
30.0k
        inst_table[index].handler_id1;
1014
30.0k
      insn_description->hid[1] =
1015
30.0k
        inst_table[index].handler_id2;
1016
30.0k
      insn_description->insn = inst_table[index].insn;
1017
30.0k
      break;
1018
39.3k
    }
1019
660k
  }
1020
1021
428k
  if (insn_description->insn == M680X_INS_ILLGL) {
1022
    // Get page1 insn description
1023
398k
    insn_description->insn = cpu->inst_page1_table[ir].insn;
1024
398k
    insn_description->hid[0] =
1025
398k
      cpu->inst_page1_table[ir].handler_id1;
1026
398k
    insn_description->hid[1] =
1027
398k
      cpu->inst_page1_table[ir].handler_id2;
1028
398k
  }
1029
1030
428k
  if (insn_description->insn == M680X_INS_ILLGL) {
1031
    // Check if opcode byte is present in an overlay table
1032
56.4k
    for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
1033
54.8k
      if (cpu->overlay_table_size[i] == 0 ||
1034
38.2k
          (cpu->inst_overlay_table[i] == NULL))
1035
16.6k
        break;
1036
1037
38.2k
      inst_table = cpu->inst_overlay_table[i];
1038
38.2k
      table_size = cpu->overlay_table_size[i];
1039
1040
38.2k
      if ((index = binary_search(inst_table, table_size,
1041
38.2k
               ir)) >= 0) {
1042
19.7k
        insn_description->hid[0] =
1043
19.7k
          inst_table[index].handler_id1;
1044
19.7k
        insn_description->hid[1] =
1045
19.7k
          inst_table[index].handler_id2;
1046
19.7k
        insn_description->insn = inst_table[index].insn;
1047
19.7k
        break;
1048
19.7k
      }
1049
38.2k
    }
1050
38.0k
  }
1051
1052
428k
  insn_description->insn_size = address - base_address;
1053
1054
428k
  return (insn_description->insn != M680X_INS_ILLGL) &&
1055
410k
         (insn_description->insn != M680X_INS_INVLD) &&
1056
410k
         is_sufficient_code_size(info, address, insn_description);
1057
438k
}
1058
1059
static void illegal_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1060
46.4k
{
1061
46.4k
  cs_m680x_op *op0 = &info->m680x.operands[info->m680x.op_count++];
1062
46.4k
  uint8_t temp8 = 0;
1063
1064
46.4k
  info->insn = M680X_INS_ILLGL;
1065
46.4k
  read_byte(info, &temp8, (*address)++);
1066
46.4k
  op0->imm = (int32_t)temp8 & 0xff;
1067
46.4k
  op0->type = M680X_OP_IMMEDIATE;
1068
46.4k
  op0->size = 1;
1069
46.4k
}
1070
1071
static void inherent_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1072
472k
{
1073
  // There is nothing to do here :-)
1074
472k
}
1075
1076
static void add_reg_operand(m680x_info *info, m680x_reg reg)
1077
248k
{
1078
248k
  cs_m680x *m680x = &info->m680x;
1079
248k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1080
1081
248k
  op->type = M680X_OP_REGISTER;
1082
248k
  op->reg = reg;
1083
248k
  op->size = info->cpu->reg_byte_size[reg];
1084
248k
}
1085
1086
static void set_operand_size(m680x_info *info, cs_m680x_op *op,
1087
           uint8_t default_size)
1088
277k
{
1089
277k
  cs_m680x *m680x = &info->m680x;
1090
1091
277k
  if (info->insn == M680X_INS_JMP || info->insn == M680X_INS_JSR)
1092
14.1k
    op->size = 0;
1093
262k
  else if (info->insn == M680X_INS_DIVD ||
1094
260k
     ((info->insn == M680X_INS_AIS ||
1095
260k
       info->insn == M680X_INS_AIX) &&
1096
1.10k
      op->type != M680X_OP_REGISTER))
1097
3.13k
    op->size = 1;
1098
259k
  else if (info->insn == M680X_INS_DIVQ || info->insn == M680X_INS_MOVW)
1099
13.2k
    op->size = 2;
1100
246k
  else if (info->insn == M680X_INS_EMACS)
1101
422
    op->size = 4;
1102
246k
  else if ((m680x->op_count > 0) &&
1103
246k
     (m680x->operands[0].type == M680X_OP_REGISTER))
1104
150k
    op->size = m680x->operands[0].size;
1105
95.8k
  else
1106
95.8k
    op->size = default_size;
1107
277k
}
1108
1109
static const m680x_reg reg_s_reg_ids[] = {
1110
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1111
  M680X_REG_X,  M680X_REG_Y, M680X_REG_U, M680X_REG_PC,
1112
};
1113
1114
static const m680x_reg reg_u_reg_ids[] = {
1115
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1116
  M680X_REG_X,  M680X_REG_Y, M680X_REG_S, M680X_REG_PC,
1117
};
1118
1119
static void reg_bits_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1120
3.03k
{
1121
3.03k
  cs_m680x_op *op0 = &info->m680x.operands[0];
1122
3.03k
  uint8_t reg_bits = 0;
1123
3.03k
  uint16_t bit_index;
1124
3.03k
  const m680x_reg *reg_to_reg_ids = NULL;
1125
1126
3.03k
  read_byte(info, &reg_bits, (*address)++);
1127
1128
3.03k
  switch (op0->reg) {
1129
1.10k
  case M680X_REG_U:
1130
1.10k
    reg_to_reg_ids = &reg_u_reg_ids[0];
1131
1.10k
    break;
1132
1133
1.93k
  case M680X_REG_S:
1134
1.93k
    reg_to_reg_ids = &reg_s_reg_ids[0];
1135
1.93k
    break;
1136
1137
0
  default:
1138
0
    CS_ASSERT(0 && "Unexpected operand0 register");
1139
0
    break;
1140
3.03k
  }
1141
1142
3.03k
  if ((info->insn == M680X_INS_PULU || (info->insn == M680X_INS_PULS)) &&
1143
1.55k
      ((reg_bits & 0x80) != 0))
1144
    // PULS xxx,PC or PULU xxx,PC which is like return from
1145
    // subroutine (RTS)
1146
251
    add_insn_group(MI->flat_insn->detail, M680X_GRP_RET);
1147
1148
27.3k
  for (bit_index = 0; bit_index < 8; ++bit_index) {
1149
24.2k
    if (reg_bits & (1 << bit_index) && reg_to_reg_ids)
1150
11.8k
      add_reg_operand(info, reg_to_reg_ids[bit_index]);
1151
24.2k
  }
1152
3.03k
}
1153
1154
static const m680x_reg g_tfr_exg_reg_ids[] = {
1155
  /* 16-bit registers */
1156
  M680X_REG_D,
1157
  M680X_REG_X,
1158
  M680X_REG_Y,
1159
  M680X_REG_U,
1160
  M680X_REG_S,
1161
  M680X_REG_PC,
1162
  M680X_REG_W,
1163
  M680X_REG_V,
1164
  /* 8-bit registers */
1165
  M680X_REG_A,
1166
  M680X_REG_B,
1167
  M680X_REG_CC,
1168
  M680X_REG_DP,
1169
  M680X_REG_0,
1170
  M680X_REG_0,
1171
  M680X_REG_E,
1172
  M680X_REG_F,
1173
};
1174
1175
static void reg_reg09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1176
3.05k
{
1177
3.05k
  uint8_t regs = 0;
1178
1179
3.05k
  read_byte(info, &regs, (*address)++);
1180
1181
3.05k
  add_reg_operand(info, g_tfr_exg_reg_ids[regs >> 4]);
1182
3.05k
  add_reg_operand(info, g_tfr_exg_reg_ids[regs & 0x0f]);
1183
1184
3.05k
  if ((regs & 0x0f) == 0x05) {
1185
    // EXG xxx,PC or TFR xxx,PC which is like a JMP
1186
445
    add_insn_group(MI->flat_insn->detail, M680X_GRP_JUMP);
1187
445
  }
1188
3.05k
}
1189
1190
static void reg_reg12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1191
2.70k
{
1192
2.70k
  static const m680x_reg g_tfr_exg12_reg0_ids[] = {
1193
2.70k
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP3,
1194
2.70k
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1195
2.70k
  };
1196
2.70k
  static const m680x_reg g_tfr_exg12_reg1_ids[] = {
1197
2.70k
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP2,
1198
2.70k
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1199
2.70k
  };
1200
2.70k
  uint8_t regs = 0;
1201
1202
2.70k
  read_byte(info, &regs, (*address)++);
1203
1204
  // The opcode of this instruction depends on
1205
  // the msb of its post byte.
1206
2.70k
  if (regs & 0x80)
1207
1.51k
    info->insn = M680X_INS_EXG;
1208
1.18k
  else
1209
1.18k
    info->insn = M680X_INS_TFR;
1210
1211
2.70k
  add_reg_operand(info, g_tfr_exg12_reg0_ids[(regs >> 4) & 0x07]);
1212
2.70k
  add_reg_operand(info, g_tfr_exg12_reg1_ids[regs & 0x07]);
1213
2.70k
}
1214
1215
static void add_rel_operand(m680x_info *info, int16_t offset, uint16_t address)
1216
34.5k
{
1217
34.5k
  cs_m680x *m680x = &info->m680x;
1218
34.5k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1219
1220
34.5k
  op->type = M680X_OP_RELATIVE;
1221
34.5k
  op->size = 0;
1222
34.5k
  op->rel.offset = offset;
1223
34.5k
  op->rel.address = address;
1224
34.5k
}
1225
1226
static void relative8_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1227
32.0k
{
1228
32.0k
  int16_t offset = 0;
1229
1230
32.0k
  read_byte_sign_extended(info, &offset, (*address)++);
1231
32.0k
  add_rel_operand(info, offset, *address + offset);
1232
32.0k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1233
1234
32.0k
  if ((info->insn != M680X_INS_BRA) && (info->insn != M680X_INS_BSR) &&
1235
26.8k
      (info->insn != M680X_INS_BRN))
1236
25.5k
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1237
32.0k
}
1238
1239
static void relative16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1240
2.42k
{
1241
2.42k
  uint16_t offset = 0;
1242
1243
2.42k
  read_word(info, &offset, *address);
1244
2.42k
  *address += 2;
1245
2.42k
  add_rel_operand(info, (int16_t)offset, *address + offset);
1246
2.42k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1247
1248
2.42k
  if ((info->insn != M680X_INS_LBRA) && (info->insn != M680X_INS_LBSR) &&
1249
952
      (info->insn != M680X_INS_LBRN))
1250
547
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1251
2.42k
}
1252
1253
static const m680x_reg g_rr5_to_reg_ids[] = {
1254
  M680X_REG_X,
1255
  M680X_REG_Y,
1256
  M680X_REG_U,
1257
  M680X_REG_S,
1258
};
1259
1260
static void add_indexed_operand(m680x_info *info, m680x_reg base_reg,
1261
        bool post_inc_dec, uint8_t inc_dec,
1262
        uint8_t offset_bits, uint16_t offset,
1263
        bool no_comma)
1264
27.4k
{
1265
27.4k
  cs_m680x *m680x = &info->m680x;
1266
27.4k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1267
1268
27.4k
  op->type = M680X_OP_INDEXED;
1269
27.4k
  set_operand_size(info, op, 1);
1270
27.4k
  op->idx.base_reg = base_reg;
1271
27.4k
  op->idx.offset_reg = M680X_REG_INVALID;
1272
27.4k
  op->idx.inc_dec = inc_dec;
1273
1274
27.4k
  if (inc_dec && post_inc_dec)
1275
4.86k
    op->idx.flags |= M680X_IDX_POST_INC_DEC;
1276
1277
27.4k
  if (offset_bits != M680X_OFFSET_NONE) {
1278
14.5k
    op->idx.offset = offset;
1279
14.5k
    op->idx.offset_addr = 0;
1280
14.5k
  }
1281
1282
27.4k
  op->idx.offset_bits = offset_bits;
1283
27.4k
  op->idx.flags |= (no_comma ? M680X_IDX_NO_COMMA : 0);
1284
27.4k
}
1285
1286
// M6800/1/2/3 indexed mode handler
1287
static void indexedX_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1288
5.44k
{
1289
5.44k
  uint8_t offset = 0;
1290
1291
5.44k
  read_byte(info, &offset, (*address)++);
1292
1293
5.44k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_8,
1294
5.44k
          (uint16_t)offset, false);
1295
5.44k
}
1296
1297
static void indexedY_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1298
3.02k
{
1299
3.02k
  uint8_t offset = 0;
1300
1301
3.02k
  read_byte(info, &offset, (*address)++);
1302
1303
3.02k
  add_indexed_operand(info, M680X_REG_Y, false, 0, M680X_OFFSET_BITS_8,
1304
3.02k
          (uint16_t)offset, false);
1305
3.02k
}
1306
1307
// M6809/M6309 indexed mode handler
1308
static void indexed09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1309
42.4k
{
1310
42.4k
  cs_m680x *m680x = &info->m680x;
1311
42.4k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1312
42.4k
  uint8_t post_byte = 0;
1313
42.4k
  uint16_t offset = 0;
1314
42.4k
  int16_t soffset = 0;
1315
1316
42.4k
  read_byte(info, &post_byte, (*address)++);
1317
1318
42.4k
  op->type = M680X_OP_INDEXED;
1319
42.4k
  set_operand_size(info, op, 1);
1320
42.4k
  op->idx.base_reg = g_rr5_to_reg_ids[(post_byte >> 5) & 0x03];
1321
42.4k
  op->idx.offset_reg = M680X_REG_INVALID;
1322
1323
42.4k
  if (!(post_byte & 0x80)) {
1324
    // n5,R
1325
20.4k
    if ((post_byte & 0x10) == 0x10)
1326
8.78k
      op->idx.offset = post_byte | 0xfff0;
1327
11.6k
    else
1328
11.6k
      op->idx.offset = post_byte & 0x0f;
1329
1330
20.4k
    op->idx.offset_addr = op->idx.offset + *address;
1331
20.4k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1332
22.0k
  } else {
1333
22.0k
    if ((post_byte & 0x10) == 0x10)
1334
8.69k
      op->idx.flags |= M680X_IDX_INDIRECT;
1335
1336
    // indexed addressing
1337
22.0k
    switch (post_byte & 0x1f) {
1338
1.23k
    case 0x00: // ,R+
1339
1.23k
      op->idx.inc_dec = 1;
1340
1.23k
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1341
1.23k
      break;
1342
1343
620
    case 0x11: // [,R++]
1344
1.44k
    case 0x01: // ,R++
1345
1.44k
      op->idx.inc_dec = 2;
1346
1.44k
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1347
1.44k
      break;
1348
1349
923
    case 0x02: // ,-R
1350
923
      op->idx.inc_dec = -1;
1351
923
      break;
1352
1353
1.71k
    case 0x13: // [,--R]
1354
2.55k
    case 0x03: // ,--R
1355
2.55k
      op->idx.inc_dec = -2;
1356
2.55k
      break;
1357
1358
565
    case 0x14: // [,R]
1359
1.61k
    case 0x04: // ,R
1360
1.61k
      break;
1361
1362
555
    case 0x15: // [B,R]
1363
1.61k
    case 0x05: // B,R
1364
1.61k
      op->idx.offset_reg = M680X_REG_B;
1365
1.61k
      break;
1366
1367
507
    case 0x16: // [A,R]
1368
1.46k
    case 0x06: // A,R
1369
1.46k
      op->idx.offset_reg = M680X_REG_A;
1370
1.46k
      break;
1371
1372
586
    case 0x1c: // [n8,PCR]
1373
2.28k
    case 0x0c: // n8,PCR
1374
2.28k
      op->idx.base_reg = M680X_REG_PC;
1375
2.28k
      read_byte_sign_extended(info, &soffset, (*address)++);
1376
2.28k
      op->idx.offset_addr = offset + *address;
1377
2.28k
      op->idx.offset = soffset;
1378
2.28k
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1379
2.28k
      break;
1380
1381
716
    case 0x18: // [n8,R]
1382
1.79k
    case 0x08: // n8,R
1383
1.79k
      read_byte_sign_extended(info, &soffset, (*address)++);
1384
1.79k
      op->idx.offset = soffset;
1385
1.79k
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1386
1.79k
      break;
1387
1388
881
    case 0x1d: // [n16,PCR]
1389
2.95k
    case 0x0d: // n16,PCR
1390
2.95k
      op->idx.base_reg = M680X_REG_PC;
1391
2.95k
      read_word(info, &offset, *address);
1392
2.95k
      *address += 2;
1393
2.95k
      op->idx.offset_addr = offset + *address;
1394
2.95k
      op->idx.offset = (int16_t)offset;
1395
2.95k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1396
2.95k
      break;
1397
1398
794
    case 0x19: // [n16,R]
1399
1.56k
    case 0x09: // n16,R
1400
1.56k
      read_word(info, &offset, *address);
1401
1.56k
      *address += 2;
1402
1.56k
      op->idx.offset = (int16_t)offset;
1403
1.56k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1404
1.56k
      break;
1405
1406
969
    case 0x1b: // [D,R]
1407
1.76k
    case 0x0b: // D,R
1408
1.76k
      op->idx.offset_reg = M680X_REG_D;
1409
1.76k
      break;
1410
1411
792
    case 0x1f: // [n16]
1412
792
      op->type = M680X_OP_EXTENDED;
1413
792
      op->ext.indirect = true;
1414
792
      read_word(info, &op->ext.address, *address);
1415
792
      *address += 2;
1416
792
      break;
1417
1418
0
    default:
1419
0
      op->idx.base_reg = M680X_REG_INVALID;
1420
0
      break;
1421
22.0k
    }
1422
22.0k
  }
1423
1424
42.4k
  if (((info->insn == M680X_INS_LEAU) || (info->insn == M680X_INS_LEAS) ||
1425
40.1k
       (info->insn == M680X_INS_LEAX) ||
1426
38.3k
       (info->insn == M680X_INS_LEAY)) &&
1427
5.47k
      (m680x->operands[0].reg == M680X_REG_X ||
1428
3.67k
       (m680x->operands[0].reg == M680X_REG_Y)))
1429
    // Only LEAX and LEAY modify CC register
1430
3.16k
    add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1431
42.4k
}
1432
1433
static const m680x_reg g_idx12_to_reg_ids[4] = {
1434
  M680X_REG_X,
1435
  M680X_REG_Y,
1436
  M680X_REG_S,
1437
  M680X_REG_PC,
1438
};
1439
1440
static const m680x_reg g_or12_to_reg_ids[3] = { M680X_REG_A, M680X_REG_B,
1441
            M680X_REG_D };
1442
1443
// CPU12 indexed mode handler
1444
static void indexed12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1445
47.5k
{
1446
47.5k
  cs_m680x *m680x = &info->m680x;
1447
47.5k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1448
47.5k
  uint8_t post_byte = 0;
1449
47.5k
  uint8_t offset8 = 0;
1450
1451
47.5k
  read_byte(info, &post_byte, (*address)++);
1452
1453
47.5k
  op->type = M680X_OP_INDEXED;
1454
47.5k
  set_operand_size(info, op, 1);
1455
47.5k
  op->idx.offset_reg = M680X_REG_INVALID;
1456
1457
47.5k
  if (!(post_byte & 0x20)) {
1458
    // n5,R      n5 is a 5-bit signed offset
1459
17.2k
    op->idx.base_reg = g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1460
1461
17.2k
    if ((post_byte & 0x10) == 0x10)
1462
6.10k
      op->idx.offset = post_byte | 0xfff0;
1463
11.1k
    else
1464
11.1k
      op->idx.offset = post_byte & 0x0f;
1465
1466
17.2k
    op->idx.offset_addr = op->idx.offset + *address;
1467
17.2k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1468
30.3k
  } else {
1469
30.3k
    if ((post_byte & 0xe0) == 0xe0)
1470
16.6k
      op->idx.base_reg =
1471
16.6k
        g_idx12_to_reg_ids[(post_byte >> 3) & 0x03];
1472
1473
30.3k
    switch (post_byte & 0xe7) {
1474
3.11k
    case 0xe0:
1475
6.29k
    case 0xe1: // n9,R
1476
6.29k
      read_byte(info, &offset8, (*address)++);
1477
6.29k
      op->idx.offset = offset8;
1478
1479
6.29k
      if (post_byte & 0x01) // sign extension
1480
3.18k
        op->idx.offset |= 0xff00;
1481
1482
6.29k
      op->idx.offset_bits = M680X_OFFSET_BITS_9;
1483
1484
6.29k
      if (op->idx.base_reg == M680X_REG_PC)
1485
2.35k
        op->idx.offset_addr = op->idx.offset + *address;
1486
1487
6.29k
      break;
1488
1489
2.77k
    case 0xe3: // [n16,R]
1490
2.77k
      op->idx.flags |= M680X_IDX_INDIRECT;
1491
1492
    // intentionally fall through
1493
5.13k
    case 0xe2: // n16,R
1494
5.13k
      read_word(info, (uint16_t *)&op->idx.offset, *address);
1495
5.13k
      (*address) += 2;
1496
5.13k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1497
1498
5.13k
      if (op->idx.base_reg == M680X_REG_PC)
1499
805
        op->idx.offset_addr = op->idx.offset + *address;
1500
1501
5.13k
      break;
1502
1503
1.27k
    case 0xe4: // A,R
1504
2.35k
    case 0xe5: // B,R
1505
3.37k
    case 0xe6: // D,R
1506
3.37k
      op->idx.offset_reg =
1507
3.37k
        g_or12_to_reg_ids[post_byte & 0x03];
1508
3.37k
      break;
1509
1510
1.79k
    case 0xe7: // [D,R]
1511
1.79k
      op->idx.offset_reg = M680X_REG_D;
1512
1.79k
      op->idx.flags |= M680X_IDX_INDIRECT;
1513
1.79k
      break;
1514
1515
13.7k
    default: // n,-r n,+r n,r- n,r+
1516
      // PC is not allowed in this mode
1517
13.7k
      op->idx.base_reg =
1518
13.7k
        g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1519
13.7k
      op->idx.inc_dec = post_byte & 0x0f;
1520
1521
13.7k
      if (op->idx.inc_dec & 0x08) // evtl. sign extend value
1522
6.21k
        op->idx.inc_dec |= 0xf0;
1523
1524
13.7k
      if (op->idx.inc_dec >= 0)
1525
7.54k
        op->idx.inc_dec++;
1526
1527
13.7k
      if (post_byte & 0x10)
1528
3.60k
        op->idx.flags |= M680X_IDX_POST_INC_DEC;
1529
1530
13.7k
      break;
1531
30.3k
    }
1532
30.3k
  }
1533
47.5k
}
1534
1535
static void index_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1536
1.41k
{
1537
1.41k
  cs_m680x *m680x = &info->m680x;
1538
1.41k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1539
1540
1.41k
  op->type = M680X_OP_CONSTANT;
1541
1.41k
  read_byte(info, &op->const_val, (*address)++);
1542
1.41k
};
1543
1544
static void direct_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1545
58.9k
{
1546
58.9k
  cs_m680x *m680x = &info->m680x;
1547
58.9k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1548
1549
58.9k
  op->type = M680X_OP_DIRECT;
1550
58.9k
  set_operand_size(info, op, 1);
1551
58.9k
  read_byte(info, &op->direct_addr, (*address)++);
1552
58.9k
};
1553
1554
static void extended_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1555
52.9k
{
1556
52.9k
  cs_m680x *m680x = &info->m680x;
1557
52.9k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1558
1559
52.9k
  op->type = M680X_OP_EXTENDED;
1560
52.9k
  set_operand_size(info, op, 1);
1561
52.9k
  read_word(info, &op->ext.address, *address);
1562
52.9k
  *address += 2;
1563
52.9k
}
1564
1565
static void immediate_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1566
36.9k
{
1567
36.9k
  cs_m680x *m680x = &info->m680x;
1568
36.9k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1569
36.9k
  uint16_t word = 0;
1570
36.9k
  int16_t sword = 0;
1571
1572
36.9k
  op->type = M680X_OP_IMMEDIATE;
1573
36.9k
  set_operand_size(info, op, 1);
1574
1575
36.9k
  switch (op->size) {
1576
29.5k
  case 1:
1577
29.5k
    read_byte_sign_extended(info, &sword, *address);
1578
29.5k
    op->imm = sword;
1579
29.5k
    break;
1580
1581
6.46k
  case 2:
1582
6.46k
    read_word(info, &word, *address);
1583
6.46k
    op->imm = (int16_t)word;
1584
6.46k
    break;
1585
1586
913
  case 4:
1587
913
    read_sdword(info, &op->imm, *address);
1588
913
    break;
1589
1590
0
  default:
1591
0
    op->imm = 0;
1592
0
    CS_ASSERT(0 && "Unexpected immediate byte size");
1593
36.9k
  }
1594
1595
36.9k
  *address += op->size;
1596
36.9k
}
1597
1598
// handler for bit move instructions, e.g: BAND A,5,1,$40  Used by HD6309
1599
static void bit_move_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1600
572
{
1601
572
  static const m680x_reg m680x_reg[] = {
1602
572
    M680X_REG_CC,
1603
572
    M680X_REG_A,
1604
572
    M680X_REG_B,
1605
572
    M680X_REG_INVALID,
1606
572
  };
1607
1608
572
  uint8_t post_byte = 0;
1609
572
  cs_m680x *m680x = &info->m680x;
1610
572
  cs_m680x_op *op;
1611
1612
572
  read_byte(info, &post_byte, *address);
1613
572
  (*address)++;
1614
1615
  // operand[0] = register
1616
572
  add_reg_operand(info, m680x_reg[post_byte >> 6]);
1617
1618
  // operand[1] = bit index in source operand
1619
572
  op = &m680x->operands[m680x->op_count++];
1620
572
  op->type = M680X_OP_CONSTANT;
1621
572
  op->const_val = (post_byte >> 3) & 0x07;
1622
1623
  // operand[2] = bit index in destination operand
1624
572
  op = &m680x->operands[m680x->op_count++];
1625
572
  op->type = M680X_OP_CONSTANT;
1626
572
  op->const_val = post_byte & 0x07;
1627
1628
572
  direct_hdlr(MI, info, address);
1629
572
}
1630
1631
// handler for TFM instruction, e.g: TFM X+,Y+  Used by HD6309
1632
static void tfm_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1633
1.69k
{
1634
1.69k
  static const uint8_t inc_dec_r0[] = {
1635
1.69k
    1,
1636
1.69k
    -1,
1637
1.69k
    1,
1638
1.69k
    0,
1639
1.69k
  };
1640
1.69k
  static const uint8_t inc_dec_r1[] = {
1641
1.69k
    1,
1642
1.69k
    -1,
1643
1.69k
    0,
1644
1.69k
    1,
1645
1.69k
  };
1646
1.69k
  uint8_t regs = 0;
1647
1.69k
  uint8_t index = (MI->Opcode & 0xff) - 0x38;
1648
1649
1.69k
  read_byte(info, &regs, *address);
1650
1651
1.69k
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs >> 4], true,
1652
1.69k
          inc_dec_r0[index], M680X_OFFSET_NONE, 0, true);
1653
1.69k
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs & 0x0f], true,
1654
1.69k
          inc_dec_r1[index], M680X_OFFSET_NONE, 0, true);
1655
1656
1.69k
  add_reg_to_rw_list(MI, M680X_REG_W, READ | WRITE);
1657
1.69k
}
1658
1659
static void opidx_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1660
2.57k
{
1661
2.57k
  cs_m680x *m680x = &info->m680x;
1662
2.57k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1663
1664
  // bit index is coded in Opcode
1665
2.57k
  op->type = M680X_OP_CONSTANT;
1666
2.57k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1667
2.57k
}
1668
1669
// handler for bit test and branch instruction. Used by M6805.
1670
// The bit index is part of the opcode.
1671
// Example: BRSET 3,<$40,LOOP
1672
static void opidx_dir_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1673
3.60k
{
1674
3.60k
  cs_m680x *m680x = &info->m680x;
1675
3.60k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1676
1677
  // bit index is coded in Opcode
1678
3.60k
  op->type = M680X_OP_CONSTANT;
1679
3.60k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1680
3.60k
  direct_hdlr(MI, info, address);
1681
3.60k
  relative8_hdlr(MI, info, address);
1682
1683
3.60k
  add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1684
3.60k
}
1685
1686
static void indexedX0_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1687
8.48k
{
1688
8.48k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_NONE, 0,
1689
8.48k
          false);
1690
8.48k
}
1691
1692
static void indexedX16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1693
2.33k
{
1694
2.33k
  uint16_t offset = 0;
1695
1696
2.33k
  read_word(info, &offset, *address);
1697
2.33k
  *address += 2;
1698
2.33k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_16,
1699
2.33k
          offset, false);
1700
2.33k
}
1701
1702
static void imm_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1703
2.79k
{
1704
2.79k
  immediate_hdlr(MI, info, address);
1705
2.79k
  relative8_hdlr(MI, info, address);
1706
2.79k
}
1707
1708
static void indexedS_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1709
993
{
1710
993
  uint8_t offset = 0;
1711
1712
993
  read_byte(info, &offset, (*address)++);
1713
1714
993
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_8,
1715
993
          (uint16_t)offset, false);
1716
993
}
1717
1718
static void indexedS16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1719
808
{
1720
808
  uint16_t offset = 0;
1721
1722
808
  read_word(info, &offset, *address);
1723
808
  *address += 2;
1724
1725
808
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_16,
1726
808
          offset, false);
1727
808
}
1728
1729
static void indexedX0p_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1730
1.04k
{
1731
1.04k
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_NONE, 0,
1732
1.04k
          true);
1733
1.04k
}
1734
1735
static void indexedXp_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1736
1.95k
{
1737
1.95k
  uint8_t offset = 0;
1738
1739
1.95k
  read_byte(info, &offset, (*address)++);
1740
1741
1.95k
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_BITS_8,
1742
1.95k
          (uint16_t)offset, false);
1743
1.95k
}
1744
1745
static void imm_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1746
7.72k
{
1747
7.72k
  cs_m680x *m680x = &info->m680x;
1748
7.72k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1749
1750
7.72k
  indexed12_hdlr(MI, info, address);
1751
7.72k
  op->type = M680X_OP_IMMEDIATE;
1752
1753
7.72k
  if (info->insn == M680X_INS_MOVW) {
1754
3.32k
    uint16_t imm16 = 0;
1755
1756
3.32k
    read_word(info, &imm16, *address);
1757
3.32k
    op->imm = (int16_t)imm16;
1758
3.32k
    op->size = 2;
1759
4.39k
  } else {
1760
4.39k
    uint8_t imm8 = 0;
1761
1762
4.39k
    read_byte(info, &imm8, *address);
1763
4.39k
    op->imm = (int8_t)imm8;
1764
4.39k
    op->size = 1;
1765
4.39k
  }
1766
1767
7.72k
  set_operand_size(info, op, 1);
1768
7.72k
}
1769
1770
static void ext_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1771
3.10k
{
1772
3.10k
  cs_m680x *m680x = &info->m680x;
1773
3.10k
  cs_m680x_op *op0 = &m680x->operands[m680x->op_count++];
1774
3.10k
  uint16_t imm16 = 0;
1775
1776
3.10k
  indexed12_hdlr(MI, info, address);
1777
3.10k
  read_word(info, &imm16, *address);
1778
3.10k
  op0->type = M680X_OP_EXTENDED;
1779
3.10k
  op0->ext.address = (int16_t)imm16;
1780
3.10k
  set_operand_size(info, op0, 1);
1781
3.10k
}
1782
1783
// handler for CPU12 DBEQ/DNBE/IBEQ/IBNE/TBEQ/TBNE instructions.
1784
// Example: DBNE X,$1000
1785
static void loop_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1786
1.72k
{
1787
1.72k
  static const m680x_reg index_to_reg_id[] = {
1788
1.72k
    M680X_REG_A, M680X_REG_B, M680X_REG_INVALID, M680X_REG_INVALID,
1789
1.72k
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,       M680X_REG_S,
1790
1.72k
  };
1791
1.72k
  static const m680x_insn index_to_insn_id[] = {
1792
1.72k
    M680X_INS_DBEQ, M680X_INS_DBNE, M680X_INS_TBEQ,  M680X_INS_TBNE,
1793
1.72k
    M680X_INS_IBEQ, M680X_INS_IBNE, M680X_INS_ILLGL, M680X_INS_ILLGL
1794
1.72k
  };
1795
1.72k
  cs_m680x *m680x = &info->m680x;
1796
1.72k
  uint8_t post_byte = 0;
1797
1.72k
  uint8_t rel = 0;
1798
1.72k
  cs_m680x_op *op;
1799
1800
1.72k
  read_byte(info, &post_byte, (*address)++);
1801
1802
1.72k
  info->insn = index_to_insn_id[(post_byte >> 5) & 0x07];
1803
1804
1.72k
  if (info->insn == M680X_INS_ILLGL) {
1805
0
    illegal_hdlr(MI, info, address);
1806
0
  };
1807
1808
1.72k
  read_byte(info, &rel, (*address)++);
1809
1810
1.72k
  add_reg_operand(info, index_to_reg_id[post_byte & 0x07]);
1811
1812
1.72k
  op = &m680x->operands[m680x->op_count++];
1813
1814
1.72k
  op->type = M680X_OP_RELATIVE;
1815
1816
1.72k
  op->rel.offset = (post_byte & 0x10) ? (int16_t)(0xff00 | rel) : rel;
1817
1818
1.72k
  op->rel.address = *address + op->rel.offset;
1819
1820
1.72k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1821
1.72k
}
1822
1823
static void (*const g_insn_handler[])(MCInst *, m680x_info *, uint16_t *) = {
1824
  illegal_hdlr,   relative8_hdlr,   relative16_hdlr,
1825
  immediate_hdlr, // 8-bit
1826
  immediate_hdlr, // 16-bit
1827
  immediate_hdlr, // 32-bit
1828
  direct_hdlr,    extended_hdlr,    indexedX_hdlr,   indexedY_hdlr,
1829
  indexed09_hdlr,   inherent_hdlr,    reg_reg09_hdlr,  reg_bits_hdlr,
1830
  bit_move_hdlr,    tfm_hdlr,     opidx_hdlr,      opidx_dir_rel_hdlr,
1831
  indexedX0_hdlr,   indexedX16_hdlr,  imm_rel_hdlr,    indexedS_hdlr,
1832
  indexedS16_hdlr,  indexedXp_hdlr,   indexedX0p_hdlr, indexed12_hdlr,
1833
  indexed12_hdlr, // subset of indexed12
1834
  reg_reg12_hdlr,   loop_hdlr,      index_hdlr,      imm_idx12_x_hdlr,
1835
  imm_idx12_x_hdlr, ext_idx12_x_hdlr,
1836
}; /* handler function pointers */
1837
1838
/* Disasemble one instruction at address and store in str_buff */
1839
static unsigned int m680x_disassemble(MCInst *MI, m680x_info *info,
1840
              uint16_t address)
1841
438k
{
1842
438k
  cs_m680x *m680x = &info->m680x;
1843
438k
  cs_detail *detail = MI->flat_insn->detail;
1844
438k
  uint16_t base_address = address;
1845
438k
  insn_desc insn_description;
1846
438k
  e_access_mode access_mode;
1847
1848
438k
  if (detail != NULL) {
1849
438k
    memset(detail, 0,
1850
438k
           offsetof(cs_detail, m680x) + sizeof(cs_m680x));
1851
438k
  }
1852
1853
438k
  memset(&insn_description, 0, sizeof(insn_description));
1854
438k
  memset(m680x, 0, sizeof(*m680x));
1855
438k
  info->insn_size = 1;
1856
1857
438k
  if (decode_insn(info, address, &insn_description)) {
1858
391k
    m680x_reg reg;
1859
1860
391k
    if (insn_description.opcode > 0xff)
1861
27.5k
      address += 2; // 8-bit opcode + page prefix
1862
364k
    else
1863
364k
      address++; // 8-bit opcode only
1864
1865
391k
    info->insn = insn_description.insn;
1866
1867
391k
    MCInst_setOpcode(MI, insn_description.opcode);
1868
1869
391k
    reg = g_insn_props[info->insn].reg0;
1870
1871
391k
    if (reg != M680X_REG_INVALID) {
1872
205k
      if (reg == M680X_REG_HX &&
1873
1.73k
          (!info->cpu->reg_byte_size[reg]))
1874
467
        reg = M680X_REG_X;
1875
1876
205k
      add_reg_operand(info, reg);
1877
      // First (or second) operand is a register which is
1878
      // part of the mnemonic
1879
205k
      m680x->flags |= M680X_FIRST_OP_IN_MNEM;
1880
205k
      reg = g_insn_props[info->insn].reg1;
1881
1882
205k
      if (reg != M680X_REG_INVALID) {
1883
4.71k
        if (reg == M680X_REG_HX &&
1884
1.35k
            (!info->cpu->reg_byte_size[reg]))
1885
734
          reg = M680X_REG_X;
1886
1887
4.71k
        add_reg_operand(info, reg);
1888
4.71k
        m680x->flags |= M680X_SECOND_OP_IN_MNEM;
1889
4.71k
      }
1890
205k
    }
1891
1892
    // Call addressing mode specific instruction handler
1893
391k
    (g_insn_handler[insn_description.hid[0]])(MI, info, &address);
1894
391k
    (g_insn_handler[insn_description.hid[1]])(MI, info, &address);
1895
1896
391k
    add_insn_group(detail, g_insn_props[info->insn].group);
1897
1898
391k
    if (g_insn_props[info->insn].cc_modified &&
1899
246k
        (info->cpu->insn_cc_not_modified[0] != info->insn) &&
1900
245k
        (info->cpu->insn_cc_not_modified[1] != info->insn))
1901
244k
      add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1902
1903
391k
    access_mode = g_insn_props[info->insn].access_mode;
1904
1905
    // Fix for M6805 BSET/BCLR. It has a different operand order
1906
    // in comparison to the M6811
1907
391k
    if ((info->cpu->insn_cc_not_modified[0] == info->insn) ||
1908
390k
        (info->cpu->insn_cc_not_modified[1] == info->insn))
1909
2.57k
      access_mode = rmmm;
1910
1911
391k
    build_regs_read_write_counts(MI, info, access_mode);
1912
391k
    add_operators_access(MI, info, access_mode);
1913
1914
391k
    if (g_insn_props[info->insn].update_reg_access)
1915
39.4k
      set_changed_regs_read_write_counts(MI, info);
1916
1917
391k
    info->insn_size = (uint8_t)insn_description.insn_size;
1918
1919
391k
    return info->insn_size;
1920
391k
  } else
1921
46.4k
    MCInst_setOpcode(MI, insn_description.opcode);
1922
1923
  // Illegal instruction
1924
46.4k
  address = base_address;
1925
46.4k
  illegal_hdlr(MI, info, &address);
1926
46.4k
  return 1;
1927
438k
}
1928
1929
// Tables to get the byte size of a register on the CPU
1930
// based on an enum m680x_reg value.
1931
// Invalid registers return 0.
1932
static const uint8_t g_m6800_reg_byte_size[22] = {
1933
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1934
  0, 1, 1, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1935
};
1936
1937
static const uint8_t g_m6805_reg_byte_size[22] = {
1938
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1939
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 1, 0, 2, 0, 0, 0, 2, 0, 0
1940
};
1941
1942
static const uint8_t g_m6808_reg_byte_size[22] = {
1943
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1944
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 2, 1, 1, 0, 2, 0, 0, 0, 2, 0, 0
1945
};
1946
1947
static const uint8_t g_m6801_reg_byte_size[22] = {
1948
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1949
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1950
};
1951
1952
static const uint8_t g_m6811_reg_byte_size[22] = {
1953
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1954
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 0, 0
1955
};
1956
1957
static const uint8_t g_cpu12_reg_byte_size[22] = {
1958
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1959
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 2, 2
1960
};
1961
1962
static const uint8_t g_m6809_reg_byte_size[22] = {
1963
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1964
  0, 1, 1, 0, 0, 0, 2, 0, 1, 1, 0, 0, 0, 2, 2, 2, 2, 0, 0, 2, 0, 0
1965
};
1966
1967
static const uint8_t g_hd6309_reg_byte_size[22] = {
1968
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1969
  0, 1, 1, 1, 1, 1, 2, 2, 1, 1, 1, 0, 0, 2, 2, 2, 2, 2, 4, 2, 0, 0
1970
};
1971
1972
// Table to check for a valid register nibble on the M6809 CPU
1973
// used for TFR and EXG instruction.
1974
static const bool m6809_tfr_reg_valid[16] = {
1975
  true, true, true, true, true,  true,  false, false,
1976
  true, true, true, true, false, false, false, false,
1977
};
1978
1979
static const cpu_tables g_cpu_tables[] = {
1980
  { // M680X_CPU_TYPE_INVALID
1981
    NULL,
1982
    { NULL, NULL },
1983
    { 0, 0 },
1984
    { 0x00, 0x00, 0x00 },
1985
    { NULL, NULL, NULL },
1986
    { 0, 0, 0 },
1987
    NULL,
1988
    NULL,
1989
    { M680X_INS_INVLD, M680X_INS_INVLD } },
1990
  { // M680X_CPU_TYPE_6301
1991
    &g_m6800_inst_page1_table[0],
1992
    { &g_m6801_inst_overlay_table[0], &g_hd6301_inst_overlay_table[0] },
1993
    { ARR_SIZE(g_m6801_inst_overlay_table),
1994
      ARR_SIZE(g_hd6301_inst_overlay_table) },
1995
    { 0x00, 0x00, 0x00 },
1996
    { NULL, NULL, NULL },
1997
    { 0, 0, 0 },
1998
    &g_m6801_reg_byte_size[0],
1999
    NULL,
2000
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2001
  { // M680X_CPU_TYPE_6309
2002
    &g_m6809_inst_page1_table[0],
2003
    { &g_hd6309_inst_overlay_table[0], NULL },
2004
    { ARR_SIZE(g_hd6309_inst_overlay_table), 0 },
2005
    { 0x10, 0x11, 0x00 },
2006
    { &g_hd6309_inst_page2_table[0], &g_hd6309_inst_page3_table[0],
2007
      NULL },
2008
    { ARR_SIZE(g_hd6309_inst_page2_table),
2009
      ARR_SIZE(g_hd6309_inst_page3_table), 0 },
2010
    &g_hd6309_reg_byte_size[0],
2011
    NULL,
2012
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2013
  { // M680X_CPU_TYPE_6800
2014
    &g_m6800_inst_page1_table[0],
2015
    { NULL, NULL },
2016
    { 0, 0 },
2017
    { 0x00, 0x00, 0x00 },
2018
    { NULL, NULL, NULL },
2019
    { 0, 0, 0 },
2020
    &g_m6800_reg_byte_size[0],
2021
    NULL,
2022
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2023
  { // M680X_CPU_TYPE_6801
2024
    &g_m6800_inst_page1_table[0],
2025
    { &g_m6801_inst_overlay_table[0], NULL },
2026
    { ARR_SIZE(g_m6801_inst_overlay_table), 0 },
2027
    { 0x00, 0x00, 0x00 },
2028
    { NULL, NULL, NULL },
2029
    { 0, 0, 0 },
2030
    &g_m6801_reg_byte_size[0],
2031
    NULL,
2032
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2033
  { // M680X_CPU_TYPE_6805
2034
    &g_m6805_inst_page1_table[0],
2035
    { NULL, NULL },
2036
    { 0, 0 },
2037
    { 0x00, 0x00, 0x00 },
2038
    { NULL, NULL, NULL },
2039
    { 0, 0, 0 },
2040
    &g_m6805_reg_byte_size[0],
2041
    NULL,
2042
    { M680X_INS_BCLR, M680X_INS_BSET } },
2043
  { // M680X_CPU_TYPE_6808
2044
    &g_m6805_inst_page1_table[0],
2045
    { &g_m6808_inst_overlay_table[0], NULL },
2046
    { ARR_SIZE(g_m6808_inst_overlay_table), 0 },
2047
    { 0x9E, 0x00, 0x00 },
2048
    { &g_m6808_inst_page2_table[0], NULL, NULL },
2049
    { ARR_SIZE(g_m6808_inst_page2_table), 0, 0 },
2050
    &g_m6808_reg_byte_size[0],
2051
    NULL,
2052
    { M680X_INS_BCLR, M680X_INS_BSET } },
2053
  { // M680X_CPU_TYPE_6809
2054
    &g_m6809_inst_page1_table[0],
2055
    { NULL, NULL },
2056
    { 0, 0 },
2057
    { 0x10, 0x11, 0x00 },
2058
    { &g_m6809_inst_page2_table[0], &g_m6809_inst_page3_table[0], NULL },
2059
    { ARR_SIZE(g_m6809_inst_page2_table),
2060
      ARR_SIZE(g_m6809_inst_page3_table), 0 },
2061
    &g_m6809_reg_byte_size[0],
2062
    &m6809_tfr_reg_valid[0],
2063
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2064
  { // M680X_CPU_TYPE_6811
2065
    &g_m6800_inst_page1_table[0],
2066
    { &g_m6801_inst_overlay_table[0], &g_m6811_inst_overlay_table[0] },
2067
    { ARR_SIZE(g_m6801_inst_overlay_table),
2068
      ARR_SIZE(g_m6811_inst_overlay_table) },
2069
    { 0x18, 0x1A, 0xCD },
2070
    { &g_m6811_inst_page2_table[0], &g_m6811_inst_page3_table[0],
2071
      &g_m6811_inst_page4_table[0] },
2072
    { ARR_SIZE(g_m6811_inst_page2_table),
2073
      ARR_SIZE(g_m6811_inst_page3_table),
2074
      ARR_SIZE(g_m6811_inst_page4_table) },
2075
    &g_m6811_reg_byte_size[0],
2076
    NULL,
2077
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2078
  { // M680X_CPU_TYPE_CPU12
2079
    &g_cpu12_inst_page1_table[0],
2080
    { NULL, NULL },
2081
    { 0, 0 },
2082
    { 0x18, 0x00, 0x00 },
2083
    { &g_cpu12_inst_page2_table[0], NULL, NULL },
2084
    { ARR_SIZE(g_cpu12_inst_page2_table), 0, 0 },
2085
    &g_cpu12_reg_byte_size[0],
2086
    NULL,
2087
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2088
  { // M680X_CPU_TYPE_HCS08
2089
    &g_m6805_inst_page1_table[0],
2090
    { &g_m6808_inst_overlay_table[0], &g_hcs08_inst_overlay_table[0] },
2091
    { ARR_SIZE(g_m6808_inst_overlay_table),
2092
      ARR_SIZE(g_hcs08_inst_overlay_table) },
2093
    { 0x9E, 0x00, 0x00 },
2094
    { &g_hcs08_inst_page2_table[0], NULL, NULL },
2095
    { ARR_SIZE(g_hcs08_inst_page2_table), 0, 0 },
2096
    &g_m6808_reg_byte_size[0],
2097
    NULL,
2098
    { M680X_INS_BCLR, M680X_INS_BSET } },
2099
};
2100
2101
static bool m680x_setup_internals(m680x_info *info, e_cpu_type cpu_type,
2102
          uint16_t address, const uint8_t *code,
2103
          uint16_t code_len)
2104
438k
{
2105
438k
  if (cpu_type == M680X_CPU_TYPE_INVALID) {
2106
0
    return false;
2107
0
  }
2108
2109
438k
  info->code = code;
2110
438k
  info->size = code_len;
2111
438k
  info->offset = address;
2112
438k
  info->cpu_type = cpu_type;
2113
2114
438k
  info->cpu = &g_cpu_tables[info->cpu_type];
2115
2116
438k
  return true;
2117
438k
}
2118
2119
bool M680X_getInstruction(csh ud, const uint8_t *code, size_t code_len,
2120
        MCInst *MI, uint16_t *size, uint64_t address,
2121
        void *inst_info)
2122
438k
{
2123
438k
  unsigned int insn_size = 0;
2124
438k
  e_cpu_type cpu_type = M680X_CPU_TYPE_INVALID; // No default CPU type
2125
438k
  cs_struct *handle = (cs_struct *)ud;
2126
438k
  m680x_info *info = (m680x_info *)handle->printer_info;
2127
2128
438k
  MCInst_clear(MI);
2129
2130
438k
  if (handle->mode & CS_MODE_M680X_6800)
2131
1.55k
    cpu_type = M680X_CPU_TYPE_6800;
2132
2133
436k
  else if (handle->mode & CS_MODE_M680X_6801)
2134
3.55k
    cpu_type = M680X_CPU_TYPE_6801;
2135
2136
433k
  else if (handle->mode & CS_MODE_M680X_6805)
2137
5.77k
    cpu_type = M680X_CPU_TYPE_6805;
2138
2139
427k
  else if (handle->mode & CS_MODE_M680X_6808)
2140
18.2k
    cpu_type = M680X_CPU_TYPE_6808;
2141
2142
409k
  else if (handle->mode & CS_MODE_M680X_HCS08)
2143
12.0k
    cpu_type = M680X_CPU_TYPE_HCS08;
2144
2145
396k
  else if (handle->mode & CS_MODE_M680X_6809)
2146
37.6k
    cpu_type = M680X_CPU_TYPE_6809;
2147
2148
359k
  else if (handle->mode & CS_MODE_M680X_6301)
2149
1.81k
    cpu_type = M680X_CPU_TYPE_6301;
2150
2151
357k
  else if (handle->mode & CS_MODE_M680X_6309)
2152
155k
    cpu_type = M680X_CPU_TYPE_6309;
2153
2154
202k
  else if (handle->mode & CS_MODE_M680X_6811)
2155
25.0k
    cpu_type = M680X_CPU_TYPE_6811;
2156
2157
177k
  else if (handle->mode & CS_MODE_M680X_CPU12)
2158
177k
    cpu_type = M680X_CPU_TYPE_CPU12;
2159
2160
438k
  if (cpu_type != M680X_CPU_TYPE_INVALID &&
2161
438k
      m680x_setup_internals(info, cpu_type, (uint16_t)address, code,
2162
438k
          (uint16_t)code_len))
2163
438k
    insn_size = m680x_disassemble(MI, info, (uint16_t)address);
2164
2165
438k
  if (insn_size == 0) {
2166
0
    *size = 1;
2167
0
    return false;
2168
0
  }
2169
2170
  // Make sure we always stay within range
2171
438k
  if (insn_size > code_len) {
2172
53
    *size = (uint16_t)code_len;
2173
53
    return false;
2174
53
  } else
2175
438k
    *size = (uint16_t)insn_size;
2176
2177
438k
  return true;
2178
438k
}
2179
2180
cs_err M680X_disassembler_init(cs_struct *ud)
2181
4.15k
{
2182
4.15k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6800_reg_byte_size)) {
2183
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6800_reg_byte_size));
2184
2185
0
    return CS_ERR_MODE;
2186
0
  }
2187
2188
4.15k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6801_reg_byte_size)) {
2189
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6801_reg_byte_size));
2190
2191
0
    return CS_ERR_MODE;
2192
0
  }
2193
2194
4.15k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6805_reg_byte_size)) {
2195
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6805_reg_byte_size));
2196
2197
0
    return CS_ERR_MODE;
2198
0
  }
2199
2200
4.15k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6808_reg_byte_size)) {
2201
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6808_reg_byte_size));
2202
2203
0
    return CS_ERR_MODE;
2204
0
  }
2205
2206
4.15k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6811_reg_byte_size)) {
2207
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6811_reg_byte_size));
2208
2209
0
    return CS_ERR_MODE;
2210
0
  }
2211
2212
4.15k
  if (M680X_REG_ENDING != ARR_SIZE(g_cpu12_reg_byte_size)) {
2213
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_cpu12_reg_byte_size));
2214
2215
0
    return CS_ERR_MODE;
2216
0
  }
2217
2218
4.15k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6809_reg_byte_size)) {
2219
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6809_reg_byte_size));
2220
2221
0
    return CS_ERR_MODE;
2222
0
  }
2223
2224
4.15k
  if (M680X_INS_ENDING != ARR_SIZE(g_insn_props)) {
2225
0
    CS_ASSERT(M680X_INS_ENDING == ARR_SIZE(g_insn_props));
2226
2227
0
    return CS_ERR_MODE;
2228
0
  }
2229
2230
4.15k
  if (M680X_CPU_TYPE_ENDING != ARR_SIZE(g_cpu_tables)) {
2231
0
    CS_ASSERT(M680X_CPU_TYPE_ENDING == ARR_SIZE(g_cpu_tables));
2232
2233
0
    return CS_ERR_MODE;
2234
0
  }
2235
2236
4.15k
  if (HANDLER_ID_ENDING != ARR_SIZE(g_insn_handler)) {
2237
0
    CS_ASSERT(HANDLER_ID_ENDING == ARR_SIZE(g_insn_handler));
2238
2239
0
    return CS_ERR_MODE;
2240
0
  }
2241
2242
4.15k
  if (ACCESS_MODE_ENDING != MATRIX_SIZE(g_access_mode_to_access)) {
2243
0
    CS_ASSERT(ACCESS_MODE_ENDING ==
2244
0
        MATRIX_SIZE(g_access_mode_to_access));
2245
2246
0
    return CS_ERR_MODE;
2247
0
  }
2248
2249
4.15k
  return CS_ERR_OK;
2250
4.15k
}
2251
2252
#ifndef CAPSTONE_DIET
2253
void M680X_reg_access(const cs_insn *insn, cs_regs regs_read,
2254
          uint8_t *regs_read_count, cs_regs regs_write,
2255
          uint8_t *regs_write_count)
2256
0
{
2257
0
  if (insn->detail == NULL) {
2258
0
    *regs_read_count = 0;
2259
0
    *regs_write_count = 0;
2260
0
  } else {
2261
0
    *regs_read_count = insn->detail->regs_read_count;
2262
0
    *regs_write_count = insn->detail->regs_write_count;
2263
2264
0
    memcpy(regs_read, insn->detail->regs_read,
2265
0
           *regs_read_count * sizeof(insn->detail->regs_read[0]));
2266
0
    memcpy(regs_write, insn->detail->regs_write,
2267
0
           *regs_write_count * sizeof(insn->detail->regs_write[0]));
2268
0
  }
2269
0
}
2270
#endif
2271
2272
#endif