Coverage Report

Created: 2025-12-05 06:11

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/RISCV/RISCVInstPrinter.c
Line
Count
Source
1
//===-- RISCVInstPrinter.cpp - Convert RISCV MCInst to asm syntax ---------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an RISCV MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
#ifdef CAPSTONE_HAS_RISCV
15
16
#include <stdio.h> // DEBUG
17
#include <stdlib.h>
18
#include <string.h>
19
#include <capstone/platform.h>
20
21
#include "RISCVInstPrinter.h"
22
#include "RISCVBaseInfo.h"
23
#include "../../MCInst.h"
24
#include "../../SStream.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../utils.h"
27
#include "../../Mapping.h"
28
#include "RISCVMapping.h"
29
30
//#include "RISCVDisassembler.h"
31
32
#define GET_REGINFO_ENUM
33
#define GET_REGINFO_MC_DESC
34
#include "RISCVGenRegisterInfo.inc"
35
#define GET_INSTRINFO_ENUM
36
#include "RISCVGenInstrInfo.inc"
37
38
// Autogenerated by tblgen.
39
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI);
40
static bool printAliasInstr(MCInst *MI, SStream *OS, void *info);
41
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
42
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O);
43
static void printCSRSystemRegister(MCInst *, unsigned, SStream *);
44
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O);
45
static void printCustomAliasOperand(MCInst *, unsigned, unsigned, SStream *);
46
/// getRegisterName - This method is automatically generated by tblgen
47
/// from the register set description.  This returns the assembler name
48
/// for the specified register.
49
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
50
51
// Include the auto-generated portion of the assembly writer.
52
#define PRINT_ALIAS_INSTR
53
#include "RISCVGenAsmWriter.inc"
54
55
static void fixDetailOfEffectiveAddr(MCInst *MI)
56
14.0k
{
57
  // Operands for load and store instructions in RISCV vary widely
58
14.0k
  unsigned id = MI->flat_insn->id;
59
14.0k
  unsigned reg = 0;
60
14.0k
  int64_t imm = 0;
61
14.0k
  uint8_t access = 0;
62
63
14.0k
  switch (id) {
64
0
  case RISCV_INS_C_FLD:
65
0
  case RISCV_INS_C_LW:
66
0
  case RISCV_INS_C_FLW:
67
0
  case RISCV_INS_C_LD:
68
0
  case RISCV_INS_C_FSD:
69
0
  case RISCV_INS_C_SW:
70
0
  case RISCV_INS_C_FSW:
71
0
  case RISCV_INS_C_SD:
72
0
  case RISCV_INS_C_FLDSP:
73
0
  case RISCV_INS_C_LWSP:
74
0
  case RISCV_INS_C_FLWSP:
75
0
  case RISCV_INS_C_LDSP:
76
0
  case RISCV_INS_C_FSDSP:
77
0
  case RISCV_INS_C_SWSP:
78
0
  case RISCV_INS_C_FSWSP:
79
0
  case RISCV_INS_C_SDSP:
80
292
  case RISCV_INS_FLW:
81
554
  case RISCV_INS_FSW:
82
755
  case RISCV_INS_FLD:
83
912
  case RISCV_INS_FSD:
84
1.58k
  case RISCV_INS_LB:
85
1.74k
  case RISCV_INS_LBU:
86
1.86k
  case RISCV_INS_LD:
87
1.98k
  case RISCV_INS_LH:
88
2.26k
  case RISCV_INS_LHU:
89
2.76k
  case RISCV_INS_LW:
90
2.89k
  case RISCV_INS_LWU:
91
2.99k
  case RISCV_INS_SB:
92
3.27k
  case RISCV_INS_SD:
93
3.72k
  case RISCV_INS_SH:
94
4.55k
  case RISCV_INS_SW: {
95
4.55k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
96
4.55k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
97
4.55k
    CS_ASSERT(RISCV_OP_IMM == RISCV_get_detail_op(MI, -2)->type);
98
4.55k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
99
100
4.55k
    imm = RISCV_get_detail_op(MI, -2)->imm;
101
4.55k
    reg = RISCV_get_detail_op(MI, -1)->reg;
102
4.55k
    access = RISCV_get_detail_op(MI, -1)->access;
103
104
4.55k
    RISCV_get_detail_op(MI, -2)->type = RISCV_OP_MEM;
105
4.55k
    RISCV_get_detail_op(MI, -2)->mem.base = reg;
106
4.55k
    RISCV_get_detail_op(MI, -2)->mem.disp = imm;
107
4.55k
    RISCV_get_detail_op(MI, -2)->access = access;
108
109
4.55k
    RISCV_dec_op_count(MI);
110
111
4.55k
    break;
112
3.72k
  }
113
36
  case RISCV_INS_LR_W:
114
102
  case RISCV_INS_LR_W_AQ:
115
490
  case RISCV_INS_LR_W_AQ_RL:
116
611
  case RISCV_INS_LR_W_RL:
117
629
  case RISCV_INS_LR_D:
118
649
  case RISCV_INS_LR_D_AQ:
119
1.54k
  case RISCV_INS_LR_D_AQ_RL:
120
2.23k
  case RISCV_INS_LR_D_RL: {
121
2.23k
    CS_ASSERT(2 == MI->flat_insn->detail->riscv.op_count);
122
2.23k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
123
2.23k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
124
125
2.23k
    reg = RISCV_get_detail_op(MI, -1)->reg;
126
127
2.23k
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
128
2.23k
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
129
2.23k
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
130
131
2.23k
    break;
132
1.54k
  }
133
67
  case RISCV_INS_SC_W:
134
147
  case RISCV_INS_SC_W_AQ:
135
250
  case RISCV_INS_SC_W_AQ_RL:
136
318
  case RISCV_INS_SC_W_RL:
137
353
  case RISCV_INS_SC_D:
138
423
  case RISCV_INS_SC_D_AQ:
139
609
  case RISCV_INS_SC_D_AQ_RL:
140
721
  case RISCV_INS_SC_D_RL:
141
769
  case RISCV_INS_AMOADD_D:
142
787
  case RISCV_INS_AMOADD_D_AQ:
143
1.02k
  case RISCV_INS_AMOADD_D_AQ_RL:
144
1.27k
  case RISCV_INS_AMOADD_D_RL:
145
1.33k
  case RISCV_INS_AMOADD_W:
146
1.36k
  case RISCV_INS_AMOADD_W_AQ:
147
1.44k
  case RISCV_INS_AMOADD_W_AQ_RL:
148
1.62k
  case RISCV_INS_AMOADD_W_RL:
149
1.76k
  case RISCV_INS_AMOAND_D:
150
1.80k
  case RISCV_INS_AMOAND_D_AQ:
151
1.82k
  case RISCV_INS_AMOAND_D_AQ_RL:
152
2.05k
  case RISCV_INS_AMOAND_D_RL:
153
2.08k
  case RISCV_INS_AMOAND_W:
154
2.12k
  case RISCV_INS_AMOAND_W_AQ:
155
2.19k
  case RISCV_INS_AMOAND_W_AQ_RL:
156
2.21k
  case RISCV_INS_AMOAND_W_RL:
157
2.55k
  case RISCV_INS_AMOMAXU_D:
158
2.63k
  case RISCV_INS_AMOMAXU_D_AQ:
159
2.67k
  case RISCV_INS_AMOMAXU_D_AQ_RL:
160
2.73k
  case RISCV_INS_AMOMAXU_D_RL:
161
2.77k
  case RISCV_INS_AMOMAXU_W:
162
2.81k
  case RISCV_INS_AMOMAXU_W_AQ:
163
2.88k
  case RISCV_INS_AMOMAXU_W_AQ_RL:
164
2.95k
  case RISCV_INS_AMOMAXU_W_RL:
165
2.98k
  case RISCV_INS_AMOMAX_D:
166
3.02k
  case RISCV_INS_AMOMAX_D_AQ:
167
3.06k
  case RISCV_INS_AMOMAX_D_AQ_RL:
168
3.15k
  case RISCV_INS_AMOMAX_D_RL:
169
3.19k
  case RISCV_INS_AMOMAX_W:
170
3.29k
  case RISCV_INS_AMOMAX_W_AQ:
171
3.36k
  case RISCV_INS_AMOMAX_W_AQ_RL:
172
3.50k
  case RISCV_INS_AMOMAX_W_RL:
173
3.61k
  case RISCV_INS_AMOMINU_D:
174
3.68k
  case RISCV_INS_AMOMINU_D_AQ:
175
3.75k
  case RISCV_INS_AMOMINU_D_AQ_RL:
176
3.85k
  case RISCV_INS_AMOMINU_D_RL:
177
3.88k
  case RISCV_INS_AMOMINU_W:
178
3.92k
  case RISCV_INS_AMOMINU_W_AQ:
179
3.98k
  case RISCV_INS_AMOMINU_W_AQ_RL:
180
4.00k
  case RISCV_INS_AMOMINU_W_RL:
181
5.08k
  case RISCV_INS_AMOMIN_D:
182
5.31k
  case RISCV_INS_AMOMIN_D_AQ:
183
5.41k
  case RISCV_INS_AMOMIN_D_AQ_RL:
184
5.44k
  case RISCV_INS_AMOMIN_D_RL:
185
5.51k
  case RISCV_INS_AMOMIN_W:
186
5.55k
  case RISCV_INS_AMOMIN_W_AQ:
187
5.58k
  case RISCV_INS_AMOMIN_W_AQ_RL:
188
5.66k
  case RISCV_INS_AMOMIN_W_RL:
189
5.69k
  case RISCV_INS_AMOOR_D:
190
5.71k
  case RISCV_INS_AMOOR_D_AQ:
191
5.78k
  case RISCV_INS_AMOOR_D_AQ_RL:
192
5.79k
  case RISCV_INS_AMOOR_D_RL:
193
5.83k
  case RISCV_INS_AMOOR_W:
194
5.85k
  case RISCV_INS_AMOOR_W_AQ:
195
5.87k
  case RISCV_INS_AMOOR_W_AQ_RL:
196
5.94k
  case RISCV_INS_AMOOR_W_RL:
197
6.01k
  case RISCV_INS_AMOSWAP_D:
198
6.06k
  case RISCV_INS_AMOSWAP_D_AQ:
199
6.19k
  case RISCV_INS_AMOSWAP_D_AQ_RL:
200
6.22k
  case RISCV_INS_AMOSWAP_D_RL:
201
6.24k
  case RISCV_INS_AMOSWAP_W:
202
6.30k
  case RISCV_INS_AMOSWAP_W_AQ:
203
6.38k
  case RISCV_INS_AMOSWAP_W_AQ_RL:
204
6.75k
  case RISCV_INS_AMOSWAP_W_RL:
205
6.97k
  case RISCV_INS_AMOXOR_D:
206
7.00k
  case RISCV_INS_AMOXOR_D_AQ:
207
7.04k
  case RISCV_INS_AMOXOR_D_AQ_RL:
208
7.06k
  case RISCV_INS_AMOXOR_D_RL:
209
7.13k
  case RISCV_INS_AMOXOR_W:
210
7.19k
  case RISCV_INS_AMOXOR_W_AQ:
211
7.24k
  case RISCV_INS_AMOXOR_W_AQ_RL:
212
7.28k
  case RISCV_INS_AMOXOR_W_RL: {
213
7.28k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
214
7.28k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
215
7.28k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
216
7.28k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
217
218
7.28k
    reg = RISCV_get_detail_op(MI, -1)->reg;
219
220
7.28k
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
221
7.28k
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
222
7.28k
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
223
224
7.28k
    break;
225
7.24k
  }
226
0
  default: {
227
0
    CS_ASSERT(0 && "id is not a RISC-V memory instruction");
228
0
    break;
229
7.24k
  }
230
14.0k
  }
231
14.0k
  return;
232
14.0k
}
233
234
//void RISCVInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
235
//                                 StringRef Annot, const MCSubtargetInfo &STI)
236
void RISCV_printInst(MCInst *MI, SStream *O, void *info)
237
247k
{
238
247k
  MCRegisterInfo *MRI = (MCRegisterInfo *)info;
239
  //bool Res = false;
240
  //MCInst *NewMI = MI;
241
  // TODO: RISCV compressd instructions.
242
  //MCInst UncompressedMI;
243
  //if (!NoAliases)
244
  //Res = uncompressInst(UncompressedMI, *MI, MRI, STI);
245
  //if (Res)
246
  //NewMI = const_cast<MCInst *>(&UncompressedMI);
247
247k
  if (/*NoAliases ||*/ !printAliasInstr(MI, O, info))
248
182k
    printInstruction(MI, O, MRI);
249
  //printAnnotation(O, Annot);
250
  // fix load/store type insttuction
251
247k
  if (MI->csh->detail_opt &&
252
247k
      MI->flat_insn->detail->riscv.need_effective_addr)
253
15.6k
    fixDetailOfEffectiveAddr(MI);
254
255
247k
  return;
256
247k
}
257
258
static void printRegName(SStream *OS, unsigned RegNo)
259
420k
{
260
420k
  SStream_concat0(OS, getRegisterName(RegNo, RISCV_ABIRegAltName));
261
420k
}
262
263
/**
264
void RISCVInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
265
                                    raw_ostream &O, const char *Modifier) 
266
*/
267
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
268
229k
{
269
229k
  unsigned reg;
270
229k
  int64_t Imm = 0;
271
272
229k
  RISCV_add_cs_detail(MI, OpNo);
273
274
229k
  MCOperand *MO = MCInst_getOperand(MI, OpNo);
275
276
229k
  if (MCOperand_isReg(MO)) {
277
191k
    reg = MCOperand_getReg(MO);
278
191k
    printRegName(O, reg);
279
191k
  } else {
280
38.1k
    CS_ASSERT(MCOperand_isImm(MO) &&
281
38.1k
        "Unknown operand kind in printOperand");
282
38.1k
    Imm = MCOperand_getImm(MO);
283
38.1k
    if (Imm >= 0) {
284
34.5k
      if (Imm > HEX_THRESHOLD)
285
20.9k
        SStream_concat(O, "0x%" PRIx64, Imm);
286
13.5k
      else
287
13.5k
        SStream_concat(O, "%" PRIu64, Imm);
288
34.5k
    } else {
289
3.65k
      if (Imm < -HEX_THRESHOLD)
290
3.49k
        SStream_concat(O, "-0x%" PRIx64, -Imm);
291
159
      else
292
159
        SStream_concat(O, "-%" PRIu64, -Imm);
293
3.65k
    }
294
38.1k
  }
295
296
  //CS_ASSERT(MO.isExpr() && "Unknown operand kind in printOperand");
297
298
229k
  return;
299
229k
}
300
301
static const char *getCSRSystemRegisterName(unsigned CsrNo)
302
143k
{
303
143k
  switch (CsrNo) {
304
  /*
305
   * From RISC-V Privileged Architecture Version 1.10.
306
   * In the same order as Table 2.5.
307
   */
308
324
  case 0x0000:
309
324
    return "ustatus";
310
792
  case 0x0004:
311
792
    return "uie";
312
201
  case 0x0005:
313
201
    return "utvec";
314
315
188
  case 0x0040:
316
188
    return "uscratch";
317
313
  case 0x0041:
318
313
    return "uepc";
319
1.02k
  case 0x0042:
320
1.02k
    return "ucause";
321
240
  case 0x0043:
322
240
    return "utval";
323
101
  case 0x0044:
324
101
    return "uip";
325
326
1.00k
  case 0x0001:
327
1.00k
    return "fflags";
328
988
  case 0x0002:
329
988
    return "frm";
330
948
  case 0x0003:
331
948
    return "fcsr";
332
333
1.22k
  case 0x0c00:
334
1.22k
    return "cycle";
335
2.26k
  case 0x0c01:
336
2.26k
    return "time";
337
721
  case 0x0c02:
338
721
    return "instret";
339
240
  case 0x0c03:
340
240
    return "hpmcounter3";
341
788
  case 0x0c04:
342
788
    return "hpmcounter4";
343
303
  case 0x0c05:
344
303
    return "hpmcounter5";
345
447
  case 0x0c06:
346
447
    return "hpmcounter6";
347
608
  case 0x0c07:
348
608
    return "hpmcounter7";
349
645
  case 0x0c08:
350
645
    return "hpmcounter8";
351
928
  case 0x0c09:
352
928
    return "hpmcounter9";
353
502
  case 0x0c0a:
354
502
    return "hpmcounter10";
355
634
  case 0x0c0b:
356
634
    return "hpmcounter11";
357
472
  case 0x0c0c:
358
472
    return "hpmcounter12";
359
667
  case 0x0c0d:
360
667
    return "hpmcounter13";
361
351
  case 0x0c0e:
362
351
    return "hpmcounter14";
363
928
  case 0x0c0f:
364
928
    return "hpmcounter15";
365
494
  case 0x0c10:
366
494
    return "hpmcounter16";
367
591
  case 0x0c11:
368
591
    return "hpmcounter17";
369
331
  case 0x0c12:
370
331
    return "hpmcounter18";
371
166
  case 0x0c13:
372
166
    return "hpmcounter19";
373
1.58k
  case 0x0c14:
374
1.58k
    return "hpmcounter20";
375
197
  case 0x0c15:
376
197
    return "hpmcounter21";
377
321
  case 0x0c16:
378
321
    return "hpmcounter22";
379
1.67k
  case 0x0c17:
380
1.67k
    return "hpmcounter23";
381
291
  case 0x0c18:
382
291
    return "hpmcounter24";
383
509
  case 0x0c19:
384
509
    return "hpmcounter25";
385
405
  case 0x0c1a:
386
405
    return "hpmcounter26";
387
1.12k
  case 0x0c1b:
388
1.12k
    return "hpmcounter27";
389
503
  case 0x0c1c:
390
503
    return "hpmcounter28";
391
128
  case 0x0c1d:
392
128
    return "hpmcounter29";
393
1.88k
  case 0x0c1e:
394
1.88k
    return "hpmcounter30";
395
971
  case 0x0c1f:
396
971
    return "hpmcounter31";
397
372
  case 0x0c80:
398
372
    return "cycleh";
399
361
  case 0x0c81:
400
361
    return "timeh";
401
1.71k
  case 0x0c82:
402
1.71k
    return "instreth";
403
798
  case 0x0c83:
404
798
    return "hpmcounter3h";
405
140
  case 0x0c84:
406
140
    return "hpmcounter4h";
407
578
  case 0x0c85:
408
578
    return "hpmcounter5h";
409
1.12k
  case 0x0c86:
410
1.12k
    return "hpmcounter6h";
411
824
  case 0x0c87:
412
824
    return "hpmcounter7h";
413
250
  case 0x0c88:
414
250
    return "hpmcounter8h";
415
112
  case 0x0c89:
416
112
    return "hpmcounter9h";
417
675
  case 0x0c8a:
418
675
    return "hpmcounter10h";
419
211
  case 0x0c8b:
420
211
    return "hpmcounter11h";
421
598
  case 0x0c8c:
422
598
    return "hpmcounter12h";
423
650
  case 0x0c8d:
424
650
    return "hpmcounter13h";
425
272
  case 0x0c8e:
426
272
    return "hpmcounter14h";
427
465
  case 0x0c8f:
428
465
    return "hpmcounter15h";
429
1.00k
  case 0x0c90:
430
1.00k
    return "hpmcounter16h";
431
463
  case 0x0c91:
432
463
    return "hpmcounter17h";
433
1.13k
  case 0x0c92:
434
1.13k
    return "hpmcounter18h";
435
313
  case 0x0c93:
436
313
    return "hpmcounter19h";
437
209
  case 0x0c94:
438
209
    return "hpmcounter20h";
439
547
  case 0x0c95:
440
547
    return "hpmcounter21h";
441
237
  case 0x0c96:
442
237
    return "hpmcounter22h";
443
195
  case 0x0c97:
444
195
    return "hpmcounter23h";
445
207
  case 0x0c98:
446
207
    return "hpmcounter24h";
447
784
  case 0x0c99:
448
784
    return "hpmcounter25h";
449
334
  case 0x0c9a:
450
334
    return "hpmcounter26h";
451
1.01k
  case 0x0c9b:
452
1.01k
    return "hpmcounter27h";
453
852
  case 0x0c9c:
454
852
    return "hpmcounter28h";
455
1.36k
  case 0x0c9d:
456
1.36k
    return "hpmcounter29h";
457
260
  case 0x0c9e:
458
260
    return "hpmcounter30h";
459
990
  case 0x0c9f:
460
990
    return "hpmcounter31h";
461
462
588
  case 0x0100:
463
588
    return "sstatus";
464
973
  case 0x0102:
465
973
    return "sedeleg";
466
441
  case 0x0103:
467
441
    return "sideleg";
468
468
  case 0x0104:
469
468
    return "sie";
470
1.45k
  case 0x0105:
471
1.45k
    return "stvec";
472
729
  case 0x0106:
473
729
    return "scounteren";
474
475
171
  case 0x0140:
476
171
    return "sscratch";
477
958
  case 0x0141:
478
958
    return "sepc";
479
327
  case 0x0142:
480
327
    return "scause";
481
252
  case 0x0143:
482
252
    return "stval";
483
804
  case 0x0144:
484
804
    return "sip";
485
486
264
  case 0x0180:
487
264
    return "satp";
488
489
150
  case 0x0f11:
490
150
    return "mvendorid";
491
152
  case 0x0f12:
492
152
    return "marchid";
493
490
  case 0x0f13:
494
490
    return "mimpid";
495
77
  case 0x0f14:
496
77
    return "mhartid";
497
498
123
  case 0x0300:
499
123
    return "mstatus";
500
174
  case 0x0301:
501
174
    return "misa";
502
1.30k
  case 0x0302:
503
1.30k
    return "medeleg";
504
569
  case 0x0303:
505
569
    return "mideleg";
506
325
  case 0x0304:
507
325
    return "mie";
508
718
  case 0x0305:
509
718
    return "mtvec";
510
155
  case 0x0306:
511
155
    return "mcounteren";
512
513
237
  case 0x0340:
514
237
    return "mscratch";
515
777
  case 0x0341:
516
777
    return "mepc";
517
753
  case 0x0342:
518
753
    return "mcause";
519
174
  case 0x0343:
520
174
    return "mtval";
521
979
  case 0x0344:
522
979
    return "mip";
523
524
156
  case 0x03a0:
525
156
    return "pmpcfg0";
526
341
  case 0x03a1:
527
341
    return "pmpcfg1";
528
495
  case 0x03a2:
529
495
    return "pmpcfg2";
530
160
  case 0x03a3:
531
160
    return "pmpcfg3";
532
814
  case 0x03b0:
533
814
    return "pmpaddr0";
534
226
  case 0x03b1:
535
226
    return "pmpaddr1";
536
659
  case 0x03b2:
537
659
    return "pmpaddr2";
538
584
  case 0x03b3:
539
584
    return "pmpaddr3";
540
126
  case 0x03b4:
541
126
    return "pmpaddr4";
542
945
  case 0x03b5:
543
945
    return "pmpaddr5";
544
284
  case 0x03b6:
545
284
    return "pmpaddr6";
546
489
  case 0x03b7:
547
489
    return "pmpaddr7";
548
143
  case 0x03b8:
549
143
    return "pmpaddr8";
550
619
  case 0x03b9:
551
619
    return "pmpaddr9";
552
100
  case 0x03ba:
553
100
    return "pmpaddr10";
554
846
  case 0x03bb:
555
846
    return "pmpaddr11";
556
1.01k
  case 0x03bc:
557
1.01k
    return "pmpaddr12";
558
405
  case 0x03bd:
559
405
    return "pmpaddr13";
560
483
  case 0x03be:
561
483
    return "pmpaddr14";
562
765
  case 0x03bf:
563
765
    return "pmpaddr15";
564
565
622
  case 0x0b00:
566
622
    return "mcycle";
567
626
  case 0x0b02:
568
626
    return "minstret";
569
1.00k
  case 0x0b03:
570
1.00k
    return "mhpmcounter3";
571
284
  case 0x0b04:
572
284
    return "mhpmcounter4";
573
547
  case 0x0b05:
574
547
    return "mhpmcounter5";
575
225
  case 0x0b06:
576
225
    return "mhpmcounter6";
577
859
  case 0x0b07:
578
859
    return "mhpmcounter7";
579
129
  case 0x0b08:
580
129
    return "mhpmcounter8";
581
103
  case 0x0b09:
582
103
    return "mhpmcounter9";
583
109
  case 0x0b0a:
584
109
    return "mhpmcounter10";
585
574
  case 0x0b0b:
586
574
    return "mhpmcounter11";
587
157
  case 0x0b0c:
588
157
    return "mhpmcounter12";
589
210
  case 0x0b0d:
590
210
    return "mhpmcounter13";
591
152
  case 0x0b0e:
592
152
    return "mhpmcounter14";
593
211
  case 0x0b0f:
594
211
    return "mhpmcounter15";
595
446
  case 0x0b10:
596
446
    return "mhpmcounter16";
597
555
  case 0x0b11:
598
555
    return "mhpmcounter17";
599
679
  case 0x0b12:
600
679
    return "mhpmcounter18";
601
344
  case 0x0b13:
602
344
    return "mhpmcounter19";
603
644
  case 0x0b14:
604
644
    return "mhpmcounter20";
605
819
  case 0x0b15:
606
819
    return "mhpmcounter21";
607
464
  case 0x0b16:
608
464
    return "mhpmcounter22";
609
160
  case 0x0b17:
610
160
    return "mhpmcounter23";
611
333
  case 0x0b18:
612
333
    return "mhpmcounter24";
613
245
  case 0x0b19:
614
245
    return "mhpmcounter25";
615
407
  case 0x0b1a:
616
407
    return "mhpmcounter26";
617
308
  case 0x0b1b:
618
308
    return "mhpmcounter27";
619
562
  case 0x0b1c:
620
562
    return "mhpmcounter28";
621
653
  case 0x0b1d:
622
653
    return "mhpmcounter29";
623
234
  case 0x0b1e:
624
234
    return "mhpmcounter30";
625
429
  case 0x0b1f:
626
429
    return "mhpmcounter31";
627
1.82k
  case 0x0b80:
628
1.82k
    return "mcycleh";
629
221
  case 0x0b82:
630
221
    return "minstreth";
631
102
  case 0x0b83:
632
102
    return "mhpmcounter3h";
633
179
  case 0x0b84:
634
179
    return "mhpmcounter4h";
635
132
  case 0x0b85:
636
132
    return "mhpmcounter5h";
637
133
  case 0x0b86:
638
133
    return "mhpmcounter6h";
639
286
  case 0x0b87:
640
286
    return "mhpmcounter7h";
641
84
  case 0x0b88:
642
84
    return "mhpmcounter8h";
643
156
  case 0x0b89:
644
156
    return "mhpmcounter9h";
645
331
  case 0x0b8a:
646
331
    return "mhpmcounter10h";
647
1.90k
  case 0x0b8b:
648
1.90k
    return "mhpmcounter11h";
649
104
  case 0x0b8c:
650
104
    return "mhpmcounter12h";
651
140
  case 0x0b8d:
652
140
    return "mhpmcounter13h";
653
621
  case 0x0b8e:
654
621
    return "mhpmcounter14h";
655
925
  case 0x0b8f:
656
925
    return "mhpmcounter15h";
657
534
  case 0x0b90:
658
534
    return "mhpmcounter16h";
659
185
  case 0x0b91:
660
185
    return "mhpmcounter17h";
661
217
  case 0x0b92:
662
217
    return "mhpmcounter18h";
663
165
  case 0x0b93:
664
165
    return "mhpmcounter19h";
665
182
  case 0x0b94:
666
182
    return "mhpmcounter20h";
667
326
  case 0x0b95:
668
326
    return "mhpmcounter21h";
669
160
  case 0x0b96:
670
160
    return "mhpmcounter22h";
671
307
  case 0x0b97:
672
307
    return "mhpmcounter23h";
673
207
  case 0x0b98:
674
207
    return "mhpmcounter24h";
675
257
  case 0x0b99:
676
257
    return "mhpmcounter25h";
677
177
  case 0x0b9a:
678
177
    return "mhpmcounter26h";
679
1.12k
  case 0x0b9b:
680
1.12k
    return "mhpmcounter27h";
681
1.09k
  case 0x0b9c:
682
1.09k
    return "mhpmcounter28h";
683
484
  case 0x0b9d:
684
484
    return "mhpmcounter29h";
685
543
  case 0x0b9e:
686
543
    return "mhpmcounter30h";
687
226
  case 0x0b9f:
688
226
    return "mhpmcounter31h";
689
690
141
  case 0x0323:
691
141
    return "mhpmevent3";
692
183
  case 0x0324:
693
183
    return "mhpmevent4";
694
447
  case 0x0325:
695
447
    return "mhpmevent5";
696
131
  case 0x0326:
697
131
    return "mhpmevent6";
698
277
  case 0x0327:
699
277
    return "mhpmevent7";
700
1.06k
  case 0x0328:
701
1.06k
    return "mhpmevent8";
702
226
  case 0x0329:
703
226
    return "mhpmevent9";
704
272
  case 0x032a:
705
272
    return "mhpmevent10";
706
551
  case 0x032b:
707
551
    return "mhpmevent11";
708
118
  case 0x032c:
709
118
    return "mhpmevent12";
710
492
  case 0x032d:
711
492
    return "mhpmevent13";
712
210
  case 0x032e:
713
210
    return "mhpmevent14";
714
77
  case 0x032f:
715
77
    return "mhpmevent15";
716
275
  case 0x0330:
717
275
    return "mhpmevent16";
718
521
  case 0x0331:
719
521
    return "mhpmevent17";
720
1.56k
  case 0x0332:
721
1.56k
    return "mhpmevent18";
722
427
  case 0x0333:
723
427
    return "mhpmevent19";
724
1.10k
  case 0x0334:
725
1.10k
    return "mhpmevent20";
726
642
  case 0x0335:
727
642
    return "mhpmevent21";
728
798
  case 0x0336:
729
798
    return "mhpmevent22";
730
162
  case 0x0337:
731
162
    return "mhpmevent23";
732
111
  case 0x0338:
733
111
    return "mhpmevent24";
734
933
  case 0x0339:
735
933
    return "mhpmevent25";
736
240
  case 0x033a:
737
240
    return "mhpmevent26";
738
764
  case 0x033b:
739
764
    return "mhpmevent27";
740
1.04k
  case 0x033c:
741
1.04k
    return "mhpmevent28";
742
1.06k
  case 0x033d:
743
1.06k
    return "mhpmevent29";
744
628
  case 0x033e:
745
628
    return "mhpmevent30";
746
782
  case 0x033f:
747
782
    return "mhpmevent31";
748
749
229
  case 0x07a0:
750
229
    return "tselect";
751
165
  case 0x07a1:
752
165
    return "tdata1";
753
1.65k
  case 0x07a2:
754
1.65k
    return "tdata2";
755
424
  case 0x07a3:
756
424
    return "tdata3";
757
758
377
  case 0x07b0:
759
377
    return "dcsr";
760
173
  case 0x07b1:
761
173
    return "dpc";
762
156
  case 0x07b2:
763
156
    return "dscratch";
764
143k
  }
765
26.2k
  return NULL;
766
143k
}
767
768
static void printCSRSystemRegister(MCInst *MI, unsigned OpNo,
769
           //const MCSubtargetInfo &STI,
770
           SStream *O)
771
143k
{
772
143k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
773
143k
  const char *Name = getCSRSystemRegisterName(Imm);
774
775
143k
  if (Name) {
776
117k
    SStream_concat0(O, Name);
777
117k
  } else {
778
26.2k
    SStream_concat(O, "%u", Imm);
779
26.2k
  }
780
143k
}
781
782
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O)
783
4.89k
{
784
4.89k
  unsigned FenceArg = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
785
  //CS_ASSERT (((FenceArg >> 4) == 0) && "Invalid immediate in printFenceArg");
786
787
4.89k
  if ((FenceArg & RISCVFenceField_I) != 0)
788
2.47k
    SStream_concat0(O, "i");
789
4.89k
  if ((FenceArg & RISCVFenceField_O) != 0)
790
2.04k
    SStream_concat0(O, "o");
791
4.89k
  if ((FenceArg & RISCVFenceField_R) != 0)
792
2.37k
    SStream_concat0(O, "r");
793
4.89k
  if ((FenceArg & RISCVFenceField_W) != 0)
794
2.28k
    SStream_concat0(O, "w");
795
4.89k
  if (FenceArg == 0)
796
1.22k
    SStream_concat0(O, "unknown");
797
4.89k
}
798
799
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O)
800
24.2k
{
801
24.2k
  enum RoundingMode FRMArg = (enum RoundingMode)MCOperand_getImm(
802
24.2k
    MCInst_getOperand(MI, OpNo));
803
#if 0
804
  auto FRMArg =
805
      static_cast<RISCVFPRndMode::RoundingMode>(MI->getOperand(OpNo).getImm());
806
  O << RISCVFPRndMode::roundingModeToString(FRMArg);
807
#endif
808
24.2k
  SStream_concat0(O, roundingModeToString(FRMArg));
809
24.2k
}
810
811
#endif // CAPSTONE_HAS_RISCV