Coverage Report

Created: 2025-12-05 06:11

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
38.3k
{
38
38.3k
  SStream ss;
39
38.3k
  char *p, *p2, tmp[8];
40
38.3k
  unsigned int unit = 0;
41
38.3k
  int i;
42
38.3k
  cs_tms320c64x *tms320c64x;
43
44
38.3k
  if (mci->csh->detail) {
45
38.3k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
38.3k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
38.3k
      switch(insn->detail->groups[i]) {
49
9.55k
        case TMS320C64X_GRP_FUNIT_D:
50
9.55k
          unit = TMS320C64X_FUNIT_D;
51
9.55k
          break;
52
9.30k
        case TMS320C64X_GRP_FUNIT_L:
53
9.30k
          unit = TMS320C64X_FUNIT_L;
54
9.30k
          break;
55
2.28k
        case TMS320C64X_GRP_FUNIT_M:
56
2.28k
          unit = TMS320C64X_FUNIT_M;
57
2.28k
          break;
58
15.5k
        case TMS320C64X_GRP_FUNIT_S:
59
15.5k
          unit = TMS320C64X_FUNIT_S;
60
15.5k
          break;
61
1.69k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.69k
          unit = TMS320C64X_FUNIT_NO;
63
1.69k
          break;
64
38.3k
      }
65
38.3k
      if (unit != 0)
66
38.3k
        break;
67
38.3k
    }
68
38.3k
    tms320c64x->funit.unit = unit;
69
70
38.3k
    SStream_Init(&ss);
71
38.3k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
26.2k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
38.3k
    p = strchr(insn_asm, '\t');
75
38.3k
    if (p != NULL)
76
37.3k
      *p++ = '\0';
77
78
38.3k
    SStream_concat0(&ss, insn_asm);
79
38.3k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
29.8k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
22.5k
        p2--;
82
7.25k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
7.25k
      if (*p2 == 'a')
87
4.32k
        strcpy(tmp, "1T");
88
2.92k
      else
89
2.92k
        strcpy(tmp, "2T");
90
31.1k
    } else {
91
31.1k
      tmp[0] = '\0';
92
31.1k
    }
93
38.3k
    switch(tms320c64x->funit.unit) {
94
9.55k
      case TMS320C64X_FUNIT_D:
95
9.55k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
9.55k
        break;
97
9.30k
      case TMS320C64X_FUNIT_L:
98
9.30k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
9.30k
        break;
100
2.28k
      case TMS320C64X_FUNIT_M:
101
2.28k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.28k
        break;
103
15.5k
      case TMS320C64X_FUNIT_S:
104
15.5k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
15.5k
        break;
106
38.3k
    }
107
38.3k
    if (tms320c64x->funit.crosspath > 0)
108
10.9k
      SStream_concat0(&ss, "X");
109
110
38.3k
    if (p != NULL)
111
37.3k
      SStream_concat(&ss, "\t%s", p);
112
113
38.3k
    if (tms320c64x->parallel != 0)
114
17.9k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
38.3k
    strcpy(insn_asm, ss.buffer);
118
38.3k
  }
119
38.3k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
146k
{
129
146k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
146k
  unsigned reg;
131
132
146k
  if (MCOperand_isReg(Op)) {
133
104k
    reg = MCOperand_getReg(Op);
134
104k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
2.97k
      switch(reg) {
136
993
        case TMS320C64X_REG_EFR:
137
993
          SStream_concat0(O, "EFR");
138
993
          break;
139
1.00k
        case TMS320C64X_REG_IFR:
140
1.00k
          SStream_concat0(O, "IFR");
141
1.00k
          break;
142
969
        default:
143
969
          SStream_concat0(O, getRegisterName(reg));
144
969
          break;
145
2.97k
      }
146
101k
    } else {
147
101k
      SStream_concat0(O, getRegisterName(reg));
148
101k
    }
149
150
104k
    if (MI->csh->detail) {
151
104k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
104k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
104k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
104k
    }
155
104k
  } else if (MCOperand_isImm(Op)) {
156
42.1k
    int64_t Imm = MCOperand_getImm(Op);
157
158
42.1k
    if (Imm >= 0) {
159
33.8k
      if (Imm > HEX_THRESHOLD)
160
19.6k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
14.1k
      else
162
14.1k
        SStream_concat(O, "%"PRIu64, Imm);
163
33.8k
    } else {
164
8.38k
      if (Imm < -HEX_THRESHOLD)
165
6.90k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
1.48k
      else
167
1.48k
        SStream_concat(O, "-%"PRIu64, -Imm);
168
8.38k
    }
169
170
42.1k
    if (MI->csh->detail) {
171
42.1k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
42.1k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
42.1k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
42.1k
    }
175
42.1k
  }
176
146k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
8.43k
{
180
8.43k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
8.43k
  int64_t Val = MCOperand_getImm(Op);
182
8.43k
  unsigned scaled, base, offset, mode, unit;
183
8.43k
  cs_tms320c64x *tms320c64x;
184
8.43k
  char st, nd;
185
186
8.43k
  scaled = (Val >> 19) & 1;
187
8.43k
  base = (Val >> 12) & 0x7f;
188
8.43k
  offset = (Val >> 5) & 0x7f;
189
8.43k
  mode = (Val >> 1) & 0xf;
190
8.43k
  unit = Val & 1;
191
192
8.43k
  if (scaled) {
193
7.31k
    st = '[';
194
7.31k
    nd = ']';
195
7.31k
  } else {
196
1.11k
    st = '(';
197
1.11k
    nd = ')';
198
1.11k
  }
199
200
8.43k
  switch(mode) {
201
707
    case 0:
202
707
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
707
      break;
204
772
    case 1:
205
772
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
772
      break;
207
602
    case 4:
208
602
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
602
      break;
210
449
    case 5:
211
449
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
449
      break;
213
676
    case 8:
214
676
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
676
      break;
216
970
    case 9:
217
970
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
970
      break;
219
864
    case 10:
220
864
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
864
      break;
222
919
    case 11:
223
919
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
919
      break;
225
986
    case 12:
226
986
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
986
      break;
228
524
    case 13:
229
524
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
524
      break;
231
502
    case 14:
232
502
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
502
      break;
234
462
    case 15:
235
462
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
462
      break;
237
8.43k
  }
238
239
8.43k
  if (MI->csh->detail) {
240
8.43k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
8.43k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
8.43k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
8.43k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
8.43k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
8.43k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
8.43k
    switch(mode) {
248
707
      case 0:
249
707
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
707
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
707
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
707
        break;
253
772
      case 1:
254
772
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
772
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
772
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
772
        break;
258
602
      case 4:
259
602
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
602
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
602
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
602
        break;
263
449
      case 5:
264
449
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
449
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
449
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
449
        break;
268
676
      case 8:
269
676
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
676
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
676
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
676
        break;
273
970
      case 9:
274
970
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
970
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
970
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
970
        break;
278
864
      case 10:
279
864
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
864
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
864
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
864
        break;
283
919
      case 11:
284
919
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
919
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
919
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
919
        break;
288
986
      case 12:
289
986
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
986
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
986
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
986
        break;
293
524
      case 13:
294
524
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
524
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
524
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
524
        break;
298
502
      case 14:
299
502
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
502
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
502
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
502
        break;
303
462
      case 15:
304
462
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
462
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
462
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
462
        break;
308
8.43k
    }
309
8.43k
    tms320c64x->op_count++;
310
8.43k
  }
311
8.43k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
7.01k
{
315
7.01k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
7.01k
  int64_t Val = MCOperand_getImm(Op);
317
7.01k
  uint16_t offset;
318
7.01k
  unsigned basereg;
319
7.01k
  cs_tms320c64x *tms320c64x;
320
321
7.01k
  basereg = Val & 0x7f;
322
7.01k
  offset = (Val >> 7) & 0x7fff;
323
7.01k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
7.01k
  if (MI->csh->detail) {
326
7.01k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
7.01k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
7.01k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
7.01k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
7.01k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
7.01k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
7.01k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
7.01k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
7.01k
    tms320c64x->op_count++;
336
7.01k
  }
337
7.01k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
24.6k
{
341
24.6k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
24.6k
  unsigned reg = MCOperand_getReg(Op);
343
24.6k
  cs_tms320c64x *tms320c64x;
344
345
24.6k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
24.6k
  if (MI->csh->detail) {
348
24.6k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
24.6k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
24.6k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
24.6k
    tms320c64x->op_count++;
353
24.6k
  }
354
24.6k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
79.9k
{
358
79.9k
  unsigned opcode = MCInst_getOpcode(MI);
359
79.9k
  MCOperand *op;
360
361
79.9k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
652
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
1.24k
    case TMS320C64x_ADD_l1_irr:
366
1.80k
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
2.56k
    case TMS320C64x_ADD_s1_irr:
369
2.56k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
2.56k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
2.56k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
2.56k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
2.56k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
705
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
705
        op = MCInst_getOperand(MI, 2);
377
705
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
705
        SStream_concat0(O, "SUB\t");
380
705
        printOperand(MI, 1, O);
381
705
        SStream_concat0(O, ", ");
382
705
        printOperand(MI, 2, O);
383
705
        SStream_concat0(O, ", ");
384
705
        printOperand(MI, 0, O);
385
386
705
        return true;
387
705
      }
388
1.86k
      break;
389
79.9k
  }
390
79.2k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
576
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
736
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
1.29k
    case TMS320C64x_ADD_l1_irr:
397
1.59k
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
1.87k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
2.59k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
3.10k
    case TMS320C64x_OR_s1_irr:
404
3.10k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
3.10k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
3.10k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
3.10k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
3.10k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
576
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
576
        MI->size--;
412
413
576
        SStream_concat0(O, "MV\t");
414
576
        printOperand(MI, 1, O);
415
576
        SStream_concat0(O, ", ");
416
576
        printOperand(MI, 0, O);
417
418
576
        return true;
419
576
      }
420
2.52k
      break;
421
79.2k
  }
422
78.6k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
190
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
340
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
786
    case TMS320C64x_XOR_s1_irr:
429
786
      if ((MCInst_getNumOperands(MI) == 3) &&
430
786
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
786
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
786
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
786
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
197
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
197
        MI->size--;
437
438
197
        SStream_concat0(O, "NOT\t");
439
197
        printOperand(MI, 1, O);
440
197
        SStream_concat0(O, ", ");
441
197
        printOperand(MI, 0, O);
442
443
197
        return true;
444
197
      }
445
589
      break;
446
78.6k
  }
447
78.4k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
1.51k
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
4.15k
    case TMS320C64x_MVK_l2_ir:
452
4.15k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
4.15k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
4.15k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
4.15k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
238
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
238
        MI->size--;
459
460
238
        SStream_concat0(O, "ZERO\t");
461
238
        printOperand(MI, 0, O);
462
463
238
        return true;
464
238
      }
465
3.92k
      break;
466
78.4k
  }
467
78.2k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
607
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
980
    case TMS320C64x_SUB_s1_rrr:
472
980
      if ((MCInst_getNumOperands(MI) == 3) &&
473
980
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
980
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
980
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
980
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
238
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
238
        MI->size -= 2;
480
481
238
        SStream_concat0(O, "ZERO\t");
482
238
        printOperand(MI, 0, O);
483
484
238
        return true;
485
238
      }
486
742
      break;
487
78.2k
  }
488
77.9k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
466
    case TMS320C64x_SUB_l1_irr:
491
933
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
1.36k
    case TMS320C64x_SUB_s1_irr:
494
1.36k
      if ((MCInst_getNumOperands(MI) == 3) &&
495
1.36k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
1.36k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
1.36k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
1.36k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
367
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
367
        MI->size--;
502
503
367
        SStream_concat0(O, "NEG\t");
504
367
        printOperand(MI, 1, O);
505
367
        SStream_concat0(O, ", ");
506
367
        printOperand(MI, 0, O);
507
508
367
        return true;
509
367
      }
510
997
      break;
511
77.9k
  }
512
77.6k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
455
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
1.04k
    case TMS320C64x_PACKLH2_s1_rrr:
517
1.04k
      if ((MCInst_getNumOperands(MI) == 3) &&
518
1.04k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
1.04k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
1.04k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
1.04k
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
163
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
163
        MI->size--;
525
526
163
        SStream_concat0(O, "SWAP2\t");
527
163
        printOperand(MI, 1, O);
528
163
        SStream_concat0(O, ", ");
529
163
        printOperand(MI, 0, O);
530
531
163
        return true;
532
163
      }
533
882
      break;
534
77.6k
  }
535
77.4k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
2.62k
    case TMS320C64x_NOP_n:
539
2.62k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
2.62k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
2.62k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
359
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
359
        MI->size--;
545
546
359
        SStream_concat0(O, "IDLE");
547
548
359
        return true;
549
359
      }
550
2.26k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
2.26k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
2.26k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
1.34k
        MI->size--;
555
556
1.34k
        SStream_concat0(O, "NOP");
557
558
1.34k
        return true;
559
1.34k
      }
560
916
      break;
561
77.4k
  }
562
563
75.7k
  return false;
564
77.4k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
79.9k
{
568
79.9k
  if (!printAliasInstruction(MI, O, Info))
569
75.7k
    printInstruction(MI, O, Info);
570
79.9k
}
571
572
#endif