Coverage Report

Created: 2025-12-13 06:57

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/RISCV/RISCVInstPrinter.c
Line
Count
Source
1
//===-- RISCVInstPrinter.cpp - Convert RISCV MCInst to asm syntax ---------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an RISCV MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
#ifdef CAPSTONE_HAS_RISCV
15
16
#include <stdio.h>    // DEBUG
17
#include <stdlib.h>
18
#include <string.h>
19
#include <capstone/platform.h>
20
21
#include "RISCVInstPrinter.h"
22
#include "RISCVBaseInfo.h"
23
#include "../../MCInst.h"
24
#include "../../SStream.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../utils.h"
27
#include "RISCVMapping.h"
28
29
//#include "RISCVDisassembler.h"
30
31
#define GET_REGINFO_ENUM
32
#define GET_REGINFO_MC_DESC
33
#include "RISCVGenRegisterInfo.inc"
34
#define GET_INSTRINFO_ENUM
35
#include "RISCVGenInstrInfo.inc"
36
37
// Autogenerated by tblgen.
38
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI);
39
static bool printAliasInstr(MCInst *MI, SStream *OS, void *info);
40
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
41
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O);
42
static void printCSRSystemRegister(MCInst*, unsigned, SStream *);
43
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O);
44
static void printCustomAliasOperand( MCInst *, unsigned, unsigned, SStream *);
45
/// getRegisterName - This method is automatically generated by tblgen
46
/// from the register set description.  This returns the assembler name
47
/// for the specified register.
48
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
49
50
// Include the auto-generated portion of the assembly writer.
51
#define PRINT_ALIAS_INSTR
52
#include "RISCVGenAsmWriter.inc"
53
54
55
static void fixDetailOfEffectiveAddr(MCInst *MI)
56
1.74k
{
57
1.74k
  unsigned reg = 0;
58
1.74k
  int64_t imm = 0;
59
60
1.74k
  CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
61
1.74k
  CS_ASSERT(RISCV_OP_REG == MI->flat_insn->detail->riscv.operands[0].type);
62
63
1.74k
  if (RISCV_OP_IMM == MI->flat_insn->detail->riscv.operands[1].type) {
64
1.74k
    CS_ASSERT(RISCV_OP_REG == MI->flat_insn->detail->riscv.operands[2].type);
65
1.74k
    imm = MI->flat_insn->detail->riscv.operands[1].imm;
66
1.74k
    reg = MI->flat_insn->detail->riscv.operands[2].reg;
67
1.74k
  } else if (RISCV_OP_REG == MI->flat_insn->detail->riscv.operands[1].type) {
68
0
    CS_ASSERT(RISCV_OP_IMM == MI->flat_insn->detail->riscv.operands[2].type);
69
0
    reg = MI->flat_insn->detail->riscv.operands[1].reg;
70
0
    imm = MI->flat_insn->detail->riscv.operands[2].imm;
71
0
  }
72
73
  // set up effective address.
74
1.74k
  MI->flat_insn->detail->riscv.operands[1].type = RISCV_OP_MEM;
75
1.74k
  MI->flat_insn->detail->riscv.op_count--;
76
1.74k
      MI->flat_insn->detail->riscv.operands[1].mem.base = reg;
77
1.74k
      MI->flat_insn->detail->riscv.operands[1].mem.disp = imm;
78
79
1.74k
  return;
80
1.74k
}
81
82
83
//void RISCVInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
84
//                                 StringRef Annot, const MCSubtargetInfo &STI) 
85
void RISCV_printInst(MCInst *MI, SStream *O, void *info) 
86
224k
{
87
224k
    MCRegisterInfo *MRI = (MCRegisterInfo *) info;
88
    //bool Res = false;
89
    //MCInst *NewMI = MI;
90
    // TODO: RISCV compressd instructions.
91
    //MCInst UncompressedMI;
92
    //if (!NoAliases)
93
      //Res = uncompressInst(UncompressedMI, *MI, MRI, STI);
94
    //if (Res)
95
      //NewMI = const_cast<MCInst *>(&UncompressedMI);
96
224k
    if (/*NoAliases ||*/ !printAliasInstr(MI, O, info))
97
169k
        printInstruction(MI, O, MRI);
98
      //printAnnotation(O, Annot);
99
  // fix load/store type insttuction
100
224k
      if (MI->csh->detail && 
101
224k
      MI->flat_insn->detail->riscv.need_effective_addr)
102
16.5k
    fixDetailOfEffectiveAddr(MI);
103
  
104
224k
  return;
105
224k
}
106
107
static void printRegName(SStream *OS, unsigned RegNo) 
108
387k
{
109
387k
    SStream_concat0(OS, getRegisterName(RegNo, RISCV_ABIRegAltName));
110
387k
}
111
112
/**
113
void RISCVInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
114
                                    raw_ostream &O, const char *Modifier) 
115
*/
116
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O) 
117
203k
{
118
203k
    unsigned reg;
119
203k
    int64_t Imm = 0;
120
121
203k
    MCOperand *MO = MCInst_getOperand(MI, OpNo);
122
  
123
203k
    if (MCOperand_isReg(MO)) {
124
170k
        reg = MCOperand_getReg(MO);
125
170k
        printRegName(O, reg);
126
170k
        if (MI->csh->detail) {
127
170k
            MI->flat_insn->detail->riscv.operands[MI->flat_insn->detail->riscv.op_count].type = RISCV_OP_REG;
128
170k
            MI->flat_insn->detail->riscv.operands[MI->flat_insn->detail->riscv.op_count].reg = reg;
129
170k
            MI->flat_insn->detail->riscv.op_count++;
130
170k
        }
131
170k
    } else {
132
33.4k
    CS_ASSERT(MCOperand_isImm(MO) && "Unknown operand kind in printOperand");
133
33.4k
        Imm = MCOperand_getImm(MO);
134
33.4k
        if (Imm >= 0) {
135
31.3k
            if (Imm > HEX_THRESHOLD)
136
21.4k
              SStream_concat(O, "0x%" PRIx64, Imm);
137
9.88k
            else
138
9.88k
        SStream_concat(O, "%" PRIu64, Imm);
139
31.3k
        } else {
140
2.17k
            if (Imm < -HEX_THRESHOLD)
141
1.88k
        SStream_concat(O, "-0x%" PRIx64, -Imm);
142
295
            else
143
295
        SStream_concat(O, "-%" PRIu64, -Imm);
144
2.17k
        }
145
146
33.4k
        if (MI->csh->detail) {
147
33.4k
            MI->flat_insn->detail->riscv.operands[MI->flat_insn->detail->riscv.op_count].type = RISCV_OP_IMM;
148
33.4k
            MI->flat_insn->detail->riscv.operands[MI->flat_insn->detail->riscv.op_count].imm = Imm;
149
33.4k
            MI->flat_insn->detail->riscv.op_count++;
150
33.4k
    }
151
33.4k
      }
152
153
    //CS_ASSERT(MO.isExpr() && "Unknown operand kind in printOperand");
154
  
155
203k
  return;
156
203k
}
157
158
static const char *getCSRSystemRegisterName(unsigned CsrNo)
159
126k
{
160
126k
  switch (CsrNo) {
161
  /*
162
   * From RISC-V Privileged Architecture Version 1.10.
163
   * In the same order as Table 2.5.
164
   */
165
404
  case 0x0000: return "ustatus";
166
682
  case 0x0004: return "uie";
167
411
  case 0x0005: return "utvec";
168
169
269
  case 0x0040: return "uscratch";
170
316
  case 0x0041: return "uepc";
171
641
  case 0x0042: return "ucause";
172
220
  case 0x0043: return "utval";
173
109
  case 0x0044: return "uip";
174
175
251
  case 0x0001: return "fflags";
176
354
  case 0x0002: return "frm";
177
624
  case 0x0003: return "fcsr";
178
179
1.27k
  case 0x0c00: return "cycle";
180
1.71k
  case 0x0c01: return "time";
181
494
  case 0x0c02: return "instret";
182
164
  case 0x0c03: return "hpmcounter3";
183
400
  case 0x0c04: return "hpmcounter4";
184
580
  case 0x0c05: return "hpmcounter5";
185
307
  case 0x0c06: return "hpmcounter6";
186
166
  case 0x0c07: return "hpmcounter7";
187
695
  case 0x0c08: return "hpmcounter8";
188
993
  case 0x0c09: return "hpmcounter9";
189
206
  case 0x0c0a: return "hpmcounter10";
190
197
  case 0x0c0b: return "hpmcounter11";
191
544
  case 0x0c0c: return "hpmcounter12";
192
736
  case 0x0c0d: return "hpmcounter13";
193
389
  case 0x0c0e: return "hpmcounter14";
194
454
  case 0x0c0f: return "hpmcounter15";
195
418
  case 0x0c10: return "hpmcounter16";
196
463
  case 0x0c11: return "hpmcounter17";
197
798
  case 0x0c12: return "hpmcounter18";
198
143
  case 0x0c13: return "hpmcounter19";
199
1.49k
  case 0x0c14: return "hpmcounter20";
200
204
  case 0x0c15: return "hpmcounter21";
201
141
  case 0x0c16: return "hpmcounter22";
202
1.93k
  case 0x0c17: return "hpmcounter23";
203
640
  case 0x0c18: return "hpmcounter24";
204
566
  case 0x0c19: return "hpmcounter25";
205
340
  case 0x0c1a: return "hpmcounter26";
206
1.11k
  case 0x0c1b: return "hpmcounter27";
207
393
  case 0x0c1c: return "hpmcounter28";
208
120
  case 0x0c1d: return "hpmcounter29";
209
1.24k
  case 0x0c1e: return "hpmcounter30";
210
647
  case 0x0c1f: return "hpmcounter31";
211
275
  case 0x0c80: return "cycleh";
212
209
  case 0x0c81: return "timeh";
213
1.71k
  case 0x0c82: return "instreth";
214
393
  case 0x0c83: return "hpmcounter3h";
215
184
  case 0x0c84: return "hpmcounter4h";
216
436
  case 0x0c85: return "hpmcounter5h";
217
672
  case 0x0c86: return "hpmcounter6h";
218
1.12k
  case 0x0c87: return "hpmcounter7h";
219
131
  case 0x0c88: return "hpmcounter8h";
220
110
  case 0x0c89: return "hpmcounter9h";
221
756
  case 0x0c8a: return "hpmcounter10h";
222
208
  case 0x0c8b: return "hpmcounter11h";
223
504
  case 0x0c8c: return "hpmcounter12h";
224
617
  case 0x0c8d: return "hpmcounter13h";
225
166
  case 0x0c8e: return "hpmcounter14h";
226
560
  case 0x0c8f: return "hpmcounter15h";
227
887
  case 0x0c90: return "hpmcounter16h";
228
484
  case 0x0c91: return "hpmcounter17h";
229
1.16k
  case 0x0c92: return "hpmcounter18h";
230
408
  case 0x0c93: return "hpmcounter19h";
231
298
  case 0x0c94: return "hpmcounter20h";
232
627
  case 0x0c95: return "hpmcounter21h";
233
161
  case 0x0c96: return "hpmcounter22h";
234
286
  case 0x0c97: return "hpmcounter23h";
235
221
  case 0x0c98: return "hpmcounter24h";
236
725
  case 0x0c99: return "hpmcounter25h";
237
640
  case 0x0c9a: return "hpmcounter26h";
238
437
  case 0x0c9b: return "hpmcounter27h";
239
1.25k
  case 0x0c9c: return "hpmcounter28h";
240
640
  case 0x0c9d: return "hpmcounter29h";
241
320
  case 0x0c9e: return "hpmcounter30h";
242
1.36k
  case 0x0c9f: return "hpmcounter31h";
243
244
353
  case 0x0100: return "sstatus";
245
573
  case 0x0102: return "sedeleg";
246
466
  case 0x0103: return "sideleg";
247
401
  case 0x0104: return "sie";
248
1.10k
  case 0x0105: return "stvec";
249
660
  case 0x0106: return "scounteren";
250
251
133
  case 0x0140: return "sscratch";
252
907
  case 0x0141: return "sepc";
253
246
  case 0x0142: return "scause";
254
257
  case 0x0143: return "stval";
255
809
  case 0x0144: return "sip";
256
257
267
  case 0x0180: return "satp";
258
259
186
  case 0x0f11: return "mvendorid";
260
153
  case 0x0f12: return "marchid";
261
686
  case 0x0f13: return "mimpid";
262
45
  case 0x0f14: return "mhartid";
263
264
147
  case 0x0300: return "mstatus";
265
185
  case 0x0301: return "misa";
266
825
  case 0x0302: return "medeleg";
267
842
  case 0x0303: return "mideleg";
268
269
  case 0x0304: return "mie";
269
820
  case 0x0305: return "mtvec";
270
155
  case 0x0306: return "mcounteren";
271
272
266
  case 0x0340: return "mscratch";
273
821
  case 0x0341: return "mepc";
274
477
  case 0x0342: return "mcause";
275
193
  case 0x0343: return "mtval";
276
714
  case 0x0344: return "mip";
277
278
136
  case 0x03a0: return "pmpcfg0";
279
243
  case 0x03a1: return "pmpcfg1";
280
472
  case 0x03a2: return "pmpcfg2";
281
134
  case 0x03a3: return "pmpcfg3";
282
733
  case 0x03b0: return "pmpaddr0";
283
235
  case 0x03b1: return "pmpaddr1";
284
482
  case 0x03b2: return "pmpaddr2";
285
393
  case 0x03b3: return "pmpaddr3";
286
119
  case 0x03b4: return "pmpaddr4";
287
539
  case 0x03b5: return "pmpaddr5";
288
224
  case 0x03b6: return "pmpaddr6";
289
588
  case 0x03b7: return "pmpaddr7";
290
145
  case 0x03b8: return "pmpaddr8";
291
229
  case 0x03b9: return "pmpaddr9";
292
101
  case 0x03ba: return "pmpaddr10";
293
883
  case 0x03bb: return "pmpaddr11";
294
573
  case 0x03bc: return "pmpaddr12";
295
272
  case 0x03bd: return "pmpaddr14";
296
471
  case 0x03be: return "pmpaddr13";
297
689
  case 0x03bf: return "pmpaddr15";
298
299
123
  case 0x0b00: return "mcycle";
300
273
  case 0x0b02: return "minstret";
301
408
  case 0x0b03: return "mhpmcounter3";
302
185
  case 0x0b04: return "mhpmcounter4";
303
594
  case 0x0b05: return "mhpmcounter5";
304
257
  case 0x0b06: return "mhpmcounter6";
305
114
  case 0x0b07: return "mhpmcounter7";
306
217
  case 0x0b08: return "mhpmcounter8";
307
103
  case 0x0b09: return "mhpmcounter9";
308
87
  case 0x0b0a: return "mhpmcounter10";
309
165
  case 0x0b0b: return "mhpmcounter11";
310
175
  case 0x0b0c: return "mhpmcounter12";
311
258
  case 0x0b0d: return "mhpmcounter13";
312
153
  case 0x0b0e: return "mhpmcounter14";
313
129
  case 0x0b0f: return "mhpmcounter15";
314
159
  case 0x0b10: return "mhpmcounter16";
315
731
  case 0x0b11: return "mhpmcounter17";
316
902
  case 0x0b12: return "mhpmcounter18";
317
247
  case 0x0b13: return "mhpmcounter19";
318
515
  case 0x0b14: return "mhpmcounter20";
319
810
  case 0x0b15: return "mhpmcounter21";
320
757
  case 0x0b16: return "mhpmcounter22";
321
275
  case 0x0b17: return "mhpmcounter23";
322
97
  case 0x0b18: return "mhpmcounter24";
323
296
  case 0x0b19: return "mhpmcounter25";
324
292
  case 0x0b1a: return "mhpmcounter26";
325
394
  case 0x0b1b: return "mhpmcounter27";
326
320
  case 0x0b1c: return "mhpmcounter28";
327
737
  case 0x0b1d: return "mhpmcounter29";
328
103
  case 0x0b1e: return "mhpmcounter30";
329
472
  case 0x0b1f: return "mhpmcounter31";
330
497
  case 0x0b80: return "mcycleh";
331
194
  case 0x0b82: return "minstreth";
332
109
  case 0x0b83: return "mhpmcounter3h";
333
153
  case 0x0b84: return "mhpmcounter4h";
334
133
  case 0x0b85: return "mhpmcounter5h";
335
106
  case 0x0b86: return "mhpmcounter6h";
336
194
  case 0x0b87: return "mhpmcounter7h";
337
95
  case 0x0b88: return "mhpmcounter8h";
338
156
  case 0x0b89: return "mhpmcounter9h";
339
302
  case 0x0b8a: return "mhpmcounter10h";
340
1.50k
  case 0x0b8b: return "mhpmcounter11h";
341
239
  case 0x0b8c: return "mhpmcounter12h";
342
112
  case 0x0b8d: return "mhpmcounter13h";
343
531
  case 0x0b8e: return "mhpmcounter14h";
344
673
  case 0x0b8f: return "mhpmcounter15h";
345
665
  case 0x0b90: return "mhpmcounter16h";
346
178
  case 0x0b91: return "mhpmcounter17h";
347
235
  case 0x0b92: return "mhpmcounter18h";
348
157
  case 0x0b93: return "mhpmcounter19h";
349
221
  case 0x0b94: return "mhpmcounter20h";
350
139
  case 0x0b95: return "mhpmcounter21h";
351
189
  case 0x0b96: return "mhpmcounter22h";
352
627
  case 0x0b97: return "mhpmcounter23h";
353
290
  case 0x0b98: return "mhpmcounter24h";
354
184
  case 0x0b99: return "mhpmcounter25h";
355
162
  case 0x0b9a: return "mhpmcounter26h";
356
1.62k
  case 0x0b9b: return "mhpmcounter27h";
357
1.33k
  case 0x0b9c: return "mhpmcounter28h";
358
737
  case 0x0b9d: return "mhpmcounter29h";
359
539
  case 0x0b9e: return "mhpmcounter30h";
360
178
  case 0x0b9f: return "mhpmcounter31h";
361
362
134
  case 0x0323: return "mhpmevent3";
363
130
  case 0x0324: return "mhpmevent4";
364
407
  case 0x0325: return "mhpmevent5";
365
128
  case 0x0326: return "mhpmevent6";
366
249
  case 0x0327: return "mhpmevent7";
367
1.38k
  case 0x0328: return "mhpmevent8";
368
313
  case 0x0329: return "mhpmevent9";
369
311
  case 0x032a: return "mhpmevent10";
370
636
  case 0x032b: return "mhpmevent11";
371
142
  case 0x032c: return "mhpmevent12";
372
477
  case 0x032d: return "mhpmevent13";
373
458
  case 0x032e: return "mhpmevent14";
374
89
  case 0x032f: return "mhpmevent15";
375
494
  case 0x0330: return "mhpmevent16";
376
478
  case 0x0331: return "mhpmevent17";
377
1.15k
  case 0x0332: return "mhpmevent18";
378
272
  case 0x0333: return "mhpmevent19";
379
1.15k
  case 0x0334: return "mhpmevent20";
380
1.07k
  case 0x0335: return "mhpmevent21";
381
768
  case 0x0336: return "mhpmevent22";
382
148
  case 0x0337: return "mhpmevent23";
383
88
  case 0x0338: return "mhpmevent24";
384
877
  case 0x0339: return "mhpmevent25";
385
159
  case 0x033a: return "mhpmevent26";
386
808
  case 0x033b: return "mhpmevent27";
387
922
  case 0x033c: return "mhpmevent28";
388
1.08k
  case 0x033d: return "mhpmevent29";
389
571
  case 0x033e: return "mhpmevent30";
390
652
  case 0x033f: return "mhpmevent31";
391
392
229
  case 0x07a0: return "tselect";
393
138
  case 0x07a1: return "tdata1";
394
1.39k
  case 0x07a2: return "tdata2";
395
79
  case 0x07a3: return "tdata3";
396
397
360
  case 0x07b0: return "dcsr";
398
165
  case 0x07b1: return "dpc";
399
129
  case 0x07b2: return "dscratch";
400
126k
  }
401
23.1k
  return NULL;
402
126k
}
403
404
static void printCSRSystemRegister(MCInst *MI, unsigned OpNo,
405
                                   //const MCSubtargetInfo &STI,
406
                                   SStream *O) 
407
126k
{
408
126k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
409
126k
  const char *Name = getCSRSystemRegisterName(Imm);
410
411
126k
  if (Name) {
412
103k
    SStream_concat0(O, Name);
413
103k
  } else {
414
23.1k
    SStream_concat(O, "%u", Imm);
415
23.1k
  }
416
126k
}
417
418
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O) 
419
3.81k
{
420
3.81k
    unsigned FenceArg = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
421
    //CS_ASSERT (((FenceArg >> 4) == 0) && "Invalid immediate in printFenceArg");
422
423
3.81k
    if ((FenceArg & RISCVFenceField_I) != 0)
424
1.92k
        SStream_concat0(O, "i");
425
3.81k
    if ((FenceArg & RISCVFenceField_O) != 0)
426
1.25k
        SStream_concat0(O, "o");
427
3.81k
  if ((FenceArg & RISCVFenceField_R) != 0)
428
1.91k
        SStream_concat0(O, "r");
429
3.81k
    if ((FenceArg & RISCVFenceField_W) != 0)
430
1.81k
        SStream_concat0(O, "w");
431
3.81k
    if (FenceArg == 0)
432
966
        SStream_concat0(O, "unknown");
433
3.81k
}
434
435
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O) 
436
23.9k
{
437
23.9k
    enum RoundingMode FRMArg = 
438
23.9k
        (enum RoundingMode)MCOperand_getImm(MCInst_getOperand(MI, OpNo));
439
#if 0
440
  auto FRMArg =
441
      static_cast<RISCVFPRndMode::RoundingMode>(MI->getOperand(OpNo).getImm());
442
  O << RISCVFPRndMode::roundingModeToString(FRMArg);
443
#endif
444
23.9k
    SStream_concat0(O, roundingModeToString(FRMArg));
445
23.9k
}
446
  
447
#endif        // CAPSTONE_HAS_RISCV